1 /* 2 * coretemp.c - Linux kernel module for hardware monitoring 3 * 4 * Copyright (C) 2007 Rudolf Marek <r.marek@assembler.cz> 5 * 6 * Inspired from many hwmon drivers 7 * 8 * This program is free software; you can redistribute it and/or modify 9 * it under the terms of the GNU General Public License as published by 10 * the Free Software Foundation; version 2 of the License. 11 * 12 * This program is distributed in the hope that it will be useful, 13 * but WITHOUT ANY WARRANTY; without even the implied warranty of 14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15 * GNU General Public License for more details. 16 * 17 * You should have received a copy of the GNU General Public License 18 * along with this program; if not, write to the Free Software 19 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 20 * 02110-1301 USA. 21 */ 22 23 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 24 25 #include <linux/module.h> 26 #include <linux/init.h> 27 #include <linux/slab.h> 28 #include <linux/jiffies.h> 29 #include <linux/hwmon.h> 30 #include <linux/sysfs.h> 31 #include <linux/hwmon-sysfs.h> 32 #include <linux/err.h> 33 #include <linux/mutex.h> 34 #include <linux/list.h> 35 #include <linux/platform_device.h> 36 #include <linux/cpu.h> 37 #include <linux/pci.h> 38 #include <linux/smp.h> 39 #include <asm/msr.h> 40 #include <asm/processor.h> 41 42 #define DRVNAME "coretemp" 43 44 #define BASE_SYSFS_ATTR_NO 2 /* Sysfs Base attr no for coretemp */ 45 #define NUM_REAL_CORES 16 /* Number of Real cores per cpu */ 46 #define CORETEMP_NAME_LENGTH 17 /* String Length of attrs */ 47 #define MAX_CORE_ATTRS 4 /* Maximum no of basic attrs */ 48 #define MAX_THRESH_ATTRS 3 /* Maximum no of Threshold attrs */ 49 #define TOTAL_ATTRS (MAX_CORE_ATTRS + MAX_THRESH_ATTRS) 50 #define MAX_CORE_DATA (NUM_REAL_CORES + BASE_SYSFS_ATTR_NO) 51 52 #ifdef CONFIG_SMP 53 #define TO_PHYS_ID(cpu) cpu_data(cpu).phys_proc_id 54 #define TO_CORE_ID(cpu) cpu_data(cpu).cpu_core_id 55 #define TO_ATTR_NO(cpu) (TO_CORE_ID(cpu) + BASE_SYSFS_ATTR_NO) 56 #define for_each_sibling(i, cpu) for_each_cpu(i, cpu_sibling_mask(cpu)) 57 #else 58 #define TO_PHYS_ID(cpu) (cpu) 59 #define TO_CORE_ID(cpu) (cpu) 60 #define TO_ATTR_NO(cpu) (cpu) 61 #define for_each_sibling(i, cpu) for (i = 0; false; ) 62 #endif 63 64 /* 65 * Per-Core Temperature Data 66 * @last_updated: The time when the current temperature value was updated 67 * earlier (in jiffies). 68 * @cpu_core_id: The CPU Core from which temperature values should be read 69 * This value is passed as "id" field to rdmsr/wrmsr functions. 70 * @status_reg: One of IA32_THERM_STATUS or IA32_PACKAGE_THERM_STATUS, 71 * from where the temperature values should be read. 72 * @intrpt_reg: One of IA32_THERM_INTERRUPT or IA32_PACKAGE_THERM_INTERRUPT, 73 * from where the thresholds are read. 74 * @attr_size: Total number of pre-core attrs displayed in the sysfs. 75 * @is_pkg_data: If this is 1, the temp_data holds pkgtemp data. 76 * Otherwise, temp_data holds coretemp data. 77 * @valid: If this is 1, the current temperature is valid. 78 */ 79 struct temp_data { 80 int temp; 81 int ttarget; 82 int tmin; 83 int tjmax; 84 unsigned long last_updated; 85 unsigned int cpu; 86 u32 cpu_core_id; 87 u32 status_reg; 88 u32 intrpt_reg; 89 int attr_size; 90 bool is_pkg_data; 91 bool valid; 92 struct sensor_device_attribute sd_attrs[TOTAL_ATTRS]; 93 char attr_name[TOTAL_ATTRS][CORETEMP_NAME_LENGTH]; 94 struct mutex update_lock; 95 }; 96 97 /* Platform Data per Physical CPU */ 98 struct platform_data { 99 struct device *hwmon_dev; 100 u16 phys_proc_id; 101 struct temp_data *core_data[MAX_CORE_DATA]; 102 struct device_attribute name_attr; 103 }; 104 105 struct pdev_entry { 106 struct list_head list; 107 struct platform_device *pdev; 108 u16 phys_proc_id; 109 }; 110 111 static LIST_HEAD(pdev_list); 112 static DEFINE_MUTEX(pdev_list_mutex); 113 114 static ssize_t show_name(struct device *dev, 115 struct device_attribute *devattr, char *buf) 116 { 117 return sprintf(buf, "%s\n", DRVNAME); 118 } 119 120 static ssize_t show_label(struct device *dev, 121 struct device_attribute *devattr, char *buf) 122 { 123 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr); 124 struct platform_data *pdata = dev_get_drvdata(dev); 125 struct temp_data *tdata = pdata->core_data[attr->index]; 126 127 if (tdata->is_pkg_data) 128 return sprintf(buf, "Physical id %u\n", pdata->phys_proc_id); 129 130 return sprintf(buf, "Core %u\n", tdata->cpu_core_id); 131 } 132 133 static ssize_t show_crit_alarm(struct device *dev, 134 struct device_attribute *devattr, char *buf) 135 { 136 u32 eax, edx; 137 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr); 138 struct platform_data *pdata = dev_get_drvdata(dev); 139 struct temp_data *tdata = pdata->core_data[attr->index]; 140 141 rdmsr_on_cpu(tdata->cpu, tdata->status_reg, &eax, &edx); 142 143 return sprintf(buf, "%d\n", (eax >> 5) & 1); 144 } 145 146 static ssize_t show_max_alarm(struct device *dev, 147 struct device_attribute *devattr, char *buf) 148 { 149 u32 eax, edx; 150 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr); 151 struct platform_data *pdata = dev_get_drvdata(dev); 152 struct temp_data *tdata = pdata->core_data[attr->index]; 153 154 rdmsr_on_cpu(tdata->cpu, tdata->status_reg, &eax, &edx); 155 156 return sprintf(buf, "%d\n", !!(eax & THERM_STATUS_THRESHOLD1)); 157 } 158 159 static ssize_t show_tjmax(struct device *dev, 160 struct device_attribute *devattr, char *buf) 161 { 162 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr); 163 struct platform_data *pdata = dev_get_drvdata(dev); 164 165 return sprintf(buf, "%d\n", pdata->core_data[attr->index]->tjmax); 166 } 167 168 static ssize_t show_ttarget(struct device *dev, 169 struct device_attribute *devattr, char *buf) 170 { 171 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr); 172 struct platform_data *pdata = dev_get_drvdata(dev); 173 174 return sprintf(buf, "%d\n", pdata->core_data[attr->index]->ttarget); 175 } 176 177 static ssize_t store_ttarget(struct device *dev, 178 struct device_attribute *devattr, 179 const char *buf, size_t count) 180 { 181 struct platform_data *pdata = dev_get_drvdata(dev); 182 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr); 183 struct temp_data *tdata = pdata->core_data[attr->index]; 184 u32 eax, edx; 185 unsigned long val; 186 int diff; 187 188 if (strict_strtoul(buf, 10, &val)) 189 return -EINVAL; 190 191 /* 192 * THERM_MASK_THRESHOLD1 is 7 bits wide. Values are entered in terms 193 * of milli degree celsius. Hence don't accept val > (127 * 1000) 194 */ 195 if (val > tdata->tjmax || val > 127000) 196 return -EINVAL; 197 198 diff = (tdata->tjmax - val) / 1000; 199 200 mutex_lock(&tdata->update_lock); 201 rdmsr_on_cpu(tdata->cpu, tdata->intrpt_reg, &eax, &edx); 202 eax = (eax & ~THERM_MASK_THRESHOLD1) | 203 (diff << THERM_SHIFT_THRESHOLD1); 204 wrmsr_on_cpu(tdata->cpu, tdata->intrpt_reg, eax, edx); 205 tdata->ttarget = val; 206 mutex_unlock(&tdata->update_lock); 207 208 return count; 209 } 210 211 static ssize_t show_tmin(struct device *dev, 212 struct device_attribute *devattr, char *buf) 213 { 214 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr); 215 struct platform_data *pdata = dev_get_drvdata(dev); 216 217 return sprintf(buf, "%d\n", pdata->core_data[attr->index]->tmin); 218 } 219 220 static ssize_t store_tmin(struct device *dev, 221 struct device_attribute *devattr, 222 const char *buf, size_t count) 223 { 224 struct platform_data *pdata = dev_get_drvdata(dev); 225 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr); 226 struct temp_data *tdata = pdata->core_data[attr->index]; 227 u32 eax, edx; 228 unsigned long val; 229 int diff; 230 231 if (strict_strtoul(buf, 10, &val)) 232 return -EINVAL; 233 234 /* 235 * THERM_MASK_THRESHOLD0 is 7 bits wide. Values are entered in terms 236 * of milli degree celsius. Hence don't accept val > (127 * 1000) 237 */ 238 if (val > tdata->tjmax || val > 127000) 239 return -EINVAL; 240 241 diff = (tdata->tjmax - val) / 1000; 242 243 mutex_lock(&tdata->update_lock); 244 rdmsr_on_cpu(tdata->cpu, tdata->intrpt_reg, &eax, &edx); 245 eax = (eax & ~THERM_MASK_THRESHOLD0) | 246 (diff << THERM_SHIFT_THRESHOLD0); 247 wrmsr_on_cpu(tdata->cpu, tdata->intrpt_reg, eax, edx); 248 tdata->tmin = val; 249 mutex_unlock(&tdata->update_lock); 250 251 return count; 252 } 253 254 static ssize_t show_temp(struct device *dev, 255 struct device_attribute *devattr, char *buf) 256 { 257 u32 eax, edx; 258 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr); 259 struct platform_data *pdata = dev_get_drvdata(dev); 260 struct temp_data *tdata = pdata->core_data[attr->index]; 261 262 mutex_lock(&tdata->update_lock); 263 264 /* Check whether the time interval has elapsed */ 265 if (!tdata->valid || time_after(jiffies, tdata->last_updated + HZ)) { 266 rdmsr_on_cpu(tdata->cpu, tdata->status_reg, &eax, &edx); 267 tdata->valid = 0; 268 /* Check whether the data is valid */ 269 if (eax & 0x80000000) { 270 tdata->temp = tdata->tjmax - 271 ((eax >> 16) & 0x7f) * 1000; 272 tdata->valid = 1; 273 } 274 tdata->last_updated = jiffies; 275 } 276 277 mutex_unlock(&tdata->update_lock); 278 return tdata->valid ? sprintf(buf, "%d\n", tdata->temp) : -EAGAIN; 279 } 280 281 static int adjust_tjmax(struct cpuinfo_x86 *c, u32 id, struct device *dev) 282 { 283 /* The 100C is default for both mobile and non mobile CPUs */ 284 285 int tjmax = 100000; 286 int tjmax_ee = 85000; 287 int usemsr_ee = 1; 288 int err; 289 u32 eax, edx; 290 struct pci_dev *host_bridge; 291 292 /* Early chips have no MSR for TjMax */ 293 294 if (c->x86_model == 0xf && c->x86_mask < 4) 295 usemsr_ee = 0; 296 297 /* Atom CPUs */ 298 299 if (c->x86_model == 0x1c) { 300 usemsr_ee = 0; 301 302 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0)); 303 304 if (host_bridge && host_bridge->vendor == PCI_VENDOR_ID_INTEL 305 && (host_bridge->device == 0xa000 /* NM10 based nettop */ 306 || host_bridge->device == 0xa010)) /* NM10 based netbook */ 307 tjmax = 100000; 308 else 309 tjmax = 90000; 310 311 pci_dev_put(host_bridge); 312 } 313 314 if (c->x86_model > 0xe && usemsr_ee) { 315 u8 platform_id; 316 317 /* 318 * Now we can detect the mobile CPU using Intel provided table 319 * http://softwarecommunity.intel.com/Wiki/Mobility/720.htm 320 * For Core2 cores, check MSR 0x17, bit 28 1 = Mobile CPU 321 */ 322 err = rdmsr_safe_on_cpu(id, 0x17, &eax, &edx); 323 if (err) { 324 dev_warn(dev, 325 "Unable to access MSR 0x17, assuming desktop" 326 " CPU\n"); 327 usemsr_ee = 0; 328 } else if (c->x86_model < 0x17 && !(eax & 0x10000000)) { 329 /* 330 * Trust bit 28 up to Penryn, I could not find any 331 * documentation on that; if you happen to know 332 * someone at Intel please ask 333 */ 334 usemsr_ee = 0; 335 } else { 336 /* Platform ID bits 52:50 (EDX starts at bit 32) */ 337 platform_id = (edx >> 18) & 0x7; 338 339 /* 340 * Mobile Penryn CPU seems to be platform ID 7 or 5 341 * (guesswork) 342 */ 343 if (c->x86_model == 0x17 && 344 (platform_id == 5 || platform_id == 7)) { 345 /* 346 * If MSR EE bit is set, set it to 90 degrees C, 347 * otherwise 105 degrees C 348 */ 349 tjmax_ee = 90000; 350 tjmax = 105000; 351 } 352 } 353 } 354 355 if (usemsr_ee) { 356 err = rdmsr_safe_on_cpu(id, 0xee, &eax, &edx); 357 if (err) { 358 dev_warn(dev, 359 "Unable to access MSR 0xEE, for Tjmax, left" 360 " at default\n"); 361 } else if (eax & 0x40000000) { 362 tjmax = tjmax_ee; 363 } 364 } else if (tjmax == 100000) { 365 /* 366 * If we don't use msr EE it means we are desktop CPU 367 * (with exeception of Atom) 368 */ 369 dev_warn(dev, "Using relative temperature scale!\n"); 370 } 371 372 return tjmax; 373 } 374 375 static int get_tjmax(struct cpuinfo_x86 *c, u32 id, struct device *dev) 376 { 377 /* The 100C is default for both mobile and non mobile CPUs */ 378 int err; 379 u32 eax, edx; 380 u32 val; 381 382 /* 383 * A new feature of current Intel(R) processors, the 384 * IA32_TEMPERATURE_TARGET contains the TjMax value 385 */ 386 err = rdmsr_safe_on_cpu(id, MSR_IA32_TEMPERATURE_TARGET, &eax, &edx); 387 if (err) { 388 dev_warn(dev, "Unable to read TjMax from CPU.\n"); 389 } else { 390 val = (eax >> 16) & 0xff; 391 /* 392 * If the TjMax is not plausible, an assumption 393 * will be used 394 */ 395 if (val) { 396 dev_info(dev, "TjMax is %d C.\n", val); 397 return val * 1000; 398 } 399 } 400 401 /* 402 * An assumption is made for early CPUs and unreadable MSR. 403 * NOTE: the calculated value may not be correct. 404 */ 405 return adjust_tjmax(c, id, dev); 406 } 407 408 static void __devinit get_ucode_rev_on_cpu(void *edx) 409 { 410 u32 eax; 411 412 wrmsr(MSR_IA32_UCODE_REV, 0, 0); 413 sync_core(); 414 rdmsr(MSR_IA32_UCODE_REV, eax, *(u32 *)edx); 415 } 416 417 static int get_pkg_tjmax(unsigned int cpu, struct device *dev) 418 { 419 int err; 420 u32 eax, edx, val; 421 422 err = rdmsr_safe_on_cpu(cpu, MSR_IA32_TEMPERATURE_TARGET, &eax, &edx); 423 if (!err) { 424 val = (eax >> 16) & 0xff; 425 if (val) 426 return val * 1000; 427 } 428 dev_warn(dev, "Unable to read Pkg-TjMax from CPU:%u\n", cpu); 429 return 100000; /* Default TjMax: 100 degree celsius */ 430 } 431 432 static int create_name_attr(struct platform_data *pdata, struct device *dev) 433 { 434 sysfs_attr_init(&pdata->name_attr.attr); 435 pdata->name_attr.attr.name = "name"; 436 pdata->name_attr.attr.mode = S_IRUGO; 437 pdata->name_attr.show = show_name; 438 return device_create_file(dev, &pdata->name_attr); 439 } 440 441 static int create_core_attrs(struct temp_data *tdata, struct device *dev, 442 int attr_no) 443 { 444 int err, i; 445 static ssize_t (*rd_ptr[TOTAL_ATTRS]) (struct device *dev, 446 struct device_attribute *devattr, char *buf) = { 447 show_label, show_crit_alarm, show_temp, show_tjmax, 448 show_max_alarm, show_ttarget, show_tmin }; 449 static ssize_t (*rw_ptr[TOTAL_ATTRS]) (struct device *dev, 450 struct device_attribute *devattr, const char *buf, 451 size_t count) = { NULL, NULL, NULL, NULL, NULL, 452 store_ttarget, store_tmin }; 453 static const char *names[TOTAL_ATTRS] = { 454 "temp%d_label", "temp%d_crit_alarm", 455 "temp%d_input", "temp%d_crit", 456 "temp%d_max_alarm", "temp%d_max", 457 "temp%d_max_hyst" }; 458 459 for (i = 0; i < tdata->attr_size; i++) { 460 snprintf(tdata->attr_name[i], CORETEMP_NAME_LENGTH, names[i], 461 attr_no); 462 sysfs_attr_init(&tdata->sd_attrs[i].dev_attr.attr); 463 tdata->sd_attrs[i].dev_attr.attr.name = tdata->attr_name[i]; 464 tdata->sd_attrs[i].dev_attr.attr.mode = S_IRUGO; 465 if (rw_ptr[i]) { 466 tdata->sd_attrs[i].dev_attr.attr.mode |= S_IWUSR; 467 tdata->sd_attrs[i].dev_attr.store = rw_ptr[i]; 468 } 469 tdata->sd_attrs[i].dev_attr.show = rd_ptr[i]; 470 tdata->sd_attrs[i].index = attr_no; 471 err = device_create_file(dev, &tdata->sd_attrs[i].dev_attr); 472 if (err) 473 goto exit_free; 474 } 475 return 0; 476 477 exit_free: 478 while (--i >= 0) 479 device_remove_file(dev, &tdata->sd_attrs[i].dev_attr); 480 return err; 481 } 482 483 484 static int __devinit chk_ucode_version(struct platform_device *pdev) 485 { 486 struct cpuinfo_x86 *c = &cpu_data(pdev->id); 487 int err; 488 u32 edx; 489 490 /* 491 * Check if we have problem with errata AE18 of Core processors: 492 * Readings might stop update when processor visited too deep sleep, 493 * fixed for stepping D0 (6EC). 494 */ 495 if (c->x86_model == 0xe && c->x86_mask < 0xc) { 496 /* check for microcode update */ 497 err = smp_call_function_single(pdev->id, get_ucode_rev_on_cpu, 498 &edx, 1); 499 if (err) { 500 dev_err(&pdev->dev, 501 "Cannot determine microcode revision of " 502 "CPU#%u (%d)!\n", pdev->id, err); 503 return -ENODEV; 504 } else if (edx < 0x39) { 505 dev_err(&pdev->dev, 506 "Errata AE18 not fixed, update BIOS or " 507 "microcode of the CPU!\n"); 508 return -ENODEV; 509 } 510 } 511 return 0; 512 } 513 514 static struct platform_device *coretemp_get_pdev(unsigned int cpu) 515 { 516 u16 phys_proc_id = TO_PHYS_ID(cpu); 517 struct pdev_entry *p; 518 519 mutex_lock(&pdev_list_mutex); 520 521 list_for_each_entry(p, &pdev_list, list) 522 if (p->phys_proc_id == phys_proc_id) { 523 mutex_unlock(&pdev_list_mutex); 524 return p->pdev; 525 } 526 527 mutex_unlock(&pdev_list_mutex); 528 return NULL; 529 } 530 531 static struct temp_data *init_temp_data(unsigned int cpu, int pkg_flag) 532 { 533 struct temp_data *tdata; 534 535 tdata = kzalloc(sizeof(struct temp_data), GFP_KERNEL); 536 if (!tdata) 537 return NULL; 538 539 tdata->status_reg = pkg_flag ? MSR_IA32_PACKAGE_THERM_STATUS : 540 MSR_IA32_THERM_STATUS; 541 tdata->intrpt_reg = pkg_flag ? MSR_IA32_PACKAGE_THERM_INTERRUPT : 542 MSR_IA32_THERM_INTERRUPT; 543 tdata->is_pkg_data = pkg_flag; 544 tdata->cpu = cpu; 545 tdata->cpu_core_id = TO_CORE_ID(cpu); 546 tdata->attr_size = MAX_CORE_ATTRS; 547 mutex_init(&tdata->update_lock); 548 return tdata; 549 } 550 551 static int create_core_data(struct platform_data *pdata, 552 struct platform_device *pdev, 553 unsigned int cpu, int pkg_flag) 554 { 555 struct temp_data *tdata; 556 struct cpuinfo_x86 *c = &cpu_data(cpu); 557 u32 eax, edx; 558 int err, attr_no; 559 560 /* 561 * Find attr number for sysfs: 562 * We map the attr number to core id of the CPU 563 * The attr number is always core id + 2 564 * The Pkgtemp will always show up as temp1_*, if available 565 */ 566 attr_no = pkg_flag ? 1 : TO_ATTR_NO(cpu); 567 568 if (attr_no > MAX_CORE_DATA - 1) 569 return -ERANGE; 570 571 /* 572 * Provide a single set of attributes for all HT siblings of a core 573 * to avoid duplicate sensors (the processor ID and core ID of all 574 * HT siblings of a core are the same). 575 * Skip if a HT sibling of this core is already registered. 576 * This is not an error. 577 */ 578 if (pdata->core_data[attr_no] != NULL) 579 return 0; 580 581 tdata = init_temp_data(cpu, pkg_flag); 582 if (!tdata) 583 return -ENOMEM; 584 585 /* Test if we can access the status register */ 586 err = rdmsr_safe_on_cpu(cpu, tdata->status_reg, &eax, &edx); 587 if (err) 588 goto exit_free; 589 590 /* We can access status register. Get Critical Temperature */ 591 if (pkg_flag) 592 tdata->tjmax = get_pkg_tjmax(pdev->id, &pdev->dev); 593 else 594 tdata->tjmax = get_tjmax(c, cpu, &pdev->dev); 595 596 /* 597 * Test if we can access the intrpt register. If so, increase the 598 * 'size' enough to have ttarget/tmin/max_alarm interfaces. 599 * Initialize ttarget with bits 16:22 of MSR_IA32_THERM_INTERRUPT 600 */ 601 err = rdmsr_safe_on_cpu(cpu, tdata->intrpt_reg, &eax, &edx); 602 if (!err) { 603 tdata->attr_size += MAX_THRESH_ATTRS; 604 tdata->tmin = tdata->tjmax - 605 ((eax & THERM_MASK_THRESHOLD0) >> 606 THERM_SHIFT_THRESHOLD0) * 1000; 607 tdata->ttarget = tdata->tjmax - 608 ((eax & THERM_MASK_THRESHOLD1) >> 609 THERM_SHIFT_THRESHOLD1) * 1000; 610 } 611 612 pdata->core_data[attr_no] = tdata; 613 614 /* Create sysfs interfaces */ 615 err = create_core_attrs(tdata, &pdev->dev, attr_no); 616 if (err) 617 goto exit_free; 618 619 return 0; 620 exit_free: 621 kfree(tdata); 622 return err; 623 } 624 625 static void coretemp_add_core(unsigned int cpu, int pkg_flag) 626 { 627 struct platform_data *pdata; 628 struct platform_device *pdev = coretemp_get_pdev(cpu); 629 int err; 630 631 if (!pdev) 632 return; 633 634 pdata = platform_get_drvdata(pdev); 635 636 err = create_core_data(pdata, pdev, cpu, pkg_flag); 637 if (err) 638 dev_err(&pdev->dev, "Adding Core %u failed\n", cpu); 639 } 640 641 static void coretemp_remove_core(struct platform_data *pdata, 642 struct device *dev, int indx) 643 { 644 int i; 645 struct temp_data *tdata = pdata->core_data[indx]; 646 647 /* Remove the sysfs attributes */ 648 for (i = 0; i < tdata->attr_size; i++) 649 device_remove_file(dev, &tdata->sd_attrs[i].dev_attr); 650 651 kfree(pdata->core_data[indx]); 652 pdata->core_data[indx] = NULL; 653 } 654 655 static int __devinit coretemp_probe(struct platform_device *pdev) 656 { 657 struct platform_data *pdata; 658 int err; 659 660 /* Check the microcode version of the CPU */ 661 err = chk_ucode_version(pdev); 662 if (err) 663 return err; 664 665 /* Initialize the per-package data structures */ 666 pdata = kzalloc(sizeof(struct platform_data), GFP_KERNEL); 667 if (!pdata) 668 return -ENOMEM; 669 670 err = create_name_attr(pdata, &pdev->dev); 671 if (err) 672 goto exit_free; 673 674 pdata->phys_proc_id = TO_PHYS_ID(pdev->id); 675 platform_set_drvdata(pdev, pdata); 676 677 pdata->hwmon_dev = hwmon_device_register(&pdev->dev); 678 if (IS_ERR(pdata->hwmon_dev)) { 679 err = PTR_ERR(pdata->hwmon_dev); 680 dev_err(&pdev->dev, "Class registration failed (%d)\n", err); 681 goto exit_name; 682 } 683 return 0; 684 685 exit_name: 686 device_remove_file(&pdev->dev, &pdata->name_attr); 687 platform_set_drvdata(pdev, NULL); 688 exit_free: 689 kfree(pdata); 690 return err; 691 } 692 693 static int __devexit coretemp_remove(struct platform_device *pdev) 694 { 695 struct platform_data *pdata = platform_get_drvdata(pdev); 696 int i; 697 698 for (i = MAX_CORE_DATA - 1; i >= 0; --i) 699 if (pdata->core_data[i]) 700 coretemp_remove_core(pdata, &pdev->dev, i); 701 702 device_remove_file(&pdev->dev, &pdata->name_attr); 703 hwmon_device_unregister(pdata->hwmon_dev); 704 platform_set_drvdata(pdev, NULL); 705 kfree(pdata); 706 return 0; 707 } 708 709 static struct platform_driver coretemp_driver = { 710 .driver = { 711 .owner = THIS_MODULE, 712 .name = DRVNAME, 713 }, 714 .probe = coretemp_probe, 715 .remove = __devexit_p(coretemp_remove), 716 }; 717 718 static int __cpuinit coretemp_device_add(unsigned int cpu) 719 { 720 int err; 721 struct platform_device *pdev; 722 struct pdev_entry *pdev_entry; 723 724 mutex_lock(&pdev_list_mutex); 725 726 pdev = platform_device_alloc(DRVNAME, cpu); 727 if (!pdev) { 728 err = -ENOMEM; 729 pr_err("Device allocation failed\n"); 730 goto exit; 731 } 732 733 pdev_entry = kzalloc(sizeof(struct pdev_entry), GFP_KERNEL); 734 if (!pdev_entry) { 735 err = -ENOMEM; 736 goto exit_device_put; 737 } 738 739 err = platform_device_add(pdev); 740 if (err) { 741 pr_err("Device addition failed (%d)\n", err); 742 goto exit_device_free; 743 } 744 745 pdev_entry->pdev = pdev; 746 pdev_entry->phys_proc_id = TO_PHYS_ID(cpu); 747 748 list_add_tail(&pdev_entry->list, &pdev_list); 749 mutex_unlock(&pdev_list_mutex); 750 751 return 0; 752 753 exit_device_free: 754 kfree(pdev_entry); 755 exit_device_put: 756 platform_device_put(pdev); 757 exit: 758 mutex_unlock(&pdev_list_mutex); 759 return err; 760 } 761 762 static void coretemp_device_remove(unsigned int cpu) 763 { 764 struct pdev_entry *p, *n; 765 u16 phys_proc_id = TO_PHYS_ID(cpu); 766 767 mutex_lock(&pdev_list_mutex); 768 list_for_each_entry_safe(p, n, &pdev_list, list) { 769 if (p->phys_proc_id != phys_proc_id) 770 continue; 771 platform_device_unregister(p->pdev); 772 list_del(&p->list); 773 kfree(p); 774 } 775 mutex_unlock(&pdev_list_mutex); 776 } 777 778 static bool is_any_core_online(struct platform_data *pdata) 779 { 780 int i; 781 782 /* Find online cores, except pkgtemp data */ 783 for (i = MAX_CORE_DATA - 1; i >= 0; --i) { 784 if (pdata->core_data[i] && 785 !pdata->core_data[i]->is_pkg_data) { 786 return true; 787 } 788 } 789 return false; 790 } 791 792 static void __cpuinit get_core_online(unsigned int cpu) 793 { 794 struct cpuinfo_x86 *c = &cpu_data(cpu); 795 struct platform_device *pdev = coretemp_get_pdev(cpu); 796 int err; 797 798 /* 799 * CPUID.06H.EAX[0] indicates whether the CPU has thermal 800 * sensors. We check this bit only, all the early CPUs 801 * without thermal sensors will be filtered out. 802 */ 803 if (!cpu_has(c, X86_FEATURE_DTS)) 804 return; 805 806 if (!pdev) { 807 /* 808 * Alright, we have DTS support. 809 * We are bringing the _first_ core in this pkg 810 * online. So, initialize per-pkg data structures and 811 * then bring this core online. 812 */ 813 err = coretemp_device_add(cpu); 814 if (err) 815 return; 816 /* 817 * Check whether pkgtemp support is available. 818 * If so, add interfaces for pkgtemp. 819 */ 820 if (cpu_has(c, X86_FEATURE_PTS)) 821 coretemp_add_core(cpu, 1); 822 } 823 /* 824 * Physical CPU device already exists. 825 * So, just add interfaces for this core. 826 */ 827 coretemp_add_core(cpu, 0); 828 } 829 830 static void __cpuinit put_core_offline(unsigned int cpu) 831 { 832 int i, indx; 833 struct platform_data *pdata; 834 struct platform_device *pdev = coretemp_get_pdev(cpu); 835 836 /* If the physical CPU device does not exist, just return */ 837 if (!pdev) 838 return; 839 840 pdata = platform_get_drvdata(pdev); 841 842 indx = TO_ATTR_NO(cpu); 843 844 if (pdata->core_data[indx] && pdata->core_data[indx]->cpu == cpu) 845 coretemp_remove_core(pdata, &pdev->dev, indx); 846 847 /* 848 * If a HT sibling of a core is taken offline, but another HT sibling 849 * of the same core is still online, register the alternate sibling. 850 * This ensures that exactly one set of attributes is provided as long 851 * as at least one HT sibling of a core is online. 852 */ 853 for_each_sibling(i, cpu) { 854 if (i != cpu) { 855 get_core_online(i); 856 /* 857 * Display temperature sensor data for one HT sibling 858 * per core only, so abort the loop after one such 859 * sibling has been found. 860 */ 861 break; 862 } 863 } 864 /* 865 * If all cores in this pkg are offline, remove the device. 866 * coretemp_device_remove calls unregister_platform_device, 867 * which in turn calls coretemp_remove. This removes the 868 * pkgtemp entry and does other clean ups. 869 */ 870 if (!is_any_core_online(pdata)) 871 coretemp_device_remove(cpu); 872 } 873 874 static int __cpuinit coretemp_cpu_callback(struct notifier_block *nfb, 875 unsigned long action, void *hcpu) 876 { 877 unsigned int cpu = (unsigned long) hcpu; 878 879 switch (action) { 880 case CPU_ONLINE: 881 case CPU_DOWN_FAILED: 882 get_core_online(cpu); 883 break; 884 case CPU_DOWN_PREPARE: 885 put_core_offline(cpu); 886 break; 887 } 888 return NOTIFY_OK; 889 } 890 891 static struct notifier_block coretemp_cpu_notifier __refdata = { 892 .notifier_call = coretemp_cpu_callback, 893 }; 894 895 static int __init coretemp_init(void) 896 { 897 int i, err = -ENODEV; 898 899 /* quick check if we run Intel */ 900 if (cpu_data(0).x86_vendor != X86_VENDOR_INTEL) 901 goto exit; 902 903 err = platform_driver_register(&coretemp_driver); 904 if (err) 905 goto exit; 906 907 for_each_online_cpu(i) 908 get_core_online(i); 909 910 #ifndef CONFIG_HOTPLUG_CPU 911 if (list_empty(&pdev_list)) { 912 err = -ENODEV; 913 goto exit_driver_unreg; 914 } 915 #endif 916 917 register_hotcpu_notifier(&coretemp_cpu_notifier); 918 return 0; 919 920 #ifndef CONFIG_HOTPLUG_CPU 921 exit_driver_unreg: 922 platform_driver_unregister(&coretemp_driver); 923 #endif 924 exit: 925 return err; 926 } 927 928 static void __exit coretemp_exit(void) 929 { 930 struct pdev_entry *p, *n; 931 932 unregister_hotcpu_notifier(&coretemp_cpu_notifier); 933 mutex_lock(&pdev_list_mutex); 934 list_for_each_entry_safe(p, n, &pdev_list, list) { 935 platform_device_unregister(p->pdev); 936 list_del(&p->list); 937 kfree(p); 938 } 939 mutex_unlock(&pdev_list_mutex); 940 platform_driver_unregister(&coretemp_driver); 941 } 942 943 MODULE_AUTHOR("Rudolf Marek <r.marek@assembler.cz>"); 944 MODULE_DESCRIPTION("Intel Core temperature monitor"); 945 MODULE_LICENSE("GPL"); 946 947 module_init(coretemp_init) 948 module_exit(coretemp_exit) 949