xref: /openbmc/linux/drivers/gpu/ipu-v3/ipu-di.c (revision 86d1cdf5)
1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
239b9004dSPhilipp Zabel /*
339b9004dSPhilipp Zabel  * Copyright (c) 2010 Sascha Hauer <s.hauer@pengutronix.de>
439b9004dSPhilipp Zabel  * Copyright (C) 2005-2009 Freescale Semiconductor, Inc.
539b9004dSPhilipp Zabel  */
639b9004dSPhilipp Zabel #include <linux/export.h>
739b9004dSPhilipp Zabel #include <linux/module.h>
839b9004dSPhilipp Zabel #include <linux/types.h>
939b9004dSPhilipp Zabel #include <linux/errno.h>
1039b9004dSPhilipp Zabel #include <linux/io.h>
1139b9004dSPhilipp Zabel #include <linux/err.h>
1239b9004dSPhilipp Zabel #include <linux/platform_device.h>
1339b9004dSPhilipp Zabel 
1439b9004dSPhilipp Zabel #include <video/imx-ipu-v3.h>
1539b9004dSPhilipp Zabel #include "ipu-prv.h"
1639b9004dSPhilipp Zabel 
1739b9004dSPhilipp Zabel struct ipu_di {
1839b9004dSPhilipp Zabel 	void __iomem *base;
1939b9004dSPhilipp Zabel 	int id;
2039b9004dSPhilipp Zabel 	u32 module;
2139b9004dSPhilipp Zabel 	struct clk *clk_di;	/* display input clock */
2239b9004dSPhilipp Zabel 	struct clk *clk_ipu;	/* IPU bus clock */
2339b9004dSPhilipp Zabel 	struct clk *clk_di_pixel; /* resulting pixel clock */
2439b9004dSPhilipp Zabel 	bool inuse;
2539b9004dSPhilipp Zabel 	struct ipu_soc *ipu;
2639b9004dSPhilipp Zabel };
2739b9004dSPhilipp Zabel 
2839b9004dSPhilipp Zabel static DEFINE_MUTEX(di_mutex);
2939b9004dSPhilipp Zabel 
3039b9004dSPhilipp Zabel struct di_sync_config {
3139b9004dSPhilipp Zabel 	int run_count;
3239b9004dSPhilipp Zabel 	int run_src;
3339b9004dSPhilipp Zabel 	int offset_count;
3439b9004dSPhilipp Zabel 	int offset_src;
3539b9004dSPhilipp Zabel 	int repeat_count;
3639b9004dSPhilipp Zabel 	int cnt_clr_src;
3739b9004dSPhilipp Zabel 	int cnt_polarity_gen_en;
3839b9004dSPhilipp Zabel 	int cnt_polarity_clr_src;
3939b9004dSPhilipp Zabel 	int cnt_polarity_trigger_src;
4039b9004dSPhilipp Zabel 	int cnt_up;
4139b9004dSPhilipp Zabel 	int cnt_down;
4239b9004dSPhilipp Zabel };
4339b9004dSPhilipp Zabel 
4439b9004dSPhilipp Zabel enum di_pins {
4539b9004dSPhilipp Zabel 	DI_PIN11 = 0,
4639b9004dSPhilipp Zabel 	DI_PIN12 = 1,
4739b9004dSPhilipp Zabel 	DI_PIN13 = 2,
4839b9004dSPhilipp Zabel 	DI_PIN14 = 3,
4939b9004dSPhilipp Zabel 	DI_PIN15 = 4,
5039b9004dSPhilipp Zabel 	DI_PIN16 = 5,
5139b9004dSPhilipp Zabel 	DI_PIN17 = 6,
5239b9004dSPhilipp Zabel 	DI_PIN_CS = 7,
5339b9004dSPhilipp Zabel 
5439b9004dSPhilipp Zabel 	DI_PIN_SER_CLK = 0,
5539b9004dSPhilipp Zabel 	DI_PIN_SER_RS = 1,
5639b9004dSPhilipp Zabel };
5739b9004dSPhilipp Zabel 
5839b9004dSPhilipp Zabel enum di_sync_wave {
5939b9004dSPhilipp Zabel 	DI_SYNC_NONE = 0,
6039b9004dSPhilipp Zabel 	DI_SYNC_CLK = 1,
6139b9004dSPhilipp Zabel 	DI_SYNC_INT_HSYNC = 2,
6239b9004dSPhilipp Zabel 	DI_SYNC_HSYNC = 3,
6339b9004dSPhilipp Zabel 	DI_SYNC_VSYNC = 4,
6439b9004dSPhilipp Zabel 	DI_SYNC_DE = 6,
65aefa627fSRussell King 
66aefa627fSRussell King 	DI_SYNC_CNT1 = 2,	/* counter >= 2 only */
67aefa627fSRussell King 	DI_SYNC_CNT4 = 5,	/* counter >= 5 only */
68aefa627fSRussell King 	DI_SYNC_CNT5 = 6,	/* counter >= 6 only */
6939b9004dSPhilipp Zabel };
7039b9004dSPhilipp Zabel 
7139b9004dSPhilipp Zabel #define SYNC_WAVE 0
7239b9004dSPhilipp Zabel 
7339b9004dSPhilipp Zabel #define DI_GENERAL		0x0000
7439b9004dSPhilipp Zabel #define DI_BS_CLKGEN0		0x0004
7539b9004dSPhilipp Zabel #define DI_BS_CLKGEN1		0x0008
7639b9004dSPhilipp Zabel #define DI_SW_GEN0(gen)		(0x000c + 4 * ((gen) - 1))
7739b9004dSPhilipp Zabel #define DI_SW_GEN1(gen)		(0x0030 + 4 * ((gen) - 1))
7839b9004dSPhilipp Zabel #define DI_STP_REP(gen)		(0x0148 + 4 * (((gen) - 1)/2))
7939b9004dSPhilipp Zabel #define DI_SYNC_AS_GEN		0x0054
8039b9004dSPhilipp Zabel #define DI_DW_GEN(gen)		(0x0058 + 4 * (gen))
8139b9004dSPhilipp Zabel #define DI_DW_SET(gen, set)	(0x0088 + 4 * ((gen) + 0xc * (set)))
8239b9004dSPhilipp Zabel #define DI_SER_CONF		0x015c
8339b9004dSPhilipp Zabel #define DI_SSC			0x0160
8439b9004dSPhilipp Zabel #define DI_POL			0x0164
8539b9004dSPhilipp Zabel #define DI_AW0			0x0168
8639b9004dSPhilipp Zabel #define DI_AW1			0x016c
8739b9004dSPhilipp Zabel #define DI_SCR_CONF		0x0170
8839b9004dSPhilipp Zabel #define DI_STAT			0x0174
8939b9004dSPhilipp Zabel 
9039b9004dSPhilipp Zabel #define DI_SW_GEN0_RUN_COUNT(x)			((x) << 19)
9139b9004dSPhilipp Zabel #define DI_SW_GEN0_RUN_SRC(x)			((x) << 16)
9239b9004dSPhilipp Zabel #define DI_SW_GEN0_OFFSET_COUNT(x)		((x) << 3)
9339b9004dSPhilipp Zabel #define DI_SW_GEN0_OFFSET_SRC(x)		((x) << 0)
9439b9004dSPhilipp Zabel 
9539b9004dSPhilipp Zabel #define DI_SW_GEN1_CNT_POL_GEN_EN(x)		((x) << 29)
9639b9004dSPhilipp Zabel #define DI_SW_GEN1_CNT_CLR_SRC(x)		((x) << 25)
9739b9004dSPhilipp Zabel #define DI_SW_GEN1_CNT_POL_TRIGGER_SRC(x)	((x) << 12)
9839b9004dSPhilipp Zabel #define DI_SW_GEN1_CNT_POL_CLR_SRC(x)		((x) << 9)
9939b9004dSPhilipp Zabel #define DI_SW_GEN1_CNT_DOWN(x)			((x) << 16)
10039b9004dSPhilipp Zabel #define DI_SW_GEN1_CNT_UP(x)			(x)
10139b9004dSPhilipp Zabel #define DI_SW_GEN1_AUTO_RELOAD			(0x10000000)
10239b9004dSPhilipp Zabel 
10339b9004dSPhilipp Zabel #define DI_DW_GEN_ACCESS_SIZE_OFFSET		24
10439b9004dSPhilipp Zabel #define DI_DW_GEN_COMPONENT_SIZE_OFFSET		16
10539b9004dSPhilipp Zabel 
10639b9004dSPhilipp Zabel #define DI_GEN_POLARITY_1			(1 << 0)
10739b9004dSPhilipp Zabel #define DI_GEN_POLARITY_2			(1 << 1)
10839b9004dSPhilipp Zabel #define DI_GEN_POLARITY_3			(1 << 2)
10939b9004dSPhilipp Zabel #define DI_GEN_POLARITY_4			(1 << 3)
11039b9004dSPhilipp Zabel #define DI_GEN_POLARITY_5			(1 << 4)
11139b9004dSPhilipp Zabel #define DI_GEN_POLARITY_6			(1 << 5)
11239b9004dSPhilipp Zabel #define DI_GEN_POLARITY_7			(1 << 6)
11339b9004dSPhilipp Zabel #define DI_GEN_POLARITY_8			(1 << 7)
11439b9004dSPhilipp Zabel #define DI_GEN_POLARITY_DISP_CLK		(1 << 17)
11539b9004dSPhilipp Zabel #define DI_GEN_DI_CLK_EXT			(1 << 20)
11639b9004dSPhilipp Zabel #define DI_GEN_DI_VSYNC_EXT			(1 << 21)
11739b9004dSPhilipp Zabel 
11839b9004dSPhilipp Zabel #define DI_POL_DRDY_DATA_POLARITY		(1 << 7)
11939b9004dSPhilipp Zabel #define DI_POL_DRDY_POLARITY_15			(1 << 4)
12039b9004dSPhilipp Zabel 
12139b9004dSPhilipp Zabel #define DI_VSYNC_SEL_OFFSET			13
12239b9004dSPhilipp Zabel 
ipu_di_read(struct ipu_di * di,unsigned offset)12339b9004dSPhilipp Zabel static inline u32 ipu_di_read(struct ipu_di *di, unsigned offset)
12439b9004dSPhilipp Zabel {
12539b9004dSPhilipp Zabel 	return readl(di->base + offset);
12639b9004dSPhilipp Zabel }
12739b9004dSPhilipp Zabel 
ipu_di_write(struct ipu_di * di,u32 value,unsigned offset)12839b9004dSPhilipp Zabel static inline void ipu_di_write(struct ipu_di *di, u32 value, unsigned offset)
12939b9004dSPhilipp Zabel {
13039b9004dSPhilipp Zabel 	writel(value, di->base + offset);
13139b9004dSPhilipp Zabel }
13239b9004dSPhilipp Zabel 
ipu_di_data_wave_config(struct ipu_di * di,int wave_gen,int access_size,int component_size)13339b9004dSPhilipp Zabel static void ipu_di_data_wave_config(struct ipu_di *di,
13439b9004dSPhilipp Zabel 				     int wave_gen,
13539b9004dSPhilipp Zabel 				     int access_size, int component_size)
13639b9004dSPhilipp Zabel {
13739b9004dSPhilipp Zabel 	u32 reg;
13839b9004dSPhilipp Zabel 	reg = (access_size << DI_DW_GEN_ACCESS_SIZE_OFFSET) |
13939b9004dSPhilipp Zabel 	    (component_size << DI_DW_GEN_COMPONENT_SIZE_OFFSET);
14039b9004dSPhilipp Zabel 	ipu_di_write(di, reg, DI_DW_GEN(wave_gen));
14139b9004dSPhilipp Zabel }
14239b9004dSPhilipp Zabel 
ipu_di_data_pin_config(struct ipu_di * di,int wave_gen,int di_pin,int set,int up,int down)14339b9004dSPhilipp Zabel static void ipu_di_data_pin_config(struct ipu_di *di, int wave_gen, int di_pin,
14439b9004dSPhilipp Zabel 		int set, int up, int down)
14539b9004dSPhilipp Zabel {
14639b9004dSPhilipp Zabel 	u32 reg;
14739b9004dSPhilipp Zabel 
14839b9004dSPhilipp Zabel 	reg = ipu_di_read(di, DI_DW_GEN(wave_gen));
14939b9004dSPhilipp Zabel 	reg &= ~(0x3 << (di_pin * 2));
15039b9004dSPhilipp Zabel 	reg |= set << (di_pin * 2);
15139b9004dSPhilipp Zabel 	ipu_di_write(di, reg, DI_DW_GEN(wave_gen));
15239b9004dSPhilipp Zabel 
15339b9004dSPhilipp Zabel 	ipu_di_write(di, (down << 16) | up, DI_DW_SET(wave_gen, set));
15439b9004dSPhilipp Zabel }
15539b9004dSPhilipp Zabel 
ipu_di_sync_config(struct ipu_di * di,struct di_sync_config * config,int start,int count)15639b9004dSPhilipp Zabel static void ipu_di_sync_config(struct ipu_di *di, struct di_sync_config *config,
15739b9004dSPhilipp Zabel 		int start, int count)
15839b9004dSPhilipp Zabel {
15939b9004dSPhilipp Zabel 	u32 reg;
16039b9004dSPhilipp Zabel 	int i;
16139b9004dSPhilipp Zabel 
16239b9004dSPhilipp Zabel 	for (i = 0; i < count; i++) {
16339b9004dSPhilipp Zabel 		struct di_sync_config *c = &config[i];
16439b9004dSPhilipp Zabel 		int wave_gen = start + i + 1;
16539b9004dSPhilipp Zabel 
16639b9004dSPhilipp Zabel 		if ((c->run_count >= 0x1000) || (c->offset_count >= 0x1000) ||
16739b9004dSPhilipp Zabel 				(c->repeat_count >= 0x1000) ||
16839b9004dSPhilipp Zabel 				(c->cnt_up >= 0x400) ||
16939b9004dSPhilipp Zabel 				(c->cnt_down >= 0x400)) {
17039b9004dSPhilipp Zabel 			dev_err(di->ipu->dev, "DI%d counters out of range.\n",
17139b9004dSPhilipp Zabel 					di->id);
17239b9004dSPhilipp Zabel 			return;
17339b9004dSPhilipp Zabel 		}
17439b9004dSPhilipp Zabel 
17539b9004dSPhilipp Zabel 		reg = DI_SW_GEN0_RUN_COUNT(c->run_count) |
17639b9004dSPhilipp Zabel 			DI_SW_GEN0_RUN_SRC(c->run_src) |
17739b9004dSPhilipp Zabel 			DI_SW_GEN0_OFFSET_COUNT(c->offset_count) |
17839b9004dSPhilipp Zabel 			DI_SW_GEN0_OFFSET_SRC(c->offset_src);
17939b9004dSPhilipp Zabel 		ipu_di_write(di, reg, DI_SW_GEN0(wave_gen));
18039b9004dSPhilipp Zabel 
18139b9004dSPhilipp Zabel 		reg = DI_SW_GEN1_CNT_POL_GEN_EN(c->cnt_polarity_gen_en) |
18239b9004dSPhilipp Zabel 			DI_SW_GEN1_CNT_CLR_SRC(c->cnt_clr_src) |
18339b9004dSPhilipp Zabel 			DI_SW_GEN1_CNT_POL_TRIGGER_SRC(
18439b9004dSPhilipp Zabel 					c->cnt_polarity_trigger_src) |
18539b9004dSPhilipp Zabel 			DI_SW_GEN1_CNT_POL_CLR_SRC(c->cnt_polarity_clr_src) |
18639b9004dSPhilipp Zabel 			DI_SW_GEN1_CNT_DOWN(c->cnt_down) |
18739b9004dSPhilipp Zabel 			DI_SW_GEN1_CNT_UP(c->cnt_up);
18839b9004dSPhilipp Zabel 
18939b9004dSPhilipp Zabel 		/* Enable auto reload */
19039b9004dSPhilipp Zabel 		if (c->repeat_count == 0)
19139b9004dSPhilipp Zabel 			reg |= DI_SW_GEN1_AUTO_RELOAD;
19239b9004dSPhilipp Zabel 
19339b9004dSPhilipp Zabel 		ipu_di_write(di, reg, DI_SW_GEN1(wave_gen));
19439b9004dSPhilipp Zabel 
19539b9004dSPhilipp Zabel 		reg = ipu_di_read(di, DI_STP_REP(wave_gen));
19639b9004dSPhilipp Zabel 		reg &= ~(0xffff << (16 * ((wave_gen - 1) & 0x1)));
19739b9004dSPhilipp Zabel 		reg |= c->repeat_count << (16 * ((wave_gen - 1) & 0x1));
19839b9004dSPhilipp Zabel 		ipu_di_write(di, reg, DI_STP_REP(wave_gen));
19939b9004dSPhilipp Zabel 	}
20039b9004dSPhilipp Zabel }
20139b9004dSPhilipp Zabel 
ipu_di_sync_config_interlaced(struct ipu_di * di,struct ipu_di_signal_cfg * sig)20239b9004dSPhilipp Zabel static void ipu_di_sync_config_interlaced(struct ipu_di *di,
20339b9004dSPhilipp Zabel 		struct ipu_di_signal_cfg *sig)
20439b9004dSPhilipp Zabel {
205b6835a71SSteve Longerbeam 	u32 h_total = sig->mode.hactive + sig->mode.hsync_len +
206b6835a71SSteve Longerbeam 		sig->mode.hback_porch + sig->mode.hfront_porch;
207b6835a71SSteve Longerbeam 	u32 v_total = sig->mode.vactive + sig->mode.vsync_len +
208b6835a71SSteve Longerbeam 		sig->mode.vback_porch + sig->mode.vfront_porch;
20939b9004dSPhilipp Zabel 	struct di_sync_config cfg[] = {
21039b9004dSPhilipp Zabel 		{
211aefa627fSRussell King 			/* 1: internal VSYNC for each frame */
21239b9004dSPhilipp Zabel 			.run_count = v_total * 2 - 1,
213aefa627fSRussell King 			.run_src = 3,			/* == counter 7 */
21439b9004dSPhilipp Zabel 		}, {
215aefa627fSRussell King 			/* PIN2: HSYNC waveform */
216aefa627fSRussell King 			.run_count = h_total - 1,
21739b9004dSPhilipp Zabel 			.run_src = DI_SYNC_CLK,
218aefa627fSRussell King 			.cnt_polarity_gen_en = 1,
219aefa627fSRussell King 			.cnt_polarity_trigger_src = DI_SYNC_CLK,
220aefa627fSRussell King 			.cnt_down = sig->mode.hsync_len * 2,
221aefa627fSRussell King 		}, {
222aefa627fSRussell King 			/* PIN3: VSYNC waveform */
223aefa627fSRussell King 			.run_count = v_total - 1,
224aefa627fSRussell King 			.run_src = 4,			/* == counter 7 */
225aefa627fSRussell King 			.cnt_polarity_gen_en = 1,
226aefa627fSRussell King 			.cnt_polarity_trigger_src = 4,	/* == counter 7 */
227aefa627fSRussell King 			.cnt_down = sig->mode.vsync_len * 2,
228aefa627fSRussell King 			.cnt_clr_src = DI_SYNC_CNT1,
229aefa627fSRussell King 		}, {
230aefa627fSRussell King 			/* 4: Field */
231aefa627fSRussell King 			.run_count = v_total / 2,
232aefa627fSRussell King 			.run_src = DI_SYNC_HSYNC,
233aefa627fSRussell King 			.offset_count = h_total / 2,
234aefa627fSRussell King 			.offset_src = DI_SYNC_CLK,
235aefa627fSRussell King 			.repeat_count = 2,
236aefa627fSRussell King 			.cnt_clr_src = DI_SYNC_CNT1,
237aefa627fSRussell King 		}, {
238aefa627fSRussell King 			/* 5: Active lines */
239aefa627fSRussell King 			.run_src = DI_SYNC_HSYNC,
240aefa627fSRussell King 			.offset_count = (sig->mode.vsync_len +
241aefa627fSRussell King 					 sig->mode.vback_porch) / 2,
242aefa627fSRussell King 			.offset_src = DI_SYNC_HSYNC,
243aefa627fSRussell King 			.repeat_count = sig->mode.vactive / 2,
244aefa627fSRussell King 			.cnt_clr_src = DI_SYNC_CNT4,
245aefa627fSRussell King 		}, {
246aefa627fSRussell King 			/* 6: Active pixel, referenced by DC */
247aefa627fSRussell King 			.run_src = DI_SYNC_CLK,
248aefa627fSRussell King 			.offset_count = sig->mode.hsync_len +
249aefa627fSRussell King 					sig->mode.hback_porch,
25039b9004dSPhilipp Zabel 			.offset_src = DI_SYNC_CLK,
251b6835a71SSteve Longerbeam 			.repeat_count = sig->mode.hactive,
252aefa627fSRussell King 			.cnt_clr_src = DI_SYNC_CNT5,
25339b9004dSPhilipp Zabel 		}, {
254aefa627fSRussell King 			/* 7: Half line HSYNC */
255aefa627fSRussell King 			.run_count = h_total / 2 - 1,
256aefa627fSRussell King 			.run_src = DI_SYNC_CLK,
25739b9004dSPhilipp Zabel 		}
25839b9004dSPhilipp Zabel 	};
25939b9004dSPhilipp Zabel 
26039b9004dSPhilipp Zabel 	ipu_di_sync_config(di, cfg, 0, ARRAY_SIZE(cfg));
26139b9004dSPhilipp Zabel 
26239b9004dSPhilipp Zabel 	ipu_di_write(di, v_total / 2 - 1, DI_SCR_CONF);
26339b9004dSPhilipp Zabel }
26439b9004dSPhilipp Zabel 
ipu_di_sync_config_noninterlaced(struct ipu_di * di,struct ipu_di_signal_cfg * sig,int div)26539b9004dSPhilipp Zabel static void ipu_di_sync_config_noninterlaced(struct ipu_di *di,
26639b9004dSPhilipp Zabel 		struct ipu_di_signal_cfg *sig, int div)
26739b9004dSPhilipp Zabel {
268b6835a71SSteve Longerbeam 	u32 h_total = sig->mode.hactive + sig->mode.hsync_len +
269b6835a71SSteve Longerbeam 		sig->mode.hback_porch + sig->mode.hfront_porch;
270b6835a71SSteve Longerbeam 	u32 v_total = sig->mode.vactive + sig->mode.vsync_len +
271b6835a71SSteve Longerbeam 		sig->mode.vback_porch + sig->mode.vfront_porch;
27239b9004dSPhilipp Zabel 	struct di_sync_config cfg[] = {
27339b9004dSPhilipp Zabel 		{
27439b9004dSPhilipp Zabel 			/* 1: INT_HSYNC */
27539b9004dSPhilipp Zabel 			.run_count = h_total - 1,
27639b9004dSPhilipp Zabel 			.run_src = DI_SYNC_CLK,
27739b9004dSPhilipp Zabel 		} , {
27839b9004dSPhilipp Zabel 			/* PIN2: HSYNC */
27939b9004dSPhilipp Zabel 			.run_count = h_total - 1,
28039b9004dSPhilipp Zabel 			.run_src = DI_SYNC_CLK,
28139b9004dSPhilipp Zabel 			.offset_count = div * sig->v_to_h_sync,
28239b9004dSPhilipp Zabel 			.offset_src = DI_SYNC_CLK,
28339b9004dSPhilipp Zabel 			.cnt_polarity_gen_en = 1,
28439b9004dSPhilipp Zabel 			.cnt_polarity_trigger_src = DI_SYNC_CLK,
285b6835a71SSteve Longerbeam 			.cnt_down = sig->mode.hsync_len * 2,
28639b9004dSPhilipp Zabel 		} , {
28739b9004dSPhilipp Zabel 			/* PIN3: VSYNC */
28839b9004dSPhilipp Zabel 			.run_count = v_total - 1,
28939b9004dSPhilipp Zabel 			.run_src = DI_SYNC_INT_HSYNC,
29039b9004dSPhilipp Zabel 			.cnt_polarity_gen_en = 1,
29139b9004dSPhilipp Zabel 			.cnt_polarity_trigger_src = DI_SYNC_INT_HSYNC,
292b6835a71SSteve Longerbeam 			.cnt_down = sig->mode.vsync_len * 2,
29339b9004dSPhilipp Zabel 		} , {
29439b9004dSPhilipp Zabel 			/* 4: Line Active */
29539b9004dSPhilipp Zabel 			.run_src = DI_SYNC_HSYNC,
296b6835a71SSteve Longerbeam 			.offset_count = sig->mode.vsync_len +
297b6835a71SSteve Longerbeam 					sig->mode.vback_porch,
29839b9004dSPhilipp Zabel 			.offset_src = DI_SYNC_HSYNC,
299b6835a71SSteve Longerbeam 			.repeat_count = sig->mode.vactive,
30039b9004dSPhilipp Zabel 			.cnt_clr_src = DI_SYNC_VSYNC,
30139b9004dSPhilipp Zabel 		} , {
30239b9004dSPhilipp Zabel 			/* 5: Pixel Active, referenced by DC */
30339b9004dSPhilipp Zabel 			.run_src = DI_SYNC_CLK,
304b6835a71SSteve Longerbeam 			.offset_count = sig->mode.hsync_len +
305b6835a71SSteve Longerbeam 					sig->mode.hback_porch,
30639b9004dSPhilipp Zabel 			.offset_src = DI_SYNC_CLK,
307b6835a71SSteve Longerbeam 			.repeat_count = sig->mode.hactive,
30839b9004dSPhilipp Zabel 			.cnt_clr_src = 5, /* Line Active */
30939b9004dSPhilipp Zabel 		} , {
31039b9004dSPhilipp Zabel 			/* unused */
31139b9004dSPhilipp Zabel 		} , {
31239b9004dSPhilipp Zabel 			/* unused */
31339b9004dSPhilipp Zabel 		},
31439b9004dSPhilipp Zabel 	};
31539b9004dSPhilipp Zabel 	/* can't use #7 and #8 for line active and pixel active counters */
31639b9004dSPhilipp Zabel 	struct di_sync_config cfg_vga[] = {
31739b9004dSPhilipp Zabel 		{
31839b9004dSPhilipp Zabel 			/* 1: INT_HSYNC */
31939b9004dSPhilipp Zabel 			.run_count = h_total - 1,
32039b9004dSPhilipp Zabel 			.run_src = DI_SYNC_CLK,
32139b9004dSPhilipp Zabel 		} , {
32239b9004dSPhilipp Zabel 			/* 2: VSYNC */
32339b9004dSPhilipp Zabel 			.run_count = v_total - 1,
32439b9004dSPhilipp Zabel 			.run_src = DI_SYNC_INT_HSYNC,
32539b9004dSPhilipp Zabel 		} , {
32639b9004dSPhilipp Zabel 			/* 3: Line Active */
32739b9004dSPhilipp Zabel 			.run_src = DI_SYNC_INT_HSYNC,
328b6835a71SSteve Longerbeam 			.offset_count = sig->mode.vsync_len +
329b6835a71SSteve Longerbeam 					sig->mode.vback_porch,
33039b9004dSPhilipp Zabel 			.offset_src = DI_SYNC_INT_HSYNC,
331b6835a71SSteve Longerbeam 			.repeat_count = sig->mode.vactive,
33239b9004dSPhilipp Zabel 			.cnt_clr_src = 3 /* VSYNC */,
33339b9004dSPhilipp Zabel 		} , {
33439b9004dSPhilipp Zabel 			/* PIN4: HSYNC for VGA via TVEv2 on TQ MBa53 */
33539b9004dSPhilipp Zabel 			.run_count = h_total - 1,
33639b9004dSPhilipp Zabel 			.run_src = DI_SYNC_CLK,
33739b9004dSPhilipp Zabel 			.offset_count = div * sig->v_to_h_sync + 18, /* magic value from Freescale TVE driver */
33839b9004dSPhilipp Zabel 			.offset_src = DI_SYNC_CLK,
33939b9004dSPhilipp Zabel 			.cnt_polarity_gen_en = 1,
34039b9004dSPhilipp Zabel 			.cnt_polarity_trigger_src = DI_SYNC_CLK,
341b6835a71SSteve Longerbeam 			.cnt_down = sig->mode.hsync_len * 2,
34239b9004dSPhilipp Zabel 		} , {
34339b9004dSPhilipp Zabel 			/* 5: Pixel Active signal to DC */
34439b9004dSPhilipp Zabel 			.run_src = DI_SYNC_CLK,
345b6835a71SSteve Longerbeam 			.offset_count = sig->mode.hsync_len +
346b6835a71SSteve Longerbeam 					sig->mode.hback_porch,
34739b9004dSPhilipp Zabel 			.offset_src = DI_SYNC_CLK,
348b6835a71SSteve Longerbeam 			.repeat_count = sig->mode.hactive,
34939b9004dSPhilipp Zabel 			.cnt_clr_src = 4, /* Line Active */
35039b9004dSPhilipp Zabel 		} , {
35139b9004dSPhilipp Zabel 			/* PIN6: VSYNC for VGA via TVEv2 on TQ MBa53 */
35239b9004dSPhilipp Zabel 			.run_count = v_total - 1,
35339b9004dSPhilipp Zabel 			.run_src = DI_SYNC_INT_HSYNC,
35439b9004dSPhilipp Zabel 			.offset_count = 1, /* magic value from Freescale TVE driver */
35539b9004dSPhilipp Zabel 			.offset_src = DI_SYNC_INT_HSYNC,
35639b9004dSPhilipp Zabel 			.cnt_polarity_gen_en = 1,
35739b9004dSPhilipp Zabel 			.cnt_polarity_trigger_src = DI_SYNC_INT_HSYNC,
358b6835a71SSteve Longerbeam 			.cnt_down = sig->mode.vsync_len * 2,
35939b9004dSPhilipp Zabel 		} , {
36039b9004dSPhilipp Zabel 			/* PIN4: HSYNC for VGA via TVEv2 on i.MX53-QSB */
36139b9004dSPhilipp Zabel 			.run_count = h_total - 1,
36239b9004dSPhilipp Zabel 			.run_src = DI_SYNC_CLK,
36339b9004dSPhilipp Zabel 			.offset_count = div * sig->v_to_h_sync + 18, /* magic value from Freescale TVE driver */
36439b9004dSPhilipp Zabel 			.offset_src = DI_SYNC_CLK,
36539b9004dSPhilipp Zabel 			.cnt_polarity_gen_en = 1,
36639b9004dSPhilipp Zabel 			.cnt_polarity_trigger_src = DI_SYNC_CLK,
367b6835a71SSteve Longerbeam 			.cnt_down = sig->mode.hsync_len * 2,
36839b9004dSPhilipp Zabel 		} , {
36939b9004dSPhilipp Zabel 			/* PIN6: VSYNC for VGA via TVEv2 on i.MX53-QSB */
37039b9004dSPhilipp Zabel 			.run_count = v_total - 1,
37139b9004dSPhilipp Zabel 			.run_src = DI_SYNC_INT_HSYNC,
37239b9004dSPhilipp Zabel 			.offset_count = 1, /* magic value from Freescale TVE driver */
37339b9004dSPhilipp Zabel 			.offset_src = DI_SYNC_INT_HSYNC,
37439b9004dSPhilipp Zabel 			.cnt_polarity_gen_en = 1,
37539b9004dSPhilipp Zabel 			.cnt_polarity_trigger_src = DI_SYNC_INT_HSYNC,
376b6835a71SSteve Longerbeam 			.cnt_down = sig->mode.vsync_len * 2,
37739b9004dSPhilipp Zabel 		} , {
37839b9004dSPhilipp Zabel 			/* unused */
37939b9004dSPhilipp Zabel 		},
38039b9004dSPhilipp Zabel 	};
38139b9004dSPhilipp Zabel 
38239b9004dSPhilipp Zabel 	ipu_di_write(di, v_total - 1, DI_SCR_CONF);
38339b9004dSPhilipp Zabel 	if (sig->hsync_pin == 2 && sig->vsync_pin == 3)
38439b9004dSPhilipp Zabel 		ipu_di_sync_config(di, cfg, 0, ARRAY_SIZE(cfg));
38539b9004dSPhilipp Zabel 	else
38639b9004dSPhilipp Zabel 		ipu_di_sync_config(di, cfg_vga, 0, ARRAY_SIZE(cfg_vga));
38739b9004dSPhilipp Zabel }
38839b9004dSPhilipp Zabel 
ipu_di_config_clock(struct ipu_di * di,const struct ipu_di_signal_cfg * sig)38939b9004dSPhilipp Zabel static void ipu_di_config_clock(struct ipu_di *di,
39039b9004dSPhilipp Zabel 	const struct ipu_di_signal_cfg *sig)
39139b9004dSPhilipp Zabel {
39239b9004dSPhilipp Zabel 	struct clk *clk;
39339b9004dSPhilipp Zabel 	unsigned clkgen0;
39439b9004dSPhilipp Zabel 	uint32_t val;
39539b9004dSPhilipp Zabel 
39639b9004dSPhilipp Zabel 	if (sig->clkflags & IPU_DI_CLKMODE_EXT) {
39739b9004dSPhilipp Zabel 		/*
39839b9004dSPhilipp Zabel 		 * CLKMODE_EXT means we must use the DI clock: this is
39939b9004dSPhilipp Zabel 		 * needed for things like LVDS which needs to feed the
40039b9004dSPhilipp Zabel 		 * DI and LDB with the same pixel clock.
40139b9004dSPhilipp Zabel 		 */
40239b9004dSPhilipp Zabel 		clk = di->clk_di;
40339b9004dSPhilipp Zabel 
40439b9004dSPhilipp Zabel 		if (sig->clkflags & IPU_DI_CLKMODE_SYNC) {
40539b9004dSPhilipp Zabel 			/*
40639b9004dSPhilipp Zabel 			 * CLKMODE_SYNC means that we want the DI to be
40739b9004dSPhilipp Zabel 			 * clocked at the same rate as the parent clock.
40839b9004dSPhilipp Zabel 			 * This is needed (eg) for LDB which needs to be
40939b9004dSPhilipp Zabel 			 * fed with the same pixel clock.  We assume that
41039b9004dSPhilipp Zabel 			 * the LDB clock has already been set correctly.
41139b9004dSPhilipp Zabel 			 */
41239b9004dSPhilipp Zabel 			clkgen0 = 1 << 4;
41339b9004dSPhilipp Zabel 		} else {
41439b9004dSPhilipp Zabel 			/*
41539b9004dSPhilipp Zabel 			 * We can use the divider.  We should really have
41639b9004dSPhilipp Zabel 			 * a flag here indicating whether the bridge can
41739b9004dSPhilipp Zabel 			 * cope with a fractional divider or not.  For the
41839b9004dSPhilipp Zabel 			 * time being, let's go for simplicitly and
41939b9004dSPhilipp Zabel 			 * reliability.
42039b9004dSPhilipp Zabel 			 */
42139b9004dSPhilipp Zabel 			unsigned long in_rate;
42239b9004dSPhilipp Zabel 			unsigned div;
42339b9004dSPhilipp Zabel 
424b6835a71SSteve Longerbeam 			clk_set_rate(clk, sig->mode.pixelclock);
42539b9004dSPhilipp Zabel 
42639b9004dSPhilipp Zabel 			in_rate = clk_get_rate(clk);
427503f1631SSteve Longerbeam 			div = DIV_ROUND_CLOSEST(in_rate, sig->mode.pixelclock);
428f7089d92SPhilipp Zabel 			div = clamp(div, 1U, 255U);
42939b9004dSPhilipp Zabel 
43039b9004dSPhilipp Zabel 			clkgen0 = div << 4;
43139b9004dSPhilipp Zabel 		}
43239b9004dSPhilipp Zabel 	} else {
43339b9004dSPhilipp Zabel 		/*
43439b9004dSPhilipp Zabel 		 * For other interfaces, we can arbitarily select between
43539b9004dSPhilipp Zabel 		 * the DI specific clock and the internal IPU clock.  See
43639b9004dSPhilipp Zabel 		 * DI_GENERAL bit 20.  We select the IPU clock if it can
43739b9004dSPhilipp Zabel 		 * give us a clock rate within 1% of the requested frequency,
43839b9004dSPhilipp Zabel 		 * otherwise we use the DI clock.
43939b9004dSPhilipp Zabel 		 */
44039b9004dSPhilipp Zabel 		unsigned long rate, clkrate;
44139b9004dSPhilipp Zabel 		unsigned div, error;
44239b9004dSPhilipp Zabel 
44339b9004dSPhilipp Zabel 		clkrate = clk_get_rate(di->clk_ipu);
444503f1631SSteve Longerbeam 		div = DIV_ROUND_CLOSEST(clkrate, sig->mode.pixelclock);
445f7089d92SPhilipp Zabel 		div = clamp(div, 1U, 255U);
44639b9004dSPhilipp Zabel 		rate = clkrate / div;
44739b9004dSPhilipp Zabel 
448b6835a71SSteve Longerbeam 		error = rate / (sig->mode.pixelclock / 1000);
44939b9004dSPhilipp Zabel 
450*86d1cdf5SLeo Ruan 		dev_dbg(di->ipu->dev, "  IPU clock can give %lu with divider %u, error %c%d.%d%%\n",
451*86d1cdf5SLeo Ruan 			rate, div, error < 1000 ? '-' : '+',
452*86d1cdf5SLeo Ruan 			abs(error - 1000) / 10, abs(error - 1000) % 10);
45339b9004dSPhilipp Zabel 
45439b9004dSPhilipp Zabel 		/* Allow a 1% error */
45539b9004dSPhilipp Zabel 		if (error < 1010 && error >= 990) {
45639b9004dSPhilipp Zabel 			clk = di->clk_ipu;
45739b9004dSPhilipp Zabel 
45839b9004dSPhilipp Zabel 			clkgen0 = div << 4;
45939b9004dSPhilipp Zabel 		} else {
46039b9004dSPhilipp Zabel 			unsigned long in_rate;
46139b9004dSPhilipp Zabel 			unsigned div;
46239b9004dSPhilipp Zabel 
46339b9004dSPhilipp Zabel 			clk = di->clk_di;
46439b9004dSPhilipp Zabel 
465b6835a71SSteve Longerbeam 			clk_set_rate(clk, sig->mode.pixelclock);
46639b9004dSPhilipp Zabel 
46739b9004dSPhilipp Zabel 			in_rate = clk_get_rate(clk);
468503f1631SSteve Longerbeam 			div = DIV_ROUND_CLOSEST(in_rate, sig->mode.pixelclock);
469f7089d92SPhilipp Zabel 			div = clamp(div, 1U, 255U);
47039b9004dSPhilipp Zabel 
47139b9004dSPhilipp Zabel 			clkgen0 = div << 4;
47239b9004dSPhilipp Zabel 		}
47339b9004dSPhilipp Zabel 	}
47439b9004dSPhilipp Zabel 
47539b9004dSPhilipp Zabel 	di->clk_di_pixel = clk;
47639b9004dSPhilipp Zabel 
47739b9004dSPhilipp Zabel 	/* Set the divider */
47839b9004dSPhilipp Zabel 	ipu_di_write(di, clkgen0, DI_BS_CLKGEN0);
47939b9004dSPhilipp Zabel 
48039b9004dSPhilipp Zabel 	/*
48139b9004dSPhilipp Zabel 	 * Set the high/low periods.  Bits 24:16 give us the falling edge,
48239b9004dSPhilipp Zabel 	 * and bits 8:0 give the rising edge.  LSB is fraction, and is
48339b9004dSPhilipp Zabel 	 * based on the divider above.  We want a 50% duty cycle, so set
48439b9004dSPhilipp Zabel 	 * the falling edge to be half the divider.
48539b9004dSPhilipp Zabel 	 */
48639b9004dSPhilipp Zabel 	ipu_di_write(di, (clkgen0 >> 4) << 16, DI_BS_CLKGEN1);
48739b9004dSPhilipp Zabel 
48839b9004dSPhilipp Zabel 	/* Finally select the input clock */
48939b9004dSPhilipp Zabel 	val = ipu_di_read(di, DI_GENERAL) & ~DI_GEN_DI_CLK_EXT;
49039b9004dSPhilipp Zabel 	if (clk == di->clk_di)
49139b9004dSPhilipp Zabel 		val |= DI_GEN_DI_CLK_EXT;
49239b9004dSPhilipp Zabel 	ipu_di_write(di, val, DI_GENERAL);
49339b9004dSPhilipp Zabel 
49439b9004dSPhilipp Zabel 	dev_dbg(di->ipu->dev, "Want %luHz IPU %luHz DI %luHz using %s, %luHz\n",
495b6835a71SSteve Longerbeam 		sig->mode.pixelclock,
49639b9004dSPhilipp Zabel 		clk_get_rate(di->clk_ipu),
49739b9004dSPhilipp Zabel 		clk_get_rate(di->clk_di),
49839b9004dSPhilipp Zabel 		clk == di->clk_di ? "DI" : "IPU",
49939b9004dSPhilipp Zabel 		clk_get_rate(di->clk_di_pixel) / (clkgen0 >> 4));
50039b9004dSPhilipp Zabel }
50139b9004dSPhilipp Zabel 
5026541d710SJiada Wang /*
5036541d710SJiada Wang  * This function is called to adjust a video mode to IPU restrictions.
5046541d710SJiada Wang  * It is meant to be called from drm crtc mode_fixup() methods.
5056541d710SJiada Wang  */
ipu_di_adjust_videomode(struct ipu_di * di,struct videomode * mode)5066541d710SJiada Wang int ipu_di_adjust_videomode(struct ipu_di *di, struct videomode *mode)
5076541d710SJiada Wang {
5086541d710SJiada Wang 	u32 diff;
5096541d710SJiada Wang 
51094dfec48SSebastian Reichel 	if (!IS_ALIGNED(mode->hactive, 8) &&
51194dfec48SSebastian Reichel 	    mode->hfront_porch < ALIGN(mode->hactive, 8) - mode->hactive) {
51294dfec48SSebastian Reichel 		dev_err(di->ipu->dev, "hactive %d is not aligned to 8 and front porch is too small to compensate\n",
51394dfec48SSebastian Reichel 			mode->hactive);
51494dfec48SSebastian Reichel 		return -EINVAL;
51594dfec48SSebastian Reichel 	}
51694dfec48SSebastian Reichel 
5176541d710SJiada Wang 	if (mode->vfront_porch >= 2)
5186541d710SJiada Wang 		return 0;
5196541d710SJiada Wang 
5206541d710SJiada Wang 	diff = 2 - mode->vfront_porch;
5216541d710SJiada Wang 
5226541d710SJiada Wang 	if (mode->vback_porch >= diff) {
5236541d710SJiada Wang 		mode->vfront_porch = 2;
5246541d710SJiada Wang 		mode->vback_porch -= diff;
5256541d710SJiada Wang 	} else if (mode->vsync_len > diff) {
5266541d710SJiada Wang 		mode->vfront_porch = 2;
5276541d710SJiada Wang 		mode->vsync_len = mode->vsync_len - diff;
5286541d710SJiada Wang 	} else {
5296541d710SJiada Wang 		dev_warn(di->ipu->dev, "failed to adjust videomode\n");
5306541d710SJiada Wang 		return -EINVAL;
5316541d710SJiada Wang 	}
5326541d710SJiada Wang 
533b5b457b3SLucas Stach 	dev_dbg(di->ipu->dev, "videomode adapted for IPU restrictions\n");
5346541d710SJiada Wang 	return 0;
5356541d710SJiada Wang }
5366541d710SJiada Wang EXPORT_SYMBOL_GPL(ipu_di_adjust_videomode);
5376541d710SJiada Wang 
ipu_di_gen_polarity(int pin)538f94ab604SRussell King static u32 ipu_di_gen_polarity(int pin)
539f94ab604SRussell King {
540f94ab604SRussell King 	switch (pin) {
541f94ab604SRussell King 	case 1:
542f94ab604SRussell King 		return DI_GEN_POLARITY_1;
543f94ab604SRussell King 	case 2:
544f94ab604SRussell King 		return DI_GEN_POLARITY_2;
545f94ab604SRussell King 	case 3:
546f94ab604SRussell King 		return DI_GEN_POLARITY_3;
547f94ab604SRussell King 	case 4:
548f94ab604SRussell King 		return DI_GEN_POLARITY_4;
549f94ab604SRussell King 	case 5:
550f94ab604SRussell King 		return DI_GEN_POLARITY_5;
551f94ab604SRussell King 	case 6:
552f94ab604SRussell King 		return DI_GEN_POLARITY_6;
553f94ab604SRussell King 	case 7:
554f94ab604SRussell King 		return DI_GEN_POLARITY_7;
555f94ab604SRussell King 	case 8:
556f94ab604SRussell King 		return DI_GEN_POLARITY_8;
557f94ab604SRussell King 	}
558f94ab604SRussell King 	return 0;
559f94ab604SRussell King }
560f94ab604SRussell King 
ipu_di_init_sync_panel(struct ipu_di * di,struct ipu_di_signal_cfg * sig)56139b9004dSPhilipp Zabel int ipu_di_init_sync_panel(struct ipu_di *di, struct ipu_di_signal_cfg *sig)
56239b9004dSPhilipp Zabel {
56339b9004dSPhilipp Zabel 	u32 reg;
56439b9004dSPhilipp Zabel 	u32 di_gen, vsync_cnt;
56539b9004dSPhilipp Zabel 	u32 div;
56639b9004dSPhilipp Zabel 
56739b9004dSPhilipp Zabel 	dev_dbg(di->ipu->dev, "disp %d: panel size = %d x %d\n",
568b6835a71SSteve Longerbeam 		di->id, sig->mode.hactive, sig->mode.vactive);
56939b9004dSPhilipp Zabel 
57039b9004dSPhilipp Zabel 	dev_dbg(di->ipu->dev, "Clocks: IPU %luHz DI %luHz Needed %luHz\n",
57139b9004dSPhilipp Zabel 		clk_get_rate(di->clk_ipu),
57239b9004dSPhilipp Zabel 		clk_get_rate(di->clk_di),
573b6835a71SSteve Longerbeam 		sig->mode.pixelclock);
57439b9004dSPhilipp Zabel 
57539b9004dSPhilipp Zabel 	mutex_lock(&di_mutex);
57639b9004dSPhilipp Zabel 
57739b9004dSPhilipp Zabel 	ipu_di_config_clock(di, sig);
57839b9004dSPhilipp Zabel 
57939b9004dSPhilipp Zabel 	div = ipu_di_read(di, DI_BS_CLKGEN0) & 0xfff;
58039b9004dSPhilipp Zabel 	div = div / 16;		/* Now divider is integer portion */
58139b9004dSPhilipp Zabel 
58239b9004dSPhilipp Zabel 	/* Setup pixel clock timing */
58339b9004dSPhilipp Zabel 	/* Down time is half of period */
58439b9004dSPhilipp Zabel 	ipu_di_write(di, (div << 16), DI_BS_CLKGEN1);
58539b9004dSPhilipp Zabel 
58639b9004dSPhilipp Zabel 	ipu_di_data_wave_config(di, SYNC_WAVE, div - 1, div - 1);
58739b9004dSPhilipp Zabel 	ipu_di_data_pin_config(di, SYNC_WAVE, DI_PIN15, 3, 0, div * 2);
58839b9004dSPhilipp Zabel 
58939b9004dSPhilipp Zabel 	di_gen = ipu_di_read(di, DI_GENERAL) & DI_GEN_DI_CLK_EXT;
59039b9004dSPhilipp Zabel 	di_gen |= DI_GEN_DI_VSYNC_EXT;
59139b9004dSPhilipp Zabel 
592b6835a71SSteve Longerbeam 	if (sig->mode.flags & DISPLAY_FLAGS_INTERLACED) {
59339b9004dSPhilipp Zabel 		ipu_di_sync_config_interlaced(di, sig);
59439b9004dSPhilipp Zabel 
59539b9004dSPhilipp Zabel 		/* set y_sel = 1 */
59639b9004dSPhilipp Zabel 		di_gen |= 0x10000000;
59739b9004dSPhilipp Zabel 
598aefa627fSRussell King 		vsync_cnt = 3;
59939b9004dSPhilipp Zabel 	} else {
60039b9004dSPhilipp Zabel 		ipu_di_sync_config_noninterlaced(di, sig, div);
60139b9004dSPhilipp Zabel 
60239b9004dSPhilipp Zabel 		vsync_cnt = 3;
60339b9004dSPhilipp Zabel 		if (di->id == 1)
60439b9004dSPhilipp Zabel 			/*
60539b9004dSPhilipp Zabel 			 * TODO: change only for TVEv2, parallel display
60639b9004dSPhilipp Zabel 			 * uses pin 2 / 3
60739b9004dSPhilipp Zabel 			 */
60839b9004dSPhilipp Zabel 			if (!(sig->hsync_pin == 2 && sig->vsync_pin == 3))
60939b9004dSPhilipp Zabel 				vsync_cnt = 6;
610f94ab604SRussell King 	}
61139b9004dSPhilipp Zabel 
612f94ab604SRussell King 	if (sig->mode.flags & DISPLAY_FLAGS_HSYNC_HIGH)
613f94ab604SRussell King 		di_gen |= ipu_di_gen_polarity(sig->hsync_pin);
614f94ab604SRussell King 	if (sig->mode.flags & DISPLAY_FLAGS_VSYNC_HIGH)
615f94ab604SRussell King 		di_gen |= ipu_di_gen_polarity(sig->vsync_pin);
61639b9004dSPhilipp Zabel 
617682b7c1cSLinus Torvalds 	if (sig->clk_pol)
61839b9004dSPhilipp Zabel 		di_gen |= DI_GEN_POLARITY_DISP_CLK;
61939b9004dSPhilipp Zabel 
62039b9004dSPhilipp Zabel 	ipu_di_write(di, di_gen, DI_GENERAL);
62139b9004dSPhilipp Zabel 
62239b9004dSPhilipp Zabel 	ipu_di_write(di, (--vsync_cnt << DI_VSYNC_SEL_OFFSET) | 0x00000002,
62339b9004dSPhilipp Zabel 		     DI_SYNC_AS_GEN);
62439b9004dSPhilipp Zabel 
62539b9004dSPhilipp Zabel 	reg = ipu_di_read(di, DI_POL);
62639b9004dSPhilipp Zabel 	reg &= ~(DI_POL_DRDY_DATA_POLARITY | DI_POL_DRDY_POLARITY_15);
62739b9004dSPhilipp Zabel 
62839b9004dSPhilipp Zabel 	if (sig->enable_pol)
62939b9004dSPhilipp Zabel 		reg |= DI_POL_DRDY_POLARITY_15;
63039b9004dSPhilipp Zabel 	if (sig->data_pol)
63139b9004dSPhilipp Zabel 		reg |= DI_POL_DRDY_DATA_POLARITY;
63239b9004dSPhilipp Zabel 
63339b9004dSPhilipp Zabel 	ipu_di_write(di, reg, DI_POL);
63439b9004dSPhilipp Zabel 
63539b9004dSPhilipp Zabel 	mutex_unlock(&di_mutex);
63639b9004dSPhilipp Zabel 
63739b9004dSPhilipp Zabel 	return 0;
63839b9004dSPhilipp Zabel }
63939b9004dSPhilipp Zabel EXPORT_SYMBOL_GPL(ipu_di_init_sync_panel);
64039b9004dSPhilipp Zabel 
ipu_di_enable(struct ipu_di * di)64139b9004dSPhilipp Zabel int ipu_di_enable(struct ipu_di *di)
64239b9004dSPhilipp Zabel {
64339b9004dSPhilipp Zabel 	int ret;
64439b9004dSPhilipp Zabel 
64539b9004dSPhilipp Zabel 	WARN_ON(IS_ERR(di->clk_di_pixel));
64639b9004dSPhilipp Zabel 
64739b9004dSPhilipp Zabel 	ret = clk_prepare_enable(di->clk_di_pixel);
64839b9004dSPhilipp Zabel 	if (ret)
64939b9004dSPhilipp Zabel 		return ret;
65039b9004dSPhilipp Zabel 
65139b9004dSPhilipp Zabel 	ipu_module_enable(di->ipu, di->module);
65239b9004dSPhilipp Zabel 
65339b9004dSPhilipp Zabel 	return 0;
65439b9004dSPhilipp Zabel }
65539b9004dSPhilipp Zabel EXPORT_SYMBOL_GPL(ipu_di_enable);
65639b9004dSPhilipp Zabel 
ipu_di_disable(struct ipu_di * di)65739b9004dSPhilipp Zabel int ipu_di_disable(struct ipu_di *di)
65839b9004dSPhilipp Zabel {
65939b9004dSPhilipp Zabel 	WARN_ON(IS_ERR(di->clk_di_pixel));
66039b9004dSPhilipp Zabel 
66139b9004dSPhilipp Zabel 	ipu_module_disable(di->ipu, di->module);
66239b9004dSPhilipp Zabel 
66339b9004dSPhilipp Zabel 	clk_disable_unprepare(di->clk_di_pixel);
66439b9004dSPhilipp Zabel 
66539b9004dSPhilipp Zabel 	return 0;
66639b9004dSPhilipp Zabel }
66739b9004dSPhilipp Zabel EXPORT_SYMBOL_GPL(ipu_di_disable);
66839b9004dSPhilipp Zabel 
ipu_di_get_num(struct ipu_di * di)66939b9004dSPhilipp Zabel int ipu_di_get_num(struct ipu_di *di)
67039b9004dSPhilipp Zabel {
67139b9004dSPhilipp Zabel 	return di->id;
67239b9004dSPhilipp Zabel }
67339b9004dSPhilipp Zabel EXPORT_SYMBOL_GPL(ipu_di_get_num);
67439b9004dSPhilipp Zabel 
67539b9004dSPhilipp Zabel static DEFINE_MUTEX(ipu_di_lock);
67639b9004dSPhilipp Zabel 
ipu_di_get(struct ipu_soc * ipu,int disp)67739b9004dSPhilipp Zabel struct ipu_di *ipu_di_get(struct ipu_soc *ipu, int disp)
67839b9004dSPhilipp Zabel {
67939b9004dSPhilipp Zabel 	struct ipu_di *di;
68039b9004dSPhilipp Zabel 
68139b9004dSPhilipp Zabel 	if (disp > 1)
68239b9004dSPhilipp Zabel 		return ERR_PTR(-EINVAL);
68339b9004dSPhilipp Zabel 
68439b9004dSPhilipp Zabel 	di = ipu->di_priv[disp];
68539b9004dSPhilipp Zabel 
68639b9004dSPhilipp Zabel 	mutex_lock(&ipu_di_lock);
68739b9004dSPhilipp Zabel 
68839b9004dSPhilipp Zabel 	if (di->inuse) {
68939b9004dSPhilipp Zabel 		di = ERR_PTR(-EBUSY);
69039b9004dSPhilipp Zabel 		goto out;
69139b9004dSPhilipp Zabel 	}
69239b9004dSPhilipp Zabel 
69339b9004dSPhilipp Zabel 	di->inuse = true;
69439b9004dSPhilipp Zabel out:
69539b9004dSPhilipp Zabel 	mutex_unlock(&ipu_di_lock);
69639b9004dSPhilipp Zabel 
69739b9004dSPhilipp Zabel 	return di;
69839b9004dSPhilipp Zabel }
69939b9004dSPhilipp Zabel EXPORT_SYMBOL_GPL(ipu_di_get);
70039b9004dSPhilipp Zabel 
ipu_di_put(struct ipu_di * di)70139b9004dSPhilipp Zabel void ipu_di_put(struct ipu_di *di)
70239b9004dSPhilipp Zabel {
70339b9004dSPhilipp Zabel 	mutex_lock(&ipu_di_lock);
70439b9004dSPhilipp Zabel 
70539b9004dSPhilipp Zabel 	di->inuse = false;
70639b9004dSPhilipp Zabel 
70739b9004dSPhilipp Zabel 	mutex_unlock(&ipu_di_lock);
70839b9004dSPhilipp Zabel }
70939b9004dSPhilipp Zabel EXPORT_SYMBOL_GPL(ipu_di_put);
71039b9004dSPhilipp Zabel 
ipu_di_init(struct ipu_soc * ipu,struct device * dev,int id,unsigned long base,u32 module,struct clk * clk_ipu)71139b9004dSPhilipp Zabel int ipu_di_init(struct ipu_soc *ipu, struct device *dev, int id,
71239b9004dSPhilipp Zabel 		unsigned long base,
71339b9004dSPhilipp Zabel 		u32 module, struct clk *clk_ipu)
71439b9004dSPhilipp Zabel {
71539b9004dSPhilipp Zabel 	struct ipu_di *di;
71639b9004dSPhilipp Zabel 
71739b9004dSPhilipp Zabel 	if (id > 1)
71839b9004dSPhilipp Zabel 		return -ENODEV;
71939b9004dSPhilipp Zabel 
72039b9004dSPhilipp Zabel 	di = devm_kzalloc(dev, sizeof(*di), GFP_KERNEL);
72139b9004dSPhilipp Zabel 	if (!di)
72239b9004dSPhilipp Zabel 		return -ENOMEM;
72339b9004dSPhilipp Zabel 
72439b9004dSPhilipp Zabel 	ipu->di_priv[id] = di;
72539b9004dSPhilipp Zabel 
72639b9004dSPhilipp Zabel 	di->clk_di = devm_clk_get(dev, id ? "di1" : "di0");
72739b9004dSPhilipp Zabel 	if (IS_ERR(di->clk_di))
72839b9004dSPhilipp Zabel 		return PTR_ERR(di->clk_di);
72939b9004dSPhilipp Zabel 
73039b9004dSPhilipp Zabel 	di->module = module;
73139b9004dSPhilipp Zabel 	di->id = id;
73239b9004dSPhilipp Zabel 	di->clk_ipu = clk_ipu;
73339b9004dSPhilipp Zabel 	di->base = devm_ioremap(dev, base, PAGE_SIZE);
73439b9004dSPhilipp Zabel 	if (!di->base)
73539b9004dSPhilipp Zabel 		return -ENOMEM;
73639b9004dSPhilipp Zabel 
73739b9004dSPhilipp Zabel 	ipu_di_write(di, 0x10, DI_BS_CLKGEN0);
73839b9004dSPhilipp Zabel 
73939b9004dSPhilipp Zabel 	dev_dbg(dev, "DI%d base: 0x%08lx remapped to %p\n",
74039b9004dSPhilipp Zabel 			id, base, di->base);
74139b9004dSPhilipp Zabel 	di->inuse = false;
74239b9004dSPhilipp Zabel 	di->ipu = ipu;
74339b9004dSPhilipp Zabel 
74439b9004dSPhilipp Zabel 	return 0;
74539b9004dSPhilipp Zabel }
74639b9004dSPhilipp Zabel 
ipu_di_exit(struct ipu_soc * ipu,int id)74739b9004dSPhilipp Zabel void ipu_di_exit(struct ipu_soc *ipu, int id)
74839b9004dSPhilipp Zabel {
74939b9004dSPhilipp Zabel }
750