xref: /openbmc/linux/drivers/gpu/drm/xlnx/zynqmp_dp.c (revision ce746d43)
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * ZynqMP DisplayPort Driver
4  *
5  * Copyright (C) 2017 - 2020 Xilinx, Inc.
6  *
7  * Authors:
8  * - Hyun Woo Kwon <hyun.kwon@xilinx.com>
9  * - Laurent Pinchart <laurent.pinchart@ideasonboard.com>
10  */
11 
12 #include <drm/drm_atomic_helper.h>
13 #include <drm/drm_connector.h>
14 #include <drm/drm_crtc.h>
15 #include <drm/drm_device.h>
16 #include <drm/drm_dp_helper.h>
17 #include <drm/drm_edid.h>
18 #include <drm/drm_encoder.h>
19 #include <drm/drm_managed.h>
20 #include <drm/drm_modes.h>
21 #include <drm/drm_of.h>
22 #include <drm/drm_probe_helper.h>
23 #include <drm/drm_simple_kms_helper.h>
24 
25 #include <linux/clk.h>
26 #include <linux/delay.h>
27 #include <linux/device.h>
28 #include <linux/module.h>
29 #include <linux/platform_device.h>
30 #include <linux/pm_runtime.h>
31 #include <linux/phy/phy.h>
32 #include <linux/reset.h>
33 
34 #include "zynqmp_disp.h"
35 #include "zynqmp_dp.h"
36 #include "zynqmp_dpsub.h"
37 
38 static uint zynqmp_dp_aux_timeout_ms = 50;
39 module_param_named(aux_timeout_ms, zynqmp_dp_aux_timeout_ms, uint, 0444);
40 MODULE_PARM_DESC(aux_timeout_ms, "DP aux timeout value in msec (default: 50)");
41 
42 /*
43  * Some sink requires a delay after power on request
44  */
45 static uint zynqmp_dp_power_on_delay_ms = 4;
46 module_param_named(power_on_delay_ms, zynqmp_dp_power_on_delay_ms, uint, 0444);
47 MODULE_PARM_DESC(aux_timeout_ms, "DP power on delay in msec (default: 4)");
48 
49 /* Link configuration registers */
50 #define ZYNQMP_DP_LINK_BW_SET				0x0
51 #define ZYNQMP_DP_LANE_COUNT_SET			0x4
52 #define ZYNQMP_DP_ENHANCED_FRAME_EN			0x8
53 #define ZYNQMP_DP_TRAINING_PATTERN_SET			0xc
54 #define ZYNQMP_DP_SCRAMBLING_DISABLE			0x14
55 #define ZYNQMP_DP_DOWNSPREAD_CTL			0x18
56 #define ZYNQMP_DP_SOFTWARE_RESET			0x1c
57 #define ZYNQMP_DP_SOFTWARE_RESET_STREAM1		BIT(0)
58 #define ZYNQMP_DP_SOFTWARE_RESET_STREAM2		BIT(1)
59 #define ZYNQMP_DP_SOFTWARE_RESET_STREAM3		BIT(2)
60 #define ZYNQMP_DP_SOFTWARE_RESET_STREAM4		BIT(3)
61 #define ZYNQMP_DP_SOFTWARE_RESET_AUX			BIT(7)
62 #define ZYNQMP_DP_SOFTWARE_RESET_ALL			(ZYNQMP_DP_SOFTWARE_RESET_STREAM1 | \
63 							 ZYNQMP_DP_SOFTWARE_RESET_STREAM2 | \
64 							 ZYNQMP_DP_SOFTWARE_RESET_STREAM3 | \
65 							 ZYNQMP_DP_SOFTWARE_RESET_STREAM4 | \
66 							 ZYNQMP_DP_SOFTWARE_RESET_AUX)
67 
68 /* Core enable registers */
69 #define ZYNQMP_DP_TRANSMITTER_ENABLE			0x80
70 #define ZYNQMP_DP_MAIN_STREAM_ENABLE			0x84
71 #define ZYNQMP_DP_FORCE_SCRAMBLER_RESET			0xc0
72 #define ZYNQMP_DP_VERSION				0xf8
73 #define ZYNQMP_DP_VERSION_MAJOR_MASK			GENMASK(31, 24)
74 #define ZYNQMP_DP_VERSION_MAJOR_SHIFT			24
75 #define ZYNQMP_DP_VERSION_MINOR_MASK			GENMASK(23, 16)
76 #define ZYNQMP_DP_VERSION_MINOR_SHIFT			16
77 #define ZYNQMP_DP_VERSION_REVISION_MASK			GENMASK(15, 12)
78 #define ZYNQMP_DP_VERSION_REVISION_SHIFT		12
79 #define ZYNQMP_DP_VERSION_PATCH_MASK			GENMASK(11, 8)
80 #define ZYNQMP_DP_VERSION_PATCH_SHIFT			8
81 #define ZYNQMP_DP_VERSION_INTERNAL_MASK			GENMASK(7, 0)
82 #define ZYNQMP_DP_VERSION_INTERNAL_SHIFT		0
83 
84 /* Core ID registers */
85 #define ZYNQMP_DP_CORE_ID				0xfc
86 #define ZYNQMP_DP_CORE_ID_MAJOR_MASK			GENMASK(31, 24)
87 #define ZYNQMP_DP_CORE_ID_MAJOR_SHIFT			24
88 #define ZYNQMP_DP_CORE_ID_MINOR_MASK			GENMASK(23, 16)
89 #define ZYNQMP_DP_CORE_ID_MINOR_SHIFT			16
90 #define ZYNQMP_DP_CORE_ID_REVISION_MASK			GENMASK(15, 8)
91 #define ZYNQMP_DP_CORE_ID_REVISION_SHIFT		8
92 #define ZYNQMP_DP_CORE_ID_DIRECTION			GENMASK(1)
93 
94 /* AUX channel interface registers */
95 #define ZYNQMP_DP_AUX_COMMAND				0x100
96 #define ZYNQMP_DP_AUX_COMMAND_CMD_SHIFT			8
97 #define ZYNQMP_DP_AUX_COMMAND_ADDRESS_ONLY		BIT(12)
98 #define ZYNQMP_DP_AUX_COMMAND_BYTES_SHIFT		0
99 #define ZYNQMP_DP_AUX_WRITE_FIFO			0x104
100 #define ZYNQMP_DP_AUX_ADDRESS				0x108
101 #define ZYNQMP_DP_AUX_CLK_DIVIDER			0x10c
102 #define ZYNQMP_DP_AUX_CLK_DIVIDER_AUX_FILTER_SHIFT	8
103 #define ZYNQMP_DP_INTERRUPT_SIGNAL_STATE		0x130
104 #define ZYNQMP_DP_INTERRUPT_SIGNAL_STATE_HPD		BIT(0)
105 #define ZYNQMP_DP_INTERRUPT_SIGNAL_STATE_REQUEST	BIT(1)
106 #define ZYNQMP_DP_INTERRUPT_SIGNAL_STATE_REPLY		BIT(2)
107 #define ZYNQMP_DP_INTERRUPT_SIGNAL_STATE_REPLY_TIMEOUT	BIT(3)
108 #define ZYNQMP_DP_AUX_REPLY_DATA			0x134
109 #define ZYNQMP_DP_AUX_REPLY_CODE			0x138
110 #define ZYNQMP_DP_AUX_REPLY_CODE_AUX_ACK		(0)
111 #define ZYNQMP_DP_AUX_REPLY_CODE_AUX_NACK		BIT(0)
112 #define ZYNQMP_DP_AUX_REPLY_CODE_AUX_DEFER		BIT(1)
113 #define ZYNQMP_DP_AUX_REPLY_CODE_I2C_ACK		(0)
114 #define ZYNQMP_DP_AUX_REPLY_CODE_I2C_NACK		BIT(2)
115 #define ZYNQMP_DP_AUX_REPLY_CODE_I2C_DEFER		BIT(3)
116 #define ZYNQMP_DP_AUX_REPLY_COUNT			0x13c
117 #define ZYNQMP_DP_REPLY_DATA_COUNT			0x148
118 #define ZYNQMP_DP_REPLY_DATA_COUNT_MASK			0xff
119 #define ZYNQMP_DP_INT_STATUS				0x3a0
120 #define ZYNQMP_DP_INT_MASK				0x3a4
121 #define ZYNQMP_DP_INT_EN				0x3a8
122 #define ZYNQMP_DP_INT_DS				0x3ac
123 #define ZYNQMP_DP_INT_HPD_IRQ				BIT(0)
124 #define ZYNQMP_DP_INT_HPD_EVENT				BIT(1)
125 #define ZYNQMP_DP_INT_REPLY_RECEIVED			BIT(2)
126 #define ZYNQMP_DP_INT_REPLY_TIMEOUT			BIT(3)
127 #define ZYNQMP_DP_INT_HPD_PULSE_DET			BIT(4)
128 #define ZYNQMP_DP_INT_EXT_PKT_TXD			BIT(5)
129 #define ZYNQMP_DP_INT_LIV_ABUF_UNDRFLW			BIT(12)
130 #define ZYNQMP_DP_INT_VBLANK_START			BIT(13)
131 #define ZYNQMP_DP_INT_PIXEL1_MATCH			BIT(14)
132 #define ZYNQMP_DP_INT_PIXEL0_MATCH			BIT(15)
133 #define ZYNQMP_DP_INT_CHBUF_UNDERFLW_MASK		0x3f0000
134 #define ZYNQMP_DP_INT_CHBUF_OVERFLW_MASK		0xfc00000
135 #define ZYNQMP_DP_INT_CUST_TS_2				BIT(28)
136 #define ZYNQMP_DP_INT_CUST_TS				BIT(29)
137 #define ZYNQMP_DP_INT_EXT_VSYNC_TS			BIT(30)
138 #define ZYNQMP_DP_INT_VSYNC_TS				BIT(31)
139 #define ZYNQMP_DP_INT_ALL				(ZYNQMP_DP_INT_HPD_IRQ | \
140 							 ZYNQMP_DP_INT_HPD_EVENT | \
141 							 ZYNQMP_DP_INT_CHBUF_UNDERFLW_MASK | \
142 							 ZYNQMP_DP_INT_CHBUF_OVERFLW_MASK)
143 
144 /* Main stream attribute registers */
145 #define ZYNQMP_DP_MAIN_STREAM_HTOTAL			0x180
146 #define ZYNQMP_DP_MAIN_STREAM_VTOTAL			0x184
147 #define ZYNQMP_DP_MAIN_STREAM_POLARITY			0x188
148 #define ZYNQMP_DP_MAIN_STREAM_POLARITY_HSYNC_SHIFT	0
149 #define ZYNQMP_DP_MAIN_STREAM_POLARITY_VSYNC_SHIFT	1
150 #define ZYNQMP_DP_MAIN_STREAM_HSWIDTH			0x18c
151 #define ZYNQMP_DP_MAIN_STREAM_VSWIDTH			0x190
152 #define ZYNQMP_DP_MAIN_STREAM_HRES			0x194
153 #define ZYNQMP_DP_MAIN_STREAM_VRES			0x198
154 #define ZYNQMP_DP_MAIN_STREAM_HSTART			0x19c
155 #define ZYNQMP_DP_MAIN_STREAM_VSTART			0x1a0
156 #define ZYNQMP_DP_MAIN_STREAM_MISC0			0x1a4
157 #define ZYNQMP_DP_MAIN_STREAM_MISC0_SYNC_LOCK		BIT(0)
158 #define ZYNQMP_DP_MAIN_STREAM_MISC0_COMP_FORMAT_RGB	(0 << 1)
159 #define ZYNQMP_DP_MAIN_STREAM_MISC0_COMP_FORMAT_YCRCB_422	(5 << 1)
160 #define ZYNQMP_DP_MAIN_STREAM_MISC0_COMP_FORMAT_YCRCB_444	(6 << 1)
161 #define ZYNQMP_DP_MAIN_STREAM_MISC0_COMP_FORMAT_MASK	(7 << 1)
162 #define ZYNQMP_DP_MAIN_STREAM_MISC0_DYNAMIC_RANGE	BIT(3)
163 #define ZYNQMP_DP_MAIN_STREAM_MISC0_YCBCR_COLR		BIT(4)
164 #define ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_6		(0 << 5)
165 #define ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_8		(1 << 5)
166 #define ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_10		(2 << 5)
167 #define ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_12		(3 << 5)
168 #define ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_16		(4 << 5)
169 #define ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_MASK		(7 << 5)
170 #define ZYNQMP_DP_MAIN_STREAM_MISC1			0x1a8
171 #define ZYNQMP_DP_MAIN_STREAM_MISC1_Y_ONLY_EN		BIT(7)
172 #define ZYNQMP_DP_MAIN_STREAM_M_VID			0x1ac
173 #define ZYNQMP_DP_MSA_TRANSFER_UNIT_SIZE		0x1b0
174 #define ZYNQMP_DP_MSA_TRANSFER_UNIT_SIZE_TU_SIZE_DEF	64
175 #define ZYNQMP_DP_MAIN_STREAM_N_VID			0x1b4
176 #define ZYNQMP_DP_USER_PIX_WIDTH			0x1b8
177 #define ZYNQMP_DP_USER_DATA_COUNT_PER_LANE		0x1bc
178 #define ZYNQMP_DP_MIN_BYTES_PER_TU			0x1c4
179 #define ZYNQMP_DP_FRAC_BYTES_PER_TU			0x1c8
180 #define ZYNQMP_DP_INIT_WAIT				0x1cc
181 
182 /* PHY configuration and status registers */
183 #define ZYNQMP_DP_PHY_RESET				0x200
184 #define ZYNQMP_DP_PHY_RESET_PHY_RESET			BIT(0)
185 #define ZYNQMP_DP_PHY_RESET_GTTX_RESET			BIT(1)
186 #define ZYNQMP_DP_PHY_RESET_PHY_PMA_RESET		BIT(8)
187 #define ZYNQMP_DP_PHY_RESET_PHY_PCS_RESET		BIT(9)
188 #define ZYNQMP_DP_PHY_RESET_ALL_RESET			(ZYNQMP_DP_PHY_RESET_PHY_RESET | \
189 							 ZYNQMP_DP_PHY_RESET_GTTX_RESET | \
190 							 ZYNQMP_DP_PHY_RESET_PHY_PMA_RESET | \
191 							 ZYNQMP_DP_PHY_RESET_PHY_PCS_RESET)
192 #define ZYNQMP_DP_PHY_PREEMPHASIS_LANE_0		0x210
193 #define ZYNQMP_DP_PHY_PREEMPHASIS_LANE_1		0x214
194 #define ZYNQMP_DP_PHY_PREEMPHASIS_LANE_2		0x218
195 #define ZYNQMP_DP_PHY_PREEMPHASIS_LANE_3		0x21c
196 #define ZYNQMP_DP_PHY_VOLTAGE_DIFF_LANE_0		0x220
197 #define ZYNQMP_DP_PHY_VOLTAGE_DIFF_LANE_1		0x224
198 #define ZYNQMP_DP_PHY_VOLTAGE_DIFF_LANE_2		0x228
199 #define ZYNQMP_DP_PHY_VOLTAGE_DIFF_LANE_3		0x22c
200 #define ZYNQMP_DP_PHY_CLOCK_SELECT			0x234
201 #define ZYNQMP_DP_PHY_CLOCK_SELECT_1_62G		0x1
202 #define ZYNQMP_DP_PHY_CLOCK_SELECT_2_70G		0x3
203 #define ZYNQMP_DP_PHY_CLOCK_SELECT_5_40G		0x5
204 #define ZYNQMP_DP_TX_PHY_POWER_DOWN			0x238
205 #define ZYNQMP_DP_TX_PHY_POWER_DOWN_LANE_0		BIT(0)
206 #define ZYNQMP_DP_TX_PHY_POWER_DOWN_LANE_1		BIT(1)
207 #define ZYNQMP_DP_TX_PHY_POWER_DOWN_LANE_2		BIT(2)
208 #define ZYNQMP_DP_TX_PHY_POWER_DOWN_LANE_3		BIT(3)
209 #define ZYNQMP_DP_TX_PHY_POWER_DOWN_ALL			0xf
210 #define ZYNQMP_DP_PHY_PRECURSOR_LANE_0			0x23c
211 #define ZYNQMP_DP_PHY_PRECURSOR_LANE_1			0x240
212 #define ZYNQMP_DP_PHY_PRECURSOR_LANE_2			0x244
213 #define ZYNQMP_DP_PHY_PRECURSOR_LANE_3			0x248
214 #define ZYNQMP_DP_PHY_POSTCURSOR_LANE_0			0x24c
215 #define ZYNQMP_DP_PHY_POSTCURSOR_LANE_1			0x250
216 #define ZYNQMP_DP_PHY_POSTCURSOR_LANE_2			0x254
217 #define ZYNQMP_DP_PHY_POSTCURSOR_LANE_3			0x258
218 #define ZYNQMP_DP_SUB_TX_PHY_PRECURSOR_LANE_0		0x24c
219 #define ZYNQMP_DP_SUB_TX_PHY_PRECURSOR_LANE_1		0x250
220 #define ZYNQMP_DP_PHY_STATUS				0x280
221 #define ZYNQMP_DP_PHY_STATUS_PLL_LOCKED_SHIFT		4
222 #define ZYNQMP_DP_PHY_STATUS_FPGA_PLL_LOCKED		BIT(6)
223 
224 /* Audio registers */
225 #define ZYNQMP_DP_TX_AUDIO_CONTROL			0x300
226 #define ZYNQMP_DP_TX_AUDIO_CHANNELS			0x304
227 #define ZYNQMP_DP_TX_AUDIO_INFO_DATA			0x308
228 #define ZYNQMP_DP_TX_M_AUD				0x328
229 #define ZYNQMP_DP_TX_N_AUD				0x32c
230 #define ZYNQMP_DP_TX_AUDIO_EXT_DATA			0x330
231 
232 #define ZYNQMP_DP_MAX_LANES				2
233 #define ZYNQMP_MAX_FREQ					3000000
234 
235 #define DP_REDUCED_BIT_RATE				162000
236 #define DP_HIGH_BIT_RATE				270000
237 #define DP_HIGH_BIT_RATE2				540000
238 #define DP_MAX_TRAINING_TRIES				5
239 #define DP_V1_2						0x12
240 
241 /**
242  * struct zynqmp_dp_link_config - Common link config between source and sink
243  * @max_rate: maximum link rate
244  * @max_lanes: maximum number of lanes
245  */
246 struct zynqmp_dp_link_config {
247 	int max_rate;
248 	u8 max_lanes;
249 };
250 
251 /**
252  * struct zynqmp_dp_mode - Configured mode of DisplayPort
253  * @bw_code: code for bandwidth(link rate)
254  * @lane_cnt: number of lanes
255  * @pclock: pixel clock frequency of current mode
256  * @fmt: format identifier string
257  */
258 struct zynqmp_dp_mode {
259 	u8 bw_code;
260 	u8 lane_cnt;
261 	int pclock;
262 	const char *fmt;
263 };
264 
265 /**
266  * struct zynqmp_dp_config - Configuration of DisplayPort from DTS
267  * @misc0: misc0 configuration (per DP v1.2 spec)
268  * @misc1: misc1 configuration (per DP v1.2 spec)
269  * @bpp: bits per pixel
270  */
271 struct zynqmp_dp_config {
272 	u8 misc0;
273 	u8 misc1;
274 	u8 bpp;
275 };
276 
277 /**
278  * struct zynqmp_dp - Xilinx DisplayPort core
279  * @encoder: the drm encoder structure
280  * @connector: the drm connector structure
281  * @dev: device structure
282  * @dpsub: Display subsystem
283  * @drm: DRM core
284  * @iomem: device I/O memory for register access
285  * @reset: reset controller
286  * @irq: irq
287  * @config: IP core configuration from DTS
288  * @aux: aux channel
289  * @phy: PHY handles for DP lanes
290  * @num_lanes: number of enabled phy lanes
291  * @hpd_work: hot plug detection worker
292  * @status: connection status
293  * @enabled: flag to indicate if the device is enabled
294  * @dpcd: DP configuration data from currently connected sink device
295  * @link_config: common link configuration between IP core and sink device
296  * @mode: current mode between IP core and sink device
297  * @train_set: set of training data
298  */
299 struct zynqmp_dp {
300 	struct drm_encoder encoder;
301 	struct drm_connector connector;
302 	struct device *dev;
303 	struct zynqmp_dpsub *dpsub;
304 	struct drm_device *drm;
305 	void __iomem *iomem;
306 	struct reset_control *reset;
307 	int irq;
308 
309 	struct zynqmp_dp_config config;
310 	struct drm_dp_aux aux;
311 	struct phy *phy[ZYNQMP_DP_MAX_LANES];
312 	u8 num_lanes;
313 	struct delayed_work hpd_work;
314 	enum drm_connector_status status;
315 	bool enabled;
316 
317 	u8 dpcd[DP_RECEIVER_CAP_SIZE];
318 	struct zynqmp_dp_link_config link_config;
319 	struct zynqmp_dp_mode mode;
320 	u8 train_set[ZYNQMP_DP_MAX_LANES];
321 };
322 
323 static inline struct zynqmp_dp *encoder_to_dp(struct drm_encoder *encoder)
324 {
325 	return container_of(encoder, struct zynqmp_dp, encoder);
326 }
327 
328 static inline struct zynqmp_dp *connector_to_dp(struct drm_connector *connector)
329 {
330 	return container_of(connector, struct zynqmp_dp, connector);
331 }
332 
333 static void zynqmp_dp_write(struct zynqmp_dp *dp, int offset, u32 val)
334 {
335 	writel(val, dp->iomem + offset);
336 }
337 
338 static u32 zynqmp_dp_read(struct zynqmp_dp *dp, int offset)
339 {
340 	return readl(dp->iomem + offset);
341 }
342 
343 static void zynqmp_dp_clr(struct zynqmp_dp *dp, int offset, u32 clr)
344 {
345 	zynqmp_dp_write(dp, offset, zynqmp_dp_read(dp, offset) & ~clr);
346 }
347 
348 static void zynqmp_dp_set(struct zynqmp_dp *dp, int offset, u32 set)
349 {
350 	zynqmp_dp_write(dp, offset, zynqmp_dp_read(dp, offset) | set);
351 }
352 
353 /* -----------------------------------------------------------------------------
354  * PHY Handling
355  */
356 
357 #define RST_TIMEOUT_MS			1000
358 
359 static int zynqmp_dp_reset(struct zynqmp_dp *dp, bool assert)
360 {
361 	unsigned long timeout;
362 
363 	if (assert)
364 		reset_control_assert(dp->reset);
365 	else
366 		reset_control_deassert(dp->reset);
367 
368 	/* Wait for the (de)assert to complete. */
369 	timeout = jiffies + msecs_to_jiffies(RST_TIMEOUT_MS);
370 	while (!time_after_eq(jiffies, timeout)) {
371 		bool status = !!reset_control_status(dp->reset);
372 
373 		if (assert == status)
374 			return 0;
375 
376 		cpu_relax();
377 	}
378 
379 	dev_err(dp->dev, "reset %s timeout\n", assert ? "assert" : "deassert");
380 	return -ETIMEDOUT;
381 }
382 
383 /**
384  * zynqmp_dp_phy_init - Initialize the phy
385  * @dp: DisplayPort IP core structure
386  *
387  * Initialize the phy.
388  *
389  * Return: 0 if the phy instances are initialized correctly, or the error code
390  * returned from the callee functions.
391  */
392 static int zynqmp_dp_phy_init(struct zynqmp_dp *dp)
393 {
394 	int ret;
395 	int i;
396 
397 	for (i = 0; i < dp->num_lanes; i++) {
398 		ret = phy_init(dp->phy[i]);
399 		if (ret) {
400 			dev_err(dp->dev, "failed to init phy lane %d\n", i);
401 			return ret;
402 		}
403 	}
404 
405 	ret = zynqmp_dp_reset(dp, false);
406 	if (ret < 0)
407 		return ret;
408 
409 	zynqmp_dp_clr(dp, ZYNQMP_DP_PHY_RESET, ZYNQMP_DP_PHY_RESET_ALL_RESET);
410 
411 	/*
412 	 * Power on lanes in reverse order as only lane 0 waits for the PLL to
413 	 * lock.
414 	 */
415 	for (i = dp->num_lanes - 1; i >= 0; i--) {
416 		ret = phy_power_on(dp->phy[i]);
417 		if (ret) {
418 			dev_err(dp->dev, "failed to power on phy lane %d\n", i);
419 			return ret;
420 		}
421 	}
422 
423 	return 0;
424 }
425 
426 /**
427  * zynqmp_dp_phy_exit - Exit the phy
428  * @dp: DisplayPort IP core structure
429  *
430  * Exit the phy.
431  */
432 static void zynqmp_dp_phy_exit(struct zynqmp_dp *dp)
433 {
434 	unsigned int i;
435 	int ret;
436 
437 	for (i = 0; i < dp->num_lanes; i++) {
438 		ret = phy_power_off(dp->phy[i]);
439 		if (ret)
440 			dev_err(dp->dev, "failed to power off phy(%d) %d\n", i,
441 				ret);
442 	}
443 
444 	zynqmp_dp_reset(dp, true);
445 
446 	for (i = 0; i < dp->num_lanes; i++) {
447 		ret = phy_exit(dp->phy[i]);
448 		if (ret)
449 			dev_err(dp->dev, "failed to exit phy(%d) %d\n", i, ret);
450 	}
451 }
452 
453 /**
454  * zynqmp_dp_phy_probe - Probe the PHYs
455  * @dp: DisplayPort IP core structure
456  *
457  * Probe PHYs for all lanes. Less PHYs may be available than the number of
458  * lanes, which is not considered an error as long as at least one PHY is
459  * found. The caller can check dp->num_lanes to check how many PHYs were found.
460  *
461  * Return:
462  * * 0				- Success
463  * * -ENXIO			- No PHY found
464  * * -EPROBE_DEFER		- Probe deferral requested
465  * * Other negative value	- PHY retrieval failure
466  */
467 static int zynqmp_dp_phy_probe(struct zynqmp_dp *dp)
468 {
469 	unsigned int i;
470 
471 	for (i = 0; i < ZYNQMP_DP_MAX_LANES; i++) {
472 		char phy_name[16];
473 		struct phy *phy;
474 
475 		snprintf(phy_name, sizeof(phy_name), "dp-phy%d", i);
476 		phy = devm_phy_get(dp->dev, phy_name);
477 
478 		if (IS_ERR(phy)) {
479 			switch (PTR_ERR(phy)) {
480 			case -ENODEV:
481 				if (dp->num_lanes)
482 					return 0;
483 
484 				dev_err(dp->dev, "no PHY found\n");
485 				return -ENXIO;
486 
487 			case -EPROBE_DEFER:
488 				return -EPROBE_DEFER;
489 
490 			default:
491 				dev_err(dp->dev, "failed to get PHY lane %u\n",
492 					i);
493 				return PTR_ERR(phy);
494 			}
495 		}
496 
497 		dp->phy[i] = phy;
498 		dp->num_lanes++;
499 	}
500 
501 	return 0;
502 }
503 
504 /**
505  * zynqmp_dp_phy_ready - Check if PHY is ready
506  * @dp: DisplayPort IP core structure
507  *
508  * Check if PHY is ready. If PHY is not ready, wait 1ms to check for 100 times.
509  * This amount of delay was suggested by IP designer.
510  *
511  * Return: 0 if PHY is ready, or -ENODEV if PHY is not ready.
512  */
513 static int zynqmp_dp_phy_ready(struct zynqmp_dp *dp)
514 {
515 	u32 i, reg, ready;
516 
517 	ready = (1 << dp->num_lanes) - 1;
518 
519 	/* Wait for 100 * 1ms. This should be enough time for PHY to be ready */
520 	for (i = 0; ; i++) {
521 		reg = zynqmp_dp_read(dp, ZYNQMP_DP_PHY_STATUS);
522 		if ((reg & ready) == ready)
523 			return 0;
524 
525 		if (i == 100) {
526 			dev_err(dp->dev, "PHY isn't ready\n");
527 			return -ENODEV;
528 		}
529 
530 		usleep_range(1000, 1100);
531 	}
532 
533 	return 0;
534 }
535 
536 /* -----------------------------------------------------------------------------
537  * DisplayPort Link Training
538  */
539 
540 /**
541  * zynqmp_dp_max_rate - Calculate and return available max pixel clock
542  * @link_rate: link rate (Kilo-bytes / sec)
543  * @lane_num: number of lanes
544  * @bpp: bits per pixel
545  *
546  * Return: max pixel clock (KHz) supported by current link config.
547  */
548 static inline int zynqmp_dp_max_rate(int link_rate, u8 lane_num, u8 bpp)
549 {
550 	return link_rate * lane_num * 8 / bpp;
551 }
552 
553 /**
554  * zynqmp_dp_mode_configure - Configure the link values
555  * @dp: DisplayPort IP core structure
556  * @pclock: pixel clock for requested display mode
557  * @current_bw: current link rate
558  *
559  * Find the link configuration values, rate and lane count for requested pixel
560  * clock @pclock. The @pclock is stored in the mode to be used in other
561  * functions later. The returned rate is downshifted from the current rate
562  * @current_bw.
563  *
564  * Return: Current link rate code, or -EINVAL.
565  */
566 static int zynqmp_dp_mode_configure(struct zynqmp_dp *dp, int pclock,
567 				    u8 current_bw)
568 {
569 	int max_rate = dp->link_config.max_rate;
570 	u8 bws[3] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
571 	u8 max_lanes = dp->link_config.max_lanes;
572 	u8 max_link_rate_code = drm_dp_link_rate_to_bw_code(max_rate);
573 	u8 bpp = dp->config.bpp;
574 	u8 lane_cnt;
575 	s8 i;
576 
577 	if (current_bw == DP_LINK_BW_1_62) {
578 		dev_err(dp->dev, "can't downshift. already lowest link rate\n");
579 		return -EINVAL;
580 	}
581 
582 	for (i = ARRAY_SIZE(bws) - 1; i >= 0; i--) {
583 		if (current_bw && bws[i] >= current_bw)
584 			continue;
585 
586 		if (bws[i] <= max_link_rate_code)
587 			break;
588 	}
589 
590 	for (lane_cnt = 1; lane_cnt <= max_lanes; lane_cnt <<= 1) {
591 		int bw;
592 		u32 rate;
593 
594 		bw = drm_dp_bw_code_to_link_rate(bws[i]);
595 		rate = zynqmp_dp_max_rate(bw, lane_cnt, bpp);
596 		if (pclock <= rate) {
597 			dp->mode.bw_code = bws[i];
598 			dp->mode.lane_cnt = lane_cnt;
599 			dp->mode.pclock = pclock;
600 			return dp->mode.bw_code;
601 		}
602 	}
603 
604 	dev_err(dp->dev, "failed to configure link values\n");
605 
606 	return -EINVAL;
607 }
608 
609 /**
610  * zynqmp_dp_adjust_train - Adjust train values
611  * @dp: DisplayPort IP core structure
612  * @link_status: link status from sink which contains requested training values
613  */
614 static void zynqmp_dp_adjust_train(struct zynqmp_dp *dp,
615 				   u8 link_status[DP_LINK_STATUS_SIZE])
616 {
617 	u8 *train_set = dp->train_set;
618 	u8 voltage = 0, preemphasis = 0;
619 	u8 i;
620 
621 	for (i = 0; i < dp->mode.lane_cnt; i++) {
622 		u8 v = drm_dp_get_adjust_request_voltage(link_status, i);
623 		u8 p = drm_dp_get_adjust_request_pre_emphasis(link_status, i);
624 
625 		if (v > voltage)
626 			voltage = v;
627 
628 		if (p > preemphasis)
629 			preemphasis = p;
630 	}
631 
632 	if (voltage >= DP_TRAIN_VOLTAGE_SWING_LEVEL_3)
633 		voltage |= DP_TRAIN_MAX_SWING_REACHED;
634 
635 	if (preemphasis >= DP_TRAIN_PRE_EMPH_LEVEL_2)
636 		preemphasis |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
637 
638 	for (i = 0; i < dp->mode.lane_cnt; i++)
639 		train_set[i] = voltage | preemphasis;
640 }
641 
642 /**
643  * zynqmp_dp_update_vs_emph - Update the training values
644  * @dp: DisplayPort IP core structure
645  *
646  * Update the training values based on the request from sink. The mapped values
647  * are predefined, and values(vs, pe, pc) are from the device manual.
648  *
649  * Return: 0 if vs and emph are updated successfully, or the error code returned
650  * by drm_dp_dpcd_write().
651  */
652 static int zynqmp_dp_update_vs_emph(struct zynqmp_dp *dp)
653 {
654 	unsigned int i;
655 	int ret;
656 
657 	ret = drm_dp_dpcd_write(&dp->aux, DP_TRAINING_LANE0_SET, dp->train_set,
658 				dp->mode.lane_cnt);
659 	if (ret < 0)
660 		return ret;
661 
662 	for (i = 0; i < dp->mode.lane_cnt; i++) {
663 		u32 reg = ZYNQMP_DP_SUB_TX_PHY_PRECURSOR_LANE_0 + i * 4;
664 		union phy_configure_opts opts = { 0 };
665 		u8 train = dp->train_set[i];
666 
667 		opts.dp.voltage[0] = (train & DP_TRAIN_VOLTAGE_SWING_MASK)
668 				   >> DP_TRAIN_VOLTAGE_SWING_SHIFT;
669 		opts.dp.pre[0] = (train & DP_TRAIN_PRE_EMPHASIS_MASK)
670 			       >> DP_TRAIN_PRE_EMPHASIS_SHIFT;
671 
672 		phy_configure(dp->phy[i], &opts);
673 
674 		zynqmp_dp_write(dp, reg, 0x2);
675 	}
676 
677 	return 0;
678 }
679 
680 /**
681  * zynqmp_dp_link_train_cr - Train clock recovery
682  * @dp: DisplayPort IP core structure
683  *
684  * Return: 0 if clock recovery train is done successfully, or corresponding
685  * error code.
686  */
687 static int zynqmp_dp_link_train_cr(struct zynqmp_dp *dp)
688 {
689 	u8 link_status[DP_LINK_STATUS_SIZE];
690 	u8 lane_cnt = dp->mode.lane_cnt;
691 	u8 vs = 0, tries = 0;
692 	u16 max_tries, i;
693 	bool cr_done;
694 	int ret;
695 
696 	zynqmp_dp_write(dp, ZYNQMP_DP_TRAINING_PATTERN_SET,
697 			DP_TRAINING_PATTERN_1);
698 	ret = drm_dp_dpcd_writeb(&dp->aux, DP_TRAINING_PATTERN_SET,
699 				 DP_TRAINING_PATTERN_1 |
700 				 DP_LINK_SCRAMBLING_DISABLE);
701 	if (ret < 0)
702 		return ret;
703 
704 	/*
705 	 * 256 loops should be maximum iterations for 4 lanes and 4 values.
706 	 * So, This loop should exit before 512 iterations
707 	 */
708 	for (max_tries = 0; max_tries < 512; max_tries++) {
709 		ret = zynqmp_dp_update_vs_emph(dp);
710 		if (ret)
711 			return ret;
712 
713 		drm_dp_link_train_clock_recovery_delay(dp->dpcd);
714 		ret = drm_dp_dpcd_read_link_status(&dp->aux, link_status);
715 		if (ret < 0)
716 			return ret;
717 
718 		cr_done = drm_dp_clock_recovery_ok(link_status, lane_cnt);
719 		if (cr_done)
720 			break;
721 
722 		for (i = 0; i < lane_cnt; i++)
723 			if (!(dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED))
724 				break;
725 		if (i == lane_cnt)
726 			break;
727 
728 		if ((dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == vs)
729 			tries++;
730 		else
731 			tries = 0;
732 
733 		if (tries == DP_MAX_TRAINING_TRIES)
734 			break;
735 
736 		vs = dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
737 		zynqmp_dp_adjust_train(dp, link_status);
738 	}
739 
740 	if (!cr_done)
741 		return -EIO;
742 
743 	return 0;
744 }
745 
746 /**
747  * zynqmp_dp_link_train_ce - Train channel equalization
748  * @dp: DisplayPort IP core structure
749  *
750  * Return: 0 if channel equalization train is done successfully, or
751  * corresponding error code.
752  */
753 static int zynqmp_dp_link_train_ce(struct zynqmp_dp *dp)
754 {
755 	u8 link_status[DP_LINK_STATUS_SIZE];
756 	u8 lane_cnt = dp->mode.lane_cnt;
757 	u32 pat, tries;
758 	int ret;
759 	bool ce_done;
760 
761 	if (dp->dpcd[DP_DPCD_REV] >= DP_V1_2 &&
762 	    dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED)
763 		pat = DP_TRAINING_PATTERN_3;
764 	else
765 		pat = DP_TRAINING_PATTERN_2;
766 
767 	zynqmp_dp_write(dp, ZYNQMP_DP_TRAINING_PATTERN_SET, pat);
768 	ret = drm_dp_dpcd_writeb(&dp->aux, DP_TRAINING_PATTERN_SET,
769 				 pat | DP_LINK_SCRAMBLING_DISABLE);
770 	if (ret < 0)
771 		return ret;
772 
773 	for (tries = 0; tries < DP_MAX_TRAINING_TRIES; tries++) {
774 		ret = zynqmp_dp_update_vs_emph(dp);
775 		if (ret)
776 			return ret;
777 
778 		drm_dp_link_train_channel_eq_delay(dp->dpcd);
779 		ret = drm_dp_dpcd_read_link_status(&dp->aux, link_status);
780 		if (ret < 0)
781 			return ret;
782 
783 		ce_done = drm_dp_channel_eq_ok(link_status, lane_cnt);
784 		if (ce_done)
785 			break;
786 
787 		zynqmp_dp_adjust_train(dp, link_status);
788 	}
789 
790 	if (!ce_done)
791 		return -EIO;
792 
793 	return 0;
794 }
795 
796 /**
797  * zynqmp_dp_link_train - Train the link
798  * @dp: DisplayPort IP core structure
799  *
800  * Return: 0 if all trains are done successfully, or corresponding error code.
801  */
802 static int zynqmp_dp_train(struct zynqmp_dp *dp)
803 {
804 	u32 reg;
805 	u8 bw_code = dp->mode.bw_code;
806 	u8 lane_cnt = dp->mode.lane_cnt;
807 	u8 aux_lane_cnt = lane_cnt;
808 	bool enhanced;
809 	int ret;
810 
811 	zynqmp_dp_write(dp, ZYNQMP_DP_LANE_COUNT_SET, lane_cnt);
812 	enhanced = drm_dp_enhanced_frame_cap(dp->dpcd);
813 	if (enhanced) {
814 		zynqmp_dp_write(dp, ZYNQMP_DP_ENHANCED_FRAME_EN, 1);
815 		aux_lane_cnt |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
816 	}
817 
818 	if (dp->dpcd[3] & 0x1) {
819 		zynqmp_dp_write(dp, ZYNQMP_DP_DOWNSPREAD_CTL, 1);
820 		drm_dp_dpcd_writeb(&dp->aux, DP_DOWNSPREAD_CTRL,
821 				   DP_SPREAD_AMP_0_5);
822 	} else {
823 		zynqmp_dp_write(dp, ZYNQMP_DP_DOWNSPREAD_CTL, 0);
824 		drm_dp_dpcd_writeb(&dp->aux, DP_DOWNSPREAD_CTRL, 0);
825 	}
826 
827 	ret = drm_dp_dpcd_writeb(&dp->aux, DP_LANE_COUNT_SET, aux_lane_cnt);
828 	if (ret < 0) {
829 		dev_err(dp->dev, "failed to set lane count\n");
830 		return ret;
831 	}
832 
833 	ret = drm_dp_dpcd_writeb(&dp->aux, DP_MAIN_LINK_CHANNEL_CODING_SET,
834 				 DP_SET_ANSI_8B10B);
835 	if (ret < 0) {
836 		dev_err(dp->dev, "failed to set ANSI 8B/10B encoding\n");
837 		return ret;
838 	}
839 
840 	ret = drm_dp_dpcd_writeb(&dp->aux, DP_LINK_BW_SET, bw_code);
841 	if (ret < 0) {
842 		dev_err(dp->dev, "failed to set DP bandwidth\n");
843 		return ret;
844 	}
845 
846 	zynqmp_dp_write(dp, ZYNQMP_DP_LINK_BW_SET, bw_code);
847 	switch (bw_code) {
848 	case DP_LINK_BW_1_62:
849 		reg = ZYNQMP_DP_PHY_CLOCK_SELECT_1_62G;
850 		break;
851 	case DP_LINK_BW_2_7:
852 		reg = ZYNQMP_DP_PHY_CLOCK_SELECT_2_70G;
853 		break;
854 	case DP_LINK_BW_5_4:
855 	default:
856 		reg = ZYNQMP_DP_PHY_CLOCK_SELECT_5_40G;
857 		break;
858 	}
859 
860 	zynqmp_dp_write(dp, ZYNQMP_DP_PHY_CLOCK_SELECT, reg);
861 	ret = zynqmp_dp_phy_ready(dp);
862 	if (ret < 0)
863 		return ret;
864 
865 	zynqmp_dp_write(dp, ZYNQMP_DP_SCRAMBLING_DISABLE, 1);
866 	memset(dp->train_set, 0, 4);
867 	ret = zynqmp_dp_link_train_cr(dp);
868 	if (ret)
869 		return ret;
870 
871 	ret = zynqmp_dp_link_train_ce(dp);
872 	if (ret)
873 		return ret;
874 
875 	ret = drm_dp_dpcd_writeb(&dp->aux, DP_TRAINING_PATTERN_SET,
876 				 DP_TRAINING_PATTERN_DISABLE);
877 	if (ret < 0) {
878 		dev_err(dp->dev, "failed to disable training pattern\n");
879 		return ret;
880 	}
881 	zynqmp_dp_write(dp, ZYNQMP_DP_TRAINING_PATTERN_SET,
882 			DP_TRAINING_PATTERN_DISABLE);
883 
884 	zynqmp_dp_write(dp, ZYNQMP_DP_SCRAMBLING_DISABLE, 0);
885 
886 	return 0;
887 }
888 
889 /**
890  * zynqmp_dp_train_loop - Downshift the link rate during training
891  * @dp: DisplayPort IP core structure
892  *
893  * Train the link by downshifting the link rate if training is not successful.
894  */
895 static void zynqmp_dp_train_loop(struct zynqmp_dp *dp)
896 {
897 	struct zynqmp_dp_mode *mode = &dp->mode;
898 	u8 bw = mode->bw_code;
899 	int ret;
900 
901 	do {
902 		if (dp->status == connector_status_disconnected ||
903 		    !dp->enabled)
904 			return;
905 
906 		ret = zynqmp_dp_train(dp);
907 		if (!ret)
908 			return;
909 
910 		ret = zynqmp_dp_mode_configure(dp, mode->pclock, bw);
911 		if (ret < 0)
912 			goto err_out;
913 
914 		bw = ret;
915 	} while (bw >= DP_LINK_BW_1_62);
916 
917 err_out:
918 	dev_err(dp->dev, "failed to train the DP link\n");
919 }
920 
921 /* -----------------------------------------------------------------------------
922  * DisplayPort AUX
923  */
924 
925 #define AUX_READ_BIT	0x1
926 
927 /**
928  * zynqmp_dp_aux_cmd_submit - Submit aux command
929  * @dp: DisplayPort IP core structure
930  * @cmd: aux command
931  * @addr: aux address
932  * @buf: buffer for command data
933  * @bytes: number of bytes for @buf
934  * @reply: reply code to be returned
935  *
936  * Submit an aux command. All aux related commands, native or i2c aux
937  * read/write, are submitted through this function. The function is mapped to
938  * the transfer function of struct drm_dp_aux. This function involves in
939  * multiple register reads/writes, thus synchronization is needed, and it is
940  * done by drm_dp_helper using @hw_mutex. The calling thread goes into sleep
941  * if there's no immediate reply to the command submission. The reply code is
942  * returned at @reply if @reply != NULL.
943  *
944  * Return: 0 if the command is submitted properly, or corresponding error code:
945  * -EBUSY when there is any request already being processed
946  * -ETIMEDOUT when receiving reply is timed out
947  * -EIO when received bytes are less than requested
948  */
949 static int zynqmp_dp_aux_cmd_submit(struct zynqmp_dp *dp, u32 cmd, u16 addr,
950 				    u8 *buf, u8 bytes, u8 *reply)
951 {
952 	bool is_read = (cmd & AUX_READ_BIT) ? true : false;
953 	u32 reg, i;
954 
955 	reg = zynqmp_dp_read(dp, ZYNQMP_DP_INTERRUPT_SIGNAL_STATE);
956 	if (reg & ZYNQMP_DP_INTERRUPT_SIGNAL_STATE_REQUEST)
957 		return -EBUSY;
958 
959 	zynqmp_dp_write(dp, ZYNQMP_DP_AUX_ADDRESS, addr);
960 	if (!is_read)
961 		for (i = 0; i < bytes; i++)
962 			zynqmp_dp_write(dp, ZYNQMP_DP_AUX_WRITE_FIFO,
963 					buf[i]);
964 
965 	reg = cmd << ZYNQMP_DP_AUX_COMMAND_CMD_SHIFT;
966 	if (!buf || !bytes)
967 		reg |= ZYNQMP_DP_AUX_COMMAND_ADDRESS_ONLY;
968 	else
969 		reg |= (bytes - 1) << ZYNQMP_DP_AUX_COMMAND_BYTES_SHIFT;
970 	zynqmp_dp_write(dp, ZYNQMP_DP_AUX_COMMAND, reg);
971 
972 	/* Wait for reply to be delivered upto 2ms */
973 	for (i = 0; ; i++) {
974 		reg = zynqmp_dp_read(dp, ZYNQMP_DP_INTERRUPT_SIGNAL_STATE);
975 		if (reg & ZYNQMP_DP_INTERRUPT_SIGNAL_STATE_REPLY)
976 			break;
977 
978 		if (reg & ZYNQMP_DP_INTERRUPT_SIGNAL_STATE_REPLY_TIMEOUT ||
979 		    i == 2)
980 			return -ETIMEDOUT;
981 
982 		usleep_range(1000, 1100);
983 	}
984 
985 	reg = zynqmp_dp_read(dp, ZYNQMP_DP_AUX_REPLY_CODE);
986 	if (reply)
987 		*reply = reg;
988 
989 	if (is_read &&
990 	    (reg == ZYNQMP_DP_AUX_REPLY_CODE_AUX_ACK ||
991 	     reg == ZYNQMP_DP_AUX_REPLY_CODE_I2C_ACK)) {
992 		reg = zynqmp_dp_read(dp, ZYNQMP_DP_REPLY_DATA_COUNT);
993 		if ((reg & ZYNQMP_DP_REPLY_DATA_COUNT_MASK) != bytes)
994 			return -EIO;
995 
996 		for (i = 0; i < bytes; i++)
997 			buf[i] = zynqmp_dp_read(dp, ZYNQMP_DP_AUX_REPLY_DATA);
998 	}
999 
1000 	return 0;
1001 }
1002 
1003 static ssize_t
1004 zynqmp_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1005 {
1006 	struct zynqmp_dp *dp = container_of(aux, struct zynqmp_dp, aux);
1007 	int ret;
1008 	unsigned int i, iter;
1009 
1010 	/* Number of loops = timeout in msec / aux delay (400 usec) */
1011 	iter = zynqmp_dp_aux_timeout_ms * 1000 / 400;
1012 	iter = iter ? iter : 1;
1013 
1014 	for (i = 0; i < iter; i++) {
1015 		ret = zynqmp_dp_aux_cmd_submit(dp, msg->request, msg->address,
1016 					       msg->buffer, msg->size,
1017 					       &msg->reply);
1018 		if (!ret) {
1019 			dev_dbg(dp->dev, "aux %d retries\n", i);
1020 			return msg->size;
1021 		}
1022 
1023 		if (dp->status == connector_status_disconnected) {
1024 			dev_dbg(dp->dev, "no connected aux device\n");
1025 			return -ENODEV;
1026 		}
1027 
1028 		usleep_range(400, 500);
1029 	}
1030 
1031 	dev_dbg(dp->dev, "failed to do aux transfer (%d)\n", ret);
1032 
1033 	return ret;
1034 }
1035 
1036 /**
1037  * zynqmp_dp_aux_init - Initialize and register the DP AUX
1038  * @dp: DisplayPort IP core structure
1039  *
1040  * Program the AUX clock divider and filter and register the DP AUX adapter.
1041  *
1042  * Return: 0 on success, error value otherwise
1043  */
1044 static int zynqmp_dp_aux_init(struct zynqmp_dp *dp)
1045 {
1046 	unsigned long rate;
1047 	unsigned int w;
1048 
1049 	/*
1050 	 * The AUX_SIGNAL_WIDTH_FILTER is the number of APB clock cycles
1051 	 * corresponding to the AUX pulse. Allowable values are 8, 16, 24, 32,
1052 	 * 40 and 48. The AUX pulse width must be between 0.4µs and 0.6µs,
1053 	 * compute the w / 8 value corresponding to 0.4µs rounded up, and make
1054 	 * sure it stays below 0.6µs and within the allowable values.
1055 	 */
1056 	rate = clk_get_rate(dp->dpsub->apb_clk);
1057 	w = DIV_ROUND_UP(4 * rate, 1000 * 1000 * 10 * 8) * 8;
1058 	if (w > 6 * rate / (1000 * 1000 * 10) || w > 48) {
1059 		dev_err(dp->dev, "aclk frequency too high\n");
1060 		return -EINVAL;
1061 	}
1062 
1063 	zynqmp_dp_write(dp, ZYNQMP_DP_AUX_CLK_DIVIDER,
1064 			(w << ZYNQMP_DP_AUX_CLK_DIVIDER_AUX_FILTER_SHIFT) |
1065 			(rate / (1000 * 1000)));
1066 
1067 	dp->aux.name = "ZynqMP DP AUX";
1068 	dp->aux.dev = dp->dev;
1069 	dp->aux.transfer = zynqmp_dp_aux_transfer;
1070 
1071 	return drm_dp_aux_register(&dp->aux);
1072 }
1073 
1074 /**
1075  * zynqmp_dp_aux_cleanup - Cleanup the DP AUX
1076  * @dp: DisplayPort IP core structure
1077  *
1078  * Unregister the DP AUX adapter.
1079  */
1080 static void zynqmp_dp_aux_cleanup(struct zynqmp_dp *dp)
1081 {
1082 	drm_dp_aux_unregister(&dp->aux);
1083 }
1084 
1085 /* -----------------------------------------------------------------------------
1086  * DisplayPort Generic Support
1087  */
1088 
1089 /**
1090  * zynqmp_dp_update_misc - Write the misc registers
1091  * @dp: DisplayPort IP core structure
1092  *
1093  * The misc register values are stored in the structure, and this
1094  * function applies the values into the registers.
1095  */
1096 static void zynqmp_dp_update_misc(struct zynqmp_dp *dp)
1097 {
1098 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_MISC0, dp->config.misc0);
1099 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_MISC1, dp->config.misc1);
1100 }
1101 
1102 /**
1103  * zynqmp_dp_set_format - Set the input format
1104  * @dp: DisplayPort IP core structure
1105  * @format: input format
1106  * @bpc: bits per component
1107  *
1108  * Update misc register values based on input @format and @bpc.
1109  *
1110  * Return: 0 on success, or -EINVAL.
1111  */
1112 static int zynqmp_dp_set_format(struct zynqmp_dp *dp,
1113 				enum zynqmp_dpsub_format format,
1114 				unsigned int bpc)
1115 {
1116 	static const struct drm_display_info *display;
1117 	struct zynqmp_dp_config *config = &dp->config;
1118 	unsigned int num_colors;
1119 
1120 	config->misc0 &= ~ZYNQMP_DP_MAIN_STREAM_MISC0_COMP_FORMAT_MASK;
1121 	config->misc1 &= ~ZYNQMP_DP_MAIN_STREAM_MISC1_Y_ONLY_EN;
1122 
1123 	switch (format) {
1124 	case ZYNQMP_DPSUB_FORMAT_RGB:
1125 		config->misc0 |= ZYNQMP_DP_MAIN_STREAM_MISC0_COMP_FORMAT_RGB;
1126 		num_colors = 3;
1127 		break;
1128 
1129 	case ZYNQMP_DPSUB_FORMAT_YCRCB444:
1130 		config->misc0 |= ZYNQMP_DP_MAIN_STREAM_MISC0_COMP_FORMAT_YCRCB_444;
1131 		num_colors = 3;
1132 		break;
1133 
1134 	case ZYNQMP_DPSUB_FORMAT_YCRCB422:
1135 		config->misc0 |= ZYNQMP_DP_MAIN_STREAM_MISC0_COMP_FORMAT_YCRCB_422;
1136 		num_colors = 2;
1137 		break;
1138 
1139 	case ZYNQMP_DPSUB_FORMAT_YONLY:
1140 		config->misc1 |= ZYNQMP_DP_MAIN_STREAM_MISC1_Y_ONLY_EN;
1141 		num_colors = 1;
1142 		break;
1143 
1144 	default:
1145 		dev_err(dp->dev, "Invalid colormetry in DT\n");
1146 		return -EINVAL;
1147 	}
1148 
1149 	display = &dp->connector.display_info;
1150 	if (display->bpc && bpc > display->bpc) {
1151 		dev_warn(dp->dev,
1152 			 "downgrading requested %ubpc to display limit %ubpc\n",
1153 			 bpc, display->bpc);
1154 		bpc = display->bpc;
1155 	}
1156 
1157 	config->misc0 &= ~ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_MASK;
1158 
1159 	switch (bpc) {
1160 	case 6:
1161 		config->misc0 |= ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_6;
1162 		break;
1163 	case 8:
1164 		config->misc0 |= ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_8;
1165 		break;
1166 	case 10:
1167 		config->misc0 |= ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_10;
1168 		break;
1169 	case 12:
1170 		config->misc0 |= ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_12;
1171 		break;
1172 	case 16:
1173 		config->misc0 |= ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_16;
1174 		break;
1175 	default:
1176 		dev_warn(dp->dev, "Not supported bpc (%u). fall back to 8bpc\n",
1177 			 bpc);
1178 		config->misc0 |= ZYNQMP_DP_MAIN_STREAM_MISC0_BPC_8;
1179 		bpc = 8;
1180 		break;
1181 	}
1182 
1183 	/* Update the current bpp based on the format. */
1184 	config->bpp = bpc * num_colors;
1185 
1186 	return 0;
1187 }
1188 
1189 /**
1190  * zynqmp_dp_encoder_mode_set_transfer_unit - Set the transfer unit values
1191  * @dp: DisplayPort IP core structure
1192  * @mode: requested display mode
1193  *
1194  * Set the transfer unit, and calculate all transfer unit size related values.
1195  * Calculation is based on DP and IP core specification.
1196  */
1197 static void
1198 zynqmp_dp_encoder_mode_set_transfer_unit(struct zynqmp_dp *dp,
1199 					 struct drm_display_mode *mode)
1200 {
1201 	u32 tu = ZYNQMP_DP_MSA_TRANSFER_UNIT_SIZE_TU_SIZE_DEF;
1202 	u32 bw, vid_kbytes, avg_bytes_per_tu, init_wait;
1203 
1204 	/* Use the max transfer unit size (default) */
1205 	zynqmp_dp_write(dp, ZYNQMP_DP_MSA_TRANSFER_UNIT_SIZE, tu);
1206 
1207 	vid_kbytes = mode->clock * (dp->config.bpp / 8);
1208 	bw = drm_dp_bw_code_to_link_rate(dp->mode.bw_code);
1209 	avg_bytes_per_tu = vid_kbytes * tu / (dp->mode.lane_cnt * bw / 1000);
1210 	zynqmp_dp_write(dp, ZYNQMP_DP_MIN_BYTES_PER_TU,
1211 			avg_bytes_per_tu / 1000);
1212 	zynqmp_dp_write(dp, ZYNQMP_DP_FRAC_BYTES_PER_TU,
1213 			avg_bytes_per_tu % 1000);
1214 
1215 	/* Configure the initial wait cycle based on transfer unit size */
1216 	if (tu < (avg_bytes_per_tu / 1000))
1217 		init_wait = 0;
1218 	else if ((avg_bytes_per_tu / 1000) <= 4)
1219 		init_wait = tu;
1220 	else
1221 		init_wait = tu - avg_bytes_per_tu / 1000;
1222 
1223 	zynqmp_dp_write(dp, ZYNQMP_DP_INIT_WAIT, init_wait);
1224 }
1225 
1226 /**
1227  * zynqmp_dp_encoder_mode_set_stream - Configure the main stream
1228  * @dp: DisplayPort IP core structure
1229  * @mode: requested display mode
1230  *
1231  * Configure the main stream based on the requested mode @mode. Calculation is
1232  * based on IP core specification.
1233  */
1234 static void zynqmp_dp_encoder_mode_set_stream(struct zynqmp_dp *dp,
1235 					      const struct drm_display_mode *mode)
1236 {
1237 	u8 lane_cnt = dp->mode.lane_cnt;
1238 	u32 reg, wpl;
1239 	unsigned int rate;
1240 
1241 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_HTOTAL, mode->htotal);
1242 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_VTOTAL, mode->vtotal);
1243 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_POLARITY,
1244 			(!!(mode->flags & DRM_MODE_FLAG_PVSYNC) <<
1245 			 ZYNQMP_DP_MAIN_STREAM_POLARITY_VSYNC_SHIFT) |
1246 			(!!(mode->flags & DRM_MODE_FLAG_PHSYNC) <<
1247 			 ZYNQMP_DP_MAIN_STREAM_POLARITY_HSYNC_SHIFT));
1248 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_HSWIDTH,
1249 			mode->hsync_end - mode->hsync_start);
1250 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_VSWIDTH,
1251 			mode->vsync_end - mode->vsync_start);
1252 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_HRES, mode->hdisplay);
1253 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_VRES, mode->vdisplay);
1254 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_HSTART,
1255 			mode->htotal - mode->hsync_start);
1256 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_VSTART,
1257 			mode->vtotal - mode->vsync_start);
1258 
1259 	/* In synchronous mode, set the diviers */
1260 	if (dp->config.misc0 & ZYNQMP_DP_MAIN_STREAM_MISC0_SYNC_LOCK) {
1261 		reg = drm_dp_bw_code_to_link_rate(dp->mode.bw_code);
1262 		zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_N_VID, reg);
1263 		zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_M_VID, mode->clock);
1264 		rate = zynqmp_disp_get_audio_clk_rate(dp->dpsub->disp);
1265 		if (rate) {
1266 			dev_dbg(dp->dev, "Audio rate: %d\n", rate / 512);
1267 			zynqmp_dp_write(dp, ZYNQMP_DP_TX_N_AUD, reg);
1268 			zynqmp_dp_write(dp, ZYNQMP_DP_TX_M_AUD, rate / 1000);
1269 		}
1270 	}
1271 
1272 	/* Only 2 channel audio is supported now */
1273 	if (zynqmp_disp_audio_enabled(dp->dpsub->disp))
1274 		zynqmp_dp_write(dp, ZYNQMP_DP_TX_AUDIO_CHANNELS, 1);
1275 
1276 	zynqmp_dp_write(dp, ZYNQMP_DP_USER_PIX_WIDTH, 1);
1277 
1278 	/* Translate to the native 16 bit datapath based on IP core spec */
1279 	wpl = (mode->hdisplay * dp->config.bpp + 15) / 16;
1280 	reg = wpl + wpl % lane_cnt - lane_cnt;
1281 	zynqmp_dp_write(dp, ZYNQMP_DP_USER_DATA_COUNT_PER_LANE, reg);
1282 }
1283 
1284 /* -----------------------------------------------------------------------------
1285  * DRM Connector
1286  */
1287 
1288 static enum drm_connector_status
1289 zynqmp_dp_connector_detect(struct drm_connector *connector, bool force)
1290 {
1291 	struct zynqmp_dp *dp = connector_to_dp(connector);
1292 	struct zynqmp_dp_link_config *link_config = &dp->link_config;
1293 	u32 state, i;
1294 	int ret;
1295 
1296 	/*
1297 	 * This is from heuristic. It takes some delay (ex, 100 ~ 500 msec) to
1298 	 * get the HPD signal with some monitors.
1299 	 */
1300 	for (i = 0; i < 10; i++) {
1301 		state = zynqmp_dp_read(dp, ZYNQMP_DP_INTERRUPT_SIGNAL_STATE);
1302 		if (state & ZYNQMP_DP_INTERRUPT_SIGNAL_STATE_HPD)
1303 			break;
1304 		msleep(100);
1305 	}
1306 
1307 	if (state & ZYNQMP_DP_INTERRUPT_SIGNAL_STATE_HPD) {
1308 		ret = drm_dp_dpcd_read(&dp->aux, 0x0, dp->dpcd,
1309 				       sizeof(dp->dpcd));
1310 		if (ret < 0) {
1311 			dev_dbg(dp->dev, "DPCD read failes");
1312 			goto disconnected;
1313 		}
1314 
1315 		link_config->max_rate = min_t(int,
1316 					      drm_dp_max_link_rate(dp->dpcd),
1317 					      DP_HIGH_BIT_RATE2);
1318 		link_config->max_lanes = min_t(u8,
1319 					       drm_dp_max_lane_count(dp->dpcd),
1320 					       dp->num_lanes);
1321 
1322 		dp->status = connector_status_connected;
1323 		return connector_status_connected;
1324 	}
1325 
1326 disconnected:
1327 	dp->status = connector_status_disconnected;
1328 	return connector_status_disconnected;
1329 }
1330 
1331 static int zynqmp_dp_connector_get_modes(struct drm_connector *connector)
1332 {
1333 	struct zynqmp_dp *dp = connector_to_dp(connector);
1334 	struct edid *edid;
1335 	int ret;
1336 
1337 	edid = drm_get_edid(connector, &dp->aux.ddc);
1338 	if (!edid)
1339 		return 0;
1340 
1341 	drm_connector_update_edid_property(connector, edid);
1342 	ret = drm_add_edid_modes(connector, edid);
1343 	kfree(edid);
1344 
1345 	return ret;
1346 }
1347 
1348 static struct drm_encoder *
1349 zynqmp_dp_connector_best_encoder(struct drm_connector *connector)
1350 {
1351 	struct zynqmp_dp *dp = connector_to_dp(connector);
1352 
1353 	return &dp->encoder;
1354 }
1355 
1356 static int zynqmp_dp_connector_mode_valid(struct drm_connector *connector,
1357 					  struct drm_display_mode *mode)
1358 {
1359 	struct zynqmp_dp *dp = connector_to_dp(connector);
1360 	u8 max_lanes = dp->link_config.max_lanes;
1361 	u8 bpp = dp->config.bpp;
1362 	int max_rate = dp->link_config.max_rate;
1363 	int rate;
1364 
1365 	if (mode->clock > ZYNQMP_MAX_FREQ) {
1366 		dev_dbg(dp->dev, "filtered the mode, %s,for high pixel rate\n",
1367 			mode->name);
1368 		drm_mode_debug_printmodeline(mode);
1369 		return MODE_CLOCK_HIGH;
1370 	}
1371 
1372 	/* Check with link rate and lane count */
1373 	rate = zynqmp_dp_max_rate(max_rate, max_lanes, bpp);
1374 	if (mode->clock > rate) {
1375 		dev_dbg(dp->dev, "filtered the mode, %s,for high pixel rate\n",
1376 			mode->name);
1377 		drm_mode_debug_printmodeline(mode);
1378 		return MODE_CLOCK_HIGH;
1379 	}
1380 
1381 	return MODE_OK;
1382 }
1383 
1384 static const struct drm_connector_funcs zynqmp_dp_connector_funcs = {
1385 	.detect			= zynqmp_dp_connector_detect,
1386 	.fill_modes		= drm_helper_probe_single_connector_modes,
1387 	.destroy		= drm_connector_cleanup,
1388 	.atomic_duplicate_state	= drm_atomic_helper_connector_duplicate_state,
1389 	.atomic_destroy_state	= drm_atomic_helper_connector_destroy_state,
1390 	.reset			= drm_atomic_helper_connector_reset,
1391 };
1392 
1393 static const struct drm_connector_helper_funcs
1394 zynqmp_dp_connector_helper_funcs = {
1395 	.get_modes	= zynqmp_dp_connector_get_modes,
1396 	.best_encoder	= zynqmp_dp_connector_best_encoder,
1397 	.mode_valid	= zynqmp_dp_connector_mode_valid,
1398 };
1399 
1400 /* -----------------------------------------------------------------------------
1401  * DRM Encoder
1402  */
1403 
1404 static void zynqmp_dp_encoder_enable(struct drm_encoder *encoder)
1405 {
1406 	struct zynqmp_dp *dp = encoder_to_dp(encoder);
1407 	unsigned int i;
1408 	int ret = 0;
1409 
1410 	pm_runtime_get_sync(dp->dev);
1411 	dp->enabled = true;
1412 	zynqmp_dp_update_misc(dp);
1413 	if (zynqmp_disp_audio_enabled(dp->dpsub->disp))
1414 		zynqmp_dp_write(dp, ZYNQMP_DP_TX_AUDIO_CONTROL, 1);
1415 	zynqmp_dp_write(dp, ZYNQMP_DP_TX_PHY_POWER_DOWN, 0);
1416 	if (dp->status == connector_status_connected) {
1417 		for (i = 0; i < 3; i++) {
1418 			ret = drm_dp_dpcd_writeb(&dp->aux, DP_SET_POWER,
1419 						 DP_SET_POWER_D0);
1420 			if (ret == 1)
1421 				break;
1422 			usleep_range(300, 500);
1423 		}
1424 		/* Some monitors take time to wake up properly */
1425 		msleep(zynqmp_dp_power_on_delay_ms);
1426 	}
1427 	if (ret != 1)
1428 		dev_dbg(dp->dev, "DP aux failed\n");
1429 	else
1430 		zynqmp_dp_train_loop(dp);
1431 	zynqmp_dp_write(dp, ZYNQMP_DP_SOFTWARE_RESET,
1432 			ZYNQMP_DP_SOFTWARE_RESET_ALL);
1433 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_ENABLE, 1);
1434 }
1435 
1436 static void zynqmp_dp_encoder_disable(struct drm_encoder *encoder)
1437 {
1438 	struct zynqmp_dp *dp = encoder_to_dp(encoder);
1439 
1440 	dp->enabled = false;
1441 	cancel_delayed_work(&dp->hpd_work);
1442 	zynqmp_dp_write(dp, ZYNQMP_DP_MAIN_STREAM_ENABLE, 0);
1443 	drm_dp_dpcd_writeb(&dp->aux, DP_SET_POWER, DP_SET_POWER_D3);
1444 	zynqmp_dp_write(dp, ZYNQMP_DP_TX_PHY_POWER_DOWN,
1445 			ZYNQMP_DP_TX_PHY_POWER_DOWN_ALL);
1446 	if (zynqmp_disp_audio_enabled(dp->dpsub->disp))
1447 		zynqmp_dp_write(dp, ZYNQMP_DP_TX_AUDIO_CONTROL, 0);
1448 	pm_runtime_put_sync(dp->dev);
1449 }
1450 
1451 static void
1452 zynqmp_dp_encoder_atomic_mode_set(struct drm_encoder *encoder,
1453 				  struct drm_crtc_state *crtc_state,
1454 				  struct drm_connector_state *connector_state)
1455 {
1456 	struct zynqmp_dp *dp = encoder_to_dp(encoder);
1457 	struct drm_display_mode *mode = &crtc_state->mode;
1458 	struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
1459 	u8 max_lanes = dp->link_config.max_lanes;
1460 	u8 bpp = dp->config.bpp;
1461 	int rate, max_rate = dp->link_config.max_rate;
1462 	int ret;
1463 
1464 	zynqmp_dp_set_format(dp, ZYNQMP_DPSUB_FORMAT_RGB, 8);
1465 
1466 	/* Check again as bpp or format might have been chagned */
1467 	rate = zynqmp_dp_max_rate(max_rate, max_lanes, bpp);
1468 	if (mode->clock > rate) {
1469 		dev_err(dp->dev, "the mode, %s,has too high pixel rate\n",
1470 			mode->name);
1471 		drm_mode_debug_printmodeline(mode);
1472 	}
1473 
1474 	ret = zynqmp_dp_mode_configure(dp, adjusted_mode->clock, 0);
1475 	if (ret < 0)
1476 		return;
1477 
1478 	zynqmp_dp_encoder_mode_set_transfer_unit(dp, adjusted_mode);
1479 	zynqmp_dp_encoder_mode_set_stream(dp, adjusted_mode);
1480 }
1481 
1482 #define ZYNQMP_DP_MIN_H_BACKPORCH	20
1483 
1484 static int
1485 zynqmp_dp_encoder_atomic_check(struct drm_encoder *encoder,
1486 			       struct drm_crtc_state *crtc_state,
1487 			       struct drm_connector_state *conn_state)
1488 {
1489 	struct drm_display_mode *mode = &crtc_state->mode;
1490 	struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
1491 	int diff = mode->htotal - mode->hsync_end;
1492 
1493 	/*
1494 	 * ZynqMP DP requires horizontal backporch to be greater than 12.
1495 	 * This limitation may not be compatible with the sink device.
1496 	 */
1497 	if (diff < ZYNQMP_DP_MIN_H_BACKPORCH) {
1498 		int vrefresh = (adjusted_mode->clock * 1000) /
1499 			       (adjusted_mode->vtotal * adjusted_mode->htotal);
1500 
1501 		dev_dbg(encoder->dev->dev, "hbackporch adjusted: %d to %d",
1502 			diff, ZYNQMP_DP_MIN_H_BACKPORCH - diff);
1503 		diff = ZYNQMP_DP_MIN_H_BACKPORCH - diff;
1504 		adjusted_mode->htotal += diff;
1505 		adjusted_mode->clock = adjusted_mode->vtotal *
1506 				       adjusted_mode->htotal * vrefresh / 1000;
1507 	}
1508 
1509 	return 0;
1510 }
1511 
1512 static const struct drm_encoder_helper_funcs zynqmp_dp_encoder_helper_funcs = {
1513 	.enable			= zynqmp_dp_encoder_enable,
1514 	.disable		= zynqmp_dp_encoder_disable,
1515 	.atomic_mode_set	= zynqmp_dp_encoder_atomic_mode_set,
1516 	.atomic_check		= zynqmp_dp_encoder_atomic_check,
1517 };
1518 
1519 /* -----------------------------------------------------------------------------
1520  * Interrupt Handling
1521  */
1522 
1523 /**
1524  * zynqmp_dp_enable_vblank - Enable vblank
1525  * @dp: DisplayPort IP core structure
1526  *
1527  * Enable vblank interrupt
1528  */
1529 void zynqmp_dp_enable_vblank(struct zynqmp_dp *dp)
1530 {
1531 	zynqmp_dp_write(dp, ZYNQMP_DP_INT_EN, ZYNQMP_DP_INT_VBLANK_START);
1532 }
1533 
1534 /**
1535  * zynqmp_dp_disable_vblank - Disable vblank
1536  * @dp: DisplayPort IP core structure
1537  *
1538  * Disable vblank interrupt
1539  */
1540 void zynqmp_dp_disable_vblank(struct zynqmp_dp *dp)
1541 {
1542 	zynqmp_dp_write(dp, ZYNQMP_DP_INT_DS, ZYNQMP_DP_INT_VBLANK_START);
1543 }
1544 
1545 static void zynqmp_dp_hpd_work_func(struct work_struct *work)
1546 {
1547 	struct zynqmp_dp *dp;
1548 
1549 	dp = container_of(work, struct zynqmp_dp, hpd_work.work);
1550 
1551 	if (dp->drm)
1552 		drm_helper_hpd_irq_event(dp->drm);
1553 }
1554 
1555 static irqreturn_t zynqmp_dp_irq_handler(int irq, void *data)
1556 {
1557 	struct zynqmp_dp *dp = (struct zynqmp_dp *)data;
1558 	u32 status, mask;
1559 
1560 	status = zynqmp_dp_read(dp, ZYNQMP_DP_INT_STATUS);
1561 	mask = zynqmp_dp_read(dp, ZYNQMP_DP_INT_MASK);
1562 	if (!(status & ~mask))
1563 		return IRQ_NONE;
1564 
1565 	/* dbg for diagnostic, but not much that the driver can do */
1566 	if (status & ZYNQMP_DP_INT_CHBUF_UNDERFLW_MASK)
1567 		dev_dbg_ratelimited(dp->dev, "underflow interrupt\n");
1568 	if (status & ZYNQMP_DP_INT_CHBUF_OVERFLW_MASK)
1569 		dev_dbg_ratelimited(dp->dev, "overflow interrupt\n");
1570 
1571 	zynqmp_dp_write(dp, ZYNQMP_DP_INT_STATUS, status);
1572 
1573 	if (status & ZYNQMP_DP_INT_VBLANK_START)
1574 		zynqmp_disp_handle_vblank(dp->dpsub->disp);
1575 
1576 	if (status & ZYNQMP_DP_INT_HPD_EVENT)
1577 		schedule_delayed_work(&dp->hpd_work, 0);
1578 
1579 	if (status & ZYNQMP_DP_INT_HPD_IRQ) {
1580 		int ret;
1581 		u8 status[DP_LINK_STATUS_SIZE + 2];
1582 
1583 		ret = drm_dp_dpcd_read(&dp->aux, DP_SINK_COUNT, status,
1584 				       DP_LINK_STATUS_SIZE + 2);
1585 		if (ret < 0)
1586 			goto handled;
1587 
1588 		if (status[4] & DP_LINK_STATUS_UPDATED ||
1589 		    !drm_dp_clock_recovery_ok(&status[2], dp->mode.lane_cnt) ||
1590 		    !drm_dp_channel_eq_ok(&status[2], dp->mode.lane_cnt)) {
1591 			zynqmp_dp_train_loop(dp);
1592 		}
1593 	}
1594 
1595 handled:
1596 	return IRQ_HANDLED;
1597 }
1598 
1599 /* -----------------------------------------------------------------------------
1600  * Initialization & Cleanup
1601  */
1602 
1603 int zynqmp_dp_drm_init(struct zynqmp_dpsub *dpsub)
1604 {
1605 	struct zynqmp_dp *dp = dpsub->dp;
1606 	struct drm_encoder *encoder = &dp->encoder;
1607 	struct drm_connector *connector = &dp->connector;
1608 	int ret;
1609 
1610 	dp->config.misc0 &= ~ZYNQMP_DP_MAIN_STREAM_MISC0_SYNC_LOCK;
1611 	zynqmp_dp_set_format(dp, ZYNQMP_DPSUB_FORMAT_RGB, 8);
1612 
1613 	/* Create the DRM encoder and connector. */
1614 	encoder->possible_crtcs |= zynqmp_disp_get_crtc_mask(dpsub->disp);
1615 	drm_simple_encoder_init(dp->drm, encoder, DRM_MODE_ENCODER_TMDS);
1616 	drm_encoder_helper_add(encoder, &zynqmp_dp_encoder_helper_funcs);
1617 
1618 	connector->polled = DRM_CONNECTOR_POLL_HPD;
1619 	ret = drm_connector_init(encoder->dev, connector,
1620 				 &zynqmp_dp_connector_funcs,
1621 				 DRM_MODE_CONNECTOR_DisplayPort);
1622 	if (ret) {
1623 		dev_err(dp->dev, "failed to create the DRM connector\n");
1624 		return ret;
1625 	}
1626 
1627 	drm_connector_helper_add(connector, &zynqmp_dp_connector_helper_funcs);
1628 	drm_connector_register(connector);
1629 	drm_connector_attach_encoder(connector, encoder);
1630 
1631 	/* Initialize and register the AUX adapter. */
1632 	ret = zynqmp_dp_aux_init(dp);
1633 	if (ret) {
1634 		dev_err(dp->dev, "failed to initialize DP aux\n");
1635 		return ret;
1636 	}
1637 
1638 	/* Now that initialisation is complete, enable interrupts. */
1639 	zynqmp_dp_write(dp, ZYNQMP_DP_INT_EN, ZYNQMP_DP_INT_ALL);
1640 
1641 	return 0;
1642 }
1643 
1644 int zynqmp_dp_probe(struct zynqmp_dpsub *dpsub, struct drm_device *drm)
1645 {
1646 	struct platform_device *pdev = to_platform_device(dpsub->dev);
1647 	struct zynqmp_dp *dp;
1648 	struct resource *res;
1649 	int ret;
1650 
1651 	dp = drmm_kzalloc(drm, sizeof(*dp), GFP_KERNEL);
1652 	if (!dp)
1653 		return -ENOMEM;
1654 
1655 	dp->dev = &pdev->dev;
1656 	dp->dpsub = dpsub;
1657 	dp->status = connector_status_disconnected;
1658 	dp->drm = drm;
1659 
1660 	INIT_DELAYED_WORK(&dp->hpd_work, zynqmp_dp_hpd_work_func);
1661 
1662 	dpsub->dp = dp;
1663 
1664 	/* Acquire all resources (IOMEM, IRQ and PHYs). */
1665 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dp");
1666 	dp->iomem = devm_ioremap_resource(dp->dev, res);
1667 	if (IS_ERR(dp->iomem))
1668 		return PTR_ERR(dp->iomem);
1669 
1670 	dp->irq = platform_get_irq(pdev, 0);
1671 	if (dp->irq < 0)
1672 		return dp->irq;
1673 
1674 	dp->reset = devm_reset_control_get(dp->dev, NULL);
1675 	if (IS_ERR(dp->reset)) {
1676 		if (PTR_ERR(dp->reset) != -EPROBE_DEFER)
1677 			dev_err(dp->dev, "failed to get reset: %ld\n",
1678 				PTR_ERR(dp->reset));
1679 		return PTR_ERR(dp->reset);
1680 	}
1681 
1682 	ret = zynqmp_dp_phy_probe(dp);
1683 	if (ret)
1684 		return ret;
1685 
1686 	/* Initialize the hardware. */
1687 	zynqmp_dp_write(dp, ZYNQMP_DP_TX_PHY_POWER_DOWN,
1688 			ZYNQMP_DP_TX_PHY_POWER_DOWN_ALL);
1689 	zynqmp_dp_set(dp, ZYNQMP_DP_PHY_RESET, ZYNQMP_DP_PHY_RESET_ALL_RESET);
1690 	zynqmp_dp_write(dp, ZYNQMP_DP_FORCE_SCRAMBLER_RESET, 1);
1691 	zynqmp_dp_write(dp, ZYNQMP_DP_TRANSMITTER_ENABLE, 0);
1692 	zynqmp_dp_write(dp, ZYNQMP_DP_INT_DS, 0xffffffff);
1693 
1694 	ret = zynqmp_dp_phy_init(dp);
1695 	if (ret)
1696 		return ret;
1697 
1698 	zynqmp_dp_write(dp, ZYNQMP_DP_TRANSMITTER_ENABLE, 1);
1699 
1700 	/*
1701 	 * Now that the hardware is initialized and won't generate spurious
1702 	 * interrupts, request the IRQ.
1703 	 */
1704 	ret = devm_request_threaded_irq(dp->dev, dp->irq, NULL,
1705 					zynqmp_dp_irq_handler, IRQF_ONESHOT,
1706 					dev_name(dp->dev), dp);
1707 	if (ret < 0)
1708 		goto error;
1709 
1710 	dev_dbg(dp->dev, "ZynqMP DisplayPort Tx probed with %u lanes\n",
1711 		dp->num_lanes);
1712 
1713 	return 0;
1714 
1715 error:
1716 	zynqmp_dp_phy_exit(dp);
1717 	return ret;
1718 }
1719 
1720 void zynqmp_dp_remove(struct zynqmp_dpsub *dpsub)
1721 {
1722 	struct zynqmp_dp *dp = dpsub->dp;
1723 
1724 	zynqmp_dp_write(dp, ZYNQMP_DP_INT_DS, ZYNQMP_DP_INT_ALL);
1725 	disable_irq(dp->irq);
1726 
1727 	cancel_delayed_work_sync(&dp->hpd_work);
1728 	zynqmp_dp_aux_cleanup(dp);
1729 
1730 	zynqmp_dp_write(dp, ZYNQMP_DP_TRANSMITTER_ENABLE, 0);
1731 	zynqmp_dp_write(dp, ZYNQMP_DP_INT_DS, 0xffffffff);
1732 
1733 	zynqmp_dp_phy_exit(dp);
1734 }
1735