1 /* 2 * Copyright (C) 2015 Red Hat, Inc. 3 * All Rights Reserved. 4 * 5 * Authors: 6 * Dave Airlie <airlied@redhat.com> 7 * Gerd Hoffmann <kraxel@redhat.com> 8 * 9 * Permission is hereby granted, free of charge, to any person obtaining a 10 * copy of this software and associated documentation files (the "Software"), 11 * to deal in the Software without restriction, including without limitation 12 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 13 * and/or sell copies of the Software, and to permit persons to whom the 14 * Software is furnished to do so, subject to the following conditions: 15 * 16 * The above copyright notice and this permission notice (including the next 17 * paragraph) shall be included in all copies or substantial portions of the 18 * Software. 19 * 20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 21 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 22 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 23 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR 24 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 25 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 26 * OTHER DEALINGS IN THE SOFTWARE. 27 */ 28 29 #include <linux/dma-mapping.h> 30 #include <linux/virtio.h> 31 #include <linux/virtio_config.h> 32 #include <linux/virtio_ring.h> 33 34 #include "virtgpu_drv.h" 35 #include "virtgpu_trace.h" 36 37 #define MAX_INLINE_CMD_SIZE 96 38 #define MAX_INLINE_RESP_SIZE 24 39 #define VBUFFER_SIZE (sizeof(struct virtio_gpu_vbuffer) \ 40 + MAX_INLINE_CMD_SIZE \ 41 + MAX_INLINE_RESP_SIZE) 42 43 static void convert_to_hw_box(struct virtio_gpu_box *dst, 44 const struct drm_virtgpu_3d_box *src) 45 { 46 dst->x = cpu_to_le32(src->x); 47 dst->y = cpu_to_le32(src->y); 48 dst->z = cpu_to_le32(src->z); 49 dst->w = cpu_to_le32(src->w); 50 dst->h = cpu_to_le32(src->h); 51 dst->d = cpu_to_le32(src->d); 52 } 53 54 void virtio_gpu_ctrl_ack(struct virtqueue *vq) 55 { 56 struct drm_device *dev = vq->vdev->priv; 57 struct virtio_gpu_device *vgdev = dev->dev_private; 58 59 schedule_work(&vgdev->ctrlq.dequeue_work); 60 } 61 62 void virtio_gpu_cursor_ack(struct virtqueue *vq) 63 { 64 struct drm_device *dev = vq->vdev->priv; 65 struct virtio_gpu_device *vgdev = dev->dev_private; 66 67 schedule_work(&vgdev->cursorq.dequeue_work); 68 } 69 70 int virtio_gpu_alloc_vbufs(struct virtio_gpu_device *vgdev) 71 { 72 vgdev->vbufs = kmem_cache_create("virtio-gpu-vbufs", 73 VBUFFER_SIZE, 74 __alignof__(struct virtio_gpu_vbuffer), 75 0, NULL); 76 if (!vgdev->vbufs) 77 return -ENOMEM; 78 return 0; 79 } 80 81 void virtio_gpu_free_vbufs(struct virtio_gpu_device *vgdev) 82 { 83 kmem_cache_destroy(vgdev->vbufs); 84 vgdev->vbufs = NULL; 85 } 86 87 static struct virtio_gpu_vbuffer* 88 virtio_gpu_get_vbuf(struct virtio_gpu_device *vgdev, 89 int size, int resp_size, void *resp_buf, 90 virtio_gpu_resp_cb resp_cb) 91 { 92 struct virtio_gpu_vbuffer *vbuf; 93 94 vbuf = kmem_cache_zalloc(vgdev->vbufs, GFP_KERNEL); 95 if (!vbuf) 96 return ERR_PTR(-ENOMEM); 97 98 BUG_ON(size > MAX_INLINE_CMD_SIZE || 99 size < sizeof(struct virtio_gpu_ctrl_hdr)); 100 vbuf->buf = (void *)vbuf + sizeof(*vbuf); 101 vbuf->size = size; 102 103 vbuf->resp_cb = resp_cb; 104 vbuf->resp_size = resp_size; 105 if (resp_size <= MAX_INLINE_RESP_SIZE) 106 vbuf->resp_buf = (void *)vbuf->buf + size; 107 else 108 vbuf->resp_buf = resp_buf; 109 BUG_ON(!vbuf->resp_buf); 110 return vbuf; 111 } 112 113 static struct virtio_gpu_ctrl_hdr * 114 virtio_gpu_vbuf_ctrl_hdr(struct virtio_gpu_vbuffer *vbuf) 115 { 116 /* this assumes a vbuf contains a command that starts with a 117 * virtio_gpu_ctrl_hdr, which is true for both ctrl and cursor 118 * virtqueues. 119 */ 120 return (struct virtio_gpu_ctrl_hdr *)vbuf->buf; 121 } 122 123 static struct virtio_gpu_update_cursor* 124 virtio_gpu_alloc_cursor(struct virtio_gpu_device *vgdev, 125 struct virtio_gpu_vbuffer **vbuffer_p) 126 { 127 struct virtio_gpu_vbuffer *vbuf; 128 129 vbuf = virtio_gpu_get_vbuf 130 (vgdev, sizeof(struct virtio_gpu_update_cursor), 131 0, NULL, NULL); 132 if (IS_ERR(vbuf)) { 133 *vbuffer_p = NULL; 134 return ERR_CAST(vbuf); 135 } 136 *vbuffer_p = vbuf; 137 return (struct virtio_gpu_update_cursor *)vbuf->buf; 138 } 139 140 static void *virtio_gpu_alloc_cmd_resp(struct virtio_gpu_device *vgdev, 141 virtio_gpu_resp_cb cb, 142 struct virtio_gpu_vbuffer **vbuffer_p, 143 int cmd_size, int resp_size, 144 void *resp_buf) 145 { 146 struct virtio_gpu_vbuffer *vbuf; 147 148 vbuf = virtio_gpu_get_vbuf(vgdev, cmd_size, 149 resp_size, resp_buf, cb); 150 if (IS_ERR(vbuf)) { 151 *vbuffer_p = NULL; 152 return ERR_CAST(vbuf); 153 } 154 *vbuffer_p = vbuf; 155 return (struct virtio_gpu_command *)vbuf->buf; 156 } 157 158 static void *virtio_gpu_alloc_cmd(struct virtio_gpu_device *vgdev, 159 struct virtio_gpu_vbuffer **vbuffer_p, 160 int size) 161 { 162 return virtio_gpu_alloc_cmd_resp(vgdev, NULL, vbuffer_p, size, 163 sizeof(struct virtio_gpu_ctrl_hdr), 164 NULL); 165 } 166 167 static void *virtio_gpu_alloc_cmd_cb(struct virtio_gpu_device *vgdev, 168 struct virtio_gpu_vbuffer **vbuffer_p, 169 int size, 170 virtio_gpu_resp_cb cb) 171 { 172 return virtio_gpu_alloc_cmd_resp(vgdev, cb, vbuffer_p, size, 173 sizeof(struct virtio_gpu_ctrl_hdr), 174 NULL); 175 } 176 177 static void free_vbuf(struct virtio_gpu_device *vgdev, 178 struct virtio_gpu_vbuffer *vbuf) 179 { 180 if (vbuf->resp_size > MAX_INLINE_RESP_SIZE) 181 kfree(vbuf->resp_buf); 182 kvfree(vbuf->data_buf); 183 kmem_cache_free(vgdev->vbufs, vbuf); 184 } 185 186 static void reclaim_vbufs(struct virtqueue *vq, struct list_head *reclaim_list) 187 { 188 struct virtio_gpu_vbuffer *vbuf; 189 unsigned int len; 190 int freed = 0; 191 192 while ((vbuf = virtqueue_get_buf(vq, &len))) { 193 list_add_tail(&vbuf->list, reclaim_list); 194 freed++; 195 } 196 if (freed == 0) 197 DRM_DEBUG("Huh? zero vbufs reclaimed"); 198 } 199 200 void virtio_gpu_dequeue_ctrl_func(struct work_struct *work) 201 { 202 struct virtio_gpu_device *vgdev = 203 container_of(work, struct virtio_gpu_device, 204 ctrlq.dequeue_work); 205 struct list_head reclaim_list; 206 struct virtio_gpu_vbuffer *entry, *tmp; 207 struct virtio_gpu_ctrl_hdr *resp; 208 u64 fence_id = 0; 209 210 INIT_LIST_HEAD(&reclaim_list); 211 spin_lock(&vgdev->ctrlq.qlock); 212 do { 213 virtqueue_disable_cb(vgdev->ctrlq.vq); 214 reclaim_vbufs(vgdev->ctrlq.vq, &reclaim_list); 215 216 } while (!virtqueue_enable_cb(vgdev->ctrlq.vq)); 217 spin_unlock(&vgdev->ctrlq.qlock); 218 219 list_for_each_entry(entry, &reclaim_list, list) { 220 resp = (struct virtio_gpu_ctrl_hdr *)entry->resp_buf; 221 222 trace_virtio_gpu_cmd_response(vgdev->ctrlq.vq, resp); 223 224 if (resp->type != cpu_to_le32(VIRTIO_GPU_RESP_OK_NODATA)) { 225 if (le32_to_cpu(resp->type) >= VIRTIO_GPU_RESP_ERR_UNSPEC) { 226 struct virtio_gpu_ctrl_hdr *cmd; 227 cmd = virtio_gpu_vbuf_ctrl_hdr(entry); 228 DRM_ERROR_RATELIMITED("response 0x%x (command 0x%x)\n", 229 le32_to_cpu(resp->type), 230 le32_to_cpu(cmd->type)); 231 } else 232 DRM_DEBUG("response 0x%x\n", le32_to_cpu(resp->type)); 233 } 234 if (resp->flags & cpu_to_le32(VIRTIO_GPU_FLAG_FENCE)) { 235 u64 f = le64_to_cpu(resp->fence_id); 236 237 if (fence_id > f) { 238 DRM_ERROR("%s: Oops: fence %llx -> %llx\n", 239 __func__, fence_id, f); 240 } else { 241 fence_id = f; 242 } 243 } 244 if (entry->resp_cb) 245 entry->resp_cb(vgdev, entry); 246 } 247 wake_up(&vgdev->ctrlq.ack_queue); 248 249 if (fence_id) 250 virtio_gpu_fence_event_process(vgdev, fence_id); 251 252 list_for_each_entry_safe(entry, tmp, &reclaim_list, list) { 253 if (entry->objs) 254 virtio_gpu_array_put_free_delayed(vgdev, entry->objs); 255 list_del(&entry->list); 256 free_vbuf(vgdev, entry); 257 } 258 } 259 260 void virtio_gpu_dequeue_cursor_func(struct work_struct *work) 261 { 262 struct virtio_gpu_device *vgdev = 263 container_of(work, struct virtio_gpu_device, 264 cursorq.dequeue_work); 265 struct list_head reclaim_list; 266 struct virtio_gpu_vbuffer *entry, *tmp; 267 268 INIT_LIST_HEAD(&reclaim_list); 269 spin_lock(&vgdev->cursorq.qlock); 270 do { 271 virtqueue_disable_cb(vgdev->cursorq.vq); 272 reclaim_vbufs(vgdev->cursorq.vq, &reclaim_list); 273 } while (!virtqueue_enable_cb(vgdev->cursorq.vq)); 274 spin_unlock(&vgdev->cursorq.qlock); 275 276 list_for_each_entry_safe(entry, tmp, &reclaim_list, list) { 277 list_del(&entry->list); 278 free_vbuf(vgdev, entry); 279 } 280 wake_up(&vgdev->cursorq.ack_queue); 281 } 282 283 /* Create sg_table from a vmalloc'd buffer. */ 284 static struct sg_table *vmalloc_to_sgt(char *data, uint32_t size, int *sg_ents) 285 { 286 int ret, s, i; 287 struct sg_table *sgt; 288 struct scatterlist *sg; 289 struct page *pg; 290 291 if (WARN_ON(!PAGE_ALIGNED(data))) 292 return NULL; 293 294 sgt = kmalloc(sizeof(*sgt), GFP_KERNEL); 295 if (!sgt) 296 return NULL; 297 298 *sg_ents = DIV_ROUND_UP(size, PAGE_SIZE); 299 ret = sg_alloc_table(sgt, *sg_ents, GFP_KERNEL); 300 if (ret) { 301 kfree(sgt); 302 return NULL; 303 } 304 305 for_each_sgtable_sg(sgt, sg, i) { 306 pg = vmalloc_to_page(data); 307 if (!pg) { 308 sg_free_table(sgt); 309 kfree(sgt); 310 return NULL; 311 } 312 313 s = min_t(int, PAGE_SIZE, size); 314 sg_set_page(sg, pg, s, 0); 315 316 size -= s; 317 data += s; 318 } 319 320 return sgt; 321 } 322 323 static int virtio_gpu_queue_ctrl_sgs(struct virtio_gpu_device *vgdev, 324 struct virtio_gpu_vbuffer *vbuf, 325 struct virtio_gpu_fence *fence, 326 int elemcnt, 327 struct scatterlist **sgs, 328 int outcnt, 329 int incnt) 330 { 331 struct virtqueue *vq = vgdev->ctrlq.vq; 332 int ret, idx; 333 334 if (!drm_dev_enter(vgdev->ddev, &idx)) { 335 if (fence && vbuf->objs) 336 virtio_gpu_array_unlock_resv(vbuf->objs); 337 free_vbuf(vgdev, vbuf); 338 return -1; 339 } 340 341 if (vgdev->has_indirect) 342 elemcnt = 1; 343 344 again: 345 spin_lock(&vgdev->ctrlq.qlock); 346 347 if (vq->num_free < elemcnt) { 348 spin_unlock(&vgdev->ctrlq.qlock); 349 virtio_gpu_notify(vgdev); 350 wait_event(vgdev->ctrlq.ack_queue, vq->num_free >= elemcnt); 351 goto again; 352 } 353 354 /* now that the position of the vbuf in the virtqueue is known, we can 355 * finally set the fence id 356 */ 357 if (fence) { 358 virtio_gpu_fence_emit(vgdev, virtio_gpu_vbuf_ctrl_hdr(vbuf), 359 fence); 360 if (vbuf->objs) { 361 virtio_gpu_array_add_fence(vbuf->objs, &fence->f); 362 virtio_gpu_array_unlock_resv(vbuf->objs); 363 } 364 } 365 366 ret = virtqueue_add_sgs(vq, sgs, outcnt, incnt, vbuf, GFP_ATOMIC); 367 WARN_ON(ret); 368 369 trace_virtio_gpu_cmd_queue(vq, virtio_gpu_vbuf_ctrl_hdr(vbuf)); 370 371 atomic_inc(&vgdev->pending_commands); 372 373 spin_unlock(&vgdev->ctrlq.qlock); 374 375 drm_dev_exit(idx); 376 return 0; 377 } 378 379 static int virtio_gpu_queue_fenced_ctrl_buffer(struct virtio_gpu_device *vgdev, 380 struct virtio_gpu_vbuffer *vbuf, 381 struct virtio_gpu_fence *fence) 382 { 383 struct scatterlist *sgs[3], vcmd, vout, vresp; 384 struct sg_table *sgt = NULL; 385 int elemcnt = 0, outcnt = 0, incnt = 0, ret; 386 387 /* set up vcmd */ 388 sg_init_one(&vcmd, vbuf->buf, vbuf->size); 389 elemcnt++; 390 sgs[outcnt] = &vcmd; 391 outcnt++; 392 393 /* set up vout */ 394 if (vbuf->data_size) { 395 if (is_vmalloc_addr(vbuf->data_buf)) { 396 int sg_ents; 397 sgt = vmalloc_to_sgt(vbuf->data_buf, vbuf->data_size, 398 &sg_ents); 399 if (!sgt) { 400 if (fence && vbuf->objs) 401 virtio_gpu_array_unlock_resv(vbuf->objs); 402 return -1; 403 } 404 405 elemcnt += sg_ents; 406 sgs[outcnt] = sgt->sgl; 407 } else { 408 sg_init_one(&vout, vbuf->data_buf, vbuf->data_size); 409 elemcnt++; 410 sgs[outcnt] = &vout; 411 } 412 outcnt++; 413 } 414 415 /* set up vresp */ 416 if (vbuf->resp_size) { 417 sg_init_one(&vresp, vbuf->resp_buf, vbuf->resp_size); 418 elemcnt++; 419 sgs[outcnt + incnt] = &vresp; 420 incnt++; 421 } 422 423 ret = virtio_gpu_queue_ctrl_sgs(vgdev, vbuf, fence, elemcnt, sgs, outcnt, 424 incnt); 425 426 if (sgt) { 427 sg_free_table(sgt); 428 kfree(sgt); 429 } 430 return ret; 431 } 432 433 void virtio_gpu_notify(struct virtio_gpu_device *vgdev) 434 { 435 bool notify; 436 437 if (!atomic_read(&vgdev->pending_commands)) 438 return; 439 440 spin_lock(&vgdev->ctrlq.qlock); 441 atomic_set(&vgdev->pending_commands, 0); 442 notify = virtqueue_kick_prepare(vgdev->ctrlq.vq); 443 spin_unlock(&vgdev->ctrlq.qlock); 444 445 if (notify) 446 virtqueue_notify(vgdev->ctrlq.vq); 447 } 448 449 static int virtio_gpu_queue_ctrl_buffer(struct virtio_gpu_device *vgdev, 450 struct virtio_gpu_vbuffer *vbuf) 451 { 452 return virtio_gpu_queue_fenced_ctrl_buffer(vgdev, vbuf, NULL); 453 } 454 455 static void virtio_gpu_queue_cursor(struct virtio_gpu_device *vgdev, 456 struct virtio_gpu_vbuffer *vbuf) 457 { 458 struct virtqueue *vq = vgdev->cursorq.vq; 459 struct scatterlist *sgs[1], ccmd; 460 int idx, ret, outcnt; 461 bool notify; 462 463 if (!drm_dev_enter(vgdev->ddev, &idx)) { 464 free_vbuf(vgdev, vbuf); 465 return; 466 } 467 468 sg_init_one(&ccmd, vbuf->buf, vbuf->size); 469 sgs[0] = &ccmd; 470 outcnt = 1; 471 472 spin_lock(&vgdev->cursorq.qlock); 473 retry: 474 ret = virtqueue_add_sgs(vq, sgs, outcnt, 0, vbuf, GFP_ATOMIC); 475 if (ret == -ENOSPC) { 476 spin_unlock(&vgdev->cursorq.qlock); 477 wait_event(vgdev->cursorq.ack_queue, vq->num_free >= outcnt); 478 spin_lock(&vgdev->cursorq.qlock); 479 goto retry; 480 } else { 481 trace_virtio_gpu_cmd_queue(vq, 482 virtio_gpu_vbuf_ctrl_hdr(vbuf)); 483 484 notify = virtqueue_kick_prepare(vq); 485 } 486 487 spin_unlock(&vgdev->cursorq.qlock); 488 489 if (notify) 490 virtqueue_notify(vq); 491 492 drm_dev_exit(idx); 493 } 494 495 /* just create gem objects for userspace and long lived objects, 496 * just use dma_alloced pages for the queue objects? 497 */ 498 499 /* create a basic resource */ 500 void virtio_gpu_cmd_create_resource(struct virtio_gpu_device *vgdev, 501 struct virtio_gpu_object *bo, 502 struct virtio_gpu_object_params *params, 503 struct virtio_gpu_object_array *objs, 504 struct virtio_gpu_fence *fence) 505 { 506 struct virtio_gpu_resource_create_2d *cmd_p; 507 struct virtio_gpu_vbuffer *vbuf; 508 509 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p)); 510 memset(cmd_p, 0, sizeof(*cmd_p)); 511 vbuf->objs = objs; 512 513 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_RESOURCE_CREATE_2D); 514 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle); 515 cmd_p->format = cpu_to_le32(params->format); 516 cmd_p->width = cpu_to_le32(params->width); 517 cmd_p->height = cpu_to_le32(params->height); 518 519 virtio_gpu_queue_fenced_ctrl_buffer(vgdev, vbuf, fence); 520 bo->created = true; 521 } 522 523 static void virtio_gpu_cmd_unref_cb(struct virtio_gpu_device *vgdev, 524 struct virtio_gpu_vbuffer *vbuf) 525 { 526 struct virtio_gpu_object *bo; 527 528 bo = vbuf->resp_cb_data; 529 vbuf->resp_cb_data = NULL; 530 531 virtio_gpu_cleanup_object(bo); 532 } 533 534 void virtio_gpu_cmd_unref_resource(struct virtio_gpu_device *vgdev, 535 struct virtio_gpu_object *bo) 536 { 537 struct virtio_gpu_resource_unref *cmd_p; 538 struct virtio_gpu_vbuffer *vbuf; 539 int ret; 540 541 cmd_p = virtio_gpu_alloc_cmd_cb(vgdev, &vbuf, sizeof(*cmd_p), 542 virtio_gpu_cmd_unref_cb); 543 memset(cmd_p, 0, sizeof(*cmd_p)); 544 545 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_RESOURCE_UNREF); 546 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle); 547 548 vbuf->resp_cb_data = bo; 549 ret = virtio_gpu_queue_ctrl_buffer(vgdev, vbuf); 550 if (ret < 0) 551 virtio_gpu_cleanup_object(bo); 552 } 553 554 void virtio_gpu_cmd_set_scanout(struct virtio_gpu_device *vgdev, 555 uint32_t scanout_id, uint32_t resource_id, 556 uint32_t width, uint32_t height, 557 uint32_t x, uint32_t y) 558 { 559 struct virtio_gpu_set_scanout *cmd_p; 560 struct virtio_gpu_vbuffer *vbuf; 561 562 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p)); 563 memset(cmd_p, 0, sizeof(*cmd_p)); 564 565 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_SET_SCANOUT); 566 cmd_p->resource_id = cpu_to_le32(resource_id); 567 cmd_p->scanout_id = cpu_to_le32(scanout_id); 568 cmd_p->r.width = cpu_to_le32(width); 569 cmd_p->r.height = cpu_to_le32(height); 570 cmd_p->r.x = cpu_to_le32(x); 571 cmd_p->r.y = cpu_to_le32(y); 572 573 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf); 574 } 575 576 void virtio_gpu_cmd_resource_flush(struct virtio_gpu_device *vgdev, 577 uint32_t resource_id, 578 uint32_t x, uint32_t y, 579 uint32_t width, uint32_t height) 580 { 581 struct virtio_gpu_resource_flush *cmd_p; 582 struct virtio_gpu_vbuffer *vbuf; 583 584 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p)); 585 memset(cmd_p, 0, sizeof(*cmd_p)); 586 587 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_RESOURCE_FLUSH); 588 cmd_p->resource_id = cpu_to_le32(resource_id); 589 cmd_p->r.width = cpu_to_le32(width); 590 cmd_p->r.height = cpu_to_le32(height); 591 cmd_p->r.x = cpu_to_le32(x); 592 cmd_p->r.y = cpu_to_le32(y); 593 594 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf); 595 } 596 597 void virtio_gpu_cmd_transfer_to_host_2d(struct virtio_gpu_device *vgdev, 598 uint64_t offset, 599 uint32_t width, uint32_t height, 600 uint32_t x, uint32_t y, 601 struct virtio_gpu_object_array *objs, 602 struct virtio_gpu_fence *fence) 603 { 604 struct virtio_gpu_object *bo = gem_to_virtio_gpu_obj(objs->objs[0]); 605 struct virtio_gpu_transfer_to_host_2d *cmd_p; 606 struct virtio_gpu_vbuffer *vbuf; 607 bool use_dma_api = !virtio_has_dma_quirk(vgdev->vdev); 608 struct virtio_gpu_object_shmem *shmem = to_virtio_gpu_shmem(bo); 609 610 if (use_dma_api) 611 dma_sync_sgtable_for_device(vgdev->vdev->dev.parent, 612 shmem->pages, DMA_TO_DEVICE); 613 614 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p)); 615 memset(cmd_p, 0, sizeof(*cmd_p)); 616 vbuf->objs = objs; 617 618 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_TRANSFER_TO_HOST_2D); 619 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle); 620 cmd_p->offset = cpu_to_le64(offset); 621 cmd_p->r.width = cpu_to_le32(width); 622 cmd_p->r.height = cpu_to_le32(height); 623 cmd_p->r.x = cpu_to_le32(x); 624 cmd_p->r.y = cpu_to_le32(y); 625 626 virtio_gpu_queue_fenced_ctrl_buffer(vgdev, vbuf, fence); 627 } 628 629 static void 630 virtio_gpu_cmd_resource_attach_backing(struct virtio_gpu_device *vgdev, 631 uint32_t resource_id, 632 struct virtio_gpu_mem_entry *ents, 633 uint32_t nents, 634 struct virtio_gpu_fence *fence) 635 { 636 struct virtio_gpu_resource_attach_backing *cmd_p; 637 struct virtio_gpu_vbuffer *vbuf; 638 639 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p)); 640 memset(cmd_p, 0, sizeof(*cmd_p)); 641 642 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_RESOURCE_ATTACH_BACKING); 643 cmd_p->resource_id = cpu_to_le32(resource_id); 644 cmd_p->nr_entries = cpu_to_le32(nents); 645 646 vbuf->data_buf = ents; 647 vbuf->data_size = sizeof(*ents) * nents; 648 649 virtio_gpu_queue_fenced_ctrl_buffer(vgdev, vbuf, fence); 650 } 651 652 static void virtio_gpu_cmd_get_display_info_cb(struct virtio_gpu_device *vgdev, 653 struct virtio_gpu_vbuffer *vbuf) 654 { 655 struct virtio_gpu_resp_display_info *resp = 656 (struct virtio_gpu_resp_display_info *)vbuf->resp_buf; 657 int i; 658 659 spin_lock(&vgdev->display_info_lock); 660 for (i = 0; i < vgdev->num_scanouts; i++) { 661 vgdev->outputs[i].info = resp->pmodes[i]; 662 if (resp->pmodes[i].enabled) { 663 DRM_DEBUG("output %d: %dx%d+%d+%d", i, 664 le32_to_cpu(resp->pmodes[i].r.width), 665 le32_to_cpu(resp->pmodes[i].r.height), 666 le32_to_cpu(resp->pmodes[i].r.x), 667 le32_to_cpu(resp->pmodes[i].r.y)); 668 } else { 669 DRM_DEBUG("output %d: disabled", i); 670 } 671 } 672 673 vgdev->display_info_pending = false; 674 spin_unlock(&vgdev->display_info_lock); 675 wake_up(&vgdev->resp_wq); 676 677 if (!drm_helper_hpd_irq_event(vgdev->ddev)) 678 drm_kms_helper_hotplug_event(vgdev->ddev); 679 } 680 681 static void virtio_gpu_cmd_get_capset_info_cb(struct virtio_gpu_device *vgdev, 682 struct virtio_gpu_vbuffer *vbuf) 683 { 684 struct virtio_gpu_get_capset_info *cmd = 685 (struct virtio_gpu_get_capset_info *)vbuf->buf; 686 struct virtio_gpu_resp_capset_info *resp = 687 (struct virtio_gpu_resp_capset_info *)vbuf->resp_buf; 688 int i = le32_to_cpu(cmd->capset_index); 689 690 spin_lock(&vgdev->display_info_lock); 691 if (vgdev->capsets) { 692 vgdev->capsets[i].id = le32_to_cpu(resp->capset_id); 693 vgdev->capsets[i].max_version = le32_to_cpu(resp->capset_max_version); 694 vgdev->capsets[i].max_size = le32_to_cpu(resp->capset_max_size); 695 } else { 696 DRM_ERROR("invalid capset memory."); 697 } 698 spin_unlock(&vgdev->display_info_lock); 699 wake_up(&vgdev->resp_wq); 700 } 701 702 static void virtio_gpu_cmd_capset_cb(struct virtio_gpu_device *vgdev, 703 struct virtio_gpu_vbuffer *vbuf) 704 { 705 struct virtio_gpu_get_capset *cmd = 706 (struct virtio_gpu_get_capset *)vbuf->buf; 707 struct virtio_gpu_resp_capset *resp = 708 (struct virtio_gpu_resp_capset *)vbuf->resp_buf; 709 struct virtio_gpu_drv_cap_cache *cache_ent; 710 711 spin_lock(&vgdev->display_info_lock); 712 list_for_each_entry(cache_ent, &vgdev->cap_cache, head) { 713 if (cache_ent->version == le32_to_cpu(cmd->capset_version) && 714 cache_ent->id == le32_to_cpu(cmd->capset_id)) { 715 memcpy(cache_ent->caps_cache, resp->capset_data, 716 cache_ent->size); 717 /* Copy must occur before is_valid is signalled. */ 718 smp_wmb(); 719 atomic_set(&cache_ent->is_valid, 1); 720 break; 721 } 722 } 723 spin_unlock(&vgdev->display_info_lock); 724 wake_up_all(&vgdev->resp_wq); 725 } 726 727 static int virtio_get_edid_block(void *data, u8 *buf, 728 unsigned int block, size_t len) 729 { 730 struct virtio_gpu_resp_edid *resp = data; 731 size_t start = block * EDID_LENGTH; 732 733 if (start + len > le32_to_cpu(resp->size)) 734 return -1; 735 memcpy(buf, resp->edid + start, len); 736 return 0; 737 } 738 739 static void virtio_gpu_cmd_get_edid_cb(struct virtio_gpu_device *vgdev, 740 struct virtio_gpu_vbuffer *vbuf) 741 { 742 struct virtio_gpu_cmd_get_edid *cmd = 743 (struct virtio_gpu_cmd_get_edid *)vbuf->buf; 744 struct virtio_gpu_resp_edid *resp = 745 (struct virtio_gpu_resp_edid *)vbuf->resp_buf; 746 uint32_t scanout = le32_to_cpu(cmd->scanout); 747 struct virtio_gpu_output *output; 748 struct edid *new_edid, *old_edid; 749 750 if (scanout >= vgdev->num_scanouts) 751 return; 752 output = vgdev->outputs + scanout; 753 754 new_edid = drm_do_get_edid(&output->conn, virtio_get_edid_block, resp); 755 drm_connector_update_edid_property(&output->conn, new_edid); 756 757 spin_lock(&vgdev->display_info_lock); 758 old_edid = output->edid; 759 output->edid = new_edid; 760 spin_unlock(&vgdev->display_info_lock); 761 762 kfree(old_edid); 763 wake_up(&vgdev->resp_wq); 764 } 765 766 int virtio_gpu_cmd_get_display_info(struct virtio_gpu_device *vgdev) 767 { 768 struct virtio_gpu_ctrl_hdr *cmd_p; 769 struct virtio_gpu_vbuffer *vbuf; 770 void *resp_buf; 771 772 resp_buf = kzalloc(sizeof(struct virtio_gpu_resp_display_info), 773 GFP_KERNEL); 774 if (!resp_buf) 775 return -ENOMEM; 776 777 cmd_p = virtio_gpu_alloc_cmd_resp 778 (vgdev, &virtio_gpu_cmd_get_display_info_cb, &vbuf, 779 sizeof(*cmd_p), sizeof(struct virtio_gpu_resp_display_info), 780 resp_buf); 781 memset(cmd_p, 0, sizeof(*cmd_p)); 782 783 vgdev->display_info_pending = true; 784 cmd_p->type = cpu_to_le32(VIRTIO_GPU_CMD_GET_DISPLAY_INFO); 785 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf); 786 return 0; 787 } 788 789 int virtio_gpu_cmd_get_capset_info(struct virtio_gpu_device *vgdev, int idx) 790 { 791 struct virtio_gpu_get_capset_info *cmd_p; 792 struct virtio_gpu_vbuffer *vbuf; 793 void *resp_buf; 794 795 resp_buf = kzalloc(sizeof(struct virtio_gpu_resp_capset_info), 796 GFP_KERNEL); 797 if (!resp_buf) 798 return -ENOMEM; 799 800 cmd_p = virtio_gpu_alloc_cmd_resp 801 (vgdev, &virtio_gpu_cmd_get_capset_info_cb, &vbuf, 802 sizeof(*cmd_p), sizeof(struct virtio_gpu_resp_capset_info), 803 resp_buf); 804 memset(cmd_p, 0, sizeof(*cmd_p)); 805 806 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_GET_CAPSET_INFO); 807 cmd_p->capset_index = cpu_to_le32(idx); 808 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf); 809 return 0; 810 } 811 812 int virtio_gpu_cmd_get_capset(struct virtio_gpu_device *vgdev, 813 int idx, int version, 814 struct virtio_gpu_drv_cap_cache **cache_p) 815 { 816 struct virtio_gpu_get_capset *cmd_p; 817 struct virtio_gpu_vbuffer *vbuf; 818 int max_size; 819 struct virtio_gpu_drv_cap_cache *cache_ent; 820 struct virtio_gpu_drv_cap_cache *search_ent; 821 void *resp_buf; 822 823 *cache_p = NULL; 824 825 if (idx >= vgdev->num_capsets) 826 return -EINVAL; 827 828 if (version > vgdev->capsets[idx].max_version) 829 return -EINVAL; 830 831 cache_ent = kzalloc(sizeof(*cache_ent), GFP_KERNEL); 832 if (!cache_ent) 833 return -ENOMEM; 834 835 max_size = vgdev->capsets[idx].max_size; 836 cache_ent->caps_cache = kmalloc(max_size, GFP_KERNEL); 837 if (!cache_ent->caps_cache) { 838 kfree(cache_ent); 839 return -ENOMEM; 840 } 841 842 resp_buf = kzalloc(sizeof(struct virtio_gpu_resp_capset) + max_size, 843 GFP_KERNEL); 844 if (!resp_buf) { 845 kfree(cache_ent->caps_cache); 846 kfree(cache_ent); 847 return -ENOMEM; 848 } 849 850 cache_ent->version = version; 851 cache_ent->id = vgdev->capsets[idx].id; 852 atomic_set(&cache_ent->is_valid, 0); 853 cache_ent->size = max_size; 854 spin_lock(&vgdev->display_info_lock); 855 /* Search while under lock in case it was added by another task. */ 856 list_for_each_entry(search_ent, &vgdev->cap_cache, head) { 857 if (search_ent->id == vgdev->capsets[idx].id && 858 search_ent->version == version) { 859 *cache_p = search_ent; 860 break; 861 } 862 } 863 if (!*cache_p) 864 list_add_tail(&cache_ent->head, &vgdev->cap_cache); 865 spin_unlock(&vgdev->display_info_lock); 866 867 if (*cache_p) { 868 /* Entry was found, so free everything that was just created. */ 869 kfree(resp_buf); 870 kfree(cache_ent->caps_cache); 871 kfree(cache_ent); 872 return 0; 873 } 874 875 cmd_p = virtio_gpu_alloc_cmd_resp 876 (vgdev, &virtio_gpu_cmd_capset_cb, &vbuf, sizeof(*cmd_p), 877 sizeof(struct virtio_gpu_resp_capset) + max_size, 878 resp_buf); 879 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_GET_CAPSET); 880 cmd_p->capset_id = cpu_to_le32(vgdev->capsets[idx].id); 881 cmd_p->capset_version = cpu_to_le32(version); 882 *cache_p = cache_ent; 883 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf); 884 885 return 0; 886 } 887 888 int virtio_gpu_cmd_get_edids(struct virtio_gpu_device *vgdev) 889 { 890 struct virtio_gpu_cmd_get_edid *cmd_p; 891 struct virtio_gpu_vbuffer *vbuf; 892 void *resp_buf; 893 int scanout; 894 895 if (WARN_ON(!vgdev->has_edid)) 896 return -EINVAL; 897 898 for (scanout = 0; scanout < vgdev->num_scanouts; scanout++) { 899 resp_buf = kzalloc(sizeof(struct virtio_gpu_resp_edid), 900 GFP_KERNEL); 901 if (!resp_buf) 902 return -ENOMEM; 903 904 cmd_p = virtio_gpu_alloc_cmd_resp 905 (vgdev, &virtio_gpu_cmd_get_edid_cb, &vbuf, 906 sizeof(*cmd_p), sizeof(struct virtio_gpu_resp_edid), 907 resp_buf); 908 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_GET_EDID); 909 cmd_p->scanout = cpu_to_le32(scanout); 910 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf); 911 } 912 913 return 0; 914 } 915 916 void virtio_gpu_cmd_context_create(struct virtio_gpu_device *vgdev, uint32_t id, 917 uint32_t nlen, const char *name) 918 { 919 struct virtio_gpu_ctx_create *cmd_p; 920 struct virtio_gpu_vbuffer *vbuf; 921 922 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p)); 923 memset(cmd_p, 0, sizeof(*cmd_p)); 924 925 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_CTX_CREATE); 926 cmd_p->hdr.ctx_id = cpu_to_le32(id); 927 cmd_p->nlen = cpu_to_le32(nlen); 928 strncpy(cmd_p->debug_name, name, sizeof(cmd_p->debug_name) - 1); 929 cmd_p->debug_name[sizeof(cmd_p->debug_name) - 1] = 0; 930 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf); 931 } 932 933 void virtio_gpu_cmd_context_destroy(struct virtio_gpu_device *vgdev, 934 uint32_t id) 935 { 936 struct virtio_gpu_ctx_destroy *cmd_p; 937 struct virtio_gpu_vbuffer *vbuf; 938 939 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p)); 940 memset(cmd_p, 0, sizeof(*cmd_p)); 941 942 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_CTX_DESTROY); 943 cmd_p->hdr.ctx_id = cpu_to_le32(id); 944 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf); 945 } 946 947 void virtio_gpu_cmd_context_attach_resource(struct virtio_gpu_device *vgdev, 948 uint32_t ctx_id, 949 struct virtio_gpu_object_array *objs) 950 { 951 struct virtio_gpu_object *bo = gem_to_virtio_gpu_obj(objs->objs[0]); 952 struct virtio_gpu_ctx_resource *cmd_p; 953 struct virtio_gpu_vbuffer *vbuf; 954 955 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p)); 956 memset(cmd_p, 0, sizeof(*cmd_p)); 957 vbuf->objs = objs; 958 959 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_CTX_ATTACH_RESOURCE); 960 cmd_p->hdr.ctx_id = cpu_to_le32(ctx_id); 961 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle); 962 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf); 963 } 964 965 void virtio_gpu_cmd_context_detach_resource(struct virtio_gpu_device *vgdev, 966 uint32_t ctx_id, 967 struct virtio_gpu_object_array *objs) 968 { 969 struct virtio_gpu_object *bo = gem_to_virtio_gpu_obj(objs->objs[0]); 970 struct virtio_gpu_ctx_resource *cmd_p; 971 struct virtio_gpu_vbuffer *vbuf; 972 973 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p)); 974 memset(cmd_p, 0, sizeof(*cmd_p)); 975 vbuf->objs = objs; 976 977 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_CTX_DETACH_RESOURCE); 978 cmd_p->hdr.ctx_id = cpu_to_le32(ctx_id); 979 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle); 980 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf); 981 } 982 983 void 984 virtio_gpu_cmd_resource_create_3d(struct virtio_gpu_device *vgdev, 985 struct virtio_gpu_object *bo, 986 struct virtio_gpu_object_params *params, 987 struct virtio_gpu_object_array *objs, 988 struct virtio_gpu_fence *fence) 989 { 990 struct virtio_gpu_resource_create_3d *cmd_p; 991 struct virtio_gpu_vbuffer *vbuf; 992 993 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p)); 994 memset(cmd_p, 0, sizeof(*cmd_p)); 995 vbuf->objs = objs; 996 997 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_RESOURCE_CREATE_3D); 998 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle); 999 cmd_p->format = cpu_to_le32(params->format); 1000 cmd_p->width = cpu_to_le32(params->width); 1001 cmd_p->height = cpu_to_le32(params->height); 1002 1003 cmd_p->target = cpu_to_le32(params->target); 1004 cmd_p->bind = cpu_to_le32(params->bind); 1005 cmd_p->depth = cpu_to_le32(params->depth); 1006 cmd_p->array_size = cpu_to_le32(params->array_size); 1007 cmd_p->last_level = cpu_to_le32(params->last_level); 1008 cmd_p->nr_samples = cpu_to_le32(params->nr_samples); 1009 cmd_p->flags = cpu_to_le32(params->flags); 1010 1011 virtio_gpu_queue_fenced_ctrl_buffer(vgdev, vbuf, fence); 1012 1013 bo->created = true; 1014 } 1015 1016 void virtio_gpu_cmd_transfer_to_host_3d(struct virtio_gpu_device *vgdev, 1017 uint32_t ctx_id, 1018 uint64_t offset, uint32_t level, 1019 struct drm_virtgpu_3d_box *box, 1020 struct virtio_gpu_object_array *objs, 1021 struct virtio_gpu_fence *fence) 1022 { 1023 struct virtio_gpu_object *bo = gem_to_virtio_gpu_obj(objs->objs[0]); 1024 struct virtio_gpu_transfer_host_3d *cmd_p; 1025 struct virtio_gpu_vbuffer *vbuf; 1026 bool use_dma_api = !virtio_has_dma_quirk(vgdev->vdev); 1027 struct virtio_gpu_object_shmem *shmem = to_virtio_gpu_shmem(bo); 1028 1029 if (use_dma_api) 1030 dma_sync_sgtable_for_device(vgdev->vdev->dev.parent, 1031 shmem->pages, DMA_TO_DEVICE); 1032 1033 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p)); 1034 memset(cmd_p, 0, sizeof(*cmd_p)); 1035 1036 vbuf->objs = objs; 1037 1038 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_TRANSFER_TO_HOST_3D); 1039 cmd_p->hdr.ctx_id = cpu_to_le32(ctx_id); 1040 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle); 1041 convert_to_hw_box(&cmd_p->box, box); 1042 cmd_p->offset = cpu_to_le64(offset); 1043 cmd_p->level = cpu_to_le32(level); 1044 1045 virtio_gpu_queue_fenced_ctrl_buffer(vgdev, vbuf, fence); 1046 } 1047 1048 void virtio_gpu_cmd_transfer_from_host_3d(struct virtio_gpu_device *vgdev, 1049 uint32_t ctx_id, 1050 uint64_t offset, uint32_t level, 1051 struct drm_virtgpu_3d_box *box, 1052 struct virtio_gpu_object_array *objs, 1053 struct virtio_gpu_fence *fence) 1054 { 1055 struct virtio_gpu_object *bo = gem_to_virtio_gpu_obj(objs->objs[0]); 1056 struct virtio_gpu_transfer_host_3d *cmd_p; 1057 struct virtio_gpu_vbuffer *vbuf; 1058 1059 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p)); 1060 memset(cmd_p, 0, sizeof(*cmd_p)); 1061 1062 vbuf->objs = objs; 1063 1064 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_TRANSFER_FROM_HOST_3D); 1065 cmd_p->hdr.ctx_id = cpu_to_le32(ctx_id); 1066 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle); 1067 convert_to_hw_box(&cmd_p->box, box); 1068 cmd_p->offset = cpu_to_le64(offset); 1069 cmd_p->level = cpu_to_le32(level); 1070 1071 virtio_gpu_queue_fenced_ctrl_buffer(vgdev, vbuf, fence); 1072 } 1073 1074 void virtio_gpu_cmd_submit(struct virtio_gpu_device *vgdev, 1075 void *data, uint32_t data_size, 1076 uint32_t ctx_id, 1077 struct virtio_gpu_object_array *objs, 1078 struct virtio_gpu_fence *fence) 1079 { 1080 struct virtio_gpu_cmd_submit *cmd_p; 1081 struct virtio_gpu_vbuffer *vbuf; 1082 1083 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p)); 1084 memset(cmd_p, 0, sizeof(*cmd_p)); 1085 1086 vbuf->data_buf = data; 1087 vbuf->data_size = data_size; 1088 vbuf->objs = objs; 1089 1090 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_SUBMIT_3D); 1091 cmd_p->hdr.ctx_id = cpu_to_le32(ctx_id); 1092 cmd_p->size = cpu_to_le32(data_size); 1093 1094 virtio_gpu_queue_fenced_ctrl_buffer(vgdev, vbuf, fence); 1095 } 1096 1097 void virtio_gpu_object_attach(struct virtio_gpu_device *vgdev, 1098 struct virtio_gpu_object *obj, 1099 struct virtio_gpu_mem_entry *ents, 1100 unsigned int nents) 1101 { 1102 virtio_gpu_cmd_resource_attach_backing(vgdev, obj->hw_res_handle, 1103 ents, nents, NULL); 1104 } 1105 1106 void virtio_gpu_cursor_ping(struct virtio_gpu_device *vgdev, 1107 struct virtio_gpu_output *output) 1108 { 1109 struct virtio_gpu_vbuffer *vbuf; 1110 struct virtio_gpu_update_cursor *cur_p; 1111 1112 output->cursor.pos.scanout_id = cpu_to_le32(output->index); 1113 cur_p = virtio_gpu_alloc_cursor(vgdev, &vbuf); 1114 memcpy(cur_p, &output->cursor, sizeof(output->cursor)); 1115 virtio_gpu_queue_cursor(vgdev, vbuf); 1116 } 1117 1118 static void virtio_gpu_cmd_resource_uuid_cb(struct virtio_gpu_device *vgdev, 1119 struct virtio_gpu_vbuffer *vbuf) 1120 { 1121 struct virtio_gpu_object *obj = 1122 gem_to_virtio_gpu_obj(vbuf->objs->objs[0]); 1123 struct virtio_gpu_resp_resource_uuid *resp = 1124 (struct virtio_gpu_resp_resource_uuid *)vbuf->resp_buf; 1125 uint32_t resp_type = le32_to_cpu(resp->hdr.type); 1126 1127 spin_lock(&vgdev->resource_export_lock); 1128 WARN_ON(obj->uuid_state != UUID_INITIALIZING); 1129 1130 if (resp_type == VIRTIO_GPU_RESP_OK_RESOURCE_UUID && 1131 obj->uuid_state == UUID_INITIALIZING) { 1132 memcpy(&obj->uuid.b, resp->uuid, sizeof(obj->uuid.b)); 1133 obj->uuid_state = UUID_INITIALIZED; 1134 } else { 1135 obj->uuid_state = UUID_INITIALIZATION_FAILED; 1136 } 1137 spin_unlock(&vgdev->resource_export_lock); 1138 1139 wake_up_all(&vgdev->resp_wq); 1140 } 1141 1142 int 1143 virtio_gpu_cmd_resource_assign_uuid(struct virtio_gpu_device *vgdev, 1144 struct virtio_gpu_object_array *objs) 1145 { 1146 struct virtio_gpu_object *bo = gem_to_virtio_gpu_obj(objs->objs[0]); 1147 struct virtio_gpu_resource_assign_uuid *cmd_p; 1148 struct virtio_gpu_vbuffer *vbuf; 1149 struct virtio_gpu_resp_resource_uuid *resp_buf; 1150 1151 resp_buf = kzalloc(sizeof(*resp_buf), GFP_KERNEL); 1152 if (!resp_buf) { 1153 spin_lock(&vgdev->resource_export_lock); 1154 bo->uuid_state = UUID_INITIALIZATION_FAILED; 1155 spin_unlock(&vgdev->resource_export_lock); 1156 virtio_gpu_array_put_free(objs); 1157 return -ENOMEM; 1158 } 1159 1160 cmd_p = virtio_gpu_alloc_cmd_resp 1161 (vgdev, virtio_gpu_cmd_resource_uuid_cb, &vbuf, sizeof(*cmd_p), 1162 sizeof(struct virtio_gpu_resp_resource_uuid), resp_buf); 1163 memset(cmd_p, 0, sizeof(*cmd_p)); 1164 1165 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_RESOURCE_ASSIGN_UUID); 1166 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle); 1167 1168 vbuf->objs = objs; 1169 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf); 1170 return 0; 1171 } 1172