xref: /openbmc/linux/drivers/gpu/drm/vc4/vc4_kms.c (revision 6052a311)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2c8b75bcaSEric Anholt /*
3c8b75bcaSEric Anholt  * Copyright (C) 2015 Broadcom
4c8b75bcaSEric Anholt  */
5c8b75bcaSEric Anholt 
6c8b75bcaSEric Anholt /**
7c8b75bcaSEric Anholt  * DOC: VC4 KMS
8c8b75bcaSEric Anholt  *
9c8b75bcaSEric Anholt  * This is the general code for implementing KMS mode setting that
10c8b75bcaSEric Anholt  * doesn't clearly associate with any of the other objects (plane,
11c8b75bcaSEric Anholt  * crtc, HDMI encoder).
12c8b75bcaSEric Anholt  */
13c8b75bcaSEric Anholt 
14d7d96c00SMaxime Ripard #include <linux/clk.h>
15d7d96c00SMaxime Ripard 
16b7e8e25bSMasahiro Yamada #include <drm/drm_atomic.h>
17b7e8e25bSMasahiro Yamada #include <drm/drm_atomic_helper.h>
18fd6d6d80SSam Ravnborg #include <drm/drm_crtc.h>
199762477cSNoralf Trønnes #include <drm/drm_gem_framebuffer_helper.h>
20fcd70cd3SDaniel Vetter #include <drm/drm_plane_helper.h>
21fcd70cd3SDaniel Vetter #include <drm/drm_probe_helper.h>
22fd6d6d80SSam Ravnborg #include <drm/drm_vblank.h>
23fd6d6d80SSam Ravnborg 
24c8b75bcaSEric Anholt #include "vc4_drv.h"
25766cc6b1SStefan Schake #include "vc4_regs.h"
26766cc6b1SStefan Schake 
27a9661f27SMaxime Ripard #define HVS_NUM_CHANNELS 3
28a9661f27SMaxime Ripard 
29766cc6b1SStefan Schake struct vc4_ctm_state {
30766cc6b1SStefan Schake 	struct drm_private_state base;
31766cc6b1SStefan Schake 	struct drm_color_ctm *ctm;
32766cc6b1SStefan Schake 	int fifo;
33766cc6b1SStefan Schake };
34766cc6b1SStefan Schake 
35766cc6b1SStefan Schake static struct vc4_ctm_state *to_vc4_ctm_state(struct drm_private_state *priv)
36766cc6b1SStefan Schake {
37766cc6b1SStefan Schake 	return container_of(priv, struct vc4_ctm_state, base);
38766cc6b1SStefan Schake }
39766cc6b1SStefan Schake 
40f2df84e0SMaxime Ripard struct vc4_hvs_state {
41f2df84e0SMaxime Ripard 	struct drm_private_state base;
429ec03d7fSMaxime Ripard 
439ec03d7fSMaxime Ripard 	struct {
449ec03d7fSMaxime Ripard 		unsigned in_use: 1;
459ec03d7fSMaxime Ripard 		struct drm_crtc_commit *pending_commit;
469ec03d7fSMaxime Ripard 	} fifo_state[HVS_NUM_CHANNELS];
47f2df84e0SMaxime Ripard };
48f2df84e0SMaxime Ripard 
49f2df84e0SMaxime Ripard static struct vc4_hvs_state *
50f2df84e0SMaxime Ripard to_vc4_hvs_state(struct drm_private_state *priv)
51f2df84e0SMaxime Ripard {
52f2df84e0SMaxime Ripard 	return container_of(priv, struct vc4_hvs_state, base);
53f2df84e0SMaxime Ripard }
54f2df84e0SMaxime Ripard 
554686da83SBoris Brezillon struct vc4_load_tracker_state {
564686da83SBoris Brezillon 	struct drm_private_state base;
574686da83SBoris Brezillon 	u64 hvs_load;
584686da83SBoris Brezillon 	u64 membus_load;
594686da83SBoris Brezillon };
604686da83SBoris Brezillon 
614686da83SBoris Brezillon static struct vc4_load_tracker_state *
624686da83SBoris Brezillon to_vc4_load_tracker_state(struct drm_private_state *priv)
634686da83SBoris Brezillon {
644686da83SBoris Brezillon 	return container_of(priv, struct vc4_load_tracker_state, base);
654686da83SBoris Brezillon }
664686da83SBoris Brezillon 
67766cc6b1SStefan Schake static struct vc4_ctm_state *vc4_get_ctm_state(struct drm_atomic_state *state,
68766cc6b1SStefan Schake 					       struct drm_private_obj *manager)
69766cc6b1SStefan Schake {
70766cc6b1SStefan Schake 	struct drm_device *dev = state->dev;
7188e08589SMaxime Ripard 	struct vc4_dev *vc4 = to_vc4_dev(dev);
72766cc6b1SStefan Schake 	struct drm_private_state *priv_state;
73766cc6b1SStefan Schake 	int ret;
74766cc6b1SStefan Schake 
75766cc6b1SStefan Schake 	ret = drm_modeset_lock(&vc4->ctm_state_lock, state->acquire_ctx);
76766cc6b1SStefan Schake 	if (ret)
77766cc6b1SStefan Schake 		return ERR_PTR(ret);
78766cc6b1SStefan Schake 
79766cc6b1SStefan Schake 	priv_state = drm_atomic_get_private_obj_state(state, manager);
80766cc6b1SStefan Schake 	if (IS_ERR(priv_state))
81766cc6b1SStefan Schake 		return ERR_CAST(priv_state);
82766cc6b1SStefan Schake 
83766cc6b1SStefan Schake 	return to_vc4_ctm_state(priv_state);
84766cc6b1SStefan Schake }
85766cc6b1SStefan Schake 
86766cc6b1SStefan Schake static struct drm_private_state *
87766cc6b1SStefan Schake vc4_ctm_duplicate_state(struct drm_private_obj *obj)
88766cc6b1SStefan Schake {
89766cc6b1SStefan Schake 	struct vc4_ctm_state *state;
90766cc6b1SStefan Schake 
91766cc6b1SStefan Schake 	state = kmemdup(obj->state, sizeof(*state), GFP_KERNEL);
92766cc6b1SStefan Schake 	if (!state)
93766cc6b1SStefan Schake 		return NULL;
94766cc6b1SStefan Schake 
95766cc6b1SStefan Schake 	__drm_atomic_helper_private_obj_duplicate_state(obj, &state->base);
96766cc6b1SStefan Schake 
97766cc6b1SStefan Schake 	return &state->base;
98766cc6b1SStefan Schake }
99766cc6b1SStefan Schake 
100766cc6b1SStefan Schake static void vc4_ctm_destroy_state(struct drm_private_obj *obj,
101766cc6b1SStefan Schake 				  struct drm_private_state *state)
102766cc6b1SStefan Schake {
103766cc6b1SStefan Schake 	struct vc4_ctm_state *ctm_state = to_vc4_ctm_state(state);
104766cc6b1SStefan Schake 
105766cc6b1SStefan Schake 	kfree(ctm_state);
106766cc6b1SStefan Schake }
107766cc6b1SStefan Schake 
108766cc6b1SStefan Schake static const struct drm_private_state_funcs vc4_ctm_state_funcs = {
109766cc6b1SStefan Schake 	.atomic_duplicate_state = vc4_ctm_duplicate_state,
110766cc6b1SStefan Schake 	.atomic_destroy_state = vc4_ctm_destroy_state,
111766cc6b1SStefan Schake };
112766cc6b1SStefan Schake 
113dcda7c28SMaxime Ripard static void vc4_ctm_obj_fini(struct drm_device *dev, void *unused)
114dcda7c28SMaxime Ripard {
115dcda7c28SMaxime Ripard 	struct vc4_dev *vc4 = to_vc4_dev(dev);
116dcda7c28SMaxime Ripard 
117dcda7c28SMaxime Ripard 	drm_atomic_private_obj_fini(&vc4->ctm_manager);
118dcda7c28SMaxime Ripard }
119dcda7c28SMaxime Ripard 
120dcda7c28SMaxime Ripard static int vc4_ctm_obj_init(struct vc4_dev *vc4)
121dcda7c28SMaxime Ripard {
122dcda7c28SMaxime Ripard 	struct vc4_ctm_state *ctm_state;
123dcda7c28SMaxime Ripard 
124dcda7c28SMaxime Ripard 	drm_modeset_lock_init(&vc4->ctm_state_lock);
125dcda7c28SMaxime Ripard 
126dcda7c28SMaxime Ripard 	ctm_state = kzalloc(sizeof(*ctm_state), GFP_KERNEL);
127dcda7c28SMaxime Ripard 	if (!ctm_state)
128dcda7c28SMaxime Ripard 		return -ENOMEM;
129dcda7c28SMaxime Ripard 
130dcda7c28SMaxime Ripard 	drm_atomic_private_obj_init(&vc4->base, &vc4->ctm_manager, &ctm_state->base,
131dcda7c28SMaxime Ripard 				    &vc4_ctm_state_funcs);
132dcda7c28SMaxime Ripard 
1333c354ed1SMaxime Ripard 	return drmm_add_action_or_reset(&vc4->base, vc4_ctm_obj_fini, NULL);
134dcda7c28SMaxime Ripard }
135dcda7c28SMaxime Ripard 
136766cc6b1SStefan Schake /* Converts a DRM S31.32 value to the HW S0.9 format. */
137766cc6b1SStefan Schake static u16 vc4_ctm_s31_32_to_s0_9(u64 in)
138766cc6b1SStefan Schake {
139766cc6b1SStefan Schake 	u16 r;
140766cc6b1SStefan Schake 
141766cc6b1SStefan Schake 	/* Sign bit. */
142766cc6b1SStefan Schake 	r = in & BIT_ULL(63) ? BIT(9) : 0;
143766cc6b1SStefan Schake 
144766cc6b1SStefan Schake 	if ((in & GENMASK_ULL(62, 32)) > 0) {
145766cc6b1SStefan Schake 		/* We have zero integer bits so we can only saturate here. */
146766cc6b1SStefan Schake 		r |= GENMASK(8, 0);
147766cc6b1SStefan Schake 	} else {
148766cc6b1SStefan Schake 		/* Otherwise take the 9 most important fractional bits. */
149766cc6b1SStefan Schake 		r |= (in >> 23) & GENMASK(8, 0);
150766cc6b1SStefan Schake 	}
151766cc6b1SStefan Schake 
152766cc6b1SStefan Schake 	return r;
153766cc6b1SStefan Schake }
154766cc6b1SStefan Schake 
155766cc6b1SStefan Schake static void
156766cc6b1SStefan Schake vc4_ctm_commit(struct vc4_dev *vc4, struct drm_atomic_state *state)
157766cc6b1SStefan Schake {
158766cc6b1SStefan Schake 	struct vc4_ctm_state *ctm_state = to_vc4_ctm_state(vc4->ctm_manager.state);
159766cc6b1SStefan Schake 	struct drm_color_ctm *ctm = ctm_state->ctm;
160766cc6b1SStefan Schake 
161766cc6b1SStefan Schake 	if (ctm_state->fifo) {
162766cc6b1SStefan Schake 		HVS_WRITE(SCALER_OLEDCOEF2,
163766cc6b1SStefan Schake 			  VC4_SET_FIELD(vc4_ctm_s31_32_to_s0_9(ctm->matrix[0]),
164766cc6b1SStefan Schake 					SCALER_OLEDCOEF2_R_TO_R) |
165766cc6b1SStefan Schake 			  VC4_SET_FIELD(vc4_ctm_s31_32_to_s0_9(ctm->matrix[3]),
166766cc6b1SStefan Schake 					SCALER_OLEDCOEF2_R_TO_G) |
167766cc6b1SStefan Schake 			  VC4_SET_FIELD(vc4_ctm_s31_32_to_s0_9(ctm->matrix[6]),
168766cc6b1SStefan Schake 					SCALER_OLEDCOEF2_R_TO_B));
169766cc6b1SStefan Schake 		HVS_WRITE(SCALER_OLEDCOEF1,
170766cc6b1SStefan Schake 			  VC4_SET_FIELD(vc4_ctm_s31_32_to_s0_9(ctm->matrix[1]),
171766cc6b1SStefan Schake 					SCALER_OLEDCOEF1_G_TO_R) |
172766cc6b1SStefan Schake 			  VC4_SET_FIELD(vc4_ctm_s31_32_to_s0_9(ctm->matrix[4]),
173766cc6b1SStefan Schake 					SCALER_OLEDCOEF1_G_TO_G) |
174766cc6b1SStefan Schake 			  VC4_SET_FIELD(vc4_ctm_s31_32_to_s0_9(ctm->matrix[7]),
175766cc6b1SStefan Schake 					SCALER_OLEDCOEF1_G_TO_B));
176766cc6b1SStefan Schake 		HVS_WRITE(SCALER_OLEDCOEF0,
177766cc6b1SStefan Schake 			  VC4_SET_FIELD(vc4_ctm_s31_32_to_s0_9(ctm->matrix[2]),
178766cc6b1SStefan Schake 					SCALER_OLEDCOEF0_B_TO_R) |
179766cc6b1SStefan Schake 			  VC4_SET_FIELD(vc4_ctm_s31_32_to_s0_9(ctm->matrix[5]),
180766cc6b1SStefan Schake 					SCALER_OLEDCOEF0_B_TO_G) |
181766cc6b1SStefan Schake 			  VC4_SET_FIELD(vc4_ctm_s31_32_to_s0_9(ctm->matrix[8]),
182766cc6b1SStefan Schake 					SCALER_OLEDCOEF0_B_TO_B));
183766cc6b1SStefan Schake 	}
184766cc6b1SStefan Schake 
185766cc6b1SStefan Schake 	HVS_WRITE(SCALER_OLEDOFFS,
186766cc6b1SStefan Schake 		  VC4_SET_FIELD(ctm_state->fifo, SCALER_OLEDOFFS_DISPFIFO));
187766cc6b1SStefan Schake }
188c8b75bcaSEric Anholt 
189f2df84e0SMaxime Ripard static struct vc4_hvs_state *
1909ec03d7fSMaxime Ripard vc4_hvs_get_new_global_state(struct drm_atomic_state *state)
1919ec03d7fSMaxime Ripard {
1929ec03d7fSMaxime Ripard 	struct vc4_dev *vc4 = to_vc4_dev(state->dev);
1939ec03d7fSMaxime Ripard 	struct drm_private_state *priv_state;
1949ec03d7fSMaxime Ripard 
1959ec03d7fSMaxime Ripard 	priv_state = drm_atomic_get_new_private_obj_state(state, &vc4->hvs_channels);
1969ec03d7fSMaxime Ripard 	if (IS_ERR(priv_state))
1979ec03d7fSMaxime Ripard 		return ERR_CAST(priv_state);
1989ec03d7fSMaxime Ripard 
1999ec03d7fSMaxime Ripard 	return to_vc4_hvs_state(priv_state);
2009ec03d7fSMaxime Ripard }
2019ec03d7fSMaxime Ripard 
2029ec03d7fSMaxime Ripard static struct vc4_hvs_state *
2039ec03d7fSMaxime Ripard vc4_hvs_get_old_global_state(struct drm_atomic_state *state)
2049ec03d7fSMaxime Ripard {
2059ec03d7fSMaxime Ripard 	struct vc4_dev *vc4 = to_vc4_dev(state->dev);
2069ec03d7fSMaxime Ripard 	struct drm_private_state *priv_state;
2079ec03d7fSMaxime Ripard 
2089ec03d7fSMaxime Ripard 	priv_state = drm_atomic_get_old_private_obj_state(state, &vc4->hvs_channels);
2099ec03d7fSMaxime Ripard 	if (IS_ERR(priv_state))
2109ec03d7fSMaxime Ripard 		return ERR_CAST(priv_state);
2119ec03d7fSMaxime Ripard 
2129ec03d7fSMaxime Ripard 	return to_vc4_hvs_state(priv_state);
2139ec03d7fSMaxime Ripard }
2149ec03d7fSMaxime Ripard 
2159ec03d7fSMaxime Ripard static struct vc4_hvs_state *
216f2df84e0SMaxime Ripard vc4_hvs_get_global_state(struct drm_atomic_state *state)
217f2df84e0SMaxime Ripard {
218f2df84e0SMaxime Ripard 	struct vc4_dev *vc4 = to_vc4_dev(state->dev);
219f2df84e0SMaxime Ripard 	struct drm_private_state *priv_state;
220f2df84e0SMaxime Ripard 
221f2df84e0SMaxime Ripard 	priv_state = drm_atomic_get_private_obj_state(state, &vc4->hvs_channels);
222f2df84e0SMaxime Ripard 	if (IS_ERR(priv_state))
223f2df84e0SMaxime Ripard 		return ERR_CAST(priv_state);
224f2df84e0SMaxime Ripard 
225f2df84e0SMaxime Ripard 	return to_vc4_hvs_state(priv_state);
226f2df84e0SMaxime Ripard }
227f2df84e0SMaxime Ripard 
22887ebcd42SMaxime Ripard static void vc4_hvs_pv_muxing_commit(struct vc4_dev *vc4,
22987ebcd42SMaxime Ripard 				     struct drm_atomic_state *state)
23087ebcd42SMaxime Ripard {
23187ebcd42SMaxime Ripard 	struct drm_crtc_state *crtc_state;
23287ebcd42SMaxime Ripard 	struct drm_crtc *crtc;
23387ebcd42SMaxime Ripard 	unsigned int i;
23487ebcd42SMaxime Ripard 
23587ebcd42SMaxime Ripard 	for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
23687ebcd42SMaxime Ripard 		struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(crtc_state);
23787ebcd42SMaxime Ripard 		u32 dispctrl;
23887ebcd42SMaxime Ripard 		u32 dsp3_mux;
23987ebcd42SMaxime Ripard 
24087ebcd42SMaxime Ripard 		if (!crtc_state->active)
24187ebcd42SMaxime Ripard 			continue;
24287ebcd42SMaxime Ripard 
24387ebcd42SMaxime Ripard 		if (vc4_state->assigned_channel != 2)
24487ebcd42SMaxime Ripard 			continue;
24587ebcd42SMaxime Ripard 
24687ebcd42SMaxime Ripard 		/*
24787ebcd42SMaxime Ripard 		 * SCALER_DISPCTRL_DSP3 = X, where X < 2 means 'connect DSP3 to
24887ebcd42SMaxime Ripard 		 * FIFO X'.
24987ebcd42SMaxime Ripard 		 * SCALER_DISPCTRL_DSP3 = 3 means 'disable DSP 3'.
25087ebcd42SMaxime Ripard 		 *
25187ebcd42SMaxime Ripard 		 * DSP3 is connected to FIFO2 unless the transposer is
25287ebcd42SMaxime Ripard 		 * enabled. In this case, FIFO 2 is directly accessed by the
25387ebcd42SMaxime Ripard 		 * TXP IP, and we need to disable the FIFO2 -> pixelvalve1
25487ebcd42SMaxime Ripard 		 * route.
25587ebcd42SMaxime Ripard 		 */
25687ebcd42SMaxime Ripard 		if (vc4_state->feed_txp)
25787ebcd42SMaxime Ripard 			dsp3_mux = VC4_SET_FIELD(3, SCALER_DISPCTRL_DSP3_MUX);
25887ebcd42SMaxime Ripard 		else
25987ebcd42SMaxime Ripard 			dsp3_mux = VC4_SET_FIELD(2, SCALER_DISPCTRL_DSP3_MUX);
26087ebcd42SMaxime Ripard 
26187ebcd42SMaxime Ripard 		dispctrl = HVS_READ(SCALER_DISPCTRL) &
26287ebcd42SMaxime Ripard 			   ~SCALER_DISPCTRL_DSP3_MUX_MASK;
26387ebcd42SMaxime Ripard 		HVS_WRITE(SCALER_DISPCTRL, dispctrl | dsp3_mux);
26487ebcd42SMaxime Ripard 	}
26587ebcd42SMaxime Ripard }
26687ebcd42SMaxime Ripard 
26787ebcd42SMaxime Ripard static void vc5_hvs_pv_muxing_commit(struct vc4_dev *vc4,
26887ebcd42SMaxime Ripard 				     struct drm_atomic_state *state)
26987ebcd42SMaxime Ripard {
27087ebcd42SMaxime Ripard 	struct drm_crtc_state *crtc_state;
27187ebcd42SMaxime Ripard 	struct drm_crtc *crtc;
2722820526dSMaxime Ripard 	unsigned char mux;
27387ebcd42SMaxime Ripard 	unsigned int i;
27487ebcd42SMaxime Ripard 	u32 reg;
27587ebcd42SMaxime Ripard 
27687ebcd42SMaxime Ripard 	for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
27787ebcd42SMaxime Ripard 		struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(crtc_state);
27887ebcd42SMaxime Ripard 		struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
27987ebcd42SMaxime Ripard 
2802820526dSMaxime Ripard 		if (!vc4_state->update_muxing)
28187ebcd42SMaxime Ripard 			continue;
28287ebcd42SMaxime Ripard 
28387ebcd42SMaxime Ripard 		switch (vc4_crtc->data->hvs_output) {
28487ebcd42SMaxime Ripard 		case 2:
2852820526dSMaxime Ripard 			mux = (vc4_state->assigned_channel == 2) ? 0 : 1;
2862820526dSMaxime Ripard 			reg = HVS_READ(SCALER_DISPECTRL);
2872820526dSMaxime Ripard 			HVS_WRITE(SCALER_DISPECTRL,
2882820526dSMaxime Ripard 				  (reg & ~SCALER_DISPECTRL_DSP2_MUX_MASK) |
2892820526dSMaxime Ripard 				  VC4_SET_FIELD(mux, SCALER_DISPECTRL_DSP2_MUX));
29087ebcd42SMaxime Ripard 			break;
29187ebcd42SMaxime Ripard 
29287ebcd42SMaxime Ripard 		case 3:
2932820526dSMaxime Ripard 			if (vc4_state->assigned_channel == VC4_HVS_CHANNEL_DISABLED)
2942820526dSMaxime Ripard 				mux = 3;
2952820526dSMaxime Ripard 			else
2962820526dSMaxime Ripard 				mux = vc4_state->assigned_channel;
2972820526dSMaxime Ripard 
2982820526dSMaxime Ripard 			reg = HVS_READ(SCALER_DISPCTRL);
2992820526dSMaxime Ripard 			HVS_WRITE(SCALER_DISPCTRL,
3002820526dSMaxime Ripard 				  (reg & ~SCALER_DISPCTRL_DSP3_MUX_MASK) |
3012820526dSMaxime Ripard 				  VC4_SET_FIELD(mux, SCALER_DISPCTRL_DSP3_MUX));
30287ebcd42SMaxime Ripard 			break;
30387ebcd42SMaxime Ripard 
30487ebcd42SMaxime Ripard 		case 4:
3052820526dSMaxime Ripard 			if (vc4_state->assigned_channel == VC4_HVS_CHANNEL_DISABLED)
3062820526dSMaxime Ripard 				mux = 3;
3072820526dSMaxime Ripard 			else
3082820526dSMaxime Ripard 				mux = vc4_state->assigned_channel;
3092820526dSMaxime Ripard 
3102820526dSMaxime Ripard 			reg = HVS_READ(SCALER_DISPEOLN);
3112820526dSMaxime Ripard 			HVS_WRITE(SCALER_DISPEOLN,
3122820526dSMaxime Ripard 				  (reg & ~SCALER_DISPEOLN_DSP4_MUX_MASK) |
3132820526dSMaxime Ripard 				  VC4_SET_FIELD(mux, SCALER_DISPEOLN_DSP4_MUX));
3142820526dSMaxime Ripard 
31587ebcd42SMaxime Ripard 			break;
31687ebcd42SMaxime Ripard 
31787ebcd42SMaxime Ripard 		case 5:
3182820526dSMaxime Ripard 			if (vc4_state->assigned_channel == VC4_HVS_CHANNEL_DISABLED)
3192820526dSMaxime Ripard 				mux = 3;
3202820526dSMaxime Ripard 			else
3212820526dSMaxime Ripard 				mux = vc4_state->assigned_channel;
3222820526dSMaxime Ripard 
3232820526dSMaxime Ripard 			reg = HVS_READ(SCALER_DISPDITHER);
3242820526dSMaxime Ripard 			HVS_WRITE(SCALER_DISPDITHER,
3252820526dSMaxime Ripard 				  (reg & ~SCALER_DISPDITHER_DSP5_MUX_MASK) |
3262820526dSMaxime Ripard 				  VC4_SET_FIELD(mux, SCALER_DISPDITHER_DSP5_MUX));
32787ebcd42SMaxime Ripard 			break;
32887ebcd42SMaxime Ripard 
32987ebcd42SMaxime Ripard 		default:
33087ebcd42SMaxime Ripard 			break;
33187ebcd42SMaxime Ripard 		}
33287ebcd42SMaxime Ripard 	}
33387ebcd42SMaxime Ripard }
33487ebcd42SMaxime Ripard 
335f3c420feSMaxime Ripard static void vc4_atomic_commit_tail(struct drm_atomic_state *state)
336b501baccSEric Anholt {
337b501baccSEric Anholt 	struct drm_device *dev = state->dev;
338b501baccSEric Anholt 	struct vc4_dev *vc4 = to_vc4_dev(dev);
339d7d96c00SMaxime Ripard 	struct vc4_hvs *hvs = vc4->hvs;
34059635667SMaxime Ripard 	struct drm_crtc_state *new_crtc_state;
34159635667SMaxime Ripard 	struct drm_crtc *crtc;
3429ec03d7fSMaxime Ripard 	struct vc4_hvs_state *old_hvs_state;
343*6052a311SMaxime Ripard 	unsigned int channel;
344531a1b62SBoris Brezillon 	int i;
345531a1b62SBoris Brezillon 
34659635667SMaxime Ripard 	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
34787ebcd42SMaxime Ripard 		struct vc4_crtc_state *vc4_crtc_state;
34859635667SMaxime Ripard 
34959635667SMaxime Ripard 		if (!new_crtc_state->commit)
350531a1b62SBoris Brezillon 			continue;
351531a1b62SBoris Brezillon 
35287ebcd42SMaxime Ripard 		vc4_crtc_state = to_vc4_crtc_state(new_crtc_state);
35387ebcd42SMaxime Ripard 		vc4_hvs_mask_underrun(dev, vc4_crtc_state->assigned_channel);
354531a1b62SBoris Brezillon 	}
355b501baccSEric Anholt 
3569ec03d7fSMaxime Ripard 	old_hvs_state = vc4_hvs_get_old_global_state(state);
357f9277679SMaxime Ripard 	if (IS_ERR(old_hvs_state))
3589ec03d7fSMaxime Ripard 		return;
3599ec03d7fSMaxime Ripard 
360*6052a311SMaxime Ripard 	for (channel = 0; channel < HVS_NUM_CHANNELS; channel++) {
361049cfff8SMaxime Ripard 		struct drm_crtc_commit *commit;
362b99c2c95SMaxime Ripard 		int ret;
3639ec03d7fSMaxime Ripard 
3649ec03d7fSMaxime Ripard 		if (!old_hvs_state->fifo_state[channel].in_use)
3659ec03d7fSMaxime Ripard 			continue;
3669ec03d7fSMaxime Ripard 
367049cfff8SMaxime Ripard 		commit = old_hvs_state->fifo_state[channel].pending_commit;
368049cfff8SMaxime Ripard 		if (!commit)
369049cfff8SMaxime Ripard 			continue;
370049cfff8SMaxime Ripard 
371049cfff8SMaxime Ripard 		ret = drm_crtc_commit_wait(commit);
372b99c2c95SMaxime Ripard 		if (ret)
373b99c2c95SMaxime Ripard 			drm_err(dev, "Timed out waiting for commit\n");
374049cfff8SMaxime Ripard 
375049cfff8SMaxime Ripard 		drm_crtc_commit_put(commit);
376d134c5ffSMaxime Ripard 		old_hvs_state->fifo_state[channel].pending_commit = NULL;
3779ec03d7fSMaxime Ripard 	}
3789ec03d7fSMaxime Ripard 
3790c980a00SMaxime Ripard 	if (vc4->hvs->hvs5)
3800c980a00SMaxime Ripard 		clk_set_min_rate(hvs->core_clk, 500000000);
3810c980a00SMaxime Ripard 
382b501baccSEric Anholt 	drm_atomic_helper_commit_modeset_disables(dev, state);
383b501baccSEric Anholt 
384766cc6b1SStefan Schake 	vc4_ctm_commit(vc4, state);
385766cc6b1SStefan Schake 
38687ebcd42SMaxime Ripard 	if (vc4->hvs->hvs5)
38787ebcd42SMaxime Ripard 		vc5_hvs_pv_muxing_commit(vc4, state);
38887ebcd42SMaxime Ripard 	else
38987ebcd42SMaxime Ripard 		vc4_hvs_pv_muxing_commit(vc4, state);
39087ebcd42SMaxime Ripard 
3912b58e98dSLiu Ying 	drm_atomic_helper_commit_planes(dev, state, 0);
392b501baccSEric Anholt 
393b501baccSEric Anholt 	drm_atomic_helper_commit_modeset_enables(dev, state);
394b501baccSEric Anholt 
3951ebe99a7SBoris Brezillon 	drm_atomic_helper_fake_vblank(state);
3961ebe99a7SBoris Brezillon 
39734c8ea40SBoris Brezillon 	drm_atomic_helper_commit_hw_done(state);
39834c8ea40SBoris Brezillon 
399184d3cf4SBoris Brezillon 	drm_atomic_helper_wait_for_flip_done(dev, state);
400b501baccSEric Anholt 
401b501baccSEric Anholt 	drm_atomic_helper_cleanup_planes(dev, state);
402b501baccSEric Anholt 
403d7d96c00SMaxime Ripard 	if (vc4->hvs->hvs5)
404d7d96c00SMaxime Ripard 		clk_set_min_rate(hvs->core_clk, 0);
405b501baccSEric Anholt }
406b501baccSEric Anholt 
4079ec03d7fSMaxime Ripard static int vc4_atomic_commit_setup(struct drm_atomic_state *state)
4089ec03d7fSMaxime Ripard {
4099ec03d7fSMaxime Ripard 	struct drm_crtc_state *crtc_state;
4109ec03d7fSMaxime Ripard 	struct vc4_hvs_state *hvs_state;
4119ec03d7fSMaxime Ripard 	struct drm_crtc *crtc;
4129ec03d7fSMaxime Ripard 	unsigned int i;
4139ec03d7fSMaxime Ripard 
4149ec03d7fSMaxime Ripard 	hvs_state = vc4_hvs_get_new_global_state(state);
415f9277679SMaxime Ripard 	if (WARN_ON(IS_ERR(hvs_state)))
416f9277679SMaxime Ripard 		return PTR_ERR(hvs_state);
4179ec03d7fSMaxime Ripard 
4189ec03d7fSMaxime Ripard 	for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
4199ec03d7fSMaxime Ripard 		struct vc4_crtc_state *vc4_crtc_state =
4209ec03d7fSMaxime Ripard 			to_vc4_crtc_state(crtc_state);
4219ec03d7fSMaxime Ripard 		unsigned int channel =
4229ec03d7fSMaxime Ripard 			vc4_crtc_state->assigned_channel;
4239ec03d7fSMaxime Ripard 
4249ec03d7fSMaxime Ripard 		if (channel == VC4_HVS_CHANNEL_DISABLED)
4259ec03d7fSMaxime Ripard 			continue;
4269ec03d7fSMaxime Ripard 
4279ec03d7fSMaxime Ripard 		if (!hvs_state->fifo_state[channel].in_use)
4289ec03d7fSMaxime Ripard 			continue;
4299ec03d7fSMaxime Ripard 
4309ec03d7fSMaxime Ripard 		hvs_state->fifo_state[channel].pending_commit =
4319ec03d7fSMaxime Ripard 			drm_crtc_commit_get(crtc_state->commit);
4329ec03d7fSMaxime Ripard 	}
4339ec03d7fSMaxime Ripard 
4349ec03d7fSMaxime Ripard 	return 0;
4359ec03d7fSMaxime Ripard }
4369ec03d7fSMaxime Ripard 
43783753117SEric Anholt static struct drm_framebuffer *vc4_fb_create(struct drm_device *dev,
43883753117SEric Anholt 					     struct drm_file *file_priv,
43983753117SEric Anholt 					     const struct drm_mode_fb_cmd2 *mode_cmd)
44083753117SEric Anholt {
44183753117SEric Anholt 	struct drm_mode_fb_cmd2 mode_cmd_local;
44283753117SEric Anholt 
44383753117SEric Anholt 	/* If the user didn't specify a modifier, use the
44483753117SEric Anholt 	 * vc4_set_tiling_ioctl() state for the BO.
44583753117SEric Anholt 	 */
44683753117SEric Anholt 	if (!(mode_cmd->flags & DRM_MODE_FB_MODIFIERS)) {
44783753117SEric Anholt 		struct drm_gem_object *gem_obj;
44883753117SEric Anholt 		struct vc4_bo *bo;
44983753117SEric Anholt 
45083753117SEric Anholt 		gem_obj = drm_gem_object_lookup(file_priv,
45183753117SEric Anholt 						mode_cmd->handles[0]);
45283753117SEric Anholt 		if (!gem_obj) {
453fb95992aSEric Anholt 			DRM_DEBUG("Failed to look up GEM BO %d\n",
45483753117SEric Anholt 				  mode_cmd->handles[0]);
45583753117SEric Anholt 			return ERR_PTR(-ENOENT);
45683753117SEric Anholt 		}
45783753117SEric Anholt 		bo = to_vc4_bo(gem_obj);
45883753117SEric Anholt 
45983753117SEric Anholt 		mode_cmd_local = *mode_cmd;
46083753117SEric Anholt 
46183753117SEric Anholt 		if (bo->t_format) {
46283753117SEric Anholt 			mode_cmd_local.modifier[0] =
46383753117SEric Anholt 				DRM_FORMAT_MOD_BROADCOM_VC4_T_TILED;
46483753117SEric Anholt 		} else {
46583753117SEric Anholt 			mode_cmd_local.modifier[0] = DRM_FORMAT_MOD_NONE;
46683753117SEric Anholt 		}
46783753117SEric Anholt 
468f7a8cd30SEmil Velikov 		drm_gem_object_put(gem_obj);
46983753117SEric Anholt 
47083753117SEric Anholt 		mode_cmd = &mode_cmd_local;
47183753117SEric Anholt 	}
47283753117SEric Anholt 
4739762477cSNoralf Trønnes 	return drm_gem_fb_create(dev, file_priv, mode_cmd);
47483753117SEric Anholt }
47583753117SEric Anholt 
476766cc6b1SStefan Schake /* Our CTM has some peculiar limitations: we can only enable it for one CRTC
477766cc6b1SStefan Schake  * at a time and the HW only supports S0.9 scalars. To account for the latter,
478766cc6b1SStefan Schake  * we don't allow userland to set a CTM that we have no hope of approximating.
479766cc6b1SStefan Schake  */
480766cc6b1SStefan Schake static int
481766cc6b1SStefan Schake vc4_ctm_atomic_check(struct drm_device *dev, struct drm_atomic_state *state)
482766cc6b1SStefan Schake {
483766cc6b1SStefan Schake 	struct vc4_dev *vc4 = to_vc4_dev(dev);
484766cc6b1SStefan Schake 	struct vc4_ctm_state *ctm_state = NULL;
485766cc6b1SStefan Schake 	struct drm_crtc *crtc;
486766cc6b1SStefan Schake 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
487766cc6b1SStefan Schake 	struct drm_color_ctm *ctm;
488766cc6b1SStefan Schake 	int i;
489766cc6b1SStefan Schake 
490766cc6b1SStefan Schake 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
491766cc6b1SStefan Schake 		/* CTM is being disabled. */
492766cc6b1SStefan Schake 		if (!new_crtc_state->ctm && old_crtc_state->ctm) {
493766cc6b1SStefan Schake 			ctm_state = vc4_get_ctm_state(state, &vc4->ctm_manager);
494766cc6b1SStefan Schake 			if (IS_ERR(ctm_state))
495766cc6b1SStefan Schake 				return PTR_ERR(ctm_state);
496766cc6b1SStefan Schake 			ctm_state->fifo = 0;
497766cc6b1SStefan Schake 		}
498766cc6b1SStefan Schake 	}
499766cc6b1SStefan Schake 
500766cc6b1SStefan Schake 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
501766cc6b1SStefan Schake 		if (new_crtc_state->ctm == old_crtc_state->ctm)
502766cc6b1SStefan Schake 			continue;
503766cc6b1SStefan Schake 
504766cc6b1SStefan Schake 		if (!ctm_state) {
505766cc6b1SStefan Schake 			ctm_state = vc4_get_ctm_state(state, &vc4->ctm_manager);
506766cc6b1SStefan Schake 			if (IS_ERR(ctm_state))
507766cc6b1SStefan Schake 				return PTR_ERR(ctm_state);
508766cc6b1SStefan Schake 		}
509766cc6b1SStefan Schake 
510766cc6b1SStefan Schake 		/* CTM is being enabled or the matrix changed. */
511766cc6b1SStefan Schake 		if (new_crtc_state->ctm) {
51287ebcd42SMaxime Ripard 			struct vc4_crtc_state *vc4_crtc_state =
51387ebcd42SMaxime Ripard 				to_vc4_crtc_state(new_crtc_state);
51487ebcd42SMaxime Ripard 
515766cc6b1SStefan Schake 			/* fifo is 1-based since 0 disables CTM. */
51687ebcd42SMaxime Ripard 			int fifo = vc4_crtc_state->assigned_channel + 1;
517766cc6b1SStefan Schake 
518766cc6b1SStefan Schake 			/* Check userland isn't trying to turn on CTM for more
519766cc6b1SStefan Schake 			 * than one CRTC at a time.
520766cc6b1SStefan Schake 			 */
521766cc6b1SStefan Schake 			if (ctm_state->fifo && ctm_state->fifo != fifo) {
522766cc6b1SStefan Schake 				DRM_DEBUG_DRIVER("Too many CTM configured\n");
523766cc6b1SStefan Schake 				return -EINVAL;
524766cc6b1SStefan Schake 			}
525766cc6b1SStefan Schake 
526766cc6b1SStefan Schake 			/* Check we can approximate the specified CTM.
527766cc6b1SStefan Schake 			 * We disallow scalars |c| > 1.0 since the HW has
528766cc6b1SStefan Schake 			 * no integer bits.
529766cc6b1SStefan Schake 			 */
530766cc6b1SStefan Schake 			ctm = new_crtc_state->ctm->data;
531766cc6b1SStefan Schake 			for (i = 0; i < ARRAY_SIZE(ctm->matrix); i++) {
532766cc6b1SStefan Schake 				u64 val = ctm->matrix[i];
533766cc6b1SStefan Schake 
534766cc6b1SStefan Schake 				val &= ~BIT_ULL(63);
535766cc6b1SStefan Schake 				if (val > BIT_ULL(32))
536766cc6b1SStefan Schake 					return -EINVAL;
537766cc6b1SStefan Schake 			}
538766cc6b1SStefan Schake 
539766cc6b1SStefan Schake 			ctm_state->fifo = fifo;
540766cc6b1SStefan Schake 			ctm_state->ctm = ctm;
541766cc6b1SStefan Schake 		}
542766cc6b1SStefan Schake 	}
543766cc6b1SStefan Schake 
544766cc6b1SStefan Schake 	return 0;
545766cc6b1SStefan Schake }
546766cc6b1SStefan Schake 
5474686da83SBoris Brezillon static int vc4_load_tracker_atomic_check(struct drm_atomic_state *state)
5484686da83SBoris Brezillon {
5494686da83SBoris Brezillon 	struct drm_plane_state *old_plane_state, *new_plane_state;
5504686da83SBoris Brezillon 	struct vc4_dev *vc4 = to_vc4_dev(state->dev);
5514686da83SBoris Brezillon 	struct vc4_load_tracker_state *load_state;
5524686da83SBoris Brezillon 	struct drm_private_state *priv_state;
5534686da83SBoris Brezillon 	struct drm_plane *plane;
5544686da83SBoris Brezillon 	int i;
5554686da83SBoris Brezillon 
556f437bc1eSMaxime Ripard 	if (!vc4->load_tracker_available)
557f437bc1eSMaxime Ripard 		return 0;
558f437bc1eSMaxime Ripard 
5594686da83SBoris Brezillon 	priv_state = drm_atomic_get_private_obj_state(state,
5604686da83SBoris Brezillon 						      &vc4->load_tracker);
5614686da83SBoris Brezillon 	if (IS_ERR(priv_state))
5624686da83SBoris Brezillon 		return PTR_ERR(priv_state);
5634686da83SBoris Brezillon 
5644686da83SBoris Brezillon 	load_state = to_vc4_load_tracker_state(priv_state);
5654686da83SBoris Brezillon 	for_each_oldnew_plane_in_state(state, plane, old_plane_state,
5664686da83SBoris Brezillon 				       new_plane_state, i) {
5674686da83SBoris Brezillon 		struct vc4_plane_state *vc4_plane_state;
5684686da83SBoris Brezillon 
5694686da83SBoris Brezillon 		if (old_plane_state->fb && old_plane_state->crtc) {
5704686da83SBoris Brezillon 			vc4_plane_state = to_vc4_plane_state(old_plane_state);
5714686da83SBoris Brezillon 			load_state->membus_load -= vc4_plane_state->membus_load;
5724686da83SBoris Brezillon 			load_state->hvs_load -= vc4_plane_state->hvs_load;
5734686da83SBoris Brezillon 		}
5744686da83SBoris Brezillon 
5754686da83SBoris Brezillon 		if (new_plane_state->fb && new_plane_state->crtc) {
5764686da83SBoris Brezillon 			vc4_plane_state = to_vc4_plane_state(new_plane_state);
5774686da83SBoris Brezillon 			load_state->membus_load += vc4_plane_state->membus_load;
5784686da83SBoris Brezillon 			load_state->hvs_load += vc4_plane_state->hvs_load;
5794686da83SBoris Brezillon 		}
5804686da83SBoris Brezillon 	}
5814686da83SBoris Brezillon 
5826b5c029dSPaul Kocialkowski 	/* Don't check the load when the tracker is disabled. */
5836b5c029dSPaul Kocialkowski 	if (!vc4->load_tracker_enabled)
5846b5c029dSPaul Kocialkowski 		return 0;
5856b5c029dSPaul Kocialkowski 
5864686da83SBoris Brezillon 	/* The absolute limit is 2Gbyte/sec, but let's take a margin to let
5874686da83SBoris Brezillon 	 * the system work when other blocks are accessing the memory.
5884686da83SBoris Brezillon 	 */
5894686da83SBoris Brezillon 	if (load_state->membus_load > SZ_1G + SZ_512M)
5904686da83SBoris Brezillon 		return -ENOSPC;
5914686da83SBoris Brezillon 
5924686da83SBoris Brezillon 	/* HVS clock is supposed to run @ 250Mhz, let's take a margin and
5934686da83SBoris Brezillon 	 * consider the maximum number of cycles is 240M.
5944686da83SBoris Brezillon 	 */
5954686da83SBoris Brezillon 	if (load_state->hvs_load > 240000000ULL)
5964686da83SBoris Brezillon 		return -ENOSPC;
5974686da83SBoris Brezillon 
5984686da83SBoris Brezillon 	return 0;
5994686da83SBoris Brezillon }
6004686da83SBoris Brezillon 
6014686da83SBoris Brezillon static struct drm_private_state *
6024686da83SBoris Brezillon vc4_load_tracker_duplicate_state(struct drm_private_obj *obj)
6034686da83SBoris Brezillon {
6044686da83SBoris Brezillon 	struct vc4_load_tracker_state *state;
6054686da83SBoris Brezillon 
6064686da83SBoris Brezillon 	state = kmemdup(obj->state, sizeof(*state), GFP_KERNEL);
6074686da83SBoris Brezillon 	if (!state)
6084686da83SBoris Brezillon 		return NULL;
6094686da83SBoris Brezillon 
6104686da83SBoris Brezillon 	__drm_atomic_helper_private_obj_duplicate_state(obj, &state->base);
6114686da83SBoris Brezillon 
6124686da83SBoris Brezillon 	return &state->base;
6134686da83SBoris Brezillon }
6144686da83SBoris Brezillon 
6154686da83SBoris Brezillon static void vc4_load_tracker_destroy_state(struct drm_private_obj *obj,
6164686da83SBoris Brezillon 					   struct drm_private_state *state)
6174686da83SBoris Brezillon {
6184686da83SBoris Brezillon 	struct vc4_load_tracker_state *load_state;
6194686da83SBoris Brezillon 
6204686da83SBoris Brezillon 	load_state = to_vc4_load_tracker_state(state);
6214686da83SBoris Brezillon 	kfree(load_state);
6224686da83SBoris Brezillon }
6234686da83SBoris Brezillon 
6244686da83SBoris Brezillon static const struct drm_private_state_funcs vc4_load_tracker_state_funcs = {
6254686da83SBoris Brezillon 	.atomic_duplicate_state = vc4_load_tracker_duplicate_state,
6264686da83SBoris Brezillon 	.atomic_destroy_state = vc4_load_tracker_destroy_state,
6274686da83SBoris Brezillon };
6284686da83SBoris Brezillon 
629dcda7c28SMaxime Ripard static void vc4_load_tracker_obj_fini(struct drm_device *dev, void *unused)
630dcda7c28SMaxime Ripard {
631dcda7c28SMaxime Ripard 	struct vc4_dev *vc4 = to_vc4_dev(dev);
632dcda7c28SMaxime Ripard 
633dcda7c28SMaxime Ripard 	if (!vc4->load_tracker_available)
634dcda7c28SMaxime Ripard 		return;
635dcda7c28SMaxime Ripard 
636dcda7c28SMaxime Ripard 	drm_atomic_private_obj_fini(&vc4->load_tracker);
637dcda7c28SMaxime Ripard }
638dcda7c28SMaxime Ripard 
639dcda7c28SMaxime Ripard static int vc4_load_tracker_obj_init(struct vc4_dev *vc4)
640dcda7c28SMaxime Ripard {
641dcda7c28SMaxime Ripard 	struct vc4_load_tracker_state *load_state;
642dcda7c28SMaxime Ripard 
643dcda7c28SMaxime Ripard 	if (!vc4->load_tracker_available)
644dcda7c28SMaxime Ripard 		return 0;
645dcda7c28SMaxime Ripard 
646dcda7c28SMaxime Ripard 	load_state = kzalloc(sizeof(*load_state), GFP_KERNEL);
647dcda7c28SMaxime Ripard 	if (!load_state)
648dcda7c28SMaxime Ripard 		return -ENOMEM;
649dcda7c28SMaxime Ripard 
650dcda7c28SMaxime Ripard 	drm_atomic_private_obj_init(&vc4->base, &vc4->load_tracker,
651dcda7c28SMaxime Ripard 				    &load_state->base,
652dcda7c28SMaxime Ripard 				    &vc4_load_tracker_state_funcs);
653dcda7c28SMaxime Ripard 
6543c354ed1SMaxime Ripard 	return drmm_add_action_or_reset(&vc4->base, vc4_load_tracker_obj_fini, NULL);
655dcda7c28SMaxime Ripard }
656dcda7c28SMaxime Ripard 
657f2df84e0SMaxime Ripard static struct drm_private_state *
658f2df84e0SMaxime Ripard vc4_hvs_channels_duplicate_state(struct drm_private_obj *obj)
659f2df84e0SMaxime Ripard {
660f2df84e0SMaxime Ripard 	struct vc4_hvs_state *old_state = to_vc4_hvs_state(obj->state);
661f2df84e0SMaxime Ripard 	struct vc4_hvs_state *state;
6629ec03d7fSMaxime Ripard 	unsigned int i;
663f2df84e0SMaxime Ripard 
664f2df84e0SMaxime Ripard 	state = kzalloc(sizeof(*state), GFP_KERNEL);
665f2df84e0SMaxime Ripard 	if (!state)
666f2df84e0SMaxime Ripard 		return NULL;
667f2df84e0SMaxime Ripard 
668f2df84e0SMaxime Ripard 	__drm_atomic_helper_private_obj_duplicate_state(obj, &state->base);
669f2df84e0SMaxime Ripard 
670f2df84e0SMaxime Ripard 
6719ec03d7fSMaxime Ripard 	for (i = 0; i < HVS_NUM_CHANNELS; i++) {
6729ec03d7fSMaxime Ripard 		state->fifo_state[i].in_use = old_state->fifo_state[i].in_use;
6739ec03d7fSMaxime Ripard 	}
6749ec03d7fSMaxime Ripard 
675f2df84e0SMaxime Ripard 	return &state->base;
676f2df84e0SMaxime Ripard }
677f2df84e0SMaxime Ripard 
678f2df84e0SMaxime Ripard static void vc4_hvs_channels_destroy_state(struct drm_private_obj *obj,
679f2df84e0SMaxime Ripard 					   struct drm_private_state *state)
680f2df84e0SMaxime Ripard {
681f2df84e0SMaxime Ripard 	struct vc4_hvs_state *hvs_state = to_vc4_hvs_state(state);
6829ec03d7fSMaxime Ripard 	unsigned int i;
6839ec03d7fSMaxime Ripard 
6849ec03d7fSMaxime Ripard 	for (i = 0; i < HVS_NUM_CHANNELS; i++) {
6859ec03d7fSMaxime Ripard 		if (!hvs_state->fifo_state[i].pending_commit)
6869ec03d7fSMaxime Ripard 			continue;
6879ec03d7fSMaxime Ripard 
6889ec03d7fSMaxime Ripard 		drm_crtc_commit_put(hvs_state->fifo_state[i].pending_commit);
6899ec03d7fSMaxime Ripard 	}
690f2df84e0SMaxime Ripard 
691f2df84e0SMaxime Ripard 	kfree(hvs_state);
692f2df84e0SMaxime Ripard }
693f2df84e0SMaxime Ripard 
694f2df84e0SMaxime Ripard static const struct drm_private_state_funcs vc4_hvs_state_funcs = {
695f2df84e0SMaxime Ripard 	.atomic_duplicate_state = vc4_hvs_channels_duplicate_state,
696f2df84e0SMaxime Ripard 	.atomic_destroy_state = vc4_hvs_channels_destroy_state,
697f2df84e0SMaxime Ripard };
698f2df84e0SMaxime Ripard 
699f2df84e0SMaxime Ripard static void vc4_hvs_channels_obj_fini(struct drm_device *dev, void *unused)
700f2df84e0SMaxime Ripard {
701f2df84e0SMaxime Ripard 	struct vc4_dev *vc4 = to_vc4_dev(dev);
702f2df84e0SMaxime Ripard 
703f2df84e0SMaxime Ripard 	drm_atomic_private_obj_fini(&vc4->hvs_channels);
704f2df84e0SMaxime Ripard }
705f2df84e0SMaxime Ripard 
706f2df84e0SMaxime Ripard static int vc4_hvs_channels_obj_init(struct vc4_dev *vc4)
707f2df84e0SMaxime Ripard {
708f2df84e0SMaxime Ripard 	struct vc4_hvs_state *state;
709f2df84e0SMaxime Ripard 
710f2df84e0SMaxime Ripard 	state = kzalloc(sizeof(*state), GFP_KERNEL);
711f2df84e0SMaxime Ripard 	if (!state)
712f2df84e0SMaxime Ripard 		return -ENOMEM;
713f2df84e0SMaxime Ripard 
714f2df84e0SMaxime Ripard 	drm_atomic_private_obj_init(&vc4->base, &vc4->hvs_channels,
715f2df84e0SMaxime Ripard 				    &state->base,
716f2df84e0SMaxime Ripard 				    &vc4_hvs_state_funcs);
717f2df84e0SMaxime Ripard 
718f2df84e0SMaxime Ripard 	return drmm_add_action_or_reset(&vc4->base, vc4_hvs_channels_obj_fini, NULL);
719f2df84e0SMaxime Ripard }
720f2df84e0SMaxime Ripard 
721b5dbc4d3SMaxime Ripard /*
722b5dbc4d3SMaxime Ripard  * The BCM2711 HVS has up to 7 outputs connected to the pixelvalves and
723b5dbc4d3SMaxime Ripard  * the TXP (and therefore all the CRTCs found on that platform).
724b5dbc4d3SMaxime Ripard  *
725b5dbc4d3SMaxime Ripard  * The naive (and our initial) implementation would just iterate over
726b5dbc4d3SMaxime Ripard  * all the active CRTCs, try to find a suitable FIFO, and then remove it
727b5dbc4d3SMaxime Ripard  * from the pool of available FIFOs. However, there are a few corner
728b5dbc4d3SMaxime Ripard  * cases that need to be considered:
729b5dbc4d3SMaxime Ripard  *
730b5dbc4d3SMaxime Ripard  * - When running in a dual-display setup (so with two CRTCs involved),
731b5dbc4d3SMaxime Ripard  *   we can update the state of a single CRTC (for example by changing
732b5dbc4d3SMaxime Ripard  *   its mode using xrandr under X11) without affecting the other. In
733b5dbc4d3SMaxime Ripard  *   this case, the other CRTC wouldn't be in the state at all, so we
734b5dbc4d3SMaxime Ripard  *   need to consider all the running CRTCs in the DRM device to assign
735b5dbc4d3SMaxime Ripard  *   a FIFO, not just the one in the state.
736b5dbc4d3SMaxime Ripard  *
737f2df84e0SMaxime Ripard  * - To fix the above, we can't use drm_atomic_get_crtc_state on all
738f2df84e0SMaxime Ripard  *   enabled CRTCs to pull their CRTC state into the global state, since
739f2df84e0SMaxime Ripard  *   a page flip would start considering their vblank to complete. Since
740f2df84e0SMaxime Ripard  *   we don't have a guarantee that they are actually active, that
741f2df84e0SMaxime Ripard  *   vblank might never happen, and shouldn't even be considered if we
742f2df84e0SMaxime Ripard  *   want to do a page flip on a single CRTC. That can be tested by
743f2df84e0SMaxime Ripard  *   doing a modetest -v first on HDMI1 and then on HDMI0.
744f2df84e0SMaxime Ripard  *
745b5dbc4d3SMaxime Ripard  * - Since we need the pixelvalve to be disabled and enabled back when
746b5dbc4d3SMaxime Ripard  *   the FIFO is changed, we should keep the FIFO assigned for as long
747b5dbc4d3SMaxime Ripard  *   as the CRTC is enabled, only considering it free again once that
748b5dbc4d3SMaxime Ripard  *   CRTC has been disabled. This can be tested by booting X11 on a
749b5dbc4d3SMaxime Ripard  *   single display, and changing the resolution down and then back up.
750b5dbc4d3SMaxime Ripard  */
751a72b0458SMaxime Ripard static int vc4_pv_muxing_atomic_check(struct drm_device *dev,
752a72b0458SMaxime Ripard 				      struct drm_atomic_state *state)
753766cc6b1SStefan Schake {
754f2df84e0SMaxime Ripard 	struct vc4_hvs_state *hvs_new_state;
7558ba0b6d1SMaxime Ripard 	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
75687ebcd42SMaxime Ripard 	struct drm_crtc *crtc;
75703b03efeSMaxime Ripard 	unsigned int unassigned_channels = 0;
758a72b0458SMaxime Ripard 	unsigned int i;
75987ebcd42SMaxime Ripard 
760f2df84e0SMaxime Ripard 	hvs_new_state = vc4_hvs_get_global_state(state);
761f9277679SMaxime Ripard 	if (IS_ERR(hvs_new_state))
762f9277679SMaxime Ripard 		return PTR_ERR(hvs_new_state);
763089d8341SMaxime Ripard 
76403b03efeSMaxime Ripard 	for (i = 0; i < ARRAY_SIZE(hvs_new_state->fifo_state); i++)
76503b03efeSMaxime Ripard 		if (!hvs_new_state->fifo_state[i].in_use)
76603b03efeSMaxime Ripard 			unassigned_channels |= BIT(i);
76703b03efeSMaxime Ripard 
7688ba0b6d1SMaxime Ripard 	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
769f2df84e0SMaxime Ripard 		struct vc4_crtc_state *old_vc4_crtc_state =
770f2df84e0SMaxime Ripard 			to_vc4_crtc_state(old_crtc_state);
7718ba0b6d1SMaxime Ripard 		struct vc4_crtc_state *new_vc4_crtc_state =
7728ba0b6d1SMaxime Ripard 			to_vc4_crtc_state(new_crtc_state);
77387ebcd42SMaxime Ripard 		struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
77487ebcd42SMaxime Ripard 		unsigned int matching_channels;
775d62a8ed7SMaxime Ripard 		unsigned int channel;
77687ebcd42SMaxime Ripard 
7772820526dSMaxime Ripard 		/* Nothing to do here, let's skip it */
7782820526dSMaxime Ripard 		if (old_crtc_state->enable == new_crtc_state->enable)
7792820526dSMaxime Ripard 			continue;
7802820526dSMaxime Ripard 
7812820526dSMaxime Ripard 		/* Muxing will need to be modified, mark it as such */
7822820526dSMaxime Ripard 		new_vc4_crtc_state->update_muxing = true;
7832820526dSMaxime Ripard 
7842820526dSMaxime Ripard 		/* If we're disabling our CRTC, we put back our channel */
7852820526dSMaxime Ripard 		if (!new_crtc_state->enable) {
7869ec03d7fSMaxime Ripard 			channel = old_vc4_crtc_state->assigned_channel;
7879ec03d7fSMaxime Ripard 			hvs_new_state->fifo_state[channel].in_use = false;
7888ba0b6d1SMaxime Ripard 			new_vc4_crtc_state->assigned_channel = VC4_HVS_CHANNEL_DISABLED;
7892820526dSMaxime Ripard 			continue;
790f2df84e0SMaxime Ripard 		}
7918ba0b6d1SMaxime Ripard 
79287ebcd42SMaxime Ripard 		/*
79387ebcd42SMaxime Ripard 		 * The problem we have to solve here is that we have
79487ebcd42SMaxime Ripard 		 * up to 7 encoders, connected to up to 6 CRTCs.
79587ebcd42SMaxime Ripard 		 *
79687ebcd42SMaxime Ripard 		 * Those CRTCs, depending on the instance, can be
79787ebcd42SMaxime Ripard 		 * routed to 1, 2 or 3 HVS FIFOs, and we need to set
79887ebcd42SMaxime Ripard 		 * the change the muxing between FIFOs and outputs in
79987ebcd42SMaxime Ripard 		 * the HVS accordingly.
80087ebcd42SMaxime Ripard 		 *
80187ebcd42SMaxime Ripard 		 * It would be pretty hard to come up with an
80287ebcd42SMaxime Ripard 		 * algorithm that would generically solve
80387ebcd42SMaxime Ripard 		 * this. However, the current routing trees we support
80487ebcd42SMaxime Ripard 		 * allow us to simplify a bit the problem.
80587ebcd42SMaxime Ripard 		 *
80687ebcd42SMaxime Ripard 		 * Indeed, with the current supported layouts, if we
80787ebcd42SMaxime Ripard 		 * try to assign in the ascending crtc index order the
80887ebcd42SMaxime Ripard 		 * FIFOs, we can't fall into the situation where an
80987ebcd42SMaxime Ripard 		 * earlier CRTC that had multiple routes is assigned
81087ebcd42SMaxime Ripard 		 * one that was the only option for a later CRTC.
81187ebcd42SMaxime Ripard 		 *
81287ebcd42SMaxime Ripard 		 * If the layout changes and doesn't give us that in
81387ebcd42SMaxime Ripard 		 * the future, we will need to have something smarter,
81487ebcd42SMaxime Ripard 		 * but it works so far.
81587ebcd42SMaxime Ripard 		 */
81603b03efeSMaxime Ripard 		matching_channels = unassigned_channels & vc4_crtc->data->hvs_available_channels;
817d62a8ed7SMaxime Ripard 		if (!matching_channels)
818d62a8ed7SMaxime Ripard 			return -EINVAL;
81987ebcd42SMaxime Ripard 
820d62a8ed7SMaxime Ripard 		channel = ffs(matching_channels) - 1;
8218ba0b6d1SMaxime Ripard 		new_vc4_crtc_state->assigned_channel = channel;
82203b03efeSMaxime Ripard 		unassigned_channels &= ~BIT(channel);
8239ec03d7fSMaxime Ripard 		hvs_new_state->fifo_state[channel].in_use = true;
82487ebcd42SMaxime Ripard 	}
825766cc6b1SStefan Schake 
826a72b0458SMaxime Ripard 	return 0;
827a72b0458SMaxime Ripard }
828a72b0458SMaxime Ripard 
829a72b0458SMaxime Ripard static int
830a72b0458SMaxime Ripard vc4_atomic_check(struct drm_device *dev, struct drm_atomic_state *state)
831a72b0458SMaxime Ripard {
832a72b0458SMaxime Ripard 	int ret;
833a72b0458SMaxime Ripard 
834a72b0458SMaxime Ripard 	ret = vc4_pv_muxing_atomic_check(dev, state);
835a72b0458SMaxime Ripard 	if (ret)
836a72b0458SMaxime Ripard 		return ret;
837a72b0458SMaxime Ripard 
838766cc6b1SStefan Schake 	ret = vc4_ctm_atomic_check(dev, state);
839766cc6b1SStefan Schake 	if (ret < 0)
840766cc6b1SStefan Schake 		return ret;
841766cc6b1SStefan Schake 
8424686da83SBoris Brezillon 	ret = drm_atomic_helper_check(dev, state);
8434686da83SBoris Brezillon 	if (ret)
8444686da83SBoris Brezillon 		return ret;
8454686da83SBoris Brezillon 
8464686da83SBoris Brezillon 	return vc4_load_tracker_atomic_check(state);
847766cc6b1SStefan Schake }
848766cc6b1SStefan Schake 
8499ec03d7fSMaxime Ripard static struct drm_mode_config_helper_funcs vc4_mode_config_helpers = {
8509ec03d7fSMaxime Ripard 	.atomic_commit_setup	= vc4_atomic_commit_setup,
851f3c420feSMaxime Ripard 	.atomic_commit_tail	= vc4_atomic_commit_tail,
8529ec03d7fSMaxime Ripard };
8539ec03d7fSMaxime Ripard 
854c8b75bcaSEric Anholt static const struct drm_mode_config_funcs vc4_mode_funcs = {
855766cc6b1SStefan Schake 	.atomic_check = vc4_atomic_check,
856f3c420feSMaxime Ripard 	.atomic_commit = drm_atomic_helper_commit,
85783753117SEric Anholt 	.fb_create = vc4_fb_create,
858c8b75bcaSEric Anholt };
859c8b75bcaSEric Anholt 
860c8b75bcaSEric Anholt int vc4_kms_load(struct drm_device *dev)
861c8b75bcaSEric Anholt {
86248666d56SDerek Foreman 	struct vc4_dev *vc4 = to_vc4_dev(dev);
863f437bc1eSMaxime Ripard 	bool is_vc5 = of_device_is_compatible(dev->dev->of_node,
864f437bc1eSMaxime Ripard 					      "brcm,bcm2711-vc5");
865c8b75bcaSEric Anholt 	int ret;
866c8b75bcaSEric Anholt 
867f437bc1eSMaxime Ripard 	if (!is_vc5) {
868f437bc1eSMaxime Ripard 		vc4->load_tracker_available = true;
869f437bc1eSMaxime Ripard 
870f437bc1eSMaxime Ripard 		/* Start with the load tracker enabled. Can be
871f437bc1eSMaxime Ripard 		 * disabled through the debugfs load_tracker file.
8726b5c029dSPaul Kocialkowski 		 */
8736b5c029dSPaul Kocialkowski 		vc4->load_tracker_enabled = true;
874f437bc1eSMaxime Ripard 	}
8756b5c029dSPaul Kocialkowski 
8767d2818f5SMario Kleiner 	/* Set support for vblank irq fast disable, before drm_vblank_init() */
8777d2818f5SMario Kleiner 	dev->vblank_disable_immediate = true;
8787d2818f5SMario Kleiner 
879c8b75bcaSEric Anholt 	ret = drm_vblank_init(dev, dev->mode_config.num_crtc);
880c8b75bcaSEric Anholt 	if (ret < 0) {
881c8b75bcaSEric Anholt 		dev_err(dev->dev, "failed to initialize vblank\n");
882c8b75bcaSEric Anholt 		return ret;
883c8b75bcaSEric Anholt 	}
884c8b75bcaSEric Anholt 
885f437bc1eSMaxime Ripard 	if (is_vc5) {
886f437bc1eSMaxime Ripard 		dev->mode_config.max_width = 7680;
887f437bc1eSMaxime Ripard 		dev->mode_config.max_height = 7680;
888f437bc1eSMaxime Ripard 	} else {
889c8b75bcaSEric Anholt 		dev->mode_config.max_width = 2048;
890c8b75bcaSEric Anholt 		dev->mode_config.max_height = 2048;
891f437bc1eSMaxime Ripard 	}
892f437bc1eSMaxime Ripard 
893c8b75bcaSEric Anholt 	dev->mode_config.funcs = &vc4_mode_funcs;
8949ec03d7fSMaxime Ripard 	dev->mode_config.helper_private = &vc4_mode_config_helpers;
895c8b75bcaSEric Anholt 	dev->mode_config.preferred_depth = 24;
896b501baccSEric Anholt 	dev->mode_config.async_page_flip = true;
897b501baccSEric Anholt 
898dcda7c28SMaxime Ripard 	ret = vc4_ctm_obj_init(vc4);
899dcda7c28SMaxime Ripard 	if (ret)
900dcda7c28SMaxime Ripard 		return ret;
901766cc6b1SStefan Schake 
902dcda7c28SMaxime Ripard 	ret = vc4_load_tracker_obj_init(vc4);
903dcda7c28SMaxime Ripard 	if (ret)
904dcda7c28SMaxime Ripard 		return ret;
9054686da83SBoris Brezillon 
906f2df84e0SMaxime Ripard 	ret = vc4_hvs_channels_obj_init(vc4);
907f2df84e0SMaxime Ripard 	if (ret)
908f2df84e0SMaxime Ripard 		return ret;
909f2df84e0SMaxime Ripard 
910c8b75bcaSEric Anholt 	drm_mode_config_reset(dev);
911c8b75bcaSEric Anholt 
912c8b75bcaSEric Anholt 	drm_kms_helper_poll_init(dev);
913c8b75bcaSEric Anholt 
914c8b75bcaSEric Anholt 	return 0;
915c8b75bcaSEric Anholt }
916