xref: /openbmc/linux/drivers/gpu/drm/vc4/vc4_drv.h (revision 73289afe)
1d2912cb1SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2c8b75bcaSEric Anholt /*
3c8b75bcaSEric Anholt  * Copyright (C) 2015 Broadcom
4c8b75bcaSEric Anholt  */
56a88752cSMaxime Ripard #ifndef _VC4_DRV_H_
66a88752cSMaxime Ripard #define _VC4_DRV_H_
7c8b75bcaSEric Anholt 
8fd6d6d80SSam Ravnborg #include <linux/delay.h>
9*73289afeSVille Syrjälä #include <linux/of.h>
10fd6d6d80SSam Ravnborg #include <linux/refcount.h>
11fd6d6d80SSam Ravnborg #include <linux/uaccess.h>
12fd6d6d80SSam Ravnborg 
13fd6d6d80SSam Ravnborg #include <drm/drm_atomic.h>
14fd6d6d80SSam Ravnborg #include <drm/drm_debugfs.h>
15fd6d6d80SSam Ravnborg #include <drm/drm_device.h>
169338203cSLaurent Pinchart #include <drm/drm_encoder.h>
17b7e8e25bSMasahiro Yamada #include <drm/drm_gem_cma_helper.h>
181c80be48SMaxime Ripard #include <drm/drm_managed.h>
19fd6d6d80SSam Ravnborg #include <drm/drm_mm.h>
20fd6d6d80SSam Ravnborg #include <drm/drm_modeset_lock.h>
219338203cSLaurent Pinchart 
2265101d8cSBoris Brezillon #include "uapi/drm/vc4_drm.h"
2365101d8cSBoris Brezillon 
24fd6d6d80SSam Ravnborg struct drm_device;
25fd6d6d80SSam Ravnborg struct drm_gem_object;
26fd6d6d80SSam Ravnborg 
27f3099462SEric Anholt /* Don't forget to update vc4_bo.c: bo_type_names[] when adding to
28f3099462SEric Anholt  * this.
29f3099462SEric Anholt  */
30f3099462SEric Anholt enum vc4_kernel_bo_type {
31f3099462SEric Anholt 	/* Any kernel allocation (gem_create_object hook) before it
32f3099462SEric Anholt 	 * gets another type set.
33f3099462SEric Anholt 	 */
34f3099462SEric Anholt 	VC4_BO_TYPE_KERNEL,
35f3099462SEric Anholt 	VC4_BO_TYPE_V3D,
36f3099462SEric Anholt 	VC4_BO_TYPE_V3D_SHADER,
37f3099462SEric Anholt 	VC4_BO_TYPE_DUMB,
38f3099462SEric Anholt 	VC4_BO_TYPE_BIN,
39f3099462SEric Anholt 	VC4_BO_TYPE_RCL,
40f3099462SEric Anholt 	VC4_BO_TYPE_BCL,
41f3099462SEric Anholt 	VC4_BO_TYPE_KERNEL_CACHE,
42f3099462SEric Anholt 	VC4_BO_TYPE_COUNT
43f3099462SEric Anholt };
44f3099462SEric Anholt 
4565101d8cSBoris Brezillon /* Performance monitor object. The perform lifetime is controlled by userspace
4665101d8cSBoris Brezillon  * using perfmon related ioctls. A perfmon can be attached to a submit_cl
4765101d8cSBoris Brezillon  * request, and when this is the case, HW perf counters will be activated just
4865101d8cSBoris Brezillon  * before the submit_cl is submitted to the GPU and disabled when the job is
4965101d8cSBoris Brezillon  * done. This way, only events related to a specific job will be counted.
5065101d8cSBoris Brezillon  */
5165101d8cSBoris Brezillon struct vc4_perfmon {
5265101d8cSBoris Brezillon 	/* Tracks the number of users of the perfmon, when this counter reaches
5365101d8cSBoris Brezillon 	 * zero the perfmon is destroyed.
5465101d8cSBoris Brezillon 	 */
5565101d8cSBoris Brezillon 	refcount_t refcnt;
5665101d8cSBoris Brezillon 
5765101d8cSBoris Brezillon 	/* Number of counters activated in this perfmon instance
5865101d8cSBoris Brezillon 	 * (should be less than DRM_VC4_MAX_PERF_COUNTERS).
5965101d8cSBoris Brezillon 	 */
6065101d8cSBoris Brezillon 	u8 ncounters;
6165101d8cSBoris Brezillon 
6265101d8cSBoris Brezillon 	/* Events counted by the HW perf counters. */
6365101d8cSBoris Brezillon 	u8 events[DRM_VC4_MAX_PERF_COUNTERS];
6465101d8cSBoris Brezillon 
6565101d8cSBoris Brezillon 	/* Storage for counter values. Counters are incremented by the HW
6665101d8cSBoris Brezillon 	 * perf counter values every time the perfmon is attached to a GPU job.
6765101d8cSBoris Brezillon 	 * This way, perfmon users don't have to retrieve the results after
6865101d8cSBoris Brezillon 	 * each job if they want to track events covering several submissions.
6965101d8cSBoris Brezillon 	 * Note that counter values can't be reset, but you can fake a reset by
7065101d8cSBoris Brezillon 	 * destroying the perfmon and creating a new one.
7165101d8cSBoris Brezillon 	 */
725b2adbddSGustavo A. R. Silva 	u64 counters[];
7365101d8cSBoris Brezillon };
7465101d8cSBoris Brezillon 
75c8b75bcaSEric Anholt struct vc4_dev {
7684d7d472SMaxime Ripard 	struct drm_device base;
77c8b75bcaSEric Anholt 
785226711eSThomas Zimmermann 	unsigned int irq;
795226711eSThomas Zimmermann 
80c8b75bcaSEric Anholt 	struct vc4_hvs *hvs;
81d3f5168aSEric Anholt 	struct vc4_v3d *v3d;
8208302c35SEric Anholt 	struct vc4_dpi *dpi;
83e4b81f8cSBoris Brezillon 	struct vc4_vec *vec;
84008095e0SBoris Brezillon 	struct vc4_txp *txp;
8548666d56SDerek Foreman 
8621461365SEric Anholt 	struct vc4_hang_state *hang_state;
8721461365SEric Anholt 
88c826a6e1SEric Anholt 	/* The kernel-space BO cache.  Tracks buffers that have been
89c826a6e1SEric Anholt 	 * unreferenced by all other users (refcounts of 0!) but not
90c826a6e1SEric Anholt 	 * yet freed, so we can do cheap allocations.
91c826a6e1SEric Anholt 	 */
92c826a6e1SEric Anholt 	struct vc4_bo_cache {
93c826a6e1SEric Anholt 		/* Array of list heads for entries in the BO cache,
94c826a6e1SEric Anholt 		 * based on number of pages, so we can do O(1) lookups
95c826a6e1SEric Anholt 		 * in the cache when allocating.
96c826a6e1SEric Anholt 		 */
97c826a6e1SEric Anholt 		struct list_head *size_list;
98c826a6e1SEric Anholt 		uint32_t size_list_size;
99c826a6e1SEric Anholt 
100c826a6e1SEric Anholt 		/* List of all BOs in the cache, ordered by age, so we
101c826a6e1SEric Anholt 		 * can do O(1) lookups when trying to free old
102c826a6e1SEric Anholt 		 * buffers.
103c826a6e1SEric Anholt 		 */
104c826a6e1SEric Anholt 		struct list_head time_list;
105c826a6e1SEric Anholt 		struct work_struct time_work;
106c826a6e1SEric Anholt 		struct timer_list time_timer;
107c826a6e1SEric Anholt 	} bo_cache;
108c826a6e1SEric Anholt 
109f3099462SEric Anholt 	u32 num_labels;
110f3099462SEric Anholt 	struct vc4_label {
111f3099462SEric Anholt 		const char *name;
112c826a6e1SEric Anholt 		u32 num_allocated;
113c826a6e1SEric Anholt 		u32 size_allocated;
114f3099462SEric Anholt 	} *bo_labels;
115c826a6e1SEric Anholt 
116f3099462SEric Anholt 	/* Protects bo_cache and bo_labels. */
117c826a6e1SEric Anholt 	struct mutex bo_lock;
118d5b1a78aSEric Anholt 
119b9f19259SBoris Brezillon 	/* Purgeable BO pool. All BOs in this pool can have their memory
120b9f19259SBoris Brezillon 	 * reclaimed if the driver is unable to allocate new BOs. We also
121b9f19259SBoris Brezillon 	 * keep stats related to the purge mechanism here.
122b9f19259SBoris Brezillon 	 */
123b9f19259SBoris Brezillon 	struct {
124b9f19259SBoris Brezillon 		struct list_head list;
125b9f19259SBoris Brezillon 		unsigned int num;
126b9f19259SBoris Brezillon 		size_t size;
127b9f19259SBoris Brezillon 		unsigned int purged_num;
128b9f19259SBoris Brezillon 		size_t purged_size;
129b9f19259SBoris Brezillon 		struct mutex lock;
130b9f19259SBoris Brezillon 	} purgeable;
131b9f19259SBoris Brezillon 
132cdec4d36SEric Anholt 	uint64_t dma_fence_context;
133cdec4d36SEric Anholt 
134ca26d28bSVarad Gautam 	/* Sequence number for the last job queued in bin_job_list.
135d5b1a78aSEric Anholt 	 * Starts at 0 (no jobs emitted).
136d5b1a78aSEric Anholt 	 */
137d5b1a78aSEric Anholt 	uint64_t emit_seqno;
138d5b1a78aSEric Anholt 
139d5b1a78aSEric Anholt 	/* Sequence number for the last completed job on the GPU.
140d5b1a78aSEric Anholt 	 * Starts at 0 (no jobs completed).
141d5b1a78aSEric Anholt 	 */
142d5b1a78aSEric Anholt 	uint64_t finished_seqno;
143d5b1a78aSEric Anholt 
144ca26d28bSVarad Gautam 	/* List of all struct vc4_exec_info for jobs to be executed in
145ca26d28bSVarad Gautam 	 * the binner.  The first job in the list is the one currently
146ca26d28bSVarad Gautam 	 * programmed into ct0ca for execution.
147d5b1a78aSEric Anholt 	 */
148ca26d28bSVarad Gautam 	struct list_head bin_job_list;
149ca26d28bSVarad Gautam 
150ca26d28bSVarad Gautam 	/* List of all struct vc4_exec_info for jobs that have
151ca26d28bSVarad Gautam 	 * completed binning and are ready for rendering.  The first
152ca26d28bSVarad Gautam 	 * job in the list is the one currently programmed into ct1ca
153ca26d28bSVarad Gautam 	 * for execution.
154ca26d28bSVarad Gautam 	 */
155ca26d28bSVarad Gautam 	struct list_head render_job_list;
156ca26d28bSVarad Gautam 
157d5b1a78aSEric Anholt 	/* List of the finished vc4_exec_infos waiting to be freed by
158d5b1a78aSEric Anholt 	 * job_done_work.
159d5b1a78aSEric Anholt 	 */
160d5b1a78aSEric Anholt 	struct list_head job_done_list;
161d5b1a78aSEric Anholt 	/* Spinlock used to synchronize the job_list and seqno
162d5b1a78aSEric Anholt 	 * accesses between the IRQ handler and GEM ioctls.
163d5b1a78aSEric Anholt 	 */
164d5b1a78aSEric Anholt 	spinlock_t job_lock;
165d5b1a78aSEric Anholt 	wait_queue_head_t job_wait_queue;
166d5b1a78aSEric Anholt 	struct work_struct job_done_work;
167d5b1a78aSEric Anholt 
16865101d8cSBoris Brezillon 	/* Used to track the active perfmon if any. Access to this field is
16965101d8cSBoris Brezillon 	 * protected by job_lock.
17065101d8cSBoris Brezillon 	 */
17165101d8cSBoris Brezillon 	struct vc4_perfmon *active_perfmon;
17265101d8cSBoris Brezillon 
173b501baccSEric Anholt 	/* List of struct vc4_seqno_cb for callbacks to be made from a
174b501baccSEric Anholt 	 * workqueue when the given seqno is passed.
175b501baccSEric Anholt 	 */
176b501baccSEric Anholt 	struct list_head seqno_cb_list;
177b501baccSEric Anholt 
178553c942fSEric Anholt 	/* The memory used for storing binner tile alloc, tile state,
179553c942fSEric Anholt 	 * and overflow memory allocations.  This is freed when V3D
180553c942fSEric Anholt 	 * powers down.
181d5b1a78aSEric Anholt 	 */
182553c942fSEric Anholt 	struct vc4_bo *bin_bo;
183553c942fSEric Anholt 
184553c942fSEric Anholt 	/* Size of blocks allocated within bin_bo. */
185553c942fSEric Anholt 	uint32_t bin_alloc_size;
186553c942fSEric Anholt 
187553c942fSEric Anholt 	/* Bitmask of the bin_alloc_size chunks in bin_bo that are
188553c942fSEric Anholt 	 * used.
189553c942fSEric Anholt 	 */
190553c942fSEric Anholt 	uint32_t bin_alloc_used;
191553c942fSEric Anholt 
192553c942fSEric Anholt 	/* Bitmask of the current bin_alloc used for overflow memory. */
193553c942fSEric Anholt 	uint32_t bin_alloc_overflow;
194553c942fSEric Anholt 
195531a1b62SBoris Brezillon 	/* Incremented when an underrun error happened after an atomic commit.
196531a1b62SBoris Brezillon 	 * This is particularly useful to detect when a specific modeset is too
197531a1b62SBoris Brezillon 	 * demanding in term of memory or HVS bandwidth which is hard to guess
198531a1b62SBoris Brezillon 	 * at atomic check time.
199531a1b62SBoris Brezillon 	 */
200531a1b62SBoris Brezillon 	atomic_t underrun;
201531a1b62SBoris Brezillon 
202d5b1a78aSEric Anholt 	struct work_struct overflow_mem_work;
203d5b1a78aSEric Anholt 
20436cb6253SEric Anholt 	int power_refcount;
20536cb6253SEric Anholt 
2066b5c029dSPaul Kocialkowski 	/* Set to true when the load tracker is active. */
2076b5c029dSPaul Kocialkowski 	bool load_tracker_enabled;
2086b5c029dSPaul Kocialkowski 
20936cb6253SEric Anholt 	/* Mutex controlling the power refcount. */
21036cb6253SEric Anholt 	struct mutex power_lock;
21136cb6253SEric Anholt 
212d5b1a78aSEric Anholt 	struct {
213d5b1a78aSEric Anholt 		struct timer_list timer;
214d5b1a78aSEric Anholt 		struct work_struct reset_work;
215d5b1a78aSEric Anholt 	} hangcheck;
216d5b1a78aSEric Anholt 
217766cc6b1SStefan Schake 	struct drm_modeset_lock ctm_state_lock;
218766cc6b1SStefan Schake 	struct drm_private_obj ctm_manager;
219f2df84e0SMaxime Ripard 	struct drm_private_obj hvs_channels;
2204686da83SBoris Brezillon 	struct drm_private_obj load_tracker;
221c9be804cSEric Anholt 
222c9be804cSEric Anholt 	/* List of vc4_debugfs_info_entry for adding to debugfs once
223c9be804cSEric Anholt 	 * the minor is available (after drm_dev_register()).
224c9be804cSEric Anholt 	 */
225c9be804cSEric Anholt 	struct list_head debugfs_list;
22635c8b4b2SPaul Kocialkowski 
22735c8b4b2SPaul Kocialkowski 	/* Mutex for binner bo allocation. */
22835c8b4b2SPaul Kocialkowski 	struct mutex bin_bo_lock;
22935c8b4b2SPaul Kocialkowski 	/* Reference count for our binner bo. */
23035c8b4b2SPaul Kocialkowski 	struct kref bin_bo_kref;
231c8b75bcaSEric Anholt };
232c8b75bcaSEric Anholt 
233c8b75bcaSEric Anholt static inline struct vc4_dev *
234c8b75bcaSEric Anholt to_vc4_dev(struct drm_device *dev)
235c8b75bcaSEric Anholt {
23684d7d472SMaxime Ripard 	return container_of(dev, struct vc4_dev, base);
237c8b75bcaSEric Anholt }
238c8b75bcaSEric Anholt 
239c8b75bcaSEric Anholt struct vc4_bo {
240c8b75bcaSEric Anholt 	struct drm_gem_cma_object base;
241c826a6e1SEric Anholt 
2427edabee0SEric Anholt 	/* seqno of the last job to render using this BO. */
243d5b1a78aSEric Anholt 	uint64_t seqno;
244d5b1a78aSEric Anholt 
2457edabee0SEric Anholt 	/* seqno of the last job to use the RCL to write to this BO.
2467edabee0SEric Anholt 	 *
2477edabee0SEric Anholt 	 * Note that this doesn't include binner overflow memory
2487edabee0SEric Anholt 	 * writes.
2497edabee0SEric Anholt 	 */
2507edabee0SEric Anholt 	uint64_t write_seqno;
2517edabee0SEric Anholt 
25283753117SEric Anholt 	bool t_format;
25383753117SEric Anholt 
254c826a6e1SEric Anholt 	/* List entry for the BO's position in either
255c826a6e1SEric Anholt 	 * vc4_exec_info->unref_list or vc4_dev->bo_cache.time_list
256c826a6e1SEric Anholt 	 */
257c826a6e1SEric Anholt 	struct list_head unref_head;
258c826a6e1SEric Anholt 
259c826a6e1SEric Anholt 	/* Time in jiffies when the BO was put in vc4->bo_cache. */
260c826a6e1SEric Anholt 	unsigned long free_time;
261c826a6e1SEric Anholt 
262c826a6e1SEric Anholt 	/* List entry for the BO's position in vc4_dev->bo_cache.size_list */
263c826a6e1SEric Anholt 	struct list_head size_head;
264463873d5SEric Anholt 
265463873d5SEric Anholt 	/* Struct for shader validation state, if created by
266463873d5SEric Anholt 	 * DRM_IOCTL_VC4_CREATE_SHADER_BO.
267463873d5SEric Anholt 	 */
268463873d5SEric Anholt 	struct vc4_validated_shader_info *validated_shader;
269cdec4d36SEric Anholt 
270f3099462SEric Anholt 	/* One of enum vc4_kernel_bo_type, or VC4_BO_TYPE_COUNT + i
271f3099462SEric Anholt 	 * for user-allocated labels.
272f3099462SEric Anholt 	 */
273f3099462SEric Anholt 	int label;
274b9f19259SBoris Brezillon 
275b9f19259SBoris Brezillon 	/* Count the number of active users. This is needed to determine
276b9f19259SBoris Brezillon 	 * whether we can move the BO to the purgeable list or not (when the BO
277b9f19259SBoris Brezillon 	 * is used by the GPU or the display engine we can't purge it).
278b9f19259SBoris Brezillon 	 */
279b9f19259SBoris Brezillon 	refcount_t usecnt;
280b9f19259SBoris Brezillon 
281b9f19259SBoris Brezillon 	/* Store purgeable/purged state here */
282b9f19259SBoris Brezillon 	u32 madv;
283b9f19259SBoris Brezillon 	struct mutex madv_lock;
284c8b75bcaSEric Anholt };
285c8b75bcaSEric Anholt 
286c8b75bcaSEric Anholt static inline struct vc4_bo *
287c8b75bcaSEric Anholt to_vc4_bo(struct drm_gem_object *bo)
288c8b75bcaSEric Anholt {
2895066f42cSMaxime Ripard 	return container_of(to_drm_gem_cma_obj(bo), struct vc4_bo, base);
290c8b75bcaSEric Anholt }
291c8b75bcaSEric Anholt 
292cdec4d36SEric Anholt struct vc4_fence {
293cdec4d36SEric Anholt 	struct dma_fence base;
294cdec4d36SEric Anholt 	struct drm_device *dev;
295cdec4d36SEric Anholt 	/* vc4 seqno for signaled() test */
296cdec4d36SEric Anholt 	uint64_t seqno;
297cdec4d36SEric Anholt };
298cdec4d36SEric Anholt 
299cdec4d36SEric Anholt static inline struct vc4_fence *
300cdec4d36SEric Anholt to_vc4_fence(struct dma_fence *fence)
301cdec4d36SEric Anholt {
3025066f42cSMaxime Ripard 	return container_of(fence, struct vc4_fence, base);
303cdec4d36SEric Anholt }
304cdec4d36SEric Anholt 
305b501baccSEric Anholt struct vc4_seqno_cb {
306b501baccSEric Anholt 	struct work_struct work;
307b501baccSEric Anholt 	uint64_t seqno;
308b501baccSEric Anholt 	void (*func)(struct vc4_seqno_cb *cb);
309b501baccSEric Anholt };
310b501baccSEric Anholt 
311d3f5168aSEric Anholt struct vc4_v3d {
312001bdb55SEric Anholt 	struct vc4_dev *vc4;
313d3f5168aSEric Anholt 	struct platform_device *pdev;
314d3f5168aSEric Anholt 	void __iomem *regs;
315b72a2816SEric Anholt 	struct clk *clk;
3163051719aSEric Anholt 	struct debugfs_regset32 regset;
317d3f5168aSEric Anholt };
318d3f5168aSEric Anholt 
319c8b75bcaSEric Anholt struct vc4_hvs {
320c8b75bcaSEric Anholt 	struct platform_device *pdev;
321c8b75bcaSEric Anholt 	void __iomem *regs;
322d8dbf44fSEric Anholt 	u32 __iomem *dlist;
323d8dbf44fSEric Anholt 
324d7d96c00SMaxime Ripard 	struct clk *core_clk;
325d7d96c00SMaxime Ripard 
326d8dbf44fSEric Anholt 	/* Memory manager for CRTCs to allocate space in the display
327d8dbf44fSEric Anholt 	 * list.  Units are dwords.
328d8dbf44fSEric Anholt 	 */
329d8dbf44fSEric Anholt 	struct drm_mm dlist_mm;
33021af94cfSEric Anholt 	/* Memory manager for the LBM memory used by HVS scaling. */
33121af94cfSEric Anholt 	struct drm_mm lbm_mm;
332d8dbf44fSEric Anholt 	spinlock_t mm_lock;
33321af94cfSEric Anholt 
33421af94cfSEric Anholt 	struct drm_mm_node mitchell_netravali_filter;
335c54619b0SDave Stevenson 
3363051719aSEric Anholt 	struct debugfs_regset32 regset;
337c54619b0SDave Stevenson 
338c54619b0SDave Stevenson 	/* HVS version 5 flag, therefore requires updated dlist structures */
339c54619b0SDave Stevenson 	bool hvs5;
340c8b75bcaSEric Anholt };
341c8b75bcaSEric Anholt 
342c8b75bcaSEric Anholt struct vc4_plane {
343c8b75bcaSEric Anholt 	struct drm_plane base;
344c8b75bcaSEric Anholt };
345c8b75bcaSEric Anholt 
346c8b75bcaSEric Anholt static inline struct vc4_plane *
347c8b75bcaSEric Anholt to_vc4_plane(struct drm_plane *plane)
348c8b75bcaSEric Anholt {
3495066f42cSMaxime Ripard 	return container_of(plane, struct vc4_plane, base);
350c8b75bcaSEric Anholt }
351c8b75bcaSEric Anholt 
35282364698SStefan Schake enum vc4_scaling_mode {
35382364698SStefan Schake 	VC4_SCALING_NONE,
35482364698SStefan Schake 	VC4_SCALING_TPZ,
35582364698SStefan Schake 	VC4_SCALING_PPF,
35682364698SStefan Schake };
35782364698SStefan Schake 
35882364698SStefan Schake struct vc4_plane_state {
35982364698SStefan Schake 	struct drm_plane_state base;
36082364698SStefan Schake 	/* System memory copy of the display list for this element, computed
36182364698SStefan Schake 	 * at atomic_check time.
36282364698SStefan Schake 	 */
36382364698SStefan Schake 	u32 *dlist;
36482364698SStefan Schake 	u32 dlist_size; /* Number of dwords allocated for the display list */
36582364698SStefan Schake 	u32 dlist_count; /* Number of used dwords in the display list. */
36682364698SStefan Schake 
36782364698SStefan Schake 	/* Offset in the dlist to various words, for pageflip or
36882364698SStefan Schake 	 * cursor updates.
36982364698SStefan Schake 	 */
37082364698SStefan Schake 	u32 pos0_offset;
37182364698SStefan Schake 	u32 pos2_offset;
37282364698SStefan Schake 	u32 ptr0_offset;
3730a038c1cSBoris Brezillon 	u32 lbm_offset;
37482364698SStefan Schake 
37582364698SStefan Schake 	/* Offset where the plane's dlist was last stored in the
37682364698SStefan Schake 	 * hardware at vc4_crtc_atomic_flush() time.
37782364698SStefan Schake 	 */
37882364698SStefan Schake 	u32 __iomem *hw_dlist;
37982364698SStefan Schake 
38082364698SStefan Schake 	/* Clipped coordinates of the plane on the display. */
38182364698SStefan Schake 	int crtc_x, crtc_y, crtc_w, crtc_h;
38282364698SStefan Schake 	/* Clipped area being scanned from in the FB. */
38382364698SStefan Schake 	u32 src_x, src_y;
38482364698SStefan Schake 
38582364698SStefan Schake 	u32 src_w[2], src_h[2];
38682364698SStefan Schake 
38782364698SStefan Schake 	/* Scaling selection for the RGB/Y plane and the Cb/Cr planes. */
38882364698SStefan Schake 	enum vc4_scaling_mode x_scaling[2], y_scaling[2];
38982364698SStefan Schake 	bool is_unity;
39082364698SStefan Schake 	bool is_yuv;
39182364698SStefan Schake 
39282364698SStefan Schake 	/* Offset to start scanning out from the start of the plane's
39382364698SStefan Schake 	 * BO.
39482364698SStefan Schake 	 */
39582364698SStefan Schake 	u32 offsets[3];
39682364698SStefan Schake 
39782364698SStefan Schake 	/* Our allocation in LBM for temporary storage during scaling. */
39882364698SStefan Schake 	struct drm_mm_node lbm;
39982364698SStefan Schake 
40082364698SStefan Schake 	/* Set when the plane has per-pixel alpha content or does not cover
40182364698SStefan Schake 	 * the entire screen. This is a hint to the CRTC that it might need
40282364698SStefan Schake 	 * to enable background color fill.
40382364698SStefan Schake 	 */
40482364698SStefan Schake 	bool needs_bg_fill;
4058d938449SBoris Brezillon 
4068d938449SBoris Brezillon 	/* Mark the dlist as initialized. Useful to avoid initializing it twice
4078d938449SBoris Brezillon 	 * when async update is not possible.
4088d938449SBoris Brezillon 	 */
4098d938449SBoris Brezillon 	bool dlist_initialized;
4104686da83SBoris Brezillon 
4114686da83SBoris Brezillon 	/* Load of this plane on the HVS block. The load is expressed in HVS
4124686da83SBoris Brezillon 	 * cycles/sec.
4134686da83SBoris Brezillon 	 */
4144686da83SBoris Brezillon 	u64 hvs_load;
4154686da83SBoris Brezillon 
4164686da83SBoris Brezillon 	/* Memory bandwidth needed for this plane. This is expressed in
4174686da83SBoris Brezillon 	 * bytes/sec.
4184686da83SBoris Brezillon 	 */
4194686da83SBoris Brezillon 	u64 membus_load;
42082364698SStefan Schake };
42182364698SStefan Schake 
42282364698SStefan Schake static inline struct vc4_plane_state *
42382364698SStefan Schake to_vc4_plane_state(struct drm_plane_state *state)
42482364698SStefan Schake {
4255066f42cSMaxime Ripard 	return container_of(state, struct vc4_plane_state, base);
42682364698SStefan Schake }
42782364698SStefan Schake 
428c8b75bcaSEric Anholt enum vc4_encoder_type {
429ab8df60eSBoris Brezillon 	VC4_ENCODER_TYPE_NONE,
430ed024b22SMaxime Ripard 	VC4_ENCODER_TYPE_HDMI0,
431aa2fd1caSMaxime Ripard 	VC4_ENCODER_TYPE_HDMI1,
432c8b75bcaSEric Anholt 	VC4_ENCODER_TYPE_VEC,
433c8b75bcaSEric Anholt 	VC4_ENCODER_TYPE_DSI0,
434c8b75bcaSEric Anholt 	VC4_ENCODER_TYPE_DSI1,
435c8b75bcaSEric Anholt 	VC4_ENCODER_TYPE_SMI,
436c8b75bcaSEric Anholt 	VC4_ENCODER_TYPE_DPI,
437c8b75bcaSEric Anholt };
438c8b75bcaSEric Anholt 
439c8b75bcaSEric Anholt struct vc4_encoder {
440c8b75bcaSEric Anholt 	struct drm_encoder base;
441c8b75bcaSEric Anholt 	enum vc4_encoder_type type;
442c8b75bcaSEric Anholt 	u32 clock_select;
443792c3132SMaxime Ripard 
4448d914746SMaxime Ripard 	void (*pre_crtc_configure)(struct drm_encoder *encoder, struct drm_atomic_state *state);
4458d914746SMaxime Ripard 	void (*pre_crtc_enable)(struct drm_encoder *encoder, struct drm_atomic_state *state);
4468d914746SMaxime Ripard 	void (*post_crtc_enable)(struct drm_encoder *encoder, struct drm_atomic_state *state);
447792c3132SMaxime Ripard 
4488d914746SMaxime Ripard 	void (*post_crtc_disable)(struct drm_encoder *encoder, struct drm_atomic_state *state);
4498d914746SMaxime Ripard 	void (*post_crtc_powerdown)(struct drm_encoder *encoder, struct drm_atomic_state *state);
450c8b75bcaSEric Anholt };
451c8b75bcaSEric Anholt 
452c8b75bcaSEric Anholt static inline struct vc4_encoder *
453c8b75bcaSEric Anholt to_vc4_encoder(struct drm_encoder *encoder)
454c8b75bcaSEric Anholt {
455c8b75bcaSEric Anholt 	return container_of(encoder, struct vc4_encoder, base);
456c8b75bcaSEric Anholt }
457c8b75bcaSEric Anholt 
45879271807SStefan Schake struct vc4_crtc_data {
45987ebcd42SMaxime Ripard 	/* Bitmask of channels (FIFOs) of the HVS that the output can source from */
46087ebcd42SMaxime Ripard 	unsigned int hvs_available_channels;
46187ebcd42SMaxime Ripard 
4628ebb2cf0SMaxime Ripard 	/* Which output of the HVS this pixelvalve sources from. */
4638ebb2cf0SMaxime Ripard 	int hvs_output;
4645a20ff8bSMaxime Ripard };
4655a20ff8bSMaxime Ripard 
4665a20ff8bSMaxime Ripard struct vc4_pv_data {
4675a20ff8bSMaxime Ripard 	struct vc4_crtc_data	base;
46879271807SStefan Schake 
469649abf2fSMaxime Ripard 	/* Depth of the PixelValve FIFO in bytes */
470649abf2fSMaxime Ripard 	unsigned int fifo_depth;
471649abf2fSMaxime Ripard 
472644df22fSMaxime Ripard 	/* Number of pixels output per clock period */
473644df22fSMaxime Ripard 	u8 pixels_per_clock;
474644df22fSMaxime Ripard 
47579271807SStefan Schake 	enum vc4_encoder_type encoder_types[4];
476c9be804cSEric Anholt 	const char *debugfs_name;
4775a20ff8bSMaxime Ripard 
47879271807SStefan Schake };
47979271807SStefan Schake 
48079271807SStefan Schake struct vc4_crtc {
48179271807SStefan Schake 	struct drm_crtc base;
4823051719aSEric Anholt 	struct platform_device *pdev;
48379271807SStefan Schake 	const struct vc4_crtc_data *data;
48479271807SStefan Schake 	void __iomem *regs;
48579271807SStefan Schake 
48679271807SStefan Schake 	/* Timestamp at start of vblank irq - unaffected by lock delays. */
48779271807SStefan Schake 	ktime_t t_vblank;
48879271807SStefan Schake 
48979271807SStefan Schake 	u8 lut_r[256];
49079271807SStefan Schake 	u8 lut_g[256];
49179271807SStefan Schake 	u8 lut_b[256];
49279271807SStefan Schake 
49379271807SStefan Schake 	struct drm_pending_vblank_event *event;
4943051719aSEric Anholt 
4953051719aSEric Anholt 	struct debugfs_regset32 regset;
496a16c6640SMaxime Ripard 
497a16c6640SMaxime Ripard 	/**
498a16c6640SMaxime Ripard 	 * @feeds_txp: True if the CRTC feeds our writeback controller.
499a16c6640SMaxime Ripard 	 */
500a16c6640SMaxime Ripard 	bool feeds_txp;
5010c250c15SMaxime Ripard 
5020c250c15SMaxime Ripard 	/**
5030c250c15SMaxime Ripard 	 * @irq_lock: Spinlock protecting the resources shared between
5040c250c15SMaxime Ripard 	 * the atomic code and our vblank handler.
5050c250c15SMaxime Ripard 	 */
5060c250c15SMaxime Ripard 	spinlock_t irq_lock;
5070c250c15SMaxime Ripard 
5080c250c15SMaxime Ripard 	/**
5090c250c15SMaxime Ripard 	 * @current_dlist: Start offset of the display list currently
5100c250c15SMaxime Ripard 	 * set in the HVS for that CRTC. Protected by @irq_lock, and
5110c250c15SMaxime Ripard 	 * copied in vc4_hvs_update_dlist() for the CRTC interrupt
5120c250c15SMaxime Ripard 	 * handler to have access to that value.
5130c250c15SMaxime Ripard 	 */
5140c250c15SMaxime Ripard 	unsigned int current_dlist;
515eeb6ab46SMaxime Ripard 
516eeb6ab46SMaxime Ripard 	/**
517eeb6ab46SMaxime Ripard 	 * @current_hvs_channel: HVS channel currently assigned to the
518eeb6ab46SMaxime Ripard 	 * CRTC. Protected by @irq_lock, and copied in
519eeb6ab46SMaxime Ripard 	 * vc4_hvs_atomic_begin() for the CRTC interrupt handler to have
520eeb6ab46SMaxime Ripard 	 * access to that value.
521eeb6ab46SMaxime Ripard 	 */
522eeb6ab46SMaxime Ripard 	unsigned int current_hvs_channel;
52379271807SStefan Schake };
52479271807SStefan Schake 
52579271807SStefan Schake static inline struct vc4_crtc *
52679271807SStefan Schake to_vc4_crtc(struct drm_crtc *crtc)
52779271807SStefan Schake {
5285066f42cSMaxime Ripard 	return container_of(crtc, struct vc4_crtc, base);
52979271807SStefan Schake }
53079271807SStefan Schake 
5315a20ff8bSMaxime Ripard static inline const struct vc4_crtc_data *
5325a20ff8bSMaxime Ripard vc4_crtc_to_vc4_crtc_data(const struct vc4_crtc *crtc)
5335a20ff8bSMaxime Ripard {
5345a20ff8bSMaxime Ripard 	return crtc->data;
5355a20ff8bSMaxime Ripard }
5365a20ff8bSMaxime Ripard 
5375a20ff8bSMaxime Ripard static inline const struct vc4_pv_data *
5385a20ff8bSMaxime Ripard vc4_crtc_to_vc4_pv_data(const struct vc4_crtc *crtc)
5395a20ff8bSMaxime Ripard {
5405a20ff8bSMaxime Ripard 	const struct vc4_crtc_data *data = vc4_crtc_to_vc4_crtc_data(crtc);
5415a20ff8bSMaxime Ripard 
5425a20ff8bSMaxime Ripard 	return container_of(data, struct vc4_pv_data, base);
5435a20ff8bSMaxime Ripard }
5445a20ff8bSMaxime Ripard 
545d0229c36SMaxime Ripard struct drm_encoder *vc4_get_crtc_encoder(struct drm_crtc *crtc,
54694c1adc4SMaxime Ripard 					 struct drm_crtc_state *state);
547d0229c36SMaxime Ripard 
548ae44a527SMaxime Ripard struct vc4_crtc_state {
549ae44a527SMaxime Ripard 	struct drm_crtc_state base;
550ae44a527SMaxime Ripard 	/* Dlist area for this CRTC configuration. */
551ae44a527SMaxime Ripard 	struct drm_mm_node mm;
552ae44a527SMaxime Ripard 	bool txp_armed;
55387ebcd42SMaxime Ripard 	unsigned int assigned_channel;
554ae44a527SMaxime Ripard 
555ae44a527SMaxime Ripard 	struct {
556ae44a527SMaxime Ripard 		unsigned int left;
557ae44a527SMaxime Ripard 		unsigned int right;
558ae44a527SMaxime Ripard 		unsigned int top;
559ae44a527SMaxime Ripard 		unsigned int bottom;
560ae44a527SMaxime Ripard 	} margins;
5612820526dSMaxime Ripard 
56216e10105SMaxime Ripard 	unsigned long hvs_load;
56316e10105SMaxime Ripard 
5642820526dSMaxime Ripard 	/* Transitional state below, only valid during atomic commits */
5652820526dSMaxime Ripard 	bool update_muxing;
566ae44a527SMaxime Ripard };
567ae44a527SMaxime Ripard 
5688ba0b6d1SMaxime Ripard #define VC4_HVS_CHANNEL_DISABLED ((unsigned int)-1)
5698ba0b6d1SMaxime Ripard 
570ae44a527SMaxime Ripard static inline struct vc4_crtc_state *
571ae44a527SMaxime Ripard to_vc4_crtc_state(struct drm_crtc_state *crtc_state)
572ae44a527SMaxime Ripard {
5735066f42cSMaxime Ripard 	return container_of(crtc_state, struct vc4_crtc_state, base);
574ae44a527SMaxime Ripard }
575ae44a527SMaxime Ripard 
576d3f5168aSEric Anholt #define V3D_READ(offset) readl(vc4->v3d->regs + offset)
577d3f5168aSEric Anholt #define V3D_WRITE(offset, val) writel(val, vc4->v3d->regs + offset)
5783454f01aSMaxime Ripard #define HVS_READ(offset) readl(hvs->regs + offset)
5793454f01aSMaxime Ripard #define HVS_WRITE(offset, val) writel(val, hvs->regs + offset)
580c8b75bcaSEric Anholt 
5813051719aSEric Anholt #define VC4_REG32(reg) { .name = #reg, .offset = reg }
5823051719aSEric Anholt 
583d5b1a78aSEric Anholt struct vc4_exec_info {
584d5b1a78aSEric Anholt 	/* Sequence number for this bin/render job. */
585d5b1a78aSEric Anholt 	uint64_t seqno;
586d5b1a78aSEric Anholt 
5877edabee0SEric Anholt 	/* Latest write_seqno of any BO that binning depends on. */
5887edabee0SEric Anholt 	uint64_t bin_dep_seqno;
5897edabee0SEric Anholt 
590cdec4d36SEric Anholt 	struct dma_fence *fence;
591cdec4d36SEric Anholt 
592c4ce60dcSEric Anholt 	/* Last current addresses the hardware was processing when the
593c4ce60dcSEric Anholt 	 * hangcheck timer checked on us.
594c4ce60dcSEric Anholt 	 */
595c4ce60dcSEric Anholt 	uint32_t last_ct0ca, last_ct1ca;
596c4ce60dcSEric Anholt 
597d5b1a78aSEric Anholt 	/* Kernel-space copy of the ioctl arguments */
598d5b1a78aSEric Anholt 	struct drm_vc4_submit_cl *args;
599d5b1a78aSEric Anholt 
600d5b1a78aSEric Anholt 	/* This is the array of BOs that were looked up at the start of exec.
601d5b1a78aSEric Anholt 	 * Command validation will use indices into this array.
602d5b1a78aSEric Anholt 	 */
603d5b1a78aSEric Anholt 	struct drm_gem_cma_object **bo;
604d5b1a78aSEric Anholt 	uint32_t bo_count;
605d5b1a78aSEric Anholt 
6067edabee0SEric Anholt 	/* List of BOs that are being written by the RCL.  Other than
6077edabee0SEric Anholt 	 * the binner temporary storage, this is all the BOs written
6087edabee0SEric Anholt 	 * by the job.
6097edabee0SEric Anholt 	 */
6107edabee0SEric Anholt 	struct drm_gem_cma_object *rcl_write_bo[4];
6117edabee0SEric Anholt 	uint32_t rcl_write_bo_count;
6127edabee0SEric Anholt 
613d5b1a78aSEric Anholt 	/* Pointers for our position in vc4->job_list */
614d5b1a78aSEric Anholt 	struct list_head head;
615d5b1a78aSEric Anholt 
616d5b1a78aSEric Anholt 	/* List of other BOs used in the job that need to be released
617d5b1a78aSEric Anholt 	 * once the job is complete.
618d5b1a78aSEric Anholt 	 */
619d5b1a78aSEric Anholt 	struct list_head unref_list;
620d5b1a78aSEric Anholt 
621d5b1a78aSEric Anholt 	/* Current unvalidated indices into @bo loaded by the non-hardware
622d5b1a78aSEric Anholt 	 * VC4_PACKET_GEM_HANDLES.
623d5b1a78aSEric Anholt 	 */
624d5b1a78aSEric Anholt 	uint32_t bo_index[2];
625d5b1a78aSEric Anholt 
626d5b1a78aSEric Anholt 	/* This is the BO where we store the validated command lists, shader
627d5b1a78aSEric Anholt 	 * records, and uniforms.
628d5b1a78aSEric Anholt 	 */
629d5b1a78aSEric Anholt 	struct drm_gem_cma_object *exec_bo;
630d5b1a78aSEric Anholt 
631d5b1a78aSEric Anholt 	/**
632d5b1a78aSEric Anholt 	 * This tracks the per-shader-record state (packet 64) that
633d5b1a78aSEric Anholt 	 * determines the length of the shader record and the offset
634d5b1a78aSEric Anholt 	 * it's expected to be found at.  It gets read in from the
635d5b1a78aSEric Anholt 	 * command lists.
636d5b1a78aSEric Anholt 	 */
637d5b1a78aSEric Anholt 	struct vc4_shader_state {
638d5b1a78aSEric Anholt 		uint32_t addr;
639d5b1a78aSEric Anholt 		/* Maximum vertex index referenced by any primitive using this
640d5b1a78aSEric Anholt 		 * shader state.
641d5b1a78aSEric Anholt 		 */
642d5b1a78aSEric Anholt 		uint32_t max_index;
643d5b1a78aSEric Anholt 	} *shader_state;
644d5b1a78aSEric Anholt 
645d5b1a78aSEric Anholt 	/** How many shader states the user declared they were using. */
646d5b1a78aSEric Anholt 	uint32_t shader_state_size;
647d5b1a78aSEric Anholt 	/** How many shader state records the validator has seen. */
648d5b1a78aSEric Anholt 	uint32_t shader_state_count;
649d5b1a78aSEric Anholt 
650d5b1a78aSEric Anholt 	bool found_tile_binning_mode_config_packet;
651d5b1a78aSEric Anholt 	bool found_start_tile_binning_packet;
652d5b1a78aSEric Anholt 	bool found_increment_semaphore_packet;
653d5b1a78aSEric Anholt 	bool found_flush;
654d5b1a78aSEric Anholt 	uint8_t bin_tiles_x, bin_tiles_y;
655553c942fSEric Anholt 	/* Physical address of the start of the tile alloc array
656553c942fSEric Anholt 	 * (where each tile's binned CL will start)
657553c942fSEric Anholt 	 */
658d5b1a78aSEric Anholt 	uint32_t tile_alloc_offset;
659553c942fSEric Anholt 	/* Bitmask of which binner slots are freed when this job completes. */
660553c942fSEric Anholt 	uint32_t bin_slots;
661d5b1a78aSEric Anholt 
662d5b1a78aSEric Anholt 	/**
663d5b1a78aSEric Anholt 	 * Computed addresses pointing into exec_bo where we start the
664d5b1a78aSEric Anholt 	 * bin thread (ct0) and render thread (ct1).
665d5b1a78aSEric Anholt 	 */
666d5b1a78aSEric Anholt 	uint32_t ct0ca, ct0ea;
667d5b1a78aSEric Anholt 	uint32_t ct1ca, ct1ea;
668d5b1a78aSEric Anholt 
669d5b1a78aSEric Anholt 	/* Pointer to the unvalidated bin CL (if present). */
670d5b1a78aSEric Anholt 	void *bin_u;
671d5b1a78aSEric Anholt 
672d5b1a78aSEric Anholt 	/* Pointers to the shader recs.  These paddr gets incremented as CL
673d5b1a78aSEric Anholt 	 * packets are relocated in validate_gl_shader_state, and the vaddrs
674d5b1a78aSEric Anholt 	 * (u and v) get incremented and size decremented as the shader recs
675d5b1a78aSEric Anholt 	 * themselves are validated.
676d5b1a78aSEric Anholt 	 */
677d5b1a78aSEric Anholt 	void *shader_rec_u;
678d5b1a78aSEric Anholt 	void *shader_rec_v;
679d5b1a78aSEric Anholt 	uint32_t shader_rec_p;
680d5b1a78aSEric Anholt 	uint32_t shader_rec_size;
681d5b1a78aSEric Anholt 
682d5b1a78aSEric Anholt 	/* Pointers to the uniform data.  These pointers are incremented, and
683d5b1a78aSEric Anholt 	 * size decremented, as each batch of uniforms is uploaded.
684d5b1a78aSEric Anholt 	 */
685d5b1a78aSEric Anholt 	void *uniforms_u;
686d5b1a78aSEric Anholt 	void *uniforms_v;
687d5b1a78aSEric Anholt 	uint32_t uniforms_p;
688d5b1a78aSEric Anholt 	uint32_t uniforms_size;
68965101d8cSBoris Brezillon 
69065101d8cSBoris Brezillon 	/* Pointer to a performance monitor object if the user requested it,
69165101d8cSBoris Brezillon 	 * NULL otherwise.
69265101d8cSBoris Brezillon 	 */
69365101d8cSBoris Brezillon 	struct vc4_perfmon *perfmon;
69435c8b4b2SPaul Kocialkowski 
69535c8b4b2SPaul Kocialkowski 	/* Whether the exec has taken a reference to the binner BO, which should
69635c8b4b2SPaul Kocialkowski 	 * happen with a VC4_PACKET_TILE_BINNING_MODE_CONFIG packet.
69735c8b4b2SPaul Kocialkowski 	 */
69835c8b4b2SPaul Kocialkowski 	bool bin_bo_used;
69965101d8cSBoris Brezillon };
70065101d8cSBoris Brezillon 
70165101d8cSBoris Brezillon /* Per-open file private data. Any driver-specific resource that has to be
70265101d8cSBoris Brezillon  * released when the DRM file is closed should be placed here.
70365101d8cSBoris Brezillon  */
70465101d8cSBoris Brezillon struct vc4_file {
70565101d8cSBoris Brezillon 	struct {
70665101d8cSBoris Brezillon 		struct idr idr;
70765101d8cSBoris Brezillon 		struct mutex lock;
70865101d8cSBoris Brezillon 	} perfmon;
70935c8b4b2SPaul Kocialkowski 
71035c8b4b2SPaul Kocialkowski 	bool bin_bo_used;
711d5b1a78aSEric Anholt };
712d5b1a78aSEric Anholt 
713d5b1a78aSEric Anholt static inline struct vc4_exec_info *
714ca26d28bSVarad Gautam vc4_first_bin_job(struct vc4_dev *vc4)
715d5b1a78aSEric Anholt {
71657b9f569SMasahiro Yamada 	return list_first_entry_or_null(&vc4->bin_job_list,
71757b9f569SMasahiro Yamada 					struct vc4_exec_info, head);
718ca26d28bSVarad Gautam }
719ca26d28bSVarad Gautam 
720ca26d28bSVarad Gautam static inline struct vc4_exec_info *
721ca26d28bSVarad Gautam vc4_first_render_job(struct vc4_dev *vc4)
722ca26d28bSVarad Gautam {
72357b9f569SMasahiro Yamada 	return list_first_entry_or_null(&vc4->render_job_list,
724ca26d28bSVarad Gautam 					struct vc4_exec_info, head);
725d5b1a78aSEric Anholt }
726d5b1a78aSEric Anholt 
7279326e6f2SEric Anholt static inline struct vc4_exec_info *
7289326e6f2SEric Anholt vc4_last_render_job(struct vc4_dev *vc4)
7299326e6f2SEric Anholt {
7309326e6f2SEric Anholt 	if (list_empty(&vc4->render_job_list))
7319326e6f2SEric Anholt 		return NULL;
7329326e6f2SEric Anholt 	return list_last_entry(&vc4->render_job_list,
7339326e6f2SEric Anholt 			       struct vc4_exec_info, head);
7349326e6f2SEric Anholt }
7359326e6f2SEric Anholt 
736c8b75bcaSEric Anholt /**
737463873d5SEric Anholt  * struct vc4_texture_sample_info - saves the offsets into the UBO for texture
738463873d5SEric Anholt  * setup parameters.
739463873d5SEric Anholt  *
740463873d5SEric Anholt  * This will be used at draw time to relocate the reference to the texture
741463873d5SEric Anholt  * contents in p0, and validate that the offset combined with
742463873d5SEric Anholt  * width/height/stride/etc. from p1 and p2/p3 doesn't sample outside the BO.
743463873d5SEric Anholt  * Note that the hardware treats unprovided config parameters as 0, so not all
744463873d5SEric Anholt  * of them need to be set up for every texure sample, and we'll store ~0 as
745463873d5SEric Anholt  * the offset to mark the unused ones.
746463873d5SEric Anholt  *
747463873d5SEric Anholt  * See the VC4 3D architecture guide page 41 ("Texture and Memory Lookup Unit
748463873d5SEric Anholt  * Setup") for definitions of the texture parameters.
749463873d5SEric Anholt  */
750463873d5SEric Anholt struct vc4_texture_sample_info {
751463873d5SEric Anholt 	bool is_direct;
752463873d5SEric Anholt 	uint32_t p_offset[4];
753463873d5SEric Anholt };
754463873d5SEric Anholt 
755463873d5SEric Anholt /**
756463873d5SEric Anholt  * struct vc4_validated_shader_info - information about validated shaders that
757463873d5SEric Anholt  * needs to be used from command list validation.
758463873d5SEric Anholt  *
759463873d5SEric Anholt  * For a given shader, each time a shader state record references it, we need
760463873d5SEric Anholt  * to verify that the shader doesn't read more uniforms than the shader state
761463873d5SEric Anholt  * record's uniform BO pointer can provide, and we need to apply relocations
762463873d5SEric Anholt  * and validate the shader state record's uniforms that define the texture
763463873d5SEric Anholt  * samples.
764463873d5SEric Anholt  */
765463873d5SEric Anholt struct vc4_validated_shader_info {
766463873d5SEric Anholt 	uint32_t uniforms_size;
767463873d5SEric Anholt 	uint32_t uniforms_src_size;
768463873d5SEric Anholt 	uint32_t num_texture_samples;
769463873d5SEric Anholt 	struct vc4_texture_sample_info *texture_samples;
7706d45c81dSEric Anholt 
7716d45c81dSEric Anholt 	uint32_t num_uniform_addr_offsets;
7726d45c81dSEric Anholt 	uint32_t *uniform_addr_offsets;
773c778cc5dSJonas Pfeil 
774c778cc5dSJonas Pfeil 	bool is_threaded;
775463873d5SEric Anholt };
776463873d5SEric Anholt 
777463873d5SEric Anholt /**
7787f2a09ecSJames Hughes  * __wait_for - magic wait macro
779c8b75bcaSEric Anholt  *
7807f2a09ecSJames Hughes  * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
7817f2a09ecSJames Hughes  * important that we check the condition again after having timed out, since the
7827f2a09ecSJames Hughes  * timeout could be due to preemption or similar and we've never had a chance to
7837f2a09ecSJames Hughes  * check the condition before the timeout.
784c8b75bcaSEric Anholt  */
7857f2a09ecSJames Hughes #define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
7867f2a09ecSJames Hughes 	const ktime_t end__ = ktime_add_ns(ktime_get_raw(), 1000ll * (US)); \
7877f2a09ecSJames Hughes 	long wait__ = (Wmin); /* recommended min for usleep is 10 us */	\
7887f2a09ecSJames Hughes 	int ret__;							\
7897f2a09ecSJames Hughes 	might_sleep();							\
7907f2a09ecSJames Hughes 	for (;;) {							\
7917f2a09ecSJames Hughes 		const bool expired__ = ktime_after(ktime_get_raw(), end__); \
7927f2a09ecSJames Hughes 		OP;							\
7937f2a09ecSJames Hughes 		/* Guarantee COND check prior to timeout */		\
7947f2a09ecSJames Hughes 		barrier();						\
7957f2a09ecSJames Hughes 		if (COND) {						\
7967f2a09ecSJames Hughes 			ret__ = 0;					\
7977f2a09ecSJames Hughes 			break;						\
7987f2a09ecSJames Hughes 		}							\
7997f2a09ecSJames Hughes 		if (expired__) {					\
800c8b75bcaSEric Anholt 			ret__ = -ETIMEDOUT;				\
801c8b75bcaSEric Anholt 			break;						\
802c8b75bcaSEric Anholt 		}							\
8037f2a09ecSJames Hughes 		usleep_range(wait__, wait__ * 2);			\
8047f2a09ecSJames Hughes 		if (wait__ < (Wmax))					\
8057f2a09ecSJames Hughes 			wait__ <<= 1;					\
806c8b75bcaSEric Anholt 	}								\
807c8b75bcaSEric Anholt 	ret__;								\
808c8b75bcaSEric Anholt })
809c8b75bcaSEric Anholt 
8107f2a09ecSJames Hughes #define _wait_for(COND, US, Wmin, Wmax)	__wait_for(, (COND), (US), (Wmin), \
8117f2a09ecSJames Hughes 						   (Wmax))
8127f2a09ecSJames Hughes #define wait_for(COND, MS)		_wait_for((COND), (MS) * 1000, 10, 1000)
813c8b75bcaSEric Anholt 
814c8b75bcaSEric Anholt /* vc4_bo.c */
815c826a6e1SEric Anholt struct drm_gem_object *vc4_create_object(struct drm_device *dev, size_t size);
816c826a6e1SEric Anholt struct vc4_bo *vc4_bo_create(struct drm_device *dev, size_t size,
817f3099462SEric Anholt 			     bool from_cache, enum vc4_kernel_bo_type type);
818c8b75bcaSEric Anholt int vc4_dumb_create(struct drm_file *file_priv,
819c8b75bcaSEric Anholt 		    struct drm_device *dev,
820c8b75bcaSEric Anholt 		    struct drm_mode_create_dumb *args);
821d5bc60f6SEric Anholt int vc4_create_bo_ioctl(struct drm_device *dev, void *data,
822d5bc60f6SEric Anholt 			struct drm_file *file_priv);
823463873d5SEric Anholt int vc4_create_shader_bo_ioctl(struct drm_device *dev, void *data,
824463873d5SEric Anholt 			       struct drm_file *file_priv);
825d5bc60f6SEric Anholt int vc4_mmap_bo_ioctl(struct drm_device *dev, void *data,
826d5bc60f6SEric Anholt 		      struct drm_file *file_priv);
82783753117SEric Anholt int vc4_set_tiling_ioctl(struct drm_device *dev, void *data,
82883753117SEric Anholt 			 struct drm_file *file_priv);
82983753117SEric Anholt int vc4_get_tiling_ioctl(struct drm_device *dev, void *data,
83083753117SEric Anholt 			 struct drm_file *file_priv);
83121461365SEric Anholt int vc4_get_hang_state_ioctl(struct drm_device *dev, void *data,
83221461365SEric Anholt 			     struct drm_file *file_priv);
833f3099462SEric Anholt int vc4_label_bo_ioctl(struct drm_device *dev, void *data,
834f3099462SEric Anholt 		       struct drm_file *file_priv);
835f3099462SEric Anholt int vc4_bo_cache_init(struct drm_device *dev);
836b9f19259SBoris Brezillon int vc4_bo_inc_usecnt(struct vc4_bo *bo);
837b9f19259SBoris Brezillon void vc4_bo_dec_usecnt(struct vc4_bo *bo);
838b9f19259SBoris Brezillon void vc4_bo_add_to_purgeable_pool(struct vc4_bo *bo);
839b9f19259SBoris Brezillon void vc4_bo_remove_from_purgeable_pool(struct vc4_bo *bo);
840c8b75bcaSEric Anholt 
841c8b75bcaSEric Anholt /* vc4_crtc.c */
842c8b75bcaSEric Anholt extern struct platform_driver vc4_crtc_driver;
843875a4d53SMaxime Ripard int vc4_crtc_disable_at_boot(struct drm_crtc *crtc);
8445fefc601SMaxime Ripard int vc4_crtc_init(struct drm_device *drm, struct vc4_crtc *vc4_crtc,
8455fefc601SMaxime Ripard 		  const struct drm_crtc_funcs *crtc_funcs,
8465fefc601SMaxime Ripard 		  const struct drm_crtc_helper_funcs *crtc_helper_funcs);
847bdd96472SMaxime Ripard void vc4_crtc_destroy(struct drm_crtc *crtc);
848bdd96472SMaxime Ripard int vc4_page_flip(struct drm_crtc *crtc,
849bdd96472SMaxime Ripard 		  struct drm_framebuffer *fb,
850bdd96472SMaxime Ripard 		  struct drm_pending_vblank_event *event,
851bdd96472SMaxime Ripard 		  uint32_t flags,
852bdd96472SMaxime Ripard 		  struct drm_modeset_acquire_ctx *ctx);
853bdd96472SMaxime Ripard struct drm_crtc_state *vc4_crtc_duplicate_state(struct drm_crtc *crtc);
854bdd96472SMaxime Ripard void vc4_crtc_destroy_state(struct drm_crtc *crtc,
855bdd96472SMaxime Ripard 			    struct drm_crtc_state *state);
856bdd96472SMaxime Ripard void vc4_crtc_reset(struct drm_crtc *crtc);
857008095e0SBoris Brezillon void vc4_crtc_handle_vblank(struct vc4_crtc *crtc);
858666e7358SBoris Brezillon void vc4_crtc_get_margins(struct drm_crtc_state *state,
859e590c2b0SDan Carpenter 			  unsigned int *left, unsigned int *right,
860666e7358SBoris Brezillon 			  unsigned int *top, unsigned int *bottom);
861c8b75bcaSEric Anholt 
862c8b75bcaSEric Anholt /* vc4_debugfs.c */
8637ce84471SWambui Karuga void vc4_debugfs_init(struct drm_minor *minor);
864c9be804cSEric Anholt #ifdef CONFIG_DEBUG_FS
865c9be804cSEric Anholt void vc4_debugfs_add_file(struct drm_device *drm,
866c9be804cSEric Anholt 			  const char *filename,
867c9be804cSEric Anholt 			  int (*show)(struct seq_file*, void*),
868c9be804cSEric Anholt 			  void *data);
869c9be804cSEric Anholt void vc4_debugfs_add_regset32(struct drm_device *drm,
870c9be804cSEric Anholt 			      const char *filename,
871c9be804cSEric Anholt 			      struct debugfs_regset32 *regset);
872c9be804cSEric Anholt #else
873c9be804cSEric Anholt static inline void vc4_debugfs_add_file(struct drm_device *drm,
874c9be804cSEric Anholt 					const char *filename,
875c9be804cSEric Anholt 					int (*show)(struct seq_file*, void*),
876c9be804cSEric Anholt 					void *data)
877c9be804cSEric Anholt {
878c9be804cSEric Anholt }
879c9be804cSEric Anholt 
880c9be804cSEric Anholt static inline void vc4_debugfs_add_regset32(struct drm_device *drm,
881c9be804cSEric Anholt 					    const char *filename,
882c9be804cSEric Anholt 					    struct debugfs_regset32 *regset)
883c9be804cSEric Anholt {
884c9be804cSEric Anholt }
885c9be804cSEric Anholt #endif
886c8b75bcaSEric Anholt 
887c8b75bcaSEric Anholt /* vc4_drv.c */
888c8b75bcaSEric Anholt void __iomem *vc4_ioremap_regs(struct platform_device *dev, int index);
889c8b75bcaSEric Anholt 
89008302c35SEric Anholt /* vc4_dpi.c */
89108302c35SEric Anholt extern struct platform_driver vc4_dpi_driver;
89208302c35SEric Anholt 
8934078f575SEric Anholt /* vc4_dsi.c */
8944078f575SEric Anholt extern struct platform_driver vc4_dsi_driver;
8954078f575SEric Anholt 
896cdec4d36SEric Anholt /* vc4_fence.c */
897cdec4d36SEric Anholt extern const struct dma_fence_ops vc4_fence_ops;
898cdec4d36SEric Anholt 
899d5b1a78aSEric Anholt /* vc4_gem.c */
900171a072bSMaxime Ripard int vc4_gem_init(struct drm_device *dev);
901d5b1a78aSEric Anholt int vc4_submit_cl_ioctl(struct drm_device *dev, void *data,
902d5b1a78aSEric Anholt 			struct drm_file *file_priv);
903d5b1a78aSEric Anholt int vc4_wait_seqno_ioctl(struct drm_device *dev, void *data,
904d5b1a78aSEric Anholt 			 struct drm_file *file_priv);
905d5b1a78aSEric Anholt int vc4_wait_bo_ioctl(struct drm_device *dev, void *data,
906d5b1a78aSEric Anholt 		      struct drm_file *file_priv);
907ca26d28bSVarad Gautam void vc4_submit_next_bin_job(struct drm_device *dev);
908ca26d28bSVarad Gautam void vc4_submit_next_render_job(struct drm_device *dev);
909ca26d28bSVarad Gautam void vc4_move_job_to_render(struct drm_device *dev, struct vc4_exec_info *exec);
910d5b1a78aSEric Anholt int vc4_wait_for_seqno(struct drm_device *dev, uint64_t seqno,
911d5b1a78aSEric Anholt 		       uint64_t timeout_ns, bool interruptible);
912d5b1a78aSEric Anholt void vc4_job_handle_completed(struct vc4_dev *vc4);
913b501baccSEric Anholt int vc4_queue_seqno_cb(struct drm_device *dev,
914b501baccSEric Anholt 		       struct vc4_seqno_cb *cb, uint64_t seqno,
915b501baccSEric Anholt 		       void (*func)(struct vc4_seqno_cb *cb));
916b9f19259SBoris Brezillon int vc4_gem_madvise_ioctl(struct drm_device *dev, void *data,
917b9f19259SBoris Brezillon 			  struct drm_file *file_priv);
918d5b1a78aSEric Anholt 
919c8b75bcaSEric Anholt /* vc4_hdmi.c */
920c8b75bcaSEric Anholt extern struct platform_driver vc4_hdmi_driver;
921c8b75bcaSEric Anholt 
9229a8d5e4aSBoris Brezillon /* vc4_vec.c */
923e4b81f8cSBoris Brezillon extern struct platform_driver vc4_vec_driver;
924e4b81f8cSBoris Brezillon 
925008095e0SBoris Brezillon /* vc4_txp.c */
926008095e0SBoris Brezillon extern struct platform_driver vc4_txp_driver;
927008095e0SBoris Brezillon 
928d5b1a78aSEric Anholt /* vc4_irq.c */
9295226711eSThomas Zimmermann void vc4_irq_enable(struct drm_device *dev);
9305226711eSThomas Zimmermann void vc4_irq_disable(struct drm_device *dev);
9315226711eSThomas Zimmermann int vc4_irq_install(struct drm_device *dev, int irq);
932d5b1a78aSEric Anholt void vc4_irq_uninstall(struct drm_device *dev);
933d5b1a78aSEric Anholt void vc4_irq_reset(struct drm_device *dev);
934d5b1a78aSEric Anholt 
935c8b75bcaSEric Anholt /* vc4_hvs.c */
936c8b75bcaSEric Anholt extern struct platform_driver vc4_hvs_driver;
9373454f01aSMaxime Ripard void vc4_hvs_stop_channel(struct vc4_hvs *hvs, unsigned int output);
9383454f01aSMaxime Ripard int vc4_hvs_get_fifo_from_output(struct vc4_hvs *hvs, unsigned int output);
9393454f01aSMaxime Ripard u8 vc4_hvs_get_fifo_frame_count(struct vc4_hvs *hvs, unsigned int fifo);
940ee6965c8SMaxime Ripard int vc4_hvs_atomic_check(struct drm_crtc *crtc, struct drm_atomic_state *state);
941eeb6ab46SMaxime Ripard void vc4_hvs_atomic_begin(struct drm_crtc *crtc, struct drm_atomic_state *state);
942ee6965c8SMaxime Ripard void vc4_hvs_atomic_enable(struct drm_crtc *crtc, struct drm_atomic_state *state);
943ee6965c8SMaxime Ripard void vc4_hvs_atomic_disable(struct drm_crtc *crtc, struct drm_atomic_state *state);
944ee6965c8SMaxime Ripard void vc4_hvs_atomic_flush(struct drm_crtc *crtc, struct drm_atomic_state *state);
9453454f01aSMaxime Ripard void vc4_hvs_dump_state(struct vc4_hvs *hvs);
9463454f01aSMaxime Ripard void vc4_hvs_unmask_underrun(struct vc4_hvs *hvs, int channel);
9473454f01aSMaxime Ripard void vc4_hvs_mask_underrun(struct vc4_hvs *hvs, int channel);
948c8b75bcaSEric Anholt 
949c8b75bcaSEric Anholt /* vc4_kms.c */
950c8b75bcaSEric Anholt int vc4_kms_load(struct drm_device *dev);
951c8b75bcaSEric Anholt 
952c8b75bcaSEric Anholt /* vc4_plane.c */
953c8b75bcaSEric Anholt struct drm_plane *vc4_plane_init(struct drm_device *dev,
954c8b75bcaSEric Anholt 				 enum drm_plane_type type);
9550c2a50f1SMaxime Ripard int vc4_plane_create_additional_planes(struct drm_device *dev);
956c8b75bcaSEric Anholt u32 vc4_plane_write_dlist(struct drm_plane *plane, u32 __iomem *dlist);
9572f196b7cSDaniel Vetter u32 vc4_plane_dlist_size(const struct drm_plane_state *state);
958b501baccSEric Anholt void vc4_plane_async_set_fb(struct drm_plane *plane,
959b501baccSEric Anholt 			    struct drm_framebuffer *fb);
960463873d5SEric Anholt 
961d3f5168aSEric Anholt /* vc4_v3d.c */
962d3f5168aSEric Anholt extern struct platform_driver vc4_v3d_driver;
963ffc26740SEric Anholt extern const struct of_device_id vc4_v3d_dt_match[];
964553c942fSEric Anholt int vc4_v3d_get_bin_slot(struct vc4_dev *vc4);
96535c8b4b2SPaul Kocialkowski int vc4_v3d_bin_bo_get(struct vc4_dev *vc4, bool *used);
96635c8b4b2SPaul Kocialkowski void vc4_v3d_bin_bo_put(struct vc4_dev *vc4);
967cb74f6eeSEric Anholt int vc4_v3d_pm_get(struct vc4_dev *vc4);
968cb74f6eeSEric Anholt void vc4_v3d_pm_put(struct vc4_dev *vc4);
969d5b1a78aSEric Anholt 
970d5b1a78aSEric Anholt /* vc4_validate.c */
971d5b1a78aSEric Anholt int
972d5b1a78aSEric Anholt vc4_validate_bin_cl(struct drm_device *dev,
973d5b1a78aSEric Anholt 		    void *validated,
974d5b1a78aSEric Anholt 		    void *unvalidated,
975d5b1a78aSEric Anholt 		    struct vc4_exec_info *exec);
976d5b1a78aSEric Anholt 
977d5b1a78aSEric Anholt int
978d5b1a78aSEric Anholt vc4_validate_shader_recs(struct drm_device *dev, struct vc4_exec_info *exec);
979d5b1a78aSEric Anholt 
980d5b1a78aSEric Anholt struct drm_gem_cma_object *vc4_use_bo(struct vc4_exec_info *exec,
981d5b1a78aSEric Anholt 				      uint32_t hindex);
982d5b1a78aSEric Anholt 
983d5b1a78aSEric Anholt int vc4_get_rcl(struct drm_device *dev, struct vc4_exec_info *exec);
984d5b1a78aSEric Anholt 
985d5b1a78aSEric Anholt bool vc4_check_tex_size(struct vc4_exec_info *exec,
986d5b1a78aSEric Anholt 			struct drm_gem_cma_object *fbo,
987d5b1a78aSEric Anholt 			uint32_t offset, uint8_t tiling_format,
988d5b1a78aSEric Anholt 			uint32_t width, uint32_t height, uint8_t cpp);
989d3f5168aSEric Anholt 
990463873d5SEric Anholt /* vc4_validate_shader.c */
991463873d5SEric Anholt struct vc4_validated_shader_info *
992463873d5SEric Anholt vc4_validate_shader(struct drm_gem_cma_object *shader_obj);
99365101d8cSBoris Brezillon 
99465101d8cSBoris Brezillon /* vc4_perfmon.c */
99565101d8cSBoris Brezillon void vc4_perfmon_get(struct vc4_perfmon *perfmon);
99665101d8cSBoris Brezillon void vc4_perfmon_put(struct vc4_perfmon *perfmon);
99765101d8cSBoris Brezillon void vc4_perfmon_start(struct vc4_dev *vc4, struct vc4_perfmon *perfmon);
99865101d8cSBoris Brezillon void vc4_perfmon_stop(struct vc4_dev *vc4, struct vc4_perfmon *perfmon,
99965101d8cSBoris Brezillon 		      bool capture);
100065101d8cSBoris Brezillon struct vc4_perfmon *vc4_perfmon_find(struct vc4_file *vc4file, int id);
100165101d8cSBoris Brezillon void vc4_perfmon_open_file(struct vc4_file *vc4file);
100265101d8cSBoris Brezillon void vc4_perfmon_close_file(struct vc4_file *vc4file);
100365101d8cSBoris Brezillon int vc4_perfmon_create_ioctl(struct drm_device *dev, void *data,
100465101d8cSBoris Brezillon 			     struct drm_file *file_priv);
100565101d8cSBoris Brezillon int vc4_perfmon_destroy_ioctl(struct drm_device *dev, void *data,
100665101d8cSBoris Brezillon 			      struct drm_file *file_priv);
100765101d8cSBoris Brezillon int vc4_perfmon_get_values_ioctl(struct drm_device *dev, void *data,
100865101d8cSBoris Brezillon 				 struct drm_file *file_priv);
10096a88752cSMaxime Ripard 
10106a88752cSMaxime Ripard #endif /* _VC4_DRV_H_ */
1011