1 /*
2  * Copyright (C) 2012 Texas Instruments
3  * Author: Rob Clark <robdclark@gmail.com>
4  *
5  * This program is free software; you can redistribute it and/or modify it
6  * under the terms of the GNU General Public License version 2 as published by
7  * the Free Software Foundation.
8  *
9  * This program is distributed in the hope that it will be useful, but WITHOUT
10  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12  * more details.
13  *
14  * You should have received a copy of the GNU General Public License along with
15  * this program.  If not, see <http://www.gnu.org/licenses/>.
16  */
17 
18 #ifndef __TILCDC_DRV_H__
19 #define __TILCDC_DRV_H__
20 
21 #include <linux/clk.h>
22 #include <linux/cpufreq.h>
23 #include <linux/module.h>
24 #include <linux/platform_device.h>
25 #include <linux/pm.h>
26 #include <linux/pm_runtime.h>
27 #include <linux/slab.h>
28 #include <linux/of.h>
29 #include <linux/of_device.h>
30 #include <linux/list.h>
31 
32 #include <drm/drmP.h>
33 #include <drm/drm_crtc_helper.h>
34 #include <drm/drm_gem_cma_helper.h>
35 #include <drm/drm_fb_cma_helper.h>
36 #include <drm/drm_bridge.h>
37 
38 /* Defaulting to pixel clock defined on AM335x */
39 #define TILCDC_DEFAULT_MAX_PIXELCLOCK  126000
40 /* Defaulting to max width as defined on AM335x */
41 #define TILCDC_DEFAULT_MAX_WIDTH  2048
42 /*
43  * This may need some tweaking, but want to allow at least 1280x1024@60
44  * with optimized DDR & EMIF settings tweaked 1920x1080@24 appears to
45  * be supportable
46  */
47 #define TILCDC_DEFAULT_MAX_BANDWIDTH  (1280*1024*60)
48 
49 
50 struct tilcdc_drm_private {
51 	void __iomem *mmio;
52 
53 	struct clk *clk;         /* functional clock */
54 	int rev;                 /* IP revision */
55 
56 	/* don't attempt resolutions w/ higher W * H * Hz: */
57 	uint32_t max_bandwidth;
58 	/*
59 	 * Pixel Clock will be restricted to some value as
60 	 * defined in the device datasheet measured in KHz
61 	 */
62 	uint32_t max_pixelclock;
63 	/*
64 	 * Max allowable width is limited on a per device basis
65 	 * measured in pixels
66 	 */
67 	uint32_t max_width;
68 
69 	/* Supported pixel formats */
70 	const uint32_t *pixelformats;
71 	uint32_t num_pixelformats;
72 
73 #ifdef CONFIG_CPU_FREQ
74 	struct notifier_block freq_transition;
75 #endif
76 
77 	struct workqueue_struct *wq;
78 
79 	struct drm_crtc *crtc;
80 
81 	unsigned int num_encoders;
82 	struct drm_encoder *encoders[8];
83 
84 	unsigned int num_connectors;
85 	struct drm_connector *connectors[8];
86 
87 	struct drm_encoder *external_encoder;
88 	struct drm_connector *external_connector;
89 	const struct drm_connector_helper_funcs *connector_funcs;
90 
91 	bool is_registered;
92 	bool is_componentized;
93 };
94 
95 /* Sub-module for display.  Since we don't know at compile time what panels
96  * or display adapter(s) might be present (for ex, off chip dvi/tfp410,
97  * hdmi encoder, various lcd panels), the connector/encoder(s) are split into
98  * separate drivers.  If they are probed and found to be present, they
99  * register themselves with tilcdc_register_module().
100  */
101 struct tilcdc_module;
102 
103 struct tilcdc_module_ops {
104 	/* create appropriate encoders/connectors: */
105 	int (*modeset_init)(struct tilcdc_module *mod, struct drm_device *dev);
106 #ifdef CONFIG_DEBUG_FS
107 	/* create debugfs nodes (can be NULL): */
108 	int (*debugfs_init)(struct tilcdc_module *mod, struct drm_minor *minor);
109 #endif
110 };
111 
112 struct tilcdc_module {
113 	const char *name;
114 	struct list_head list;
115 	const struct tilcdc_module_ops *funcs;
116 };
117 
118 void tilcdc_module_init(struct tilcdc_module *mod, const char *name,
119 		const struct tilcdc_module_ops *funcs);
120 void tilcdc_module_cleanup(struct tilcdc_module *mod);
121 
122 /* Panel config that needs to be set in the crtc, but is not coming from
123  * the mode timings.  The display module is expected to call
124  * tilcdc_crtc_set_panel_info() to set this during modeset.
125  */
126 struct tilcdc_panel_info {
127 
128 	/* AC Bias Pin Frequency */
129 	uint32_t ac_bias;
130 
131 	/* AC Bias Pin Transitions per Interrupt */
132 	uint32_t ac_bias_intrpt;
133 
134 	/* DMA burst size */
135 	uint32_t dma_burst_sz;
136 
137 	/* Bits per pixel */
138 	uint32_t bpp;
139 
140 	/* FIFO DMA Request Delay */
141 	uint32_t fdd;
142 
143 	/* TFT Alternative Signal Mapping (Only for active) */
144 	bool tft_alt_mode;
145 
146 	/* Invert pixel clock */
147 	bool invert_pxl_clk;
148 
149 	/* Horizontal and Vertical Sync Edge: 0=rising 1=falling */
150 	uint32_t sync_edge;
151 
152 	/* Horizontal and Vertical Sync: Control: 0=ignore */
153 	uint32_t sync_ctrl;
154 
155 	/* Raster Data Order Select: 1=Most-to-least 0=Least-to-most */
156 	uint32_t raster_order;
157 
158 	/* DMA FIFO threshold */
159 	uint32_t fifo_th;
160 };
161 
162 #define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
163 
164 int tilcdc_crtc_create(struct drm_device *dev);
165 irqreturn_t tilcdc_crtc_irq(struct drm_crtc *crtc);
166 void tilcdc_crtc_update_clk(struct drm_crtc *crtc);
167 void tilcdc_crtc_set_panel_info(struct drm_crtc *crtc,
168 		const struct tilcdc_panel_info *info);
169 void tilcdc_crtc_set_simulate_vesa_sync(struct drm_crtc *crtc,
170 					bool simulate_vesa_sync);
171 int tilcdc_crtc_mode_valid(struct drm_crtc *crtc, struct drm_display_mode *mode);
172 int tilcdc_crtc_max_width(struct drm_crtc *crtc);
173 void tilcdc_crtc_shutdown(struct drm_crtc *crtc);
174 int tilcdc_crtc_update_fb(struct drm_crtc *crtc,
175 		struct drm_framebuffer *fb,
176 		struct drm_pending_vblank_event *event);
177 
178 int tilcdc_plane_init(struct drm_device *dev, struct drm_plane *plane);
179 
180 #endif /* __TILCDC_DRV_H__ */
181