xref: /openbmc/linux/drivers/gpu/drm/tegra/hub.h (revision 1a59d1b8)
1 /*
2  * Copyright (C) 2017 NVIDIA CORPORATION.  All rights reserved.
3  *
4  * This program is free software; you can redistribute it and/or modify
5  * it under the terms of the GNU General Public License version 2 as
6  * published by the Free Software Foundation.
7  */
8 
9 #ifndef TEGRA_HUB_H
10 #define TEGRA_HUB_H 1
11 
12 #include <drm/drmP.h>
13 #include <drm/drm_plane.h>
14 
15 #include "plane.h"
16 
17 struct tegra_dc;
18 
19 struct tegra_windowgroup {
20 	unsigned int usecount;
21 	struct mutex lock;
22 
23 	unsigned int index;
24 	struct device *parent;
25 	struct reset_control *rst;
26 };
27 
28 struct tegra_shared_plane {
29 	struct tegra_plane base;
30 	struct tegra_windowgroup *wgrp;
31 };
32 
33 static inline struct tegra_shared_plane *
34 to_tegra_shared_plane(struct drm_plane *plane)
35 {
36 	return container_of(plane, struct tegra_shared_plane, base.base);
37 }
38 
39 struct tegra_display_hub_soc {
40 	unsigned int num_wgrps;
41 	bool supports_dsc;
42 };
43 
44 struct tegra_display_hub {
45 	struct drm_private_obj base;
46 	struct host1x_client client;
47 	struct clk *clk_disp;
48 	struct clk *clk_dsc;
49 	struct clk *clk_hub;
50 	struct reset_control *rst;
51 
52 	unsigned int num_heads;
53 	struct clk **clk_heads;
54 
55 	const struct tegra_display_hub_soc *soc;
56 	struct tegra_windowgroup *wgrps;
57 };
58 
59 static inline struct tegra_display_hub *
60 to_tegra_display_hub(struct host1x_client *client)
61 {
62 	return container_of(client, struct tegra_display_hub, client);
63 }
64 
65 struct tegra_display_hub_state {
66 	struct drm_private_state base;
67 
68 	struct tegra_dc *dc;
69 	unsigned long rate;
70 	struct clk *clk;
71 };
72 
73 static inline struct tegra_display_hub_state *
74 to_tegra_display_hub_state(struct drm_private_state *priv)
75 {
76 	return container_of(priv, struct tegra_display_hub_state, base);
77 }
78 
79 struct tegra_dc;
80 struct tegra_plane;
81 
82 int tegra_display_hub_prepare(struct tegra_display_hub *hub);
83 void tegra_display_hub_cleanup(struct tegra_display_hub *hub);
84 
85 struct drm_plane *tegra_shared_plane_create(struct drm_device *drm,
86 					    struct tegra_dc *dc,
87 					    unsigned int wgrp,
88 					    unsigned int index);
89 
90 int tegra_display_hub_atomic_check(struct drm_device *drm,
91 				   struct drm_atomic_state *state);
92 void tegra_display_hub_atomic_commit(struct drm_device *drm,
93 				     struct drm_atomic_state *state);
94 
95 #define DC_CMD_IHUB_COMMON_MISC_CTL 0x068
96 #define  LATENCY_EVENT (1 << 3)
97 
98 #define DC_DISP_IHUB_COMMON_DISPLAY_FETCH_METER 0x451
99 #define  CURS_SLOTS(x) (((x) & 0xff) << 8)
100 #define  WGRP_SLOTS(x) (((x) & 0xff) << 0)
101 
102 #endif /* TEGRA_HUB_H */
103