17480ba4dSJernej Skrabec /*
27480ba4dSJernej Skrabec  * Copyright (C) Jernej Skrabec <jernej.skrabec@siol.net>
37480ba4dSJernej Skrabec  *
47480ba4dSJernej Skrabec  * This program is free software; you can redistribute it and/or
57480ba4dSJernej Skrabec  * modify it under the terms of the GNU General Public License as
67480ba4dSJernej Skrabec  * published by the Free Software Foundation; either version 2 of
77480ba4dSJernej Skrabec  * the License, or (at your option) any later version.
87480ba4dSJernej Skrabec  */
97480ba4dSJernej Skrabec 
107480ba4dSJernej Skrabec #include <drm/drm_atomic.h>
117480ba4dSJernej Skrabec #include <drm/drm_atomic_helper.h>
127480ba4dSJernej Skrabec #include <drm/drm_crtc.h>
137480ba4dSJernej Skrabec #include <drm/drm_crtc_helper.h>
147480ba4dSJernej Skrabec #include <drm/drm_fb_cma_helper.h>
157480ba4dSJernej Skrabec #include <drm/drm_gem_cma_helper.h>
167480ba4dSJernej Skrabec #include <drm/drm_plane_helper.h>
177480ba4dSJernej Skrabec #include <drm/drmP.h>
187480ba4dSJernej Skrabec 
197480ba4dSJernej Skrabec #include "sun8i_vi_layer.h"
207480ba4dSJernej Skrabec #include "sun8i_mixer.h"
21b862a648SJernej Skrabec #include "sun8i_vi_scaler.h"
227480ba4dSJernej Skrabec 
237480ba4dSJernej Skrabec static void sun8i_vi_layer_enable(struct sun8i_mixer *mixer, int channel,
247480ba4dSJernej Skrabec 				  int overlay, bool enable)
257480ba4dSJernej Skrabec {
267480ba4dSJernej Skrabec 	u32 val;
277480ba4dSJernej Skrabec 
287480ba4dSJernej Skrabec 	DRM_DEBUG_DRIVER("%sabling VI channel %d overlay %d\n",
297480ba4dSJernej Skrabec 			 enable ? "En" : "Dis", channel, overlay);
307480ba4dSJernej Skrabec 
317480ba4dSJernej Skrabec 	if (enable)
327480ba4dSJernej Skrabec 		val = SUN8I_MIXER_CHAN_VI_LAYER_ATTR_EN;
337480ba4dSJernej Skrabec 	else
347480ba4dSJernej Skrabec 		val = 0;
357480ba4dSJernej Skrabec 
367480ba4dSJernej Skrabec 	regmap_update_bits(mixer->engine.regs,
377480ba4dSJernej Skrabec 			   SUN8I_MIXER_CHAN_VI_LAYER_ATTR(channel, overlay),
387480ba4dSJernej Skrabec 			   SUN8I_MIXER_CHAN_VI_LAYER_ATTR_EN, val);
397480ba4dSJernej Skrabec 
407480ba4dSJernej Skrabec 	if (enable)
417480ba4dSJernej Skrabec 		val = SUN8I_MIXER_BLEND_PIPE_CTL_EN(channel);
427480ba4dSJernej Skrabec 	else
437480ba4dSJernej Skrabec 		val = 0;
447480ba4dSJernej Skrabec 
457480ba4dSJernej Skrabec 	regmap_update_bits(mixer->engine.regs,
467480ba4dSJernej Skrabec 			   SUN8I_MIXER_BLEND_PIPE_CTL,
477480ba4dSJernej Skrabec 			   SUN8I_MIXER_BLEND_PIPE_CTL_EN(channel), val);
487480ba4dSJernej Skrabec }
497480ba4dSJernej Skrabec 
507480ba4dSJernej Skrabec static int sun8i_vi_layer_update_coord(struct sun8i_mixer *mixer, int channel,
517480ba4dSJernej Skrabec 				       int overlay, struct drm_plane *plane)
527480ba4dSJernej Skrabec {
537480ba4dSJernej Skrabec 	struct drm_plane_state *state = plane->state;
541343bd6cSJernej Skrabec 	const struct drm_format_info *format = state->fb->format;
55b862a648SJernej Skrabec 	u32 src_w, src_h, dst_w, dst_h;
56b862a648SJernej Skrabec 	u32 outsize, insize;
57b862a648SJernej Skrabec 	u32 hphase, vphase;
58e1ef9006SJernej Skrabec 	bool subsampled;
597480ba4dSJernej Skrabec 
607480ba4dSJernej Skrabec 	DRM_DEBUG_DRIVER("Updating VI channel %d overlay %d\n",
617480ba4dSJernej Skrabec 			 channel, overlay);
62b862a648SJernej Skrabec 
63b862a648SJernej Skrabec 	src_w = drm_rect_width(&state->src) >> 16;
64b862a648SJernej Skrabec 	src_h = drm_rect_height(&state->src) >> 16;
65b862a648SJernej Skrabec 	dst_w = drm_rect_width(&state->dst);
66b862a648SJernej Skrabec 	dst_h = drm_rect_height(&state->dst);
67b862a648SJernej Skrabec 
68b862a648SJernej Skrabec 	hphase = state->src.x1 & 0xffff;
69b862a648SJernej Skrabec 	vphase = state->src.y1 & 0xffff;
70b862a648SJernej Skrabec 
71e1ef9006SJernej Skrabec 	/* make coordinates dividable by subsampling factor */
72e1ef9006SJernej Skrabec 	if (format->hsub > 1) {
73e1ef9006SJernej Skrabec 		int mask, remainder;
74e1ef9006SJernej Skrabec 
75e1ef9006SJernej Skrabec 		mask = format->hsub - 1;
76e1ef9006SJernej Skrabec 		remainder = (state->src.x1 >> 16) & mask;
77e1ef9006SJernej Skrabec 		src_w = (src_w + remainder) & ~mask;
78e1ef9006SJernej Skrabec 		hphase += remainder << 16;
79e1ef9006SJernej Skrabec 	}
80e1ef9006SJernej Skrabec 
81e1ef9006SJernej Skrabec 	if (format->vsub > 1) {
82e1ef9006SJernej Skrabec 		int mask, remainder;
83e1ef9006SJernej Skrabec 
84e1ef9006SJernej Skrabec 		mask = format->vsub - 1;
85e1ef9006SJernej Skrabec 		remainder = (state->src.y1 >> 16) & mask;
86e1ef9006SJernej Skrabec 		src_h = (src_h + remainder) & ~mask;
87e1ef9006SJernej Skrabec 		vphase += remainder << 16;
88e1ef9006SJernej Skrabec 	}
89e1ef9006SJernej Skrabec 
90b862a648SJernej Skrabec 	insize = SUN8I_MIXER_SIZE(src_w, src_h);
91b862a648SJernej Skrabec 	outsize = SUN8I_MIXER_SIZE(dst_w, dst_h);
927480ba4dSJernej Skrabec 
937480ba4dSJernej Skrabec 	/* Set height and width */
94b862a648SJernej Skrabec 	DRM_DEBUG_DRIVER("Layer source offset X: %d Y: %d\n",
95e1ef9006SJernej Skrabec 			 (state->src.x1 >> 16) & ~(format->hsub - 1),
96e1ef9006SJernej Skrabec 			 (state->src.y1 >> 16) & ~(format->vsub - 1));
97b862a648SJernej Skrabec 	DRM_DEBUG_DRIVER("Layer source size W: %d H: %d\n", src_w, src_h);
987480ba4dSJernej Skrabec 	regmap_write(mixer->engine.regs,
997480ba4dSJernej Skrabec 		     SUN8I_MIXER_CHAN_VI_LAYER_SIZE(channel, overlay),
100b862a648SJernej Skrabec 		     insize);
1017480ba4dSJernej Skrabec 	regmap_write(mixer->engine.regs,
1027480ba4dSJernej Skrabec 		     SUN8I_MIXER_CHAN_VI_OVL_SIZE(channel),
103b862a648SJernej Skrabec 		     insize);
104b862a648SJernej Skrabec 
105e1ef9006SJernej Skrabec 	/*
106e1ef9006SJernej Skrabec 	 * Scaler must be enabled for subsampled formats, so it scales
107e1ef9006SJernej Skrabec 	 * chroma to same size as luma.
108e1ef9006SJernej Skrabec 	 */
109e1ef9006SJernej Skrabec 	subsampled = format->hsub > 1 || format->vsub > 1;
110e1ef9006SJernej Skrabec 
111e1ef9006SJernej Skrabec 	if (insize != outsize || subsampled || hphase || vphase) {
112b862a648SJernej Skrabec 		u32 hscale, vscale;
113b862a648SJernej Skrabec 
114b862a648SJernej Skrabec 		DRM_DEBUG_DRIVER("HW scaling is enabled\n");
115b862a648SJernej Skrabec 
116b862a648SJernej Skrabec 		hscale = state->src_w / state->crtc_w;
117b862a648SJernej Skrabec 		vscale = state->src_h / state->crtc_h;
118b862a648SJernej Skrabec 
119b862a648SJernej Skrabec 		sun8i_vi_scaler_setup(mixer, channel, src_w, src_h, dst_w,
1201343bd6cSJernej Skrabec 				      dst_h, hscale, vscale, hphase, vphase,
1211343bd6cSJernej Skrabec 				      format);
122b862a648SJernej Skrabec 		sun8i_vi_scaler_enable(mixer, channel, true);
123b862a648SJernej Skrabec 	} else {
124b862a648SJernej Skrabec 		DRM_DEBUG_DRIVER("HW scaling is not needed\n");
125b862a648SJernej Skrabec 		sun8i_vi_scaler_enable(mixer, channel, false);
126b862a648SJernej Skrabec 	}
1277480ba4dSJernej Skrabec 
1287480ba4dSJernej Skrabec 	/* Set base coordinates */
129b862a648SJernej Skrabec 	DRM_DEBUG_DRIVER("Layer destination coordinates X: %d Y: %d\n",
1307480ba4dSJernej Skrabec 			 state->dst.x1, state->dst.y1);
131b862a648SJernej Skrabec 	DRM_DEBUG_DRIVER("Layer destination size W: %d H: %d\n", dst_w, dst_h);
1327480ba4dSJernej Skrabec 	regmap_write(mixer->engine.regs,
1337480ba4dSJernej Skrabec 		     SUN8I_MIXER_BLEND_ATTR_COORD(channel),
1347480ba4dSJernej Skrabec 		     SUN8I_MIXER_COORD(state->dst.x1, state->dst.y1));
1357480ba4dSJernej Skrabec 	regmap_write(mixer->engine.regs,
1367480ba4dSJernej Skrabec 		     SUN8I_MIXER_BLEND_ATTR_INSIZE(channel),
137b862a648SJernej Skrabec 		     outsize);
1387480ba4dSJernej Skrabec 
1397480ba4dSJernej Skrabec 	return 0;
1407480ba4dSJernej Skrabec }
1417480ba4dSJernej Skrabec 
1427480ba4dSJernej Skrabec static int sun8i_vi_layer_update_formats(struct sun8i_mixer *mixer, int channel,
1437480ba4dSJernej Skrabec 					 int overlay, struct drm_plane *plane)
1447480ba4dSJernej Skrabec {
1457480ba4dSJernej Skrabec 	struct drm_plane_state *state = plane->state;
1467480ba4dSJernej Skrabec 	const struct de2_fmt_info *fmt_info;
1477480ba4dSJernej Skrabec 	u32 val;
1487480ba4dSJernej Skrabec 
1497480ba4dSJernej Skrabec 	fmt_info = sun8i_mixer_format_info(state->fb->format->format);
150e1ef9006SJernej Skrabec 	if (!fmt_info) {
1517480ba4dSJernej Skrabec 		DRM_DEBUG_DRIVER("Invalid format\n");
1527480ba4dSJernej Skrabec 		return -EINVAL;
1537480ba4dSJernej Skrabec 	}
1547480ba4dSJernej Skrabec 
1557480ba4dSJernej Skrabec 	val = fmt_info->de2_fmt << SUN8I_MIXER_CHAN_VI_LAYER_ATTR_FBFMT_OFFSET;
1567480ba4dSJernej Skrabec 	regmap_update_bits(mixer->engine.regs,
1577480ba4dSJernej Skrabec 			   SUN8I_MIXER_CHAN_VI_LAYER_ATTR(channel, overlay),
158e1ef9006SJernej Skrabec 			   SUN8I_MIXER_CHAN_VI_LAYER_ATTR_FBFMT_MASK, val);
159e1ef9006SJernej Skrabec 
160e1ef9006SJernej Skrabec 	if (fmt_info->csc != SUN8I_CSC_MODE_OFF) {
161e1ef9006SJernej Skrabec 		sun8i_csc_set_ccsc_coefficients(mixer, channel, fmt_info->csc);
162e1ef9006SJernej Skrabec 		sun8i_csc_enable_ccsc(mixer, channel, true);
163e1ef9006SJernej Skrabec 	} else {
164e1ef9006SJernej Skrabec 		sun8i_csc_enable_ccsc(mixer, channel, false);
165e1ef9006SJernej Skrabec 	}
166e1ef9006SJernej Skrabec 
167e1ef9006SJernej Skrabec 	if (fmt_info->rgb)
168e1ef9006SJernej Skrabec 		val = SUN8I_MIXER_CHAN_VI_LAYER_ATTR_RGB_MODE;
169e1ef9006SJernej Skrabec 	else
170e1ef9006SJernej Skrabec 		val = 0;
171e1ef9006SJernej Skrabec 
172e1ef9006SJernej Skrabec 	regmap_update_bits(mixer->engine.regs,
173e1ef9006SJernej Skrabec 			   SUN8I_MIXER_CHAN_VI_LAYER_ATTR(channel, overlay),
174e1ef9006SJernej Skrabec 			   SUN8I_MIXER_CHAN_VI_LAYER_ATTR_RGB_MODE, val);
1757480ba4dSJernej Skrabec 
1767480ba4dSJernej Skrabec 	return 0;
1777480ba4dSJernej Skrabec }
1787480ba4dSJernej Skrabec 
1797480ba4dSJernej Skrabec static int sun8i_vi_layer_update_buffer(struct sun8i_mixer *mixer, int channel,
1807480ba4dSJernej Skrabec 					int overlay, struct drm_plane *plane)
1817480ba4dSJernej Skrabec {
1827480ba4dSJernej Skrabec 	struct drm_plane_state *state = plane->state;
1837480ba4dSJernej Skrabec 	struct drm_framebuffer *fb = state->fb;
184e1ef9006SJernej Skrabec 	const struct drm_format_info *format = fb->format;
1857480ba4dSJernej Skrabec 	struct drm_gem_cma_object *gem;
186e1ef9006SJernej Skrabec 	u32 dx, dy, src_x, src_y;
1877480ba4dSJernej Skrabec 	dma_addr_t paddr;
188e1ef9006SJernej Skrabec 	int i;
1897480ba4dSJernej Skrabec 
190e1ef9006SJernej Skrabec 	/* Adjust x and y to be dividable by subsampling factor */
191e1ef9006SJernej Skrabec 	src_x = (state->src.x1 >> 16) & ~(format->hsub - 1);
192e1ef9006SJernej Skrabec 	src_y = (state->src.y1 >> 16) & ~(format->vsub - 1);
193e1ef9006SJernej Skrabec 
194e1ef9006SJernej Skrabec 	for (i = 0; i < format->num_planes; i++) {
1957480ba4dSJernej Skrabec 		/* Get the physical address of the buffer in memory */
196e1ef9006SJernej Skrabec 		gem = drm_fb_cma_get_gem_obj(fb, i);
1977480ba4dSJernej Skrabec 
1987480ba4dSJernej Skrabec 		DRM_DEBUG_DRIVER("Using GEM @ %pad\n", &gem->paddr);
1997480ba4dSJernej Skrabec 
2007480ba4dSJernej Skrabec 		/* Compute the start of the displayed memory */
201e1ef9006SJernej Skrabec 		paddr = gem->paddr + fb->offsets[i];
202e1ef9006SJernej Skrabec 
203e1ef9006SJernej Skrabec 		dx = src_x;
204e1ef9006SJernej Skrabec 		dy = src_y;
205e1ef9006SJernej Skrabec 
206e1ef9006SJernej Skrabec 		if (i > 0) {
207e1ef9006SJernej Skrabec 			dx /= format->hsub;
208e1ef9006SJernej Skrabec 			dy /= format->vsub;
209e1ef9006SJernej Skrabec 		}
2107480ba4dSJernej Skrabec 
2117480ba4dSJernej Skrabec 		/* Fixup framebuffer address for src coordinates */
212e1ef9006SJernej Skrabec 		paddr += dx * format->cpp[i];
213e1ef9006SJernej Skrabec 		paddr += dy * fb->pitches[i];
2147480ba4dSJernej Skrabec 
2157480ba4dSJernej Skrabec 		/* Set the line width */
216e1ef9006SJernej Skrabec 		DRM_DEBUG_DRIVER("Layer %d. line width: %d bytes\n",
217e1ef9006SJernej Skrabec 				 i + 1, fb->pitches[i]);
2187480ba4dSJernej Skrabec 		regmap_write(mixer->engine.regs,
219e1ef9006SJernej Skrabec 			     SUN8I_MIXER_CHAN_VI_LAYER_PITCH(channel,
220e1ef9006SJernej Skrabec 							     overlay, i),
221e1ef9006SJernej Skrabec 	       fb->pitches[i]);
2227480ba4dSJernej Skrabec 
223e1ef9006SJernej Skrabec 		DRM_DEBUG_DRIVER("Setting %d. buffer address to %pad\n",
224e1ef9006SJernej Skrabec 				 i + 1, &paddr);
2257480ba4dSJernej Skrabec 
2267480ba4dSJernej Skrabec 		regmap_write(mixer->engine.regs,
227e1ef9006SJernej Skrabec 			     SUN8I_MIXER_CHAN_VI_LAYER_TOP_LADDR(channel,
228e1ef9006SJernej Skrabec 								 overlay, i),
2297480ba4dSJernej Skrabec 	       lower_32_bits(paddr));
230e1ef9006SJernej Skrabec 	}
2317480ba4dSJernej Skrabec 
2327480ba4dSJernej Skrabec 	return 0;
2337480ba4dSJernej Skrabec }
2347480ba4dSJernej Skrabec 
2357480ba4dSJernej Skrabec static int sun8i_vi_layer_atomic_check(struct drm_plane *plane,
2367480ba4dSJernej Skrabec 				       struct drm_plane_state *state)
2377480ba4dSJernej Skrabec {
238b862a648SJernej Skrabec 	struct sun8i_vi_layer *layer = plane_to_sun8i_vi_layer(plane);
2397480ba4dSJernej Skrabec 	struct drm_crtc *crtc = state->crtc;
2407480ba4dSJernej Skrabec 	struct drm_crtc_state *crtc_state;
241b862a648SJernej Skrabec 	int min_scale, max_scale;
2427480ba4dSJernej Skrabec 	struct drm_rect clip;
2437480ba4dSJernej Skrabec 
2447480ba4dSJernej Skrabec 	if (!crtc)
2457480ba4dSJernej Skrabec 		return 0;
2467480ba4dSJernej Skrabec 
2477480ba4dSJernej Skrabec 	crtc_state = drm_atomic_get_existing_crtc_state(state->state, crtc);
2487480ba4dSJernej Skrabec 	if (WARN_ON(!crtc_state))
2497480ba4dSJernej Skrabec 		return -EINVAL;
2507480ba4dSJernej Skrabec 
2517480ba4dSJernej Skrabec 	clip.x1 = 0;
2527480ba4dSJernej Skrabec 	clip.y1 = 0;
2537480ba4dSJernej Skrabec 	clip.x2 = crtc_state->adjusted_mode.hdisplay;
2547480ba4dSJernej Skrabec 	clip.y2 = crtc_state->adjusted_mode.vdisplay;
2557480ba4dSJernej Skrabec 
256b862a648SJernej Skrabec 	if (layer->mixer->cfg->scaler_mask & BIT(layer->channel)) {
257b862a648SJernej Skrabec 		min_scale = SUN8I_VI_SCALER_SCALE_MIN;
258b862a648SJernej Skrabec 		max_scale = SUN8I_VI_SCALER_SCALE_MAX;
259b862a648SJernej Skrabec 	}
260b862a648SJernej Skrabec 
2617480ba4dSJernej Skrabec 	return drm_atomic_helper_check_plane_state(state, crtc_state, &clip,
262b862a648SJernej Skrabec 						   min_scale, max_scale,
2637480ba4dSJernej Skrabec 						   true, true);
2647480ba4dSJernej Skrabec }
2657480ba4dSJernej Skrabec 
2667480ba4dSJernej Skrabec static void sun8i_vi_layer_atomic_disable(struct drm_plane *plane,
2677480ba4dSJernej Skrabec 					  struct drm_plane_state *old_state)
2687480ba4dSJernej Skrabec {
2697480ba4dSJernej Skrabec 	struct sun8i_vi_layer *layer = plane_to_sun8i_vi_layer(plane);
2707480ba4dSJernej Skrabec 	struct sun8i_mixer *mixer = layer->mixer;
2717480ba4dSJernej Skrabec 
2727480ba4dSJernej Skrabec 	sun8i_vi_layer_enable(mixer, layer->channel, layer->overlay, false);
2737480ba4dSJernej Skrabec }
2747480ba4dSJernej Skrabec 
2757480ba4dSJernej Skrabec static void sun8i_vi_layer_atomic_update(struct drm_plane *plane,
2767480ba4dSJernej Skrabec 					 struct drm_plane_state *old_state)
2777480ba4dSJernej Skrabec {
2787480ba4dSJernej Skrabec 	struct sun8i_vi_layer *layer = plane_to_sun8i_vi_layer(plane);
2797480ba4dSJernej Skrabec 	struct sun8i_mixer *mixer = layer->mixer;
2807480ba4dSJernej Skrabec 
2817480ba4dSJernej Skrabec 	if (!plane->state->visible) {
2827480ba4dSJernej Skrabec 		sun8i_vi_layer_enable(mixer, layer->channel,
2837480ba4dSJernej Skrabec 				      layer->overlay, false);
2847480ba4dSJernej Skrabec 		return;
2857480ba4dSJernej Skrabec 	}
2867480ba4dSJernej Skrabec 
2877480ba4dSJernej Skrabec 	sun8i_vi_layer_update_coord(mixer, layer->channel,
2887480ba4dSJernej Skrabec 				    layer->overlay, plane);
2897480ba4dSJernej Skrabec 	sun8i_vi_layer_update_formats(mixer, layer->channel,
2907480ba4dSJernej Skrabec 				      layer->overlay, plane);
2917480ba4dSJernej Skrabec 	sun8i_vi_layer_update_buffer(mixer, layer->channel,
2927480ba4dSJernej Skrabec 				     layer->overlay, plane);
2937480ba4dSJernej Skrabec 	sun8i_vi_layer_enable(mixer, layer->channel, layer->overlay, true);
2947480ba4dSJernej Skrabec }
2957480ba4dSJernej Skrabec 
2967480ba4dSJernej Skrabec static struct drm_plane_helper_funcs sun8i_vi_layer_helper_funcs = {
2977480ba4dSJernej Skrabec 	.atomic_check	= sun8i_vi_layer_atomic_check,
2987480ba4dSJernej Skrabec 	.atomic_disable	= sun8i_vi_layer_atomic_disable,
2997480ba4dSJernej Skrabec 	.atomic_update	= sun8i_vi_layer_atomic_update,
3007480ba4dSJernej Skrabec };
3017480ba4dSJernej Skrabec 
3027480ba4dSJernej Skrabec static const struct drm_plane_funcs sun8i_vi_layer_funcs = {
3037480ba4dSJernej Skrabec 	.atomic_destroy_state	= drm_atomic_helper_plane_destroy_state,
3047480ba4dSJernej Skrabec 	.atomic_duplicate_state	= drm_atomic_helper_plane_duplicate_state,
3057480ba4dSJernej Skrabec 	.destroy		= drm_plane_cleanup,
3067480ba4dSJernej Skrabec 	.disable_plane		= drm_atomic_helper_disable_plane,
3077480ba4dSJernej Skrabec 	.reset			= drm_atomic_helper_plane_reset,
3087480ba4dSJernej Skrabec 	.update_plane		= drm_atomic_helper_update_plane,
3097480ba4dSJernej Skrabec };
3107480ba4dSJernej Skrabec 
3117480ba4dSJernej Skrabec /*
3127480ba4dSJernej Skrabec  * While all RGB formats are supported, VI planes don't support
3137480ba4dSJernej Skrabec  * alpha blending, so there is no point having formats with alpha
3147480ba4dSJernej Skrabec  * channel if their opaque analog exist.
3157480ba4dSJernej Skrabec  */
3167480ba4dSJernej Skrabec static const u32 sun8i_vi_layer_formats[] = {
3177480ba4dSJernej Skrabec 	DRM_FORMAT_ABGR1555,
3187480ba4dSJernej Skrabec 	DRM_FORMAT_ABGR4444,
3197480ba4dSJernej Skrabec 	DRM_FORMAT_ARGB1555,
3207480ba4dSJernej Skrabec 	DRM_FORMAT_ARGB4444,
3217480ba4dSJernej Skrabec 	DRM_FORMAT_BGR565,
3227480ba4dSJernej Skrabec 	DRM_FORMAT_BGR888,
3237480ba4dSJernej Skrabec 	DRM_FORMAT_BGRA5551,
3247480ba4dSJernej Skrabec 	DRM_FORMAT_BGRA4444,
3257480ba4dSJernej Skrabec 	DRM_FORMAT_BGRX8888,
3267480ba4dSJernej Skrabec 	DRM_FORMAT_RGB565,
3277480ba4dSJernej Skrabec 	DRM_FORMAT_RGB888,
3287480ba4dSJernej Skrabec 	DRM_FORMAT_RGBA4444,
3297480ba4dSJernej Skrabec 	DRM_FORMAT_RGBA5551,
3307480ba4dSJernej Skrabec 	DRM_FORMAT_RGBX8888,
3317480ba4dSJernej Skrabec 	DRM_FORMAT_XBGR8888,
3327480ba4dSJernej Skrabec 	DRM_FORMAT_XRGB8888,
333e1ef9006SJernej Skrabec 
334e1ef9006SJernej Skrabec 	DRM_FORMAT_NV16,
335e1ef9006SJernej Skrabec 	DRM_FORMAT_NV12,
336e1ef9006SJernej Skrabec 	DRM_FORMAT_NV21,
337e1ef9006SJernej Skrabec 	DRM_FORMAT_NV61,
338e1ef9006SJernej Skrabec 	DRM_FORMAT_UYVY,
339e1ef9006SJernej Skrabec 	DRM_FORMAT_VYUY,
340e1ef9006SJernej Skrabec 	DRM_FORMAT_YUYV,
341e1ef9006SJernej Skrabec 	DRM_FORMAT_YVYU,
342e1ef9006SJernej Skrabec 	DRM_FORMAT_YUV411,
343e1ef9006SJernej Skrabec 	DRM_FORMAT_YUV420,
344e1ef9006SJernej Skrabec 	DRM_FORMAT_YUV422,
345e1ef9006SJernej Skrabec 	DRM_FORMAT_YUV444,
346e1ef9006SJernej Skrabec 	DRM_FORMAT_YVU411,
347e1ef9006SJernej Skrabec 	DRM_FORMAT_YVU420,
348e1ef9006SJernej Skrabec 	DRM_FORMAT_YVU422,
349e1ef9006SJernej Skrabec 	DRM_FORMAT_YVU444,
3507480ba4dSJernej Skrabec };
3517480ba4dSJernej Skrabec 
3527480ba4dSJernej Skrabec struct sun8i_vi_layer *sun8i_vi_layer_init_one(struct drm_device *drm,
3537480ba4dSJernej Skrabec 					       struct sun8i_mixer *mixer,
3547480ba4dSJernej Skrabec 					       int index)
3557480ba4dSJernej Skrabec {
3567480ba4dSJernej Skrabec 	struct sun8i_vi_layer *layer;
3577480ba4dSJernej Skrabec 	int ret;
3587480ba4dSJernej Skrabec 
3597480ba4dSJernej Skrabec 	layer = devm_kzalloc(drm->dev, sizeof(*layer), GFP_KERNEL);
3607480ba4dSJernej Skrabec 	if (!layer)
3617480ba4dSJernej Skrabec 		return ERR_PTR(-ENOMEM);
3627480ba4dSJernej Skrabec 
3637480ba4dSJernej Skrabec 	/* possible crtcs are set later */
3647480ba4dSJernej Skrabec 	ret = drm_universal_plane_init(drm, &layer->plane, 0,
3657480ba4dSJernej Skrabec 				       &sun8i_vi_layer_funcs,
3667480ba4dSJernej Skrabec 				       sun8i_vi_layer_formats,
3677480ba4dSJernej Skrabec 				       ARRAY_SIZE(sun8i_vi_layer_formats),
3687480ba4dSJernej Skrabec 				       NULL, DRM_PLANE_TYPE_OVERLAY, NULL);
3697480ba4dSJernej Skrabec 	if (ret) {
3707480ba4dSJernej Skrabec 		dev_err(drm->dev, "Couldn't initialize layer\n");
3717480ba4dSJernej Skrabec 		return ERR_PTR(ret);
3727480ba4dSJernej Skrabec 	}
3737480ba4dSJernej Skrabec 
3747480ba4dSJernej Skrabec 	/* fixed zpos for now */
3757480ba4dSJernej Skrabec 	ret = drm_plane_create_zpos_immutable_property(&layer->plane, index);
3767480ba4dSJernej Skrabec 	if (ret) {
3777480ba4dSJernej Skrabec 		dev_err(drm->dev, "Couldn't add zpos property\n");
3787480ba4dSJernej Skrabec 		return ERR_PTR(ret);
3797480ba4dSJernej Skrabec 	}
3807480ba4dSJernej Skrabec 
3817480ba4dSJernej Skrabec 	drm_plane_helper_add(&layer->plane, &sun8i_vi_layer_helper_funcs);
3827480ba4dSJernej Skrabec 	layer->mixer = mixer;
3837480ba4dSJernej Skrabec 	layer->channel = index;
3847480ba4dSJernej Skrabec 	layer->overlay = 0;
3857480ba4dSJernej Skrabec 
3867480ba4dSJernej Skrabec 	return layer;
3877480ba4dSJernej Skrabec }
388