1 // SPDX-License-Identifier: GPL-2.0-or-later 2 /* 3 * Copyright (C) 2015 Free Electrons 4 * Copyright (C) 2015 NextThing Co 5 * 6 * Maxime Ripard <maxime.ripard@free-electrons.com> 7 */ 8 9 #include <linux/component.h> 10 #include <linux/ioport.h> 11 #include <linux/module.h> 12 #include <linux/of_address.h> 13 #include <linux/of_device.h> 14 #include <linux/of_irq.h> 15 #include <linux/regmap.h> 16 #include <linux/reset.h> 17 18 #include <drm/drm_atomic_helper.h> 19 #include <drm/drm_bridge.h> 20 #include <drm/drm_connector.h> 21 #include <drm/drm_crtc.h> 22 #include <drm/drm_encoder.h> 23 #include <drm/drm_modes.h> 24 #include <drm/drm_of.h> 25 #include <drm/drm_panel.h> 26 #include <drm/drm_print.h> 27 #include <drm/drm_probe_helper.h> 28 #include <drm/drm_vblank.h> 29 30 #include <uapi/drm/drm_mode.h> 31 32 #include "sun4i_crtc.h" 33 #include "sun4i_dotclock.h" 34 #include "sun4i_drv.h" 35 #include "sun4i_lvds.h" 36 #include "sun4i_rgb.h" 37 #include "sun4i_tcon.h" 38 #include "sun6i_mipi_dsi.h" 39 #include "sun8i_tcon_top.h" 40 #include "sunxi_engine.h" 41 42 static struct drm_connector *sun4i_tcon_get_connector(const struct drm_encoder *encoder) 43 { 44 struct drm_connector *connector; 45 struct drm_connector_list_iter iter; 46 47 drm_connector_list_iter_begin(encoder->dev, &iter); 48 drm_for_each_connector_iter(connector, &iter) 49 if (connector->encoder == encoder) { 50 drm_connector_list_iter_end(&iter); 51 return connector; 52 } 53 drm_connector_list_iter_end(&iter); 54 55 return NULL; 56 } 57 58 static int sun4i_tcon_get_pixel_depth(const struct drm_encoder *encoder) 59 { 60 struct drm_connector *connector; 61 struct drm_display_info *info; 62 63 connector = sun4i_tcon_get_connector(encoder); 64 if (!connector) 65 return -EINVAL; 66 67 info = &connector->display_info; 68 if (info->num_bus_formats != 1) 69 return -EINVAL; 70 71 switch (info->bus_formats[0]) { 72 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 73 return 18; 74 75 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 76 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 77 return 24; 78 } 79 80 return -EINVAL; 81 } 82 83 static void sun4i_tcon_channel_set_status(struct sun4i_tcon *tcon, int channel, 84 bool enabled) 85 { 86 struct clk *clk; 87 88 switch (channel) { 89 case 0: 90 WARN_ON(!tcon->quirks->has_channel_0); 91 regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG, 92 SUN4I_TCON0_CTL_TCON_ENABLE, 93 enabled ? SUN4I_TCON0_CTL_TCON_ENABLE : 0); 94 clk = tcon->dclk; 95 break; 96 case 1: 97 WARN_ON(!tcon->quirks->has_channel_1); 98 regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG, 99 SUN4I_TCON1_CTL_TCON_ENABLE, 100 enabled ? SUN4I_TCON1_CTL_TCON_ENABLE : 0); 101 clk = tcon->sclk1; 102 break; 103 default: 104 DRM_WARN("Unknown channel... doing nothing\n"); 105 return; 106 } 107 108 if (enabled) { 109 clk_prepare_enable(clk); 110 clk_rate_exclusive_get(clk); 111 } else { 112 clk_rate_exclusive_put(clk); 113 clk_disable_unprepare(clk); 114 } 115 } 116 117 static void sun4i_tcon_setup_lvds_phy(struct sun4i_tcon *tcon, 118 const struct drm_encoder *encoder) 119 { 120 regmap_write(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG, 121 SUN4I_TCON0_LVDS_ANA0_CK_EN | 122 SUN4I_TCON0_LVDS_ANA0_REG_V | 123 SUN4I_TCON0_LVDS_ANA0_REG_C | 124 SUN4I_TCON0_LVDS_ANA0_EN_MB | 125 SUN4I_TCON0_LVDS_ANA0_PD | 126 SUN4I_TCON0_LVDS_ANA0_DCHS); 127 128 udelay(2); /* delay at least 1200 ns */ 129 regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA1_REG, 130 SUN4I_TCON0_LVDS_ANA1_INIT, 131 SUN4I_TCON0_LVDS_ANA1_INIT); 132 udelay(1); /* delay at least 120 ns */ 133 regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA1_REG, 134 SUN4I_TCON0_LVDS_ANA1_UPDATE, 135 SUN4I_TCON0_LVDS_ANA1_UPDATE); 136 regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG, 137 SUN4I_TCON0_LVDS_ANA0_EN_MB, 138 SUN4I_TCON0_LVDS_ANA0_EN_MB); 139 } 140 141 static void sun6i_tcon_setup_lvds_phy(struct sun4i_tcon *tcon, 142 const struct drm_encoder *encoder) 143 { 144 u8 val; 145 146 regmap_write(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG, 147 SUN6I_TCON0_LVDS_ANA0_C(2) | 148 SUN6I_TCON0_LVDS_ANA0_V(3) | 149 SUN6I_TCON0_LVDS_ANA0_PD(2) | 150 SUN6I_TCON0_LVDS_ANA0_EN_LDO); 151 udelay(2); 152 153 regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG, 154 SUN6I_TCON0_LVDS_ANA0_EN_MB, 155 SUN6I_TCON0_LVDS_ANA0_EN_MB); 156 udelay(2); 157 158 regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG, 159 SUN6I_TCON0_LVDS_ANA0_EN_DRVC, 160 SUN6I_TCON0_LVDS_ANA0_EN_DRVC); 161 162 if (sun4i_tcon_get_pixel_depth(encoder) == 18) 163 val = 7; 164 else 165 val = 0xf; 166 167 regmap_write_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG, 168 SUN6I_TCON0_LVDS_ANA0_EN_DRVD(0xf), 169 SUN6I_TCON0_LVDS_ANA0_EN_DRVD(val)); 170 } 171 172 static void sun4i_tcon_lvds_set_status(struct sun4i_tcon *tcon, 173 const struct drm_encoder *encoder, 174 bool enabled) 175 { 176 if (enabled) { 177 regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_IF_REG, 178 SUN4I_TCON0_LVDS_IF_EN, 179 SUN4I_TCON0_LVDS_IF_EN); 180 if (tcon->quirks->setup_lvds_phy) 181 tcon->quirks->setup_lvds_phy(tcon, encoder); 182 } else { 183 regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_IF_REG, 184 SUN4I_TCON0_LVDS_IF_EN, 0); 185 } 186 } 187 188 void sun4i_tcon_set_status(struct sun4i_tcon *tcon, 189 const struct drm_encoder *encoder, 190 bool enabled) 191 { 192 bool is_lvds = false; 193 int channel; 194 195 switch (encoder->encoder_type) { 196 case DRM_MODE_ENCODER_LVDS: 197 is_lvds = true; 198 fallthrough; 199 case DRM_MODE_ENCODER_DSI: 200 case DRM_MODE_ENCODER_NONE: 201 channel = 0; 202 break; 203 case DRM_MODE_ENCODER_TMDS: 204 case DRM_MODE_ENCODER_TVDAC: 205 channel = 1; 206 break; 207 default: 208 DRM_DEBUG_DRIVER("Unknown encoder type, doing nothing...\n"); 209 return; 210 } 211 212 if (is_lvds && !enabled) 213 sun4i_tcon_lvds_set_status(tcon, encoder, false); 214 215 regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG, 216 SUN4I_TCON_GCTL_TCON_ENABLE, 217 enabled ? SUN4I_TCON_GCTL_TCON_ENABLE : 0); 218 219 if (is_lvds && enabled) 220 sun4i_tcon_lvds_set_status(tcon, encoder, true); 221 222 sun4i_tcon_channel_set_status(tcon, channel, enabled); 223 } 224 225 void sun4i_tcon_enable_vblank(struct sun4i_tcon *tcon, bool enable) 226 { 227 u32 mask, val = 0; 228 229 DRM_DEBUG_DRIVER("%sabling VBLANK interrupt\n", enable ? "En" : "Dis"); 230 231 mask = SUN4I_TCON_GINT0_VBLANK_ENABLE(0) | 232 SUN4I_TCON_GINT0_VBLANK_ENABLE(1) | 233 SUN4I_TCON_GINT0_TCON0_TRI_FINISH_ENABLE; 234 235 if (enable) 236 val = mask; 237 238 regmap_update_bits(tcon->regs, SUN4I_TCON_GINT0_REG, mask, val); 239 } 240 EXPORT_SYMBOL(sun4i_tcon_enable_vblank); 241 242 /* 243 * This function is a helper for TCON output muxing. The TCON output 244 * muxing control register in earlier SoCs (without the TCON TOP block) 245 * are located in TCON0. This helper returns a pointer to TCON0's 246 * sun4i_tcon structure, or NULL if not found. 247 */ 248 static struct sun4i_tcon *sun4i_get_tcon0(struct drm_device *drm) 249 { 250 struct sun4i_drv *drv = drm->dev_private; 251 struct sun4i_tcon *tcon; 252 253 list_for_each_entry(tcon, &drv->tcon_list, list) 254 if (tcon->id == 0) 255 return tcon; 256 257 dev_warn(drm->dev, 258 "TCON0 not found, display output muxing may not work\n"); 259 260 return NULL; 261 } 262 263 static void sun4i_tcon_set_mux(struct sun4i_tcon *tcon, int channel, 264 const struct drm_encoder *encoder) 265 { 266 int ret = -ENOTSUPP; 267 268 if (tcon->quirks->set_mux) 269 ret = tcon->quirks->set_mux(tcon, encoder); 270 271 DRM_DEBUG_DRIVER("Muxing encoder %s to CRTC %s: %d\n", 272 encoder->name, encoder->crtc->name, ret); 273 } 274 275 static int sun4i_tcon_get_clk_delay(const struct drm_display_mode *mode, 276 int channel) 277 { 278 int delay = mode->vtotal - mode->vdisplay; 279 280 if (mode->flags & DRM_MODE_FLAG_INTERLACE) 281 delay /= 2; 282 283 if (channel == 1) 284 delay -= 2; 285 286 delay = min(delay, 30); 287 288 DRM_DEBUG_DRIVER("TCON %d clock delay %u\n", channel, delay); 289 290 return delay; 291 } 292 293 static void sun4i_tcon0_mode_set_common(struct sun4i_tcon *tcon, 294 const struct drm_display_mode *mode) 295 { 296 /* Configure the dot clock */ 297 clk_set_rate(tcon->dclk, mode->crtc_clock * 1000); 298 299 /* Set the resolution */ 300 regmap_write(tcon->regs, SUN4I_TCON0_BASIC0_REG, 301 SUN4I_TCON0_BASIC0_X(mode->crtc_hdisplay) | 302 SUN4I_TCON0_BASIC0_Y(mode->crtc_vdisplay)); 303 } 304 305 static void sun4i_tcon0_mode_set_dithering(struct sun4i_tcon *tcon, 306 const struct drm_connector *connector) 307 { 308 u32 bus_format = 0; 309 u32 val = 0; 310 311 /* XXX Would this ever happen? */ 312 if (!connector) 313 return; 314 315 /* 316 * FIXME: Undocumented bits 317 * 318 * The whole dithering process and these parameters are not 319 * explained in the vendor documents or BSP kernel code. 320 */ 321 regmap_write(tcon->regs, SUN4I_TCON0_FRM_SEED_PR_REG, 0x11111111); 322 regmap_write(tcon->regs, SUN4I_TCON0_FRM_SEED_PG_REG, 0x11111111); 323 regmap_write(tcon->regs, SUN4I_TCON0_FRM_SEED_PB_REG, 0x11111111); 324 regmap_write(tcon->regs, SUN4I_TCON0_FRM_SEED_LR_REG, 0x11111111); 325 regmap_write(tcon->regs, SUN4I_TCON0_FRM_SEED_LG_REG, 0x11111111); 326 regmap_write(tcon->regs, SUN4I_TCON0_FRM_SEED_LB_REG, 0x11111111); 327 regmap_write(tcon->regs, SUN4I_TCON0_FRM_TBL0_REG, 0x01010000); 328 regmap_write(tcon->regs, SUN4I_TCON0_FRM_TBL1_REG, 0x15151111); 329 regmap_write(tcon->regs, SUN4I_TCON0_FRM_TBL2_REG, 0x57575555); 330 regmap_write(tcon->regs, SUN4I_TCON0_FRM_TBL3_REG, 0x7f7f7777); 331 332 /* Do dithering if panel only supports 6 bits per color */ 333 if (connector->display_info.bpc == 6) 334 val |= SUN4I_TCON0_FRM_CTL_EN; 335 336 if (connector->display_info.num_bus_formats == 1) 337 bus_format = connector->display_info.bus_formats[0]; 338 339 /* Check the connection format */ 340 switch (bus_format) { 341 case MEDIA_BUS_FMT_RGB565_1X16: 342 /* R and B components are only 5 bits deep */ 343 val |= SUN4I_TCON0_FRM_CTL_MODE_R; 344 val |= SUN4I_TCON0_FRM_CTL_MODE_B; 345 fallthrough; 346 case MEDIA_BUS_FMT_RGB666_1X18: 347 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 348 /* Fall through: enable dithering */ 349 val |= SUN4I_TCON0_FRM_CTL_EN; 350 break; 351 } 352 353 /* Write dithering settings */ 354 regmap_write(tcon->regs, SUN4I_TCON_FRM_CTL_REG, val); 355 } 356 357 static void sun4i_tcon0_mode_set_cpu(struct sun4i_tcon *tcon, 358 const struct drm_encoder *encoder, 359 const struct drm_display_mode *mode) 360 { 361 /* TODO support normal CPU interface modes */ 362 struct sun6i_dsi *dsi = encoder_to_sun6i_dsi(encoder); 363 struct mipi_dsi_device *device = dsi->device; 364 u8 bpp = mipi_dsi_pixel_format_to_bpp(device->format); 365 u8 lanes = device->lanes; 366 u32 block_space, start_delay; 367 u32 tcon_div; 368 369 tcon->dclk_min_div = SUN6I_DSI_TCON_DIV; 370 tcon->dclk_max_div = SUN6I_DSI_TCON_DIV; 371 372 sun4i_tcon0_mode_set_common(tcon, mode); 373 374 /* Set dithering if needed */ 375 sun4i_tcon0_mode_set_dithering(tcon, sun4i_tcon_get_connector(encoder)); 376 377 regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG, 378 SUN4I_TCON0_CTL_IF_MASK, 379 SUN4I_TCON0_CTL_IF_8080); 380 381 regmap_write(tcon->regs, SUN4I_TCON_ECC_FIFO_REG, 382 SUN4I_TCON_ECC_FIFO_EN); 383 384 regmap_write(tcon->regs, SUN4I_TCON0_CPU_IF_REG, 385 SUN4I_TCON0_CPU_IF_MODE_DSI | 386 SUN4I_TCON0_CPU_IF_TRI_FIFO_FLUSH | 387 SUN4I_TCON0_CPU_IF_TRI_FIFO_EN | 388 SUN4I_TCON0_CPU_IF_TRI_EN); 389 390 /* 391 * This looks suspicious, but it works... 392 * 393 * The datasheet says that this should be set higher than 20 * 394 * pixel cycle, but it's not clear what a pixel cycle is. 395 */ 396 regmap_read(tcon->regs, SUN4I_TCON0_DCLK_REG, &tcon_div); 397 tcon_div &= GENMASK(6, 0); 398 block_space = mode->htotal * bpp / (tcon_div * lanes); 399 block_space -= mode->hdisplay + 40; 400 401 regmap_write(tcon->regs, SUN4I_TCON0_CPU_TRI0_REG, 402 SUN4I_TCON0_CPU_TRI0_BLOCK_SPACE(block_space) | 403 SUN4I_TCON0_CPU_TRI0_BLOCK_SIZE(mode->hdisplay)); 404 405 regmap_write(tcon->regs, SUN4I_TCON0_CPU_TRI1_REG, 406 SUN4I_TCON0_CPU_TRI1_BLOCK_NUM(mode->vdisplay)); 407 408 start_delay = (mode->crtc_vtotal - mode->crtc_vdisplay - 10 - 1); 409 start_delay = start_delay * mode->crtc_htotal * 149; 410 start_delay = start_delay / (mode->crtc_clock / 1000) / 8; 411 regmap_write(tcon->regs, SUN4I_TCON0_CPU_TRI2_REG, 412 SUN4I_TCON0_CPU_TRI2_TRANS_START_SET(10) | 413 SUN4I_TCON0_CPU_TRI2_START_DELAY(start_delay)); 414 415 /* 416 * The Allwinner BSP has a comment that the period should be 417 * the display clock * 15, but uses an hardcoded 3000... 418 */ 419 regmap_write(tcon->regs, SUN4I_TCON_SAFE_PERIOD_REG, 420 SUN4I_TCON_SAFE_PERIOD_NUM(3000) | 421 SUN4I_TCON_SAFE_PERIOD_MODE(3)); 422 423 /* Enable the output on the pins */ 424 regmap_write(tcon->regs, SUN4I_TCON0_IO_TRI_REG, 425 0xe0000000); 426 } 427 428 static void sun4i_tcon0_mode_set_lvds(struct sun4i_tcon *tcon, 429 const struct drm_encoder *encoder, 430 const struct drm_display_mode *mode) 431 { 432 unsigned int bp; 433 u8 clk_delay; 434 u32 reg, val = 0; 435 436 WARN_ON(!tcon->quirks->has_channel_0); 437 438 tcon->dclk_min_div = 7; 439 tcon->dclk_max_div = 7; 440 sun4i_tcon0_mode_set_common(tcon, mode); 441 442 /* Set dithering if needed */ 443 sun4i_tcon0_mode_set_dithering(tcon, sun4i_tcon_get_connector(encoder)); 444 445 /* Adjust clock delay */ 446 clk_delay = sun4i_tcon_get_clk_delay(mode, 0); 447 regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG, 448 SUN4I_TCON0_CTL_CLK_DELAY_MASK, 449 SUN4I_TCON0_CTL_CLK_DELAY(clk_delay)); 450 451 /* 452 * This is called a backporch in the register documentation, 453 * but it really is the back porch + hsync 454 */ 455 bp = mode->crtc_htotal - mode->crtc_hsync_start; 456 DRM_DEBUG_DRIVER("Setting horizontal total %d, backporch %d\n", 457 mode->crtc_htotal, bp); 458 459 /* Set horizontal display timings */ 460 regmap_write(tcon->regs, SUN4I_TCON0_BASIC1_REG, 461 SUN4I_TCON0_BASIC1_H_TOTAL(mode->htotal) | 462 SUN4I_TCON0_BASIC1_H_BACKPORCH(bp)); 463 464 /* 465 * This is called a backporch in the register documentation, 466 * but it really is the back porch + hsync 467 */ 468 bp = mode->crtc_vtotal - mode->crtc_vsync_start; 469 DRM_DEBUG_DRIVER("Setting vertical total %d, backporch %d\n", 470 mode->crtc_vtotal, bp); 471 472 /* Set vertical display timings */ 473 regmap_write(tcon->regs, SUN4I_TCON0_BASIC2_REG, 474 SUN4I_TCON0_BASIC2_V_TOTAL(mode->crtc_vtotal * 2) | 475 SUN4I_TCON0_BASIC2_V_BACKPORCH(bp)); 476 477 reg = SUN4I_TCON0_LVDS_IF_CLK_SEL_TCON0; 478 if (sun4i_tcon_get_pixel_depth(encoder) == 24) 479 reg |= SUN4I_TCON0_LVDS_IF_BITWIDTH_24BITS; 480 else 481 reg |= SUN4I_TCON0_LVDS_IF_BITWIDTH_18BITS; 482 483 regmap_write(tcon->regs, SUN4I_TCON0_LVDS_IF_REG, reg); 484 485 /* Setup the polarity of the various signals */ 486 if (!(mode->flags & DRM_MODE_FLAG_PHSYNC)) 487 val |= SUN4I_TCON0_IO_POL_HSYNC_POSITIVE; 488 489 if (!(mode->flags & DRM_MODE_FLAG_PVSYNC)) 490 val |= SUN4I_TCON0_IO_POL_VSYNC_POSITIVE; 491 492 regmap_write(tcon->regs, SUN4I_TCON0_IO_POL_REG, val); 493 494 /* Map output pins to channel 0 */ 495 regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG, 496 SUN4I_TCON_GCTL_IOMAP_MASK, 497 SUN4I_TCON_GCTL_IOMAP_TCON0); 498 499 /* Enable the output on the pins */ 500 regmap_write(tcon->regs, SUN4I_TCON0_IO_TRI_REG, 0xe0000000); 501 } 502 503 static void sun4i_tcon0_mode_set_rgb(struct sun4i_tcon *tcon, 504 const struct drm_encoder *encoder, 505 const struct drm_display_mode *mode) 506 { 507 struct drm_connector *connector = sun4i_tcon_get_connector(encoder); 508 const struct drm_display_info *info = &connector->display_info; 509 unsigned int bp, hsync, vsync; 510 u8 clk_delay; 511 u32 val = 0; 512 513 WARN_ON(!tcon->quirks->has_channel_0); 514 515 tcon->dclk_min_div = tcon->quirks->dclk_min_div; 516 tcon->dclk_max_div = 127; 517 sun4i_tcon0_mode_set_common(tcon, mode); 518 519 /* Set dithering if needed */ 520 sun4i_tcon0_mode_set_dithering(tcon, connector); 521 522 /* Adjust clock delay */ 523 clk_delay = sun4i_tcon_get_clk_delay(mode, 0); 524 regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG, 525 SUN4I_TCON0_CTL_CLK_DELAY_MASK, 526 SUN4I_TCON0_CTL_CLK_DELAY(clk_delay)); 527 528 /* 529 * This is called a backporch in the register documentation, 530 * but it really is the back porch + hsync 531 */ 532 bp = mode->crtc_htotal - mode->crtc_hsync_start; 533 DRM_DEBUG_DRIVER("Setting horizontal total %d, backporch %d\n", 534 mode->crtc_htotal, bp); 535 536 /* Set horizontal display timings */ 537 regmap_write(tcon->regs, SUN4I_TCON0_BASIC1_REG, 538 SUN4I_TCON0_BASIC1_H_TOTAL(mode->crtc_htotal) | 539 SUN4I_TCON0_BASIC1_H_BACKPORCH(bp)); 540 541 /* 542 * This is called a backporch in the register documentation, 543 * but it really is the back porch + hsync 544 */ 545 bp = mode->crtc_vtotal - mode->crtc_vsync_start; 546 DRM_DEBUG_DRIVER("Setting vertical total %d, backporch %d\n", 547 mode->crtc_vtotal, bp); 548 549 /* Set vertical display timings */ 550 regmap_write(tcon->regs, SUN4I_TCON0_BASIC2_REG, 551 SUN4I_TCON0_BASIC2_V_TOTAL(mode->crtc_vtotal * 2) | 552 SUN4I_TCON0_BASIC2_V_BACKPORCH(bp)); 553 554 /* Set Hsync and Vsync length */ 555 hsync = mode->crtc_hsync_end - mode->crtc_hsync_start; 556 vsync = mode->crtc_vsync_end - mode->crtc_vsync_start; 557 DRM_DEBUG_DRIVER("Setting HSYNC %d, VSYNC %d\n", hsync, vsync); 558 regmap_write(tcon->regs, SUN4I_TCON0_BASIC3_REG, 559 SUN4I_TCON0_BASIC3_V_SYNC(vsync) | 560 SUN4I_TCON0_BASIC3_H_SYNC(hsync)); 561 562 /* Setup the polarity of the various signals */ 563 if (mode->flags & DRM_MODE_FLAG_PHSYNC) 564 val |= SUN4I_TCON0_IO_POL_HSYNC_POSITIVE; 565 566 if (mode->flags & DRM_MODE_FLAG_PVSYNC) 567 val |= SUN4I_TCON0_IO_POL_VSYNC_POSITIVE; 568 569 if (info->bus_flags & DRM_BUS_FLAG_DE_LOW) 570 val |= SUN4I_TCON0_IO_POL_DE_NEGATIVE; 571 572 /* 573 * On A20 and similar SoCs, the only way to achieve Positive Edge 574 * (Rising Edge), is setting dclk clock phase to 2/3(240°). 575 * By default TCON works in Negative Edge(Falling Edge), 576 * this is why phase is set to 0 in that case. 577 * Unfortunately there's no way to logically invert dclk through 578 * IO_POL register. 579 * The only acceptable way to work, triple checked with scope, 580 * is using clock phase set to 0° for Negative Edge and set to 240° 581 * for Positive Edge. 582 * On A33 and similar SoCs there would be a 90° phase option, 583 * but it divides also dclk by 2. 584 * Following code is a way to avoid quirks all around TCON 585 * and DOTCLOCK drivers. 586 */ 587 if (info->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE) 588 clk_set_phase(tcon->dclk, 240); 589 590 if (info->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) 591 clk_set_phase(tcon->dclk, 0); 592 593 regmap_update_bits(tcon->regs, SUN4I_TCON0_IO_POL_REG, 594 SUN4I_TCON0_IO_POL_HSYNC_POSITIVE | 595 SUN4I_TCON0_IO_POL_VSYNC_POSITIVE | 596 SUN4I_TCON0_IO_POL_DE_NEGATIVE, 597 val); 598 599 /* Map output pins to channel 0 */ 600 regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG, 601 SUN4I_TCON_GCTL_IOMAP_MASK, 602 SUN4I_TCON_GCTL_IOMAP_TCON0); 603 604 /* Enable the output on the pins */ 605 regmap_write(tcon->regs, SUN4I_TCON0_IO_TRI_REG, 0); 606 } 607 608 static void sun4i_tcon1_mode_set(struct sun4i_tcon *tcon, 609 const struct drm_display_mode *mode) 610 { 611 unsigned int bp, hsync, vsync, vtotal; 612 u8 clk_delay; 613 u32 val; 614 615 WARN_ON(!tcon->quirks->has_channel_1); 616 617 /* Configure the dot clock */ 618 clk_set_rate(tcon->sclk1, mode->crtc_clock * 1000); 619 620 /* Adjust clock delay */ 621 clk_delay = sun4i_tcon_get_clk_delay(mode, 1); 622 regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG, 623 SUN4I_TCON1_CTL_CLK_DELAY_MASK, 624 SUN4I_TCON1_CTL_CLK_DELAY(clk_delay)); 625 626 /* Set interlaced mode */ 627 if (mode->flags & DRM_MODE_FLAG_INTERLACE) 628 val = SUN4I_TCON1_CTL_INTERLACE_ENABLE; 629 else 630 val = 0; 631 regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG, 632 SUN4I_TCON1_CTL_INTERLACE_ENABLE, 633 val); 634 635 /* Set the input resolution */ 636 regmap_write(tcon->regs, SUN4I_TCON1_BASIC0_REG, 637 SUN4I_TCON1_BASIC0_X(mode->crtc_hdisplay) | 638 SUN4I_TCON1_BASIC0_Y(mode->crtc_vdisplay)); 639 640 /* Set the upscaling resolution */ 641 regmap_write(tcon->regs, SUN4I_TCON1_BASIC1_REG, 642 SUN4I_TCON1_BASIC1_X(mode->crtc_hdisplay) | 643 SUN4I_TCON1_BASIC1_Y(mode->crtc_vdisplay)); 644 645 /* Set the output resolution */ 646 regmap_write(tcon->regs, SUN4I_TCON1_BASIC2_REG, 647 SUN4I_TCON1_BASIC2_X(mode->crtc_hdisplay) | 648 SUN4I_TCON1_BASIC2_Y(mode->crtc_vdisplay)); 649 650 /* Set horizontal display timings */ 651 bp = mode->crtc_htotal - mode->crtc_hsync_start; 652 DRM_DEBUG_DRIVER("Setting horizontal total %d, backporch %d\n", 653 mode->htotal, bp); 654 regmap_write(tcon->regs, SUN4I_TCON1_BASIC3_REG, 655 SUN4I_TCON1_BASIC3_H_TOTAL(mode->crtc_htotal) | 656 SUN4I_TCON1_BASIC3_H_BACKPORCH(bp)); 657 658 bp = mode->crtc_vtotal - mode->crtc_vsync_start; 659 DRM_DEBUG_DRIVER("Setting vertical total %d, backporch %d\n", 660 mode->crtc_vtotal, bp); 661 662 /* 663 * The vertical resolution needs to be doubled in all 664 * cases. We could use crtc_vtotal and always multiply by two, 665 * but that leads to a rounding error in interlace when vtotal 666 * is odd. 667 * 668 * This happens with TV's PAL for example, where vtotal will 669 * be 625, crtc_vtotal 312, and thus crtc_vtotal * 2 will be 670 * 624, which apparently confuses the hardware. 671 * 672 * To work around this, we will always use vtotal, and 673 * multiply by two only if we're not in interlace. 674 */ 675 vtotal = mode->vtotal; 676 if (!(mode->flags & DRM_MODE_FLAG_INTERLACE)) 677 vtotal = vtotal * 2; 678 679 /* Set vertical display timings */ 680 regmap_write(tcon->regs, SUN4I_TCON1_BASIC4_REG, 681 SUN4I_TCON1_BASIC4_V_TOTAL(vtotal) | 682 SUN4I_TCON1_BASIC4_V_BACKPORCH(bp)); 683 684 /* Set Hsync and Vsync length */ 685 hsync = mode->crtc_hsync_end - mode->crtc_hsync_start; 686 vsync = mode->crtc_vsync_end - mode->crtc_vsync_start; 687 DRM_DEBUG_DRIVER("Setting HSYNC %d, VSYNC %d\n", hsync, vsync); 688 regmap_write(tcon->regs, SUN4I_TCON1_BASIC5_REG, 689 SUN4I_TCON1_BASIC5_V_SYNC(vsync) | 690 SUN4I_TCON1_BASIC5_H_SYNC(hsync)); 691 692 /* Setup the polarity of multiple signals */ 693 if (tcon->quirks->polarity_in_ch0) { 694 val = 0; 695 696 if (mode->flags & DRM_MODE_FLAG_PHSYNC) 697 val |= SUN4I_TCON0_IO_POL_HSYNC_POSITIVE; 698 699 if (mode->flags & DRM_MODE_FLAG_PVSYNC) 700 val |= SUN4I_TCON0_IO_POL_VSYNC_POSITIVE; 701 702 regmap_write(tcon->regs, SUN4I_TCON0_IO_POL_REG, val); 703 } else { 704 /* according to vendor driver, this bit must be always set */ 705 val = SUN4I_TCON1_IO_POL_UNKNOWN; 706 707 if (mode->flags & DRM_MODE_FLAG_PHSYNC) 708 val |= SUN4I_TCON1_IO_POL_HSYNC_POSITIVE; 709 710 if (mode->flags & DRM_MODE_FLAG_PVSYNC) 711 val |= SUN4I_TCON1_IO_POL_VSYNC_POSITIVE; 712 713 regmap_write(tcon->regs, SUN4I_TCON1_IO_POL_REG, val); 714 } 715 716 /* Map output pins to channel 1 */ 717 regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG, 718 SUN4I_TCON_GCTL_IOMAP_MASK, 719 SUN4I_TCON_GCTL_IOMAP_TCON1); 720 } 721 722 void sun4i_tcon_mode_set(struct sun4i_tcon *tcon, 723 const struct drm_encoder *encoder, 724 const struct drm_display_mode *mode) 725 { 726 switch (encoder->encoder_type) { 727 case DRM_MODE_ENCODER_DSI: 728 /* DSI is tied to special case of CPU interface */ 729 sun4i_tcon0_mode_set_cpu(tcon, encoder, mode); 730 break; 731 case DRM_MODE_ENCODER_LVDS: 732 sun4i_tcon0_mode_set_lvds(tcon, encoder, mode); 733 break; 734 case DRM_MODE_ENCODER_NONE: 735 sun4i_tcon0_mode_set_rgb(tcon, encoder, mode); 736 sun4i_tcon_set_mux(tcon, 0, encoder); 737 break; 738 case DRM_MODE_ENCODER_TVDAC: 739 case DRM_MODE_ENCODER_TMDS: 740 sun4i_tcon1_mode_set(tcon, mode); 741 sun4i_tcon_set_mux(tcon, 1, encoder); 742 break; 743 default: 744 DRM_DEBUG_DRIVER("Unknown encoder type, doing nothing...\n"); 745 } 746 } 747 EXPORT_SYMBOL(sun4i_tcon_mode_set); 748 749 static void sun4i_tcon_finish_page_flip(struct drm_device *dev, 750 struct sun4i_crtc *scrtc) 751 { 752 unsigned long flags; 753 754 spin_lock_irqsave(&dev->event_lock, flags); 755 if (scrtc->event) { 756 drm_crtc_send_vblank_event(&scrtc->crtc, scrtc->event); 757 drm_crtc_vblank_put(&scrtc->crtc); 758 scrtc->event = NULL; 759 } 760 spin_unlock_irqrestore(&dev->event_lock, flags); 761 } 762 763 static irqreturn_t sun4i_tcon_handler(int irq, void *private) 764 { 765 struct sun4i_tcon *tcon = private; 766 struct drm_device *drm = tcon->drm; 767 struct sun4i_crtc *scrtc = tcon->crtc; 768 struct sunxi_engine *engine = scrtc->engine; 769 unsigned int status; 770 771 regmap_read(tcon->regs, SUN4I_TCON_GINT0_REG, &status); 772 773 if (!(status & (SUN4I_TCON_GINT0_VBLANK_INT(0) | 774 SUN4I_TCON_GINT0_VBLANK_INT(1) | 775 SUN4I_TCON_GINT0_TCON0_TRI_FINISH_INT))) 776 return IRQ_NONE; 777 778 drm_crtc_handle_vblank(&scrtc->crtc); 779 sun4i_tcon_finish_page_flip(drm, scrtc); 780 781 /* Acknowledge the interrupt */ 782 regmap_update_bits(tcon->regs, SUN4I_TCON_GINT0_REG, 783 SUN4I_TCON_GINT0_VBLANK_INT(0) | 784 SUN4I_TCON_GINT0_VBLANK_INT(1) | 785 SUN4I_TCON_GINT0_TCON0_TRI_FINISH_INT, 786 0); 787 788 if (engine->ops->vblank_quirk) 789 engine->ops->vblank_quirk(engine); 790 791 return IRQ_HANDLED; 792 } 793 794 static int sun4i_tcon_init_clocks(struct device *dev, 795 struct sun4i_tcon *tcon) 796 { 797 tcon->clk = devm_clk_get(dev, "ahb"); 798 if (IS_ERR(tcon->clk)) { 799 dev_err(dev, "Couldn't get the TCON bus clock\n"); 800 return PTR_ERR(tcon->clk); 801 } 802 clk_prepare_enable(tcon->clk); 803 804 if (tcon->quirks->has_channel_0) { 805 tcon->sclk0 = devm_clk_get(dev, "tcon-ch0"); 806 if (IS_ERR(tcon->sclk0)) { 807 dev_err(dev, "Couldn't get the TCON channel 0 clock\n"); 808 return PTR_ERR(tcon->sclk0); 809 } 810 } 811 clk_prepare_enable(tcon->sclk0); 812 813 if (tcon->quirks->has_channel_1) { 814 tcon->sclk1 = devm_clk_get(dev, "tcon-ch1"); 815 if (IS_ERR(tcon->sclk1)) { 816 dev_err(dev, "Couldn't get the TCON channel 1 clock\n"); 817 return PTR_ERR(tcon->sclk1); 818 } 819 } 820 821 return 0; 822 } 823 824 static void sun4i_tcon_free_clocks(struct sun4i_tcon *tcon) 825 { 826 clk_disable_unprepare(tcon->sclk0); 827 clk_disable_unprepare(tcon->clk); 828 } 829 830 static int sun4i_tcon_init_irq(struct device *dev, 831 struct sun4i_tcon *tcon) 832 { 833 struct platform_device *pdev = to_platform_device(dev); 834 int irq, ret; 835 836 irq = platform_get_irq(pdev, 0); 837 if (irq < 0) 838 return irq; 839 840 ret = devm_request_irq(dev, irq, sun4i_tcon_handler, 0, 841 dev_name(dev), tcon); 842 if (ret) { 843 dev_err(dev, "Couldn't request the IRQ\n"); 844 return ret; 845 } 846 847 return 0; 848 } 849 850 static const struct regmap_config sun4i_tcon_regmap_config = { 851 .reg_bits = 32, 852 .val_bits = 32, 853 .reg_stride = 4, 854 .max_register = 0x800, 855 }; 856 857 static int sun4i_tcon_init_regmap(struct device *dev, 858 struct sun4i_tcon *tcon) 859 { 860 struct platform_device *pdev = to_platform_device(dev); 861 struct resource *res; 862 void __iomem *regs; 863 864 res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 865 regs = devm_ioremap_resource(dev, res); 866 if (IS_ERR(regs)) 867 return PTR_ERR(regs); 868 869 tcon->regs = devm_regmap_init_mmio(dev, regs, 870 &sun4i_tcon_regmap_config); 871 if (IS_ERR(tcon->regs)) { 872 dev_err(dev, "Couldn't create the TCON regmap\n"); 873 return PTR_ERR(tcon->regs); 874 } 875 876 /* Make sure the TCON is disabled and all IRQs are off */ 877 regmap_write(tcon->regs, SUN4I_TCON_GCTL_REG, 0); 878 regmap_write(tcon->regs, SUN4I_TCON_GINT0_REG, 0); 879 regmap_write(tcon->regs, SUN4I_TCON_GINT1_REG, 0); 880 881 /* Disable IO lines and set them to tristate */ 882 regmap_write(tcon->regs, SUN4I_TCON0_IO_TRI_REG, ~0); 883 regmap_write(tcon->regs, SUN4I_TCON1_IO_TRI_REG, ~0); 884 885 return 0; 886 } 887 888 /* 889 * On SoCs with the old display pipeline design (Display Engine 1.0), 890 * the TCON is always tied to just one backend. Hence we can traverse 891 * the of_graph upwards to find the backend our tcon is connected to, 892 * and take its ID as our own. 893 * 894 * We can either identify backends from their compatible strings, which 895 * means maintaining a large list of them. Or, since the backend is 896 * registered and binded before the TCON, we can just go through the 897 * list of registered backends and compare the device node. 898 * 899 * As the structures now store engines instead of backends, here this 900 * function in fact searches the corresponding engine, and the ID is 901 * requested via the get_id function of the engine. 902 */ 903 static struct sunxi_engine * 904 sun4i_tcon_find_engine_traverse(struct sun4i_drv *drv, 905 struct device_node *node, 906 u32 port_id) 907 { 908 struct device_node *port, *ep, *remote; 909 struct sunxi_engine *engine = ERR_PTR(-EINVAL); 910 u32 reg = 0; 911 912 port = of_graph_get_port_by_id(node, port_id); 913 if (!port) 914 return ERR_PTR(-EINVAL); 915 916 /* 917 * This only works if there is only one path from the TCON 918 * to any display engine. Otherwise the probe order of the 919 * TCONs and display engines is not guaranteed. They may 920 * either bind to the wrong one, or worse, bind to the same 921 * one if additional checks are not done. 922 * 923 * Bail out if there are multiple input connections. 924 */ 925 if (of_get_available_child_count(port) != 1) 926 goto out_put_port; 927 928 /* Get the first connection without specifying an ID */ 929 ep = of_get_next_available_child(port, NULL); 930 if (!ep) 931 goto out_put_port; 932 933 remote = of_graph_get_remote_port_parent(ep); 934 if (!remote) 935 goto out_put_ep; 936 937 /* does this node match any registered engines? */ 938 list_for_each_entry(engine, &drv->engine_list, list) 939 if (remote == engine->node) 940 goto out_put_remote; 941 942 /* 943 * According to device tree binding input ports have even id 944 * number and output ports have odd id. Since component with 945 * more than one input and one output (TCON TOP) exits, correct 946 * remote input id has to be calculated by subtracting 1 from 947 * remote output id. If this for some reason can't be done, 0 948 * is used as input port id. 949 */ 950 of_node_put(port); 951 port = of_graph_get_remote_port(ep); 952 if (!of_property_read_u32(port, "reg", ®) && reg > 0) 953 reg -= 1; 954 955 /* keep looking through upstream ports */ 956 engine = sun4i_tcon_find_engine_traverse(drv, remote, reg); 957 958 out_put_remote: 959 of_node_put(remote); 960 out_put_ep: 961 of_node_put(ep); 962 out_put_port: 963 of_node_put(port); 964 965 return engine; 966 } 967 968 /* 969 * The device tree binding says that the remote endpoint ID of any 970 * connection between components, up to and including the TCON, of 971 * the display pipeline should be equal to the actual ID of the local 972 * component. Thus we can look at any one of the input connections of 973 * the TCONs, and use that connection's remote endpoint ID as our own. 974 * 975 * Since the user of this function already finds the input port, 976 * the port is passed in directly without further checks. 977 */ 978 static int sun4i_tcon_of_get_id_from_port(struct device_node *port) 979 { 980 struct device_node *ep; 981 int ret = -EINVAL; 982 983 /* try finding an upstream endpoint */ 984 for_each_available_child_of_node(port, ep) { 985 struct device_node *remote; 986 u32 reg; 987 988 remote = of_graph_get_remote_endpoint(ep); 989 if (!remote) 990 continue; 991 992 ret = of_property_read_u32(remote, "reg", ®); 993 if (ret) 994 continue; 995 996 ret = reg; 997 } 998 999 return ret; 1000 } 1001 1002 /* 1003 * Once we know the TCON's id, we can look through the list of 1004 * engines to find a matching one. We assume all engines have 1005 * been probed and added to the list. 1006 */ 1007 static struct sunxi_engine *sun4i_tcon_get_engine_by_id(struct sun4i_drv *drv, 1008 int id) 1009 { 1010 struct sunxi_engine *engine; 1011 1012 list_for_each_entry(engine, &drv->engine_list, list) 1013 if (engine->id == id) 1014 return engine; 1015 1016 return ERR_PTR(-EINVAL); 1017 } 1018 1019 static bool sun4i_tcon_connected_to_tcon_top(struct device_node *node) 1020 { 1021 struct device_node *remote; 1022 bool ret = false; 1023 1024 remote = of_graph_get_remote_node(node, 0, -1); 1025 if (remote) { 1026 ret = !!(IS_ENABLED(CONFIG_DRM_SUN8I_TCON_TOP) && 1027 of_match_node(sun8i_tcon_top_of_table, remote)); 1028 of_node_put(remote); 1029 } 1030 1031 return ret; 1032 } 1033 1034 static int sun4i_tcon_get_index(struct sun4i_drv *drv) 1035 { 1036 struct list_head *pos; 1037 int size = 0; 1038 1039 /* 1040 * Because TCON is added to the list at the end of the probe 1041 * (after this function is called), index of the current TCON 1042 * will be same as current TCON list size. 1043 */ 1044 list_for_each(pos, &drv->tcon_list) 1045 ++size; 1046 1047 return size; 1048 } 1049 1050 /* 1051 * On SoCs with the old display pipeline design (Display Engine 1.0), 1052 * we assumed the TCON was always tied to just one backend. However 1053 * this proved not to be the case. On the A31, the TCON can select 1054 * either backend as its source. On the A20 (and likely on the A10), 1055 * the backend can choose which TCON to output to. 1056 * 1057 * The device tree binding says that the remote endpoint ID of any 1058 * connection between components, up to and including the TCON, of 1059 * the display pipeline should be equal to the actual ID of the local 1060 * component. Thus we should be able to look at any one of the input 1061 * connections of the TCONs, and use that connection's remote endpoint 1062 * ID as our own. 1063 * 1064 * However the connections between the backend and TCON were assumed 1065 * to be always singular, and their endpoit IDs were all incorrectly 1066 * set to 0. This means for these old device trees, we cannot just look 1067 * up the remote endpoint ID of a TCON input endpoint. TCON1 would be 1068 * incorrectly identified as TCON0. 1069 * 1070 * This function first checks if the TCON node has 2 input endpoints. 1071 * If so, then the device tree is a corrected version, and it will use 1072 * sun4i_tcon_of_get_id() and sun4i_tcon_get_engine_by_id() from above 1073 * to fetch the ID and engine directly. If not, then it is likely an 1074 * old device trees, where the endpoint IDs were incorrect, but did not 1075 * have endpoint connections between the backend and TCON across 1076 * different display pipelines. It will fall back to the old method of 1077 * traversing the of_graph to try and find a matching engine by device 1078 * node. 1079 * 1080 * In the case of single display pipeline device trees, either method 1081 * works. 1082 */ 1083 static struct sunxi_engine *sun4i_tcon_find_engine(struct sun4i_drv *drv, 1084 struct device_node *node) 1085 { 1086 struct device_node *port; 1087 struct sunxi_engine *engine; 1088 1089 port = of_graph_get_port_by_id(node, 0); 1090 if (!port) 1091 return ERR_PTR(-EINVAL); 1092 1093 /* 1094 * Is this a corrected device tree with cross pipeline 1095 * connections between the backend and TCON? 1096 */ 1097 if (of_get_child_count(port) > 1) { 1098 int id; 1099 1100 /* 1101 * When pipeline has the same number of TCONs and engines which 1102 * are represented by frontends/backends (DE1) or mixers (DE2), 1103 * we match them by their respective IDs. However, if pipeline 1104 * contains TCON TOP, chances are that there are either more 1105 * TCONs than engines (R40) or TCONs with non-consecutive ids. 1106 * (H6). In that case it's easier just use TCON index in list 1107 * as an id. That means that on R40, any 2 TCONs can be enabled 1108 * in DT out of 4 (there are 2 mixers). Due to the design of 1109 * TCON TOP, remaining 2 TCONs can't be connected to anything 1110 * anyway. 1111 */ 1112 if (sun4i_tcon_connected_to_tcon_top(node)) 1113 id = sun4i_tcon_get_index(drv); 1114 else 1115 id = sun4i_tcon_of_get_id_from_port(port); 1116 1117 /* Get our engine by matching our ID */ 1118 engine = sun4i_tcon_get_engine_by_id(drv, id); 1119 1120 of_node_put(port); 1121 return engine; 1122 } 1123 1124 /* Fallback to old method by traversing input endpoints */ 1125 of_node_put(port); 1126 return sun4i_tcon_find_engine_traverse(drv, node, 0); 1127 } 1128 1129 static int sun4i_tcon_bind(struct device *dev, struct device *master, 1130 void *data) 1131 { 1132 struct drm_device *drm = data; 1133 struct sun4i_drv *drv = drm->dev_private; 1134 struct sunxi_engine *engine; 1135 struct device_node *remote; 1136 struct sun4i_tcon *tcon; 1137 struct reset_control *edp_rstc; 1138 bool has_lvds_rst, has_lvds_alt, can_lvds; 1139 int ret; 1140 1141 engine = sun4i_tcon_find_engine(drv, dev->of_node); 1142 if (IS_ERR(engine)) { 1143 dev_err(dev, "Couldn't find matching engine\n"); 1144 return -EPROBE_DEFER; 1145 } 1146 1147 tcon = devm_kzalloc(dev, sizeof(*tcon), GFP_KERNEL); 1148 if (!tcon) 1149 return -ENOMEM; 1150 dev_set_drvdata(dev, tcon); 1151 tcon->drm = drm; 1152 tcon->dev = dev; 1153 tcon->id = engine->id; 1154 tcon->quirks = of_device_get_match_data(dev); 1155 1156 tcon->lcd_rst = devm_reset_control_get(dev, "lcd"); 1157 if (IS_ERR(tcon->lcd_rst)) { 1158 dev_err(dev, "Couldn't get our reset line\n"); 1159 return PTR_ERR(tcon->lcd_rst); 1160 } 1161 1162 if (tcon->quirks->needs_edp_reset) { 1163 edp_rstc = devm_reset_control_get_shared(dev, "edp"); 1164 if (IS_ERR(edp_rstc)) { 1165 dev_err(dev, "Couldn't get edp reset line\n"); 1166 return PTR_ERR(edp_rstc); 1167 } 1168 1169 ret = reset_control_deassert(edp_rstc); 1170 if (ret) { 1171 dev_err(dev, "Couldn't deassert edp reset line\n"); 1172 return ret; 1173 } 1174 } 1175 1176 /* Make sure our TCON is reset */ 1177 ret = reset_control_reset(tcon->lcd_rst); 1178 if (ret) { 1179 dev_err(dev, "Couldn't deassert our reset line\n"); 1180 return ret; 1181 } 1182 1183 if (tcon->quirks->supports_lvds) { 1184 /* 1185 * This can only be made optional since we've had DT 1186 * nodes without the LVDS reset properties. 1187 * 1188 * If the property is missing, just disable LVDS, and 1189 * print a warning. 1190 */ 1191 tcon->lvds_rst = devm_reset_control_get_optional(dev, "lvds"); 1192 if (IS_ERR(tcon->lvds_rst)) { 1193 dev_err(dev, "Couldn't get our reset line\n"); 1194 return PTR_ERR(tcon->lvds_rst); 1195 } else if (tcon->lvds_rst) { 1196 has_lvds_rst = true; 1197 reset_control_reset(tcon->lvds_rst); 1198 } else { 1199 has_lvds_rst = false; 1200 } 1201 1202 /* 1203 * This can only be made optional since we've had DT 1204 * nodes without the LVDS reset properties. 1205 * 1206 * If the property is missing, just disable LVDS, and 1207 * print a warning. 1208 */ 1209 if (tcon->quirks->has_lvds_alt) { 1210 tcon->lvds_pll = devm_clk_get(dev, "lvds-alt"); 1211 if (IS_ERR(tcon->lvds_pll)) { 1212 if (PTR_ERR(tcon->lvds_pll) == -ENOENT) { 1213 has_lvds_alt = false; 1214 } else { 1215 dev_err(dev, "Couldn't get the LVDS PLL\n"); 1216 return PTR_ERR(tcon->lvds_pll); 1217 } 1218 } else { 1219 has_lvds_alt = true; 1220 } 1221 } 1222 1223 if (!has_lvds_rst || 1224 (tcon->quirks->has_lvds_alt && !has_lvds_alt)) { 1225 dev_warn(dev, "Missing LVDS properties, Please upgrade your DT\n"); 1226 dev_warn(dev, "LVDS output disabled\n"); 1227 can_lvds = false; 1228 } else { 1229 can_lvds = true; 1230 } 1231 } else { 1232 can_lvds = false; 1233 } 1234 1235 ret = sun4i_tcon_init_clocks(dev, tcon); 1236 if (ret) { 1237 dev_err(dev, "Couldn't init our TCON clocks\n"); 1238 goto err_assert_reset; 1239 } 1240 1241 ret = sun4i_tcon_init_regmap(dev, tcon); 1242 if (ret) { 1243 dev_err(dev, "Couldn't init our TCON regmap\n"); 1244 goto err_free_clocks; 1245 } 1246 1247 if (tcon->quirks->has_channel_0) { 1248 ret = sun4i_dclk_create(dev, tcon); 1249 if (ret) { 1250 dev_err(dev, "Couldn't create our TCON dot clock\n"); 1251 goto err_free_clocks; 1252 } 1253 } 1254 1255 ret = sun4i_tcon_init_irq(dev, tcon); 1256 if (ret) { 1257 dev_err(dev, "Couldn't init our TCON interrupts\n"); 1258 goto err_free_dotclock; 1259 } 1260 1261 tcon->crtc = sun4i_crtc_init(drm, engine, tcon); 1262 if (IS_ERR(tcon->crtc)) { 1263 dev_err(dev, "Couldn't create our CRTC\n"); 1264 ret = PTR_ERR(tcon->crtc); 1265 goto err_free_dotclock; 1266 } 1267 1268 if (tcon->quirks->has_channel_0) { 1269 /* 1270 * If we have an LVDS panel connected to the TCON, we should 1271 * just probe the LVDS connector. Otherwise, just probe RGB as 1272 * we used to. 1273 */ 1274 remote = of_graph_get_remote_node(dev->of_node, 1, 0); 1275 if (of_device_is_compatible(remote, "panel-lvds")) 1276 if (can_lvds) 1277 ret = sun4i_lvds_init(drm, tcon); 1278 else 1279 ret = -EINVAL; 1280 else 1281 ret = sun4i_rgb_init(drm, tcon); 1282 of_node_put(remote); 1283 1284 if (ret < 0) 1285 goto err_free_dotclock; 1286 } 1287 1288 if (tcon->quirks->needs_de_be_mux) { 1289 /* 1290 * We assume there is no dynamic muxing of backends 1291 * and TCONs, so we select the backend with same ID. 1292 * 1293 * While dynamic selection might be interesting, since 1294 * the CRTC is tied to the TCON, while the layers are 1295 * tied to the backends, this means, we will need to 1296 * switch between groups of layers. There might not be 1297 * a way to represent this constraint in DRM. 1298 */ 1299 regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG, 1300 SUN4I_TCON0_CTL_SRC_SEL_MASK, 1301 tcon->id); 1302 regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG, 1303 SUN4I_TCON1_CTL_SRC_SEL_MASK, 1304 tcon->id); 1305 } 1306 1307 list_add_tail(&tcon->list, &drv->tcon_list); 1308 1309 return 0; 1310 1311 err_free_dotclock: 1312 if (tcon->quirks->has_channel_0) 1313 sun4i_dclk_free(tcon); 1314 err_free_clocks: 1315 sun4i_tcon_free_clocks(tcon); 1316 err_assert_reset: 1317 reset_control_assert(tcon->lcd_rst); 1318 return ret; 1319 } 1320 1321 static void sun4i_tcon_unbind(struct device *dev, struct device *master, 1322 void *data) 1323 { 1324 struct sun4i_tcon *tcon = dev_get_drvdata(dev); 1325 1326 list_del(&tcon->list); 1327 if (tcon->quirks->has_channel_0) 1328 sun4i_dclk_free(tcon); 1329 sun4i_tcon_free_clocks(tcon); 1330 } 1331 1332 static const struct component_ops sun4i_tcon_ops = { 1333 .bind = sun4i_tcon_bind, 1334 .unbind = sun4i_tcon_unbind, 1335 }; 1336 1337 static int sun4i_tcon_probe(struct platform_device *pdev) 1338 { 1339 struct device_node *node = pdev->dev.of_node; 1340 const struct sun4i_tcon_quirks *quirks; 1341 struct drm_bridge *bridge; 1342 struct drm_panel *panel; 1343 int ret; 1344 1345 quirks = of_device_get_match_data(&pdev->dev); 1346 1347 /* panels and bridges are present only on TCONs with channel 0 */ 1348 if (quirks->has_channel_0) { 1349 ret = drm_of_find_panel_or_bridge(node, 1, 0, &panel, &bridge); 1350 if (ret == -EPROBE_DEFER) 1351 return ret; 1352 } 1353 1354 return component_add(&pdev->dev, &sun4i_tcon_ops); 1355 } 1356 1357 static int sun4i_tcon_remove(struct platform_device *pdev) 1358 { 1359 component_del(&pdev->dev, &sun4i_tcon_ops); 1360 1361 return 0; 1362 } 1363 1364 /* platform specific TCON muxing callbacks */ 1365 static int sun4i_a10_tcon_set_mux(struct sun4i_tcon *tcon, 1366 const struct drm_encoder *encoder) 1367 { 1368 struct sun4i_tcon *tcon0 = sun4i_get_tcon0(encoder->dev); 1369 u32 shift; 1370 1371 if (!tcon0) 1372 return -EINVAL; 1373 1374 switch (encoder->encoder_type) { 1375 case DRM_MODE_ENCODER_TMDS: 1376 /* HDMI */ 1377 shift = 8; 1378 break; 1379 default: 1380 return -EINVAL; 1381 } 1382 1383 regmap_update_bits(tcon0->regs, SUN4I_TCON_MUX_CTRL_REG, 1384 0x3 << shift, tcon->id << shift); 1385 1386 return 0; 1387 } 1388 1389 static int sun5i_a13_tcon_set_mux(struct sun4i_tcon *tcon, 1390 const struct drm_encoder *encoder) 1391 { 1392 u32 val; 1393 1394 if (encoder->encoder_type == DRM_MODE_ENCODER_TVDAC) 1395 val = 1; 1396 else 1397 val = 0; 1398 1399 /* 1400 * FIXME: Undocumented bits 1401 */ 1402 return regmap_write(tcon->regs, SUN4I_TCON_MUX_CTRL_REG, val); 1403 } 1404 1405 static int sun6i_tcon_set_mux(struct sun4i_tcon *tcon, 1406 const struct drm_encoder *encoder) 1407 { 1408 struct sun4i_tcon *tcon0 = sun4i_get_tcon0(encoder->dev); 1409 u32 shift; 1410 1411 if (!tcon0) 1412 return -EINVAL; 1413 1414 switch (encoder->encoder_type) { 1415 case DRM_MODE_ENCODER_TMDS: 1416 /* HDMI */ 1417 shift = 8; 1418 break; 1419 default: 1420 /* TODO A31 has MIPI DSI but A31s does not */ 1421 return -EINVAL; 1422 } 1423 1424 regmap_update_bits(tcon0->regs, SUN4I_TCON_MUX_CTRL_REG, 1425 0x3 << shift, tcon->id << shift); 1426 1427 return 0; 1428 } 1429 1430 static int sun8i_r40_tcon_tv_set_mux(struct sun4i_tcon *tcon, 1431 const struct drm_encoder *encoder) 1432 { 1433 struct device_node *port, *remote; 1434 struct platform_device *pdev; 1435 int id, ret; 1436 1437 /* find TCON TOP platform device and TCON id */ 1438 1439 port = of_graph_get_port_by_id(tcon->dev->of_node, 0); 1440 if (!port) 1441 return -EINVAL; 1442 1443 id = sun4i_tcon_of_get_id_from_port(port); 1444 of_node_put(port); 1445 1446 remote = of_graph_get_remote_node(tcon->dev->of_node, 0, -1); 1447 if (!remote) 1448 return -EINVAL; 1449 1450 pdev = of_find_device_by_node(remote); 1451 of_node_put(remote); 1452 if (!pdev) 1453 return -EINVAL; 1454 1455 if (IS_ENABLED(CONFIG_DRM_SUN8I_TCON_TOP) && 1456 encoder->encoder_type == DRM_MODE_ENCODER_TMDS) { 1457 ret = sun8i_tcon_top_set_hdmi_src(&pdev->dev, id); 1458 if (ret) { 1459 put_device(&pdev->dev); 1460 return ret; 1461 } 1462 } 1463 1464 if (IS_ENABLED(CONFIG_DRM_SUN8I_TCON_TOP)) { 1465 ret = sun8i_tcon_top_de_config(&pdev->dev, tcon->id, id); 1466 if (ret) { 1467 put_device(&pdev->dev); 1468 return ret; 1469 } 1470 } 1471 1472 return 0; 1473 } 1474 1475 static const struct sun4i_tcon_quirks sun4i_a10_quirks = { 1476 .has_channel_0 = true, 1477 .has_channel_1 = true, 1478 .dclk_min_div = 4, 1479 .set_mux = sun4i_a10_tcon_set_mux, 1480 }; 1481 1482 static const struct sun4i_tcon_quirks sun5i_a13_quirks = { 1483 .has_channel_0 = true, 1484 .has_channel_1 = true, 1485 .dclk_min_div = 4, 1486 .set_mux = sun5i_a13_tcon_set_mux, 1487 }; 1488 1489 static const struct sun4i_tcon_quirks sun6i_a31_quirks = { 1490 .has_channel_0 = true, 1491 .has_channel_1 = true, 1492 .has_lvds_alt = true, 1493 .needs_de_be_mux = true, 1494 .dclk_min_div = 1, 1495 .set_mux = sun6i_tcon_set_mux, 1496 }; 1497 1498 static const struct sun4i_tcon_quirks sun6i_a31s_quirks = { 1499 .has_channel_0 = true, 1500 .has_channel_1 = true, 1501 .needs_de_be_mux = true, 1502 .dclk_min_div = 1, 1503 }; 1504 1505 static const struct sun4i_tcon_quirks sun7i_a20_tcon0_quirks = { 1506 .supports_lvds = true, 1507 .has_channel_0 = true, 1508 .has_channel_1 = true, 1509 .dclk_min_div = 4, 1510 /* Same display pipeline structure as A10 */ 1511 .set_mux = sun4i_a10_tcon_set_mux, 1512 .setup_lvds_phy = sun4i_tcon_setup_lvds_phy, 1513 }; 1514 1515 static const struct sun4i_tcon_quirks sun7i_a20_quirks = { 1516 .has_channel_0 = true, 1517 .has_channel_1 = true, 1518 .dclk_min_div = 4, 1519 /* Same display pipeline structure as A10 */ 1520 .set_mux = sun4i_a10_tcon_set_mux, 1521 }; 1522 1523 static const struct sun4i_tcon_quirks sun8i_a33_quirks = { 1524 .has_channel_0 = true, 1525 .has_lvds_alt = true, 1526 .dclk_min_div = 1, 1527 .setup_lvds_phy = sun6i_tcon_setup_lvds_phy, 1528 .supports_lvds = true, 1529 }; 1530 1531 static const struct sun4i_tcon_quirks sun8i_a83t_lcd_quirks = { 1532 .supports_lvds = true, 1533 .has_channel_0 = true, 1534 .dclk_min_div = 1, 1535 .setup_lvds_phy = sun6i_tcon_setup_lvds_phy, 1536 }; 1537 1538 static const struct sun4i_tcon_quirks sun8i_a83t_tv_quirks = { 1539 .has_channel_1 = true, 1540 }; 1541 1542 static const struct sun4i_tcon_quirks sun8i_r40_tv_quirks = { 1543 .has_channel_1 = true, 1544 .polarity_in_ch0 = true, 1545 .set_mux = sun8i_r40_tcon_tv_set_mux, 1546 }; 1547 1548 static const struct sun4i_tcon_quirks sun8i_v3s_quirks = { 1549 .has_channel_0 = true, 1550 .dclk_min_div = 1, 1551 }; 1552 1553 static const struct sun4i_tcon_quirks sun9i_a80_tcon_lcd_quirks = { 1554 .has_channel_0 = true, 1555 .needs_edp_reset = true, 1556 .dclk_min_div = 1, 1557 }; 1558 1559 static const struct sun4i_tcon_quirks sun9i_a80_tcon_tv_quirks = { 1560 .has_channel_1 = true, 1561 .needs_edp_reset = true, 1562 }; 1563 1564 /* sun4i_drv uses this list to check if a device node is a TCON */ 1565 const struct of_device_id sun4i_tcon_of_table[] = { 1566 { .compatible = "allwinner,sun4i-a10-tcon", .data = &sun4i_a10_quirks }, 1567 { .compatible = "allwinner,sun5i-a13-tcon", .data = &sun5i_a13_quirks }, 1568 { .compatible = "allwinner,sun6i-a31-tcon", .data = &sun6i_a31_quirks }, 1569 { .compatible = "allwinner,sun6i-a31s-tcon", .data = &sun6i_a31s_quirks }, 1570 { .compatible = "allwinner,sun7i-a20-tcon", .data = &sun7i_a20_quirks }, 1571 { .compatible = "allwinner,sun7i-a20-tcon0", .data = &sun7i_a20_tcon0_quirks }, 1572 { .compatible = "allwinner,sun7i-a20-tcon1", .data = &sun7i_a20_quirks }, 1573 { .compatible = "allwinner,sun8i-a23-tcon", .data = &sun8i_a33_quirks }, 1574 { .compatible = "allwinner,sun8i-a33-tcon", .data = &sun8i_a33_quirks }, 1575 { .compatible = "allwinner,sun8i-a83t-tcon-lcd", .data = &sun8i_a83t_lcd_quirks }, 1576 { .compatible = "allwinner,sun8i-a83t-tcon-tv", .data = &sun8i_a83t_tv_quirks }, 1577 { .compatible = "allwinner,sun8i-r40-tcon-tv", .data = &sun8i_r40_tv_quirks }, 1578 { .compatible = "allwinner,sun8i-v3s-tcon", .data = &sun8i_v3s_quirks }, 1579 { .compatible = "allwinner,sun9i-a80-tcon-lcd", .data = &sun9i_a80_tcon_lcd_quirks }, 1580 { .compatible = "allwinner,sun9i-a80-tcon-tv", .data = &sun9i_a80_tcon_tv_quirks }, 1581 { } 1582 }; 1583 MODULE_DEVICE_TABLE(of, sun4i_tcon_of_table); 1584 EXPORT_SYMBOL(sun4i_tcon_of_table); 1585 1586 static struct platform_driver sun4i_tcon_platform_driver = { 1587 .probe = sun4i_tcon_probe, 1588 .remove = sun4i_tcon_remove, 1589 .driver = { 1590 .name = "sun4i-tcon", 1591 .of_match_table = sun4i_tcon_of_table, 1592 }, 1593 }; 1594 module_platform_driver(sun4i_tcon_platform_driver); 1595 1596 MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>"); 1597 MODULE_DESCRIPTION("Allwinner A10 Timing Controller Driver"); 1598 MODULE_LICENSE("GPL"); 1599