12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
29c568101SMaxime Ripard /*
39c568101SMaxime Ripard  * Copyright (C) 2016 Maxime Ripard
49c568101SMaxime Ripard  *
59c568101SMaxime Ripard  * Maxime Ripard <maxime.ripard@free-electrons.com>
69c568101SMaxime Ripard  */
79c568101SMaxime Ripard 
89c568101SMaxime Ripard #include <linux/clk.h>
99c568101SMaxime Ripard #include <linux/component.h>
10a204f974SVille Syrjälä #include <linux/i2c.h>
119c568101SMaxime Ripard #include <linux/iopoll.h>
129c25a297SSam Ravnborg #include <linux/module.h>
13*722d4f06SRob Herring #include <linux/of.h>
149c568101SMaxime Ripard #include <linux/platform_device.h>
159c568101SMaxime Ripard #include <linux/pm_runtime.h>
164b1c924bSChen-Yu Tsai #include <linux/regmap.h>
17939d749aSChen-Yu Tsai #include <linux/reset.h>
189c568101SMaxime Ripard 
199c25a297SSam Ravnborg #include <drm/drm_atomic_helper.h>
209c25a297SSam Ravnborg #include <drm/drm_edid.h>
219c25a297SSam Ravnborg #include <drm/drm_encoder.h>
229c25a297SSam Ravnborg #include <drm/drm_of.h>
239c25a297SSam Ravnborg #include <drm/drm_panel.h>
249c25a297SSam Ravnborg #include <drm/drm_print.h>
259c25a297SSam Ravnborg #include <drm/drm_probe_helper.h>
26f9f3a38dSThomas Zimmermann #include <drm/drm_simple_kms_helper.h>
279c25a297SSam Ravnborg 
289c568101SMaxime Ripard #include "sun4i_backend.h"
299c568101SMaxime Ripard #include "sun4i_crtc.h"
309c568101SMaxime Ripard #include "sun4i_drv.h"
319c568101SMaxime Ripard #include "sun4i_hdmi.h"
329c568101SMaxime Ripard 
339c568101SMaxime Ripard static inline struct sun4i_hdmi *
drm_encoder_to_sun4i_hdmi(struct drm_encoder * encoder)349c568101SMaxime Ripard drm_encoder_to_sun4i_hdmi(struct drm_encoder *encoder)
359c568101SMaxime Ripard {
369c568101SMaxime Ripard 	return container_of(encoder, struct sun4i_hdmi,
379c568101SMaxime Ripard 			    encoder);
389c568101SMaxime Ripard }
399c568101SMaxime Ripard 
409c568101SMaxime Ripard static inline struct sun4i_hdmi *
drm_connector_to_sun4i_hdmi(struct drm_connector * connector)419c568101SMaxime Ripard drm_connector_to_sun4i_hdmi(struct drm_connector *connector)
429c568101SMaxime Ripard {
439c568101SMaxime Ripard 	return container_of(connector, struct sun4i_hdmi,
449c568101SMaxime Ripard 			    connector);
459c568101SMaxime Ripard }
469c568101SMaxime Ripard 
sun4i_hdmi_setup_avi_infoframes(struct sun4i_hdmi * hdmi,struct drm_display_mode * mode)479c568101SMaxime Ripard static int sun4i_hdmi_setup_avi_infoframes(struct sun4i_hdmi *hdmi,
489c568101SMaxime Ripard 					   struct drm_display_mode *mode)
499c568101SMaxime Ripard {
509c568101SMaxime Ripard 	struct hdmi_avi_infoframe frame;
519c568101SMaxime Ripard 	u8 buffer[17];
529c568101SMaxime Ripard 	int i, ret;
539c568101SMaxime Ripard 
5413d0add3SVille Syrjälä 	ret = drm_hdmi_avi_infoframe_from_display_mode(&frame,
5513d0add3SVille Syrjälä 						       &hdmi->connector, mode);
569c568101SMaxime Ripard 	if (ret < 0) {
579c568101SMaxime Ripard 		DRM_ERROR("Failed to get infoframes from mode\n");
589c568101SMaxime Ripard 		return ret;
599c568101SMaxime Ripard 	}
609c568101SMaxime Ripard 
619c568101SMaxime Ripard 	ret = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
629c568101SMaxime Ripard 	if (ret < 0) {
639c568101SMaxime Ripard 		DRM_ERROR("Failed to pack infoframes\n");
649c568101SMaxime Ripard 		return ret;
659c568101SMaxime Ripard 	}
669c568101SMaxime Ripard 
679c568101SMaxime Ripard 	for (i = 0; i < sizeof(buffer); i++)
689c568101SMaxime Ripard 		writeb(buffer[i], hdmi->base + SUN4I_HDMI_AVI_INFOFRAME_REG(i));
699c568101SMaxime Ripard 
709c568101SMaxime Ripard 	return 0;
719c568101SMaxime Ripard }
729c568101SMaxime Ripard 
sun4i_hdmi_atomic_check(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state)739c568101SMaxime Ripard static int sun4i_hdmi_atomic_check(struct drm_encoder *encoder,
749c568101SMaxime Ripard 				   struct drm_crtc_state *crtc_state,
759c568101SMaxime Ripard 				   struct drm_connector_state *conn_state)
769c568101SMaxime Ripard {
779c568101SMaxime Ripard 	struct drm_display_mode *mode = &crtc_state->mode;
789c568101SMaxime Ripard 
799c568101SMaxime Ripard 	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
809c568101SMaxime Ripard 		return -EINVAL;
819c568101SMaxime Ripard 
829c568101SMaxime Ripard 	return 0;
839c568101SMaxime Ripard }
849c568101SMaxime Ripard 
sun4i_hdmi_disable(struct drm_encoder * encoder)859c568101SMaxime Ripard static void sun4i_hdmi_disable(struct drm_encoder *encoder)
869c568101SMaxime Ripard {
879c568101SMaxime Ripard 	struct sun4i_hdmi *hdmi = drm_encoder_to_sun4i_hdmi(encoder);
889c568101SMaxime Ripard 	u32 val;
899c568101SMaxime Ripard 
909c568101SMaxime Ripard 	DRM_DEBUG_DRIVER("Disabling the HDMI Output\n");
919c568101SMaxime Ripard 
929c568101SMaxime Ripard 	val = readl(hdmi->base + SUN4I_HDMI_VID_CTRL_REG);
939c568101SMaxime Ripard 	val &= ~SUN4I_HDMI_VID_CTRL_ENABLE;
949c568101SMaxime Ripard 	writel(val, hdmi->base + SUN4I_HDMI_VID_CTRL_REG);
955e1bc251SPriit Laes 
965e1bc251SPriit Laes 	clk_disable_unprepare(hdmi->tmds_clk);
979c568101SMaxime Ripard }
989c568101SMaxime Ripard 
sun4i_hdmi_enable(struct drm_encoder * encoder)999c568101SMaxime Ripard static void sun4i_hdmi_enable(struct drm_encoder *encoder)
1009c568101SMaxime Ripard {
1019c568101SMaxime Ripard 	struct drm_display_mode *mode = &encoder->crtc->state->adjusted_mode;
1029c568101SMaxime Ripard 	struct sun4i_hdmi *hdmi = drm_encoder_to_sun4i_hdmi(encoder);
10357ae18fbSJosé Expósito 	struct drm_display_info *display = &hdmi->connector.display_info;
1049c568101SMaxime Ripard 	u32 val = 0;
1059c568101SMaxime Ripard 
1069c568101SMaxime Ripard 	DRM_DEBUG_DRIVER("Enabling the HDMI Output\n");
1079c568101SMaxime Ripard 
1085e1bc251SPriit Laes 	clk_prepare_enable(hdmi->tmds_clk);
1095e1bc251SPriit Laes 
1109c568101SMaxime Ripard 	sun4i_hdmi_setup_avi_infoframes(hdmi, mode);
1119c568101SMaxime Ripard 	val |= SUN4I_HDMI_PKT_CTRL_TYPE(0, SUN4I_HDMI_PKT_AVI);
1129c568101SMaxime Ripard 	val |= SUN4I_HDMI_PKT_CTRL_TYPE(1, SUN4I_HDMI_PKT_END);
1139c568101SMaxime Ripard 	writel(val, hdmi->base + SUN4I_HDMI_PKT_CTRL_REG(0));
1149c568101SMaxime Ripard 
1159c568101SMaxime Ripard 	val = SUN4I_HDMI_VID_CTRL_ENABLE;
11657ae18fbSJosé Expósito 	if (display->is_hdmi)
1179c568101SMaxime Ripard 		val |= SUN4I_HDMI_VID_CTRL_HDMI_MODE;
1189c568101SMaxime Ripard 
1199c568101SMaxime Ripard 	writel(val, hdmi->base + SUN4I_HDMI_VID_CTRL_REG);
1209c568101SMaxime Ripard }
1219c568101SMaxime Ripard 
sun4i_hdmi_mode_set(struct drm_encoder * encoder,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)1229c568101SMaxime Ripard static void sun4i_hdmi_mode_set(struct drm_encoder *encoder,
1239c568101SMaxime Ripard 				struct drm_display_mode *mode,
1249c568101SMaxime Ripard 				struct drm_display_mode *adjusted_mode)
1259c568101SMaxime Ripard {
1269c568101SMaxime Ripard 	struct sun4i_hdmi *hdmi = drm_encoder_to_sun4i_hdmi(encoder);
1279c568101SMaxime Ripard 	unsigned int x, y;
1289c568101SMaxime Ripard 	u32 val;
1299c568101SMaxime Ripard 
1309c568101SMaxime Ripard 	clk_set_rate(hdmi->mod_clk, mode->crtc_clock * 1000);
1319c568101SMaxime Ripard 	clk_set_rate(hdmi->tmds_clk, mode->crtc_clock * 1000);
1329c568101SMaxime Ripard 
1339c568101SMaxime Ripard 	/* Set input sync enable */
1349c568101SMaxime Ripard 	writel(SUN4I_HDMI_UNKNOWN_INPUT_SYNC,
1359c568101SMaxime Ripard 	       hdmi->base + SUN4I_HDMI_UNKNOWN_REG);
1369c568101SMaxime Ripard 
137bfddd146SChen-Yu Tsai 	/*
138bfddd146SChen-Yu Tsai 	 * Setup output pad (?) controls
139bfddd146SChen-Yu Tsai 	 *
140bfddd146SChen-Yu Tsai 	 * This is done here instead of at probe/bind time because
141bfddd146SChen-Yu Tsai 	 * the controller seems to toggle some of the bits on its own.
142bfddd146SChen-Yu Tsai 	 *
143bfddd146SChen-Yu Tsai 	 * We can't just initialize the register there, we need to
144bfddd146SChen-Yu Tsai 	 * protect the clock bits that have already been read out and
145bfddd146SChen-Yu Tsai 	 * cached by the clock framework.
146bfddd146SChen-Yu Tsai 	 */
147bfddd146SChen-Yu Tsai 	val = readl(hdmi->base + SUN4I_HDMI_PAD_CTRL1_REG);
148bfddd146SChen-Yu Tsai 	val &= SUN4I_HDMI_PAD_CTRL1_HALVE_CLK;
149bfddd146SChen-Yu Tsai 	val |= hdmi->variant->pad_ctrl1_init_val;
150bfddd146SChen-Yu Tsai 	writel(val, hdmi->base + SUN4I_HDMI_PAD_CTRL1_REG);
151bfddd146SChen-Yu Tsai 	val = readl(hdmi->base + SUN4I_HDMI_PAD_CTRL1_REG);
152bfddd146SChen-Yu Tsai 
1539c568101SMaxime Ripard 	/* Setup timing registers */
1549c568101SMaxime Ripard 	writel(SUN4I_HDMI_VID_TIMING_X(mode->hdisplay) |
1559c568101SMaxime Ripard 	       SUN4I_HDMI_VID_TIMING_Y(mode->vdisplay),
1569c568101SMaxime Ripard 	       hdmi->base + SUN4I_HDMI_VID_TIMING_ACT_REG);
1579c568101SMaxime Ripard 
1589c568101SMaxime Ripard 	x = mode->htotal - mode->hsync_start;
1599c568101SMaxime Ripard 	y = mode->vtotal - mode->vsync_start;
1609c568101SMaxime Ripard 	writel(SUN4I_HDMI_VID_TIMING_X(x) | SUN4I_HDMI_VID_TIMING_Y(y),
1619c568101SMaxime Ripard 	       hdmi->base + SUN4I_HDMI_VID_TIMING_BP_REG);
1629c568101SMaxime Ripard 
1639c568101SMaxime Ripard 	x = mode->hsync_start - mode->hdisplay;
1649c568101SMaxime Ripard 	y = mode->vsync_start - mode->vdisplay;
1659c568101SMaxime Ripard 	writel(SUN4I_HDMI_VID_TIMING_X(x) | SUN4I_HDMI_VID_TIMING_Y(y),
1669c568101SMaxime Ripard 	       hdmi->base + SUN4I_HDMI_VID_TIMING_FP_REG);
1679c568101SMaxime Ripard 
1689c568101SMaxime Ripard 	x = mode->hsync_end - mode->hsync_start;
1699c568101SMaxime Ripard 	y = mode->vsync_end - mode->vsync_start;
1709c568101SMaxime Ripard 	writel(SUN4I_HDMI_VID_TIMING_X(x) | SUN4I_HDMI_VID_TIMING_Y(y),
1719c568101SMaxime Ripard 	       hdmi->base + SUN4I_HDMI_VID_TIMING_SPW_REG);
1729c568101SMaxime Ripard 
1739c568101SMaxime Ripard 	val = SUN4I_HDMI_VID_TIMING_POL_TX_CLK;
1749c568101SMaxime Ripard 	if (mode->flags & DRM_MODE_FLAG_PHSYNC)
1759c568101SMaxime Ripard 		val |= SUN4I_HDMI_VID_TIMING_POL_HSYNC;
1769c568101SMaxime Ripard 
1779c568101SMaxime Ripard 	if (mode->flags & DRM_MODE_FLAG_PVSYNC)
1789c568101SMaxime Ripard 		val |= SUN4I_HDMI_VID_TIMING_POL_VSYNC;
1799c568101SMaxime Ripard 
1809c568101SMaxime Ripard 	writel(val, hdmi->base + SUN4I_HDMI_VID_TIMING_POL_REG);
1819c568101SMaxime Ripard }
1829c568101SMaxime Ripard 
sun4i_hdmi_mode_valid(struct drm_encoder * encoder,const struct drm_display_mode * mode)1832c08cd7cSMaxime Ripard static enum drm_mode_status sun4i_hdmi_mode_valid(struct drm_encoder *encoder,
1842c08cd7cSMaxime Ripard 					const struct drm_display_mode *mode)
1852c08cd7cSMaxime Ripard {
1862c08cd7cSMaxime Ripard 	struct sun4i_hdmi *hdmi = drm_encoder_to_sun4i_hdmi(encoder);
1872c08cd7cSMaxime Ripard 	unsigned long rate = mode->clock * 1000;
1882c08cd7cSMaxime Ripard 	unsigned long diff = rate / 200; /* +-0.5% allowed by HDMI spec */
1892c08cd7cSMaxime Ripard 	long rounded_rate;
1902c08cd7cSMaxime Ripard 
1912c08cd7cSMaxime Ripard 	/* 165 MHz is the typical max pixelclock frequency for HDMI <= 1.2 */
1922c08cd7cSMaxime Ripard 	if (rate > 165000000)
1932c08cd7cSMaxime Ripard 		return MODE_CLOCK_HIGH;
1942c08cd7cSMaxime Ripard 	rounded_rate = clk_round_rate(hdmi->tmds_clk, rate);
1952c08cd7cSMaxime Ripard 	if (rounded_rate > 0 &&
1962c08cd7cSMaxime Ripard 	    max_t(unsigned long, rounded_rate, rate) -
1972c08cd7cSMaxime Ripard 	    min_t(unsigned long, rounded_rate, rate) < diff)
1982c08cd7cSMaxime Ripard 		return MODE_OK;
1992c08cd7cSMaxime Ripard 	return MODE_NOCLOCK;
2002c08cd7cSMaxime Ripard }
2012c08cd7cSMaxime Ripard 
2029c568101SMaxime Ripard static const struct drm_encoder_helper_funcs sun4i_hdmi_helper_funcs = {
2039c568101SMaxime Ripard 	.atomic_check	= sun4i_hdmi_atomic_check,
2049c568101SMaxime Ripard 	.disable	= sun4i_hdmi_disable,
2059c568101SMaxime Ripard 	.enable		= sun4i_hdmi_enable,
2069c568101SMaxime Ripard 	.mode_set	= sun4i_hdmi_mode_set,
2072c08cd7cSMaxime Ripard 	.mode_valid	= sun4i_hdmi_mode_valid,
2089c568101SMaxime Ripard };
2099c568101SMaxime Ripard 
sun4i_hdmi_get_modes(struct drm_connector * connector)2109c568101SMaxime Ripard static int sun4i_hdmi_get_modes(struct drm_connector *connector)
2119c568101SMaxime Ripard {
2129c568101SMaxime Ripard 	struct sun4i_hdmi *hdmi = drm_connector_to_sun4i_hdmi(connector);
2139c568101SMaxime Ripard 	struct edid *edid;
2149c568101SMaxime Ripard 	int ret;
2159c568101SMaxime Ripard 
216088aed8bSMans Rullgard 	edid = drm_get_edid(connector, hdmi->ddc_i2c ?: hdmi->i2c);
2179c568101SMaxime Ripard 	if (!edid)
2189c568101SMaxime Ripard 		return 0;
2199c568101SMaxime Ripard 
2209c568101SMaxime Ripard 	DRM_DEBUG_DRIVER("Monitor is %s monitor\n",
22157ae18fbSJosé Expósito 			 connector->display_info.is_hdmi ? "an HDMI" : "a DVI");
2229c568101SMaxime Ripard 
223c555f023SDaniel Vetter 	drm_connector_update_edid_property(connector, edid);
224998140d2SHans Verkuil 	cec_s_phys_addr_from_edid(hdmi->cec_adap, edid);
2259c568101SMaxime Ripard 	ret = drm_add_edid_modes(connector, edid);
2269c568101SMaxime Ripard 	kfree(edid);
2279c568101SMaxime Ripard 
2289c568101SMaxime Ripard 	return ret;
2299c568101SMaxime Ripard }
2309c568101SMaxime Ripard 
sun4i_hdmi_get_ddc(struct device * dev)231088aed8bSMans Rullgard static struct i2c_adapter *sun4i_hdmi_get_ddc(struct device *dev)
232088aed8bSMans Rullgard {
233088aed8bSMans Rullgard 	struct device_node *phandle, *remote;
234088aed8bSMans Rullgard 	struct i2c_adapter *ddc;
235088aed8bSMans Rullgard 
236088aed8bSMans Rullgard 	remote = of_graph_get_remote_node(dev->of_node, 1, -1);
237088aed8bSMans Rullgard 	if (!remote)
238088aed8bSMans Rullgard 		return ERR_PTR(-EINVAL);
239088aed8bSMans Rullgard 
240088aed8bSMans Rullgard 	phandle = of_parse_phandle(remote, "ddc-i2c-bus", 0);
241088aed8bSMans Rullgard 	of_node_put(remote);
242088aed8bSMans Rullgard 	if (!phandle)
243088aed8bSMans Rullgard 		return ERR_PTR(-ENODEV);
244088aed8bSMans Rullgard 
245088aed8bSMans Rullgard 	ddc = of_get_i2c_adapter_by_node(phandle);
246088aed8bSMans Rullgard 	of_node_put(phandle);
247088aed8bSMans Rullgard 	if (!ddc)
248088aed8bSMans Rullgard 		return ERR_PTR(-EPROBE_DEFER);
249088aed8bSMans Rullgard 
250088aed8bSMans Rullgard 	return ddc;
251088aed8bSMans Rullgard }
252088aed8bSMans Rullgard 
2539c568101SMaxime Ripard static const struct drm_connector_helper_funcs sun4i_hdmi_connector_helper_funcs = {
2549c568101SMaxime Ripard 	.get_modes	= sun4i_hdmi_get_modes,
2559c568101SMaxime Ripard };
2569c568101SMaxime Ripard 
2579c568101SMaxime Ripard static enum drm_connector_status
sun4i_hdmi_connector_detect(struct drm_connector * connector,bool force)2589c568101SMaxime Ripard sun4i_hdmi_connector_detect(struct drm_connector *connector, bool force)
2599c568101SMaxime Ripard {
2609c568101SMaxime Ripard 	struct sun4i_hdmi *hdmi = drm_connector_to_sun4i_hdmi(connector);
2619c568101SMaxime Ripard 	unsigned long reg;
2629c568101SMaxime Ripard 
263bda8eaa6SChen-Yu Tsai 	reg = readl(hdmi->base + SUN4I_HDMI_HPD_REG);
264baa1841eSChen-Yu Tsai 	if (!(reg & SUN4I_HDMI_HPD_HIGH)) {
265998140d2SHans Verkuil 		cec_phys_addr_invalidate(hdmi->cec_adap);
2669c568101SMaxime Ripard 		return connector_status_disconnected;
267998140d2SHans Verkuil 	}
2689c568101SMaxime Ripard 
2699c568101SMaxime Ripard 	return connector_status_connected;
2709c568101SMaxime Ripard }
2719c568101SMaxime Ripard 
2729c568101SMaxime Ripard static const struct drm_connector_funcs sun4i_hdmi_connector_funcs = {
2739c568101SMaxime Ripard 	.detect			= sun4i_hdmi_connector_detect,
2749c568101SMaxime Ripard 	.fill_modes		= drm_helper_probe_single_connector_modes,
2759c568101SMaxime Ripard 	.destroy		= drm_connector_cleanup,
2769c568101SMaxime Ripard 	.reset			= drm_atomic_helper_connector_reset,
2779c568101SMaxime Ripard 	.atomic_duplicate_state	= drm_atomic_helper_connector_duplicate_state,
2789c568101SMaxime Ripard 	.atomic_destroy_state	= drm_atomic_helper_connector_destroy_state,
2799c568101SMaxime Ripard };
2809c568101SMaxime Ripard 
281998140d2SHans Verkuil #ifdef CONFIG_DRM_SUN4I_HDMI_CEC
sun4i_hdmi_cec_pin_read(struct cec_adapter * adap)282e5ad7db4SHans Verkuil static int sun4i_hdmi_cec_pin_read(struct cec_adapter *adap)
283998140d2SHans Verkuil {
284998140d2SHans Verkuil 	struct sun4i_hdmi *hdmi = cec_get_drvdata(adap);
285998140d2SHans Verkuil 
286998140d2SHans Verkuil 	return readl(hdmi->base + SUN4I_HDMI_CEC) & SUN4I_HDMI_CEC_RX;
287998140d2SHans Verkuil }
288998140d2SHans Verkuil 
sun4i_hdmi_cec_pin_low(struct cec_adapter * adap)289998140d2SHans Verkuil static void sun4i_hdmi_cec_pin_low(struct cec_adapter *adap)
290998140d2SHans Verkuil {
291998140d2SHans Verkuil 	struct sun4i_hdmi *hdmi = cec_get_drvdata(adap);
292998140d2SHans Verkuil 
293998140d2SHans Verkuil 	/* Start driving the CEC pin low */
294998140d2SHans Verkuil 	writel(SUN4I_HDMI_CEC_ENABLE, hdmi->base + SUN4I_HDMI_CEC);
295998140d2SHans Verkuil }
296998140d2SHans Verkuil 
sun4i_hdmi_cec_pin_high(struct cec_adapter * adap)297998140d2SHans Verkuil static void sun4i_hdmi_cec_pin_high(struct cec_adapter *adap)
298998140d2SHans Verkuil {
299998140d2SHans Verkuil 	struct sun4i_hdmi *hdmi = cec_get_drvdata(adap);
300998140d2SHans Verkuil 
301998140d2SHans Verkuil 	/*
302998140d2SHans Verkuil 	 * Stop driving the CEC pin, the pull up will take over
303998140d2SHans Verkuil 	 * unless another CEC device is driving the pin low.
304998140d2SHans Verkuil 	 */
305998140d2SHans Verkuil 	writel(0, hdmi->base + SUN4I_HDMI_CEC);
306998140d2SHans Verkuil }
307998140d2SHans Verkuil 
308998140d2SHans Verkuil static const struct cec_pin_ops sun4i_hdmi_cec_pin_ops = {
309998140d2SHans Verkuil 	.read = sun4i_hdmi_cec_pin_read,
310998140d2SHans Verkuil 	.low = sun4i_hdmi_cec_pin_low,
311998140d2SHans Verkuil 	.high = sun4i_hdmi_cec_pin_high,
312998140d2SHans Verkuil };
313998140d2SHans Verkuil #endif
314998140d2SHans Verkuil 
315939d749aSChen-Yu Tsai #define SUN4I_HDMI_PAD_CTRL1_MASK	(GENMASK(24, 7) | GENMASK(5, 0))
316939d749aSChen-Yu Tsai #define SUN4I_HDMI_PLL_CTRL_MASK	(GENMASK(31, 8) | GENMASK(3, 0))
317939d749aSChen-Yu Tsai 
3187ea4291fSChen-Yu Tsai /* Only difference from sun5i is AMP is 4 instead of 6 */
3197ea4291fSChen-Yu Tsai static const struct sun4i_hdmi_variant sun4i_variant = {
3207ea4291fSChen-Yu Tsai 	.pad_ctrl0_init_val	= SUN4I_HDMI_PAD_CTRL0_TXEN |
3217ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL0_CKEN |
3227ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL0_PWENG |
3237ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL0_PWEND |
3247ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL0_PWENC |
3257ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL0_LDODEN |
3267ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL0_LDOCEN |
3277ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL0_BIASEN,
3287ea4291fSChen-Yu Tsai 	.pad_ctrl1_init_val	= SUN4I_HDMI_PAD_CTRL1_REG_AMP(4) |
3297ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_REG_EMP(2) |
3307ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_REG_DENCK |
3317ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_REG_DEN |
3327ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_EMPCK_OPT |
3337ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_EMP_OPT |
3347ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_AMPCK_OPT |
3357ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_AMP_OPT,
3367ea4291fSChen-Yu Tsai 	.pll_ctrl_init_val	= SUN4I_HDMI_PLL_CTRL_VCO_S(8) |
3377ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_CS(7) |
3387ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_CP_S(15) |
3397ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_S(7) |
3407ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_VCO_GAIN(4) |
3417ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_SDIV2 |
3427ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_LDO2_EN |
3437ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_LDO1_EN |
3447ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_HV_IS_33 |
3457ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_BWS |
3467ea4291fSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_PLL_EN,
3477ea4291fSChen-Yu Tsai 
3487ea4291fSChen-Yu Tsai 	.ddc_clk_reg		= REG_FIELD(SUN4I_HDMI_DDC_CLK_REG, 0, 6),
3497ea4291fSChen-Yu Tsai 	.ddc_clk_pre_divider	= 2,
3507ea4291fSChen-Yu Tsai 	.ddc_clk_m_offset	= 1,
3517ea4291fSChen-Yu Tsai 
3527ea4291fSChen-Yu Tsai 	.field_ddc_en		= REG_FIELD(SUN4I_HDMI_DDC_CTRL_REG, 31, 31),
3537ea4291fSChen-Yu Tsai 	.field_ddc_start	= REG_FIELD(SUN4I_HDMI_DDC_CTRL_REG, 30, 30),
3547ea4291fSChen-Yu Tsai 	.field_ddc_reset	= REG_FIELD(SUN4I_HDMI_DDC_CTRL_REG, 0, 0),
3557ea4291fSChen-Yu Tsai 	.field_ddc_addr_reg	= REG_FIELD(SUN4I_HDMI_DDC_ADDR_REG, 0, 31),
3567ea4291fSChen-Yu Tsai 	.field_ddc_slave_addr	= REG_FIELD(SUN4I_HDMI_DDC_ADDR_REG, 0, 6),
3577ea4291fSChen-Yu Tsai 	.field_ddc_int_status	= REG_FIELD(SUN4I_HDMI_DDC_INT_STATUS_REG, 0, 8),
3587ea4291fSChen-Yu Tsai 	.field_ddc_fifo_clear	= REG_FIELD(SUN4I_HDMI_DDC_FIFO_CTRL_REG, 31, 31),
3597ea4291fSChen-Yu Tsai 	.field_ddc_fifo_rx_thres = REG_FIELD(SUN4I_HDMI_DDC_FIFO_CTRL_REG, 4, 7),
3607ea4291fSChen-Yu Tsai 	.field_ddc_fifo_tx_thres = REG_FIELD(SUN4I_HDMI_DDC_FIFO_CTRL_REG, 0, 3),
3617ea4291fSChen-Yu Tsai 	.field_ddc_byte_count	= REG_FIELD(SUN4I_HDMI_DDC_BYTE_COUNT_REG, 0, 9),
3627ea4291fSChen-Yu Tsai 	.field_ddc_cmd		= REG_FIELD(SUN4I_HDMI_DDC_CMD_REG, 0, 2),
3637ea4291fSChen-Yu Tsai 	.field_ddc_sda_en	= REG_FIELD(SUN4I_HDMI_DDC_LINE_CTRL_REG, 9, 9),
3647ea4291fSChen-Yu Tsai 	.field_ddc_sck_en	= REG_FIELD(SUN4I_HDMI_DDC_LINE_CTRL_REG, 8, 8),
3657ea4291fSChen-Yu Tsai 
3667ea4291fSChen-Yu Tsai 	.ddc_fifo_reg		= SUN4I_HDMI_DDC_FIFO_DATA_REG,
3677ea4291fSChen-Yu Tsai 	.ddc_fifo_has_dir	= true,
3687ea4291fSChen-Yu Tsai };
3697ea4291fSChen-Yu Tsai 
370939d749aSChen-Yu Tsai static const struct sun4i_hdmi_variant sun5i_variant = {
371939d749aSChen-Yu Tsai 	.pad_ctrl0_init_val	= SUN4I_HDMI_PAD_CTRL0_TXEN |
372939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL0_CKEN |
373939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL0_PWENG |
374939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL0_PWEND |
375939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL0_PWENC |
376939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL0_LDODEN |
377939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL0_LDOCEN |
378939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL0_BIASEN,
379939d749aSChen-Yu Tsai 	.pad_ctrl1_init_val	= SUN4I_HDMI_PAD_CTRL1_REG_AMP(6) |
380939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_REG_EMP(2) |
381939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_REG_DENCK |
382939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_REG_DEN |
383939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_EMPCK_OPT |
384939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_EMP_OPT |
385939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_AMPCK_OPT |
386939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_AMP_OPT,
387939d749aSChen-Yu Tsai 	.pll_ctrl_init_val	= SUN4I_HDMI_PLL_CTRL_VCO_S(8) |
388939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_CS(7) |
389939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_CP_S(15) |
390939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_S(7) |
391939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_VCO_GAIN(4) |
392939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_SDIV2 |
393939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_LDO2_EN |
394939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_LDO1_EN |
395939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_HV_IS_33 |
396939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_BWS |
397939d749aSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_PLL_EN,
398939d749aSChen-Yu Tsai 
399939d749aSChen-Yu Tsai 	.ddc_clk_reg		= REG_FIELD(SUN4I_HDMI_DDC_CLK_REG, 0, 6),
400939d749aSChen-Yu Tsai 	.ddc_clk_pre_divider	= 2,
401939d749aSChen-Yu Tsai 	.ddc_clk_m_offset	= 1,
402939d749aSChen-Yu Tsai 
403939d749aSChen-Yu Tsai 	.field_ddc_en		= REG_FIELD(SUN4I_HDMI_DDC_CTRL_REG, 31, 31),
404939d749aSChen-Yu Tsai 	.field_ddc_start	= REG_FIELD(SUN4I_HDMI_DDC_CTRL_REG, 30, 30),
405939d749aSChen-Yu Tsai 	.field_ddc_reset	= REG_FIELD(SUN4I_HDMI_DDC_CTRL_REG, 0, 0),
406939d749aSChen-Yu Tsai 	.field_ddc_addr_reg	= REG_FIELD(SUN4I_HDMI_DDC_ADDR_REG, 0, 31),
407939d749aSChen-Yu Tsai 	.field_ddc_slave_addr	= REG_FIELD(SUN4I_HDMI_DDC_ADDR_REG, 0, 6),
408939d749aSChen-Yu Tsai 	.field_ddc_int_status	= REG_FIELD(SUN4I_HDMI_DDC_INT_STATUS_REG, 0, 8),
409939d749aSChen-Yu Tsai 	.field_ddc_fifo_clear	= REG_FIELD(SUN4I_HDMI_DDC_FIFO_CTRL_REG, 31, 31),
410939d749aSChen-Yu Tsai 	.field_ddc_fifo_rx_thres = REG_FIELD(SUN4I_HDMI_DDC_FIFO_CTRL_REG, 4, 7),
411939d749aSChen-Yu Tsai 	.field_ddc_fifo_tx_thres = REG_FIELD(SUN4I_HDMI_DDC_FIFO_CTRL_REG, 0, 3),
412939d749aSChen-Yu Tsai 	.field_ddc_byte_count	= REG_FIELD(SUN4I_HDMI_DDC_BYTE_COUNT_REG, 0, 9),
413939d749aSChen-Yu Tsai 	.field_ddc_cmd		= REG_FIELD(SUN4I_HDMI_DDC_CMD_REG, 0, 2),
414939d749aSChen-Yu Tsai 	.field_ddc_sda_en	= REG_FIELD(SUN4I_HDMI_DDC_LINE_CTRL_REG, 9, 9),
415939d749aSChen-Yu Tsai 	.field_ddc_sck_en	= REG_FIELD(SUN4I_HDMI_DDC_LINE_CTRL_REG, 8, 8),
416939d749aSChen-Yu Tsai 
417939d749aSChen-Yu Tsai 	.ddc_fifo_reg		= SUN4I_HDMI_DDC_FIFO_DATA_REG,
418939d749aSChen-Yu Tsai 	.ddc_fifo_has_dir	= true,
419939d749aSChen-Yu Tsai };
420939d749aSChen-Yu Tsai 
421da184deeSChen-Yu Tsai static const struct sun4i_hdmi_variant sun6i_variant = {
422da184deeSChen-Yu Tsai 	.has_ddc_parent_clk	= true,
423da184deeSChen-Yu Tsai 	.has_reset_control	= true,
424da184deeSChen-Yu Tsai 	.pad_ctrl0_init_val	= 0xff |
425da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL0_TXEN |
426da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL0_CKEN |
427da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL0_PWENG |
428da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL0_PWEND |
429da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL0_PWENC |
430da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL0_LDODEN |
431da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL0_LDOCEN,
432da184deeSChen-Yu Tsai 	.pad_ctrl1_init_val	= SUN4I_HDMI_PAD_CTRL1_REG_AMP(6) |
433da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_REG_EMP(4) |
434da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_REG_DENCK |
435da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_REG_DEN |
436da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_EMPCK_OPT |
437da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_EMP_OPT |
438da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_PWSDT |
439da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_PWSCK |
440da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_AMPCK_OPT |
441da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_AMP_OPT |
442da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PAD_CTRL1_UNKNOWN,
443da184deeSChen-Yu Tsai 	.pll_ctrl_init_val	= SUN4I_HDMI_PLL_CTRL_VCO_S(8) |
444da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_CS(3) |
445da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_CP_S(10) |
446da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_S(4) |
447da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_VCO_GAIN(4) |
448da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_SDIV2 |
449da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_LDO2_EN |
450da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_LDO1_EN |
451da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_HV_IS_33 |
452da184deeSChen-Yu Tsai 				  SUN4I_HDMI_PLL_CTRL_PLL_EN,
453da184deeSChen-Yu Tsai 
454da184deeSChen-Yu Tsai 	.ddc_clk_reg		= REG_FIELD(SUN6I_HDMI_DDC_CLK_REG, 0, 6),
455da184deeSChen-Yu Tsai 	.ddc_clk_pre_divider	= 1,
456da184deeSChen-Yu Tsai 	.ddc_clk_m_offset	= 2,
457da184deeSChen-Yu Tsai 
458da184deeSChen-Yu Tsai 	.tmds_clk_div_offset	= 1,
459da184deeSChen-Yu Tsai 
460da184deeSChen-Yu Tsai 	.field_ddc_en		= REG_FIELD(SUN6I_HDMI_DDC_CTRL_REG, 0, 0),
461da184deeSChen-Yu Tsai 	.field_ddc_start	= REG_FIELD(SUN6I_HDMI_DDC_CTRL_REG, 27, 27),
462da184deeSChen-Yu Tsai 	.field_ddc_reset	= REG_FIELD(SUN6I_HDMI_DDC_CTRL_REG, 31, 31),
463da184deeSChen-Yu Tsai 	.field_ddc_addr_reg	= REG_FIELD(SUN6I_HDMI_DDC_ADDR_REG, 1, 31),
464da184deeSChen-Yu Tsai 	.field_ddc_slave_addr	= REG_FIELD(SUN6I_HDMI_DDC_ADDR_REG, 1, 7),
465da184deeSChen-Yu Tsai 	.field_ddc_int_status	= REG_FIELD(SUN6I_HDMI_DDC_INT_STATUS_REG, 0, 8),
466da184deeSChen-Yu Tsai 	.field_ddc_fifo_clear	= REG_FIELD(SUN6I_HDMI_DDC_FIFO_CTRL_REG, 18, 18),
467da184deeSChen-Yu Tsai 	.field_ddc_fifo_rx_thres = REG_FIELD(SUN6I_HDMI_DDC_FIFO_CTRL_REG, 4, 7),
468da184deeSChen-Yu Tsai 	.field_ddc_fifo_tx_thres = REG_FIELD(SUN6I_HDMI_DDC_FIFO_CTRL_REG, 0, 3),
469da184deeSChen-Yu Tsai 	.field_ddc_byte_count	= REG_FIELD(SUN6I_HDMI_DDC_CMD_REG, 16, 25),
470da184deeSChen-Yu Tsai 	.field_ddc_cmd		= REG_FIELD(SUN6I_HDMI_DDC_CMD_REG, 0, 2),
471da184deeSChen-Yu Tsai 	.field_ddc_sda_en	= REG_FIELD(SUN6I_HDMI_DDC_CTRL_REG, 6, 6),
472da184deeSChen-Yu Tsai 	.field_ddc_sck_en	= REG_FIELD(SUN6I_HDMI_DDC_CTRL_REG, 4, 4),
473da184deeSChen-Yu Tsai 
474da184deeSChen-Yu Tsai 	.ddc_fifo_reg		= SUN6I_HDMI_DDC_FIFO_DATA_REG,
475da184deeSChen-Yu Tsai 	.ddc_fifo_thres_incl	= true,
476da184deeSChen-Yu Tsai };
477da184deeSChen-Yu Tsai 
4784b1c924bSChen-Yu Tsai static const struct regmap_config sun4i_hdmi_regmap_config = {
4794b1c924bSChen-Yu Tsai 	.reg_bits	= 32,
4804b1c924bSChen-Yu Tsai 	.val_bits	= 32,
4814b1c924bSChen-Yu Tsai 	.reg_stride	= 4,
4824b1c924bSChen-Yu Tsai 	.max_register	= 0x580,
4834b1c924bSChen-Yu Tsai };
4844b1c924bSChen-Yu Tsai 
sun4i_hdmi_bind(struct device * dev,struct device * master,void * data)4859c568101SMaxime Ripard static int sun4i_hdmi_bind(struct device *dev, struct device *master,
4869c568101SMaxime Ripard 			   void *data)
4879c568101SMaxime Ripard {
4889c568101SMaxime Ripard 	struct platform_device *pdev = to_platform_device(dev);
4899c568101SMaxime Ripard 	struct drm_device *drm = data;
4907ac1573eSHans Verkuil 	struct cec_connector_info conn_info;
4919c568101SMaxime Ripard 	struct sun4i_drv *drv = drm->dev_private;
4929c568101SMaxime Ripard 	struct sun4i_hdmi *hdmi;
4939c568101SMaxime Ripard 	u32 reg;
4949c568101SMaxime Ripard 	int ret;
4959c568101SMaxime Ripard 
4969c568101SMaxime Ripard 	hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
4979c568101SMaxime Ripard 	if (!hdmi)
4989c568101SMaxime Ripard 		return -ENOMEM;
4999c568101SMaxime Ripard 	dev_set_drvdata(dev, hdmi);
5009c568101SMaxime Ripard 	hdmi->dev = dev;
5019c568101SMaxime Ripard 	hdmi->drv = drv;
5029c568101SMaxime Ripard 
503939d749aSChen-Yu Tsai 	hdmi->variant = of_device_get_match_data(dev);
504939d749aSChen-Yu Tsai 	if (!hdmi->variant)
505939d749aSChen-Yu Tsai 		return -EINVAL;
506939d749aSChen-Yu Tsai 
507f5df171fSCai Huoqing 	hdmi->base = devm_platform_ioremap_resource(pdev, 0);
5089c568101SMaxime Ripard 	if (IS_ERR(hdmi->base)) {
5099c568101SMaxime Ripard 		dev_err(dev, "Couldn't map the HDMI encoder registers\n");
5109c568101SMaxime Ripard 		return PTR_ERR(hdmi->base);
5119c568101SMaxime Ripard 	}
5129c568101SMaxime Ripard 
513939d749aSChen-Yu Tsai 	if (hdmi->variant->has_reset_control) {
514939d749aSChen-Yu Tsai 		hdmi->reset = devm_reset_control_get(dev, NULL);
515939d749aSChen-Yu Tsai 		if (IS_ERR(hdmi->reset)) {
516939d749aSChen-Yu Tsai 			dev_err(dev, "Couldn't get the HDMI reset control\n");
517939d749aSChen-Yu Tsai 			return PTR_ERR(hdmi->reset);
518939d749aSChen-Yu Tsai 		}
519939d749aSChen-Yu Tsai 
520939d749aSChen-Yu Tsai 		ret = reset_control_deassert(hdmi->reset);
521939d749aSChen-Yu Tsai 		if (ret) {
522939d749aSChen-Yu Tsai 			dev_err(dev, "Couldn't deassert HDMI reset\n");
523939d749aSChen-Yu Tsai 			return ret;
524939d749aSChen-Yu Tsai 		}
525939d749aSChen-Yu Tsai 	}
526939d749aSChen-Yu Tsai 
5279c568101SMaxime Ripard 	hdmi->bus_clk = devm_clk_get(dev, "ahb");
5289c568101SMaxime Ripard 	if (IS_ERR(hdmi->bus_clk)) {
5299c568101SMaxime Ripard 		dev_err(dev, "Couldn't get the HDMI bus clock\n");
530939d749aSChen-Yu Tsai 		ret = PTR_ERR(hdmi->bus_clk);
531939d749aSChen-Yu Tsai 		goto err_assert_reset;
5329c568101SMaxime Ripard 	}
5339c568101SMaxime Ripard 	clk_prepare_enable(hdmi->bus_clk);
5349c568101SMaxime Ripard 
5359c568101SMaxime Ripard 	hdmi->mod_clk = devm_clk_get(dev, "mod");
5369c568101SMaxime Ripard 	if (IS_ERR(hdmi->mod_clk)) {
5379c568101SMaxime Ripard 		dev_err(dev, "Couldn't get the HDMI mod clock\n");
538544c5048SChen-Yu Tsai 		ret = PTR_ERR(hdmi->mod_clk);
539544c5048SChen-Yu Tsai 		goto err_disable_bus_clk;
5409c568101SMaxime Ripard 	}
5419c568101SMaxime Ripard 	clk_prepare_enable(hdmi->mod_clk);
5429c568101SMaxime Ripard 
5439c568101SMaxime Ripard 	hdmi->pll0_clk = devm_clk_get(dev, "pll-0");
5449c568101SMaxime Ripard 	if (IS_ERR(hdmi->pll0_clk)) {
5459c568101SMaxime Ripard 		dev_err(dev, "Couldn't get the HDMI PLL 0 clock\n");
546544c5048SChen-Yu Tsai 		ret = PTR_ERR(hdmi->pll0_clk);
547544c5048SChen-Yu Tsai 		goto err_disable_mod_clk;
5489c568101SMaxime Ripard 	}
5499c568101SMaxime Ripard 
5509c568101SMaxime Ripard 	hdmi->pll1_clk = devm_clk_get(dev, "pll-1");
5519c568101SMaxime Ripard 	if (IS_ERR(hdmi->pll1_clk)) {
5529c568101SMaxime Ripard 		dev_err(dev, "Couldn't get the HDMI PLL 1 clock\n");
553544c5048SChen-Yu Tsai 		ret = PTR_ERR(hdmi->pll1_clk);
554544c5048SChen-Yu Tsai 		goto err_disable_mod_clk;
5559c568101SMaxime Ripard 	}
5569c568101SMaxime Ripard 
5574b1c924bSChen-Yu Tsai 	hdmi->regmap = devm_regmap_init_mmio(dev, hdmi->base,
5584b1c924bSChen-Yu Tsai 					     &sun4i_hdmi_regmap_config);
5594b1c924bSChen-Yu Tsai 	if (IS_ERR(hdmi->regmap)) {
5604b1c924bSChen-Yu Tsai 		dev_err(dev, "Couldn't create HDMI encoder regmap\n");
5618250e6caSChristophe JAILLET 		ret = PTR_ERR(hdmi->regmap);
5628250e6caSChristophe JAILLET 		goto err_disable_mod_clk;
5634b1c924bSChen-Yu Tsai 	}
5644b1c924bSChen-Yu Tsai 
5659c568101SMaxime Ripard 	ret = sun4i_tmds_create(hdmi);
5669c568101SMaxime Ripard 	if (ret) {
5679c568101SMaxime Ripard 		dev_err(dev, "Couldn't create the TMDS clock\n");
568544c5048SChen-Yu Tsai 		goto err_disable_mod_clk;
5699c568101SMaxime Ripard 	}
5709c568101SMaxime Ripard 
571939d749aSChen-Yu Tsai 	if (hdmi->variant->has_ddc_parent_clk) {
572939d749aSChen-Yu Tsai 		hdmi->ddc_parent_clk = devm_clk_get(dev, "ddc");
573939d749aSChen-Yu Tsai 		if (IS_ERR(hdmi->ddc_parent_clk)) {
574939d749aSChen-Yu Tsai 			dev_err(dev, "Couldn't get the HDMI DDC clock\n");
5751bc659ebSChristophe JAILLET 			ret = PTR_ERR(hdmi->ddc_parent_clk);
5761bc659ebSChristophe JAILLET 			goto err_disable_mod_clk;
577939d749aSChen-Yu Tsai 		}
578939d749aSChen-Yu Tsai 	} else {
579939d749aSChen-Yu Tsai 		hdmi->ddc_parent_clk = hdmi->tmds_clk;
580939d749aSChen-Yu Tsai 	}
581939d749aSChen-Yu Tsai 
5829c568101SMaxime Ripard 	writel(SUN4I_HDMI_CTRL_ENABLE, hdmi->base + SUN4I_HDMI_CTRL_REG);
5839c568101SMaxime Ripard 
584939d749aSChen-Yu Tsai 	writel(hdmi->variant->pad_ctrl0_init_val,
5859c568101SMaxime Ripard 	       hdmi->base + SUN4I_HDMI_PAD_CTRL0_REG);
5869c568101SMaxime Ripard 
5879c568101SMaxime Ripard 	reg = readl(hdmi->base + SUN4I_HDMI_PLL_CTRL_REG);
5889c568101SMaxime Ripard 	reg &= SUN4I_HDMI_PLL_CTRL_DIV_MASK;
589939d749aSChen-Yu Tsai 	reg |= hdmi->variant->pll_ctrl_init_val;
5909c568101SMaxime Ripard 	writel(reg, hdmi->base + SUN4I_HDMI_PLL_CTRL_REG);
5919c568101SMaxime Ripard 
592f0a3dd33SJonathan Liu 	ret = sun4i_hdmi_i2c_create(dev, hdmi);
5939c568101SMaxime Ripard 	if (ret) {
594f0a3dd33SJonathan Liu 		dev_err(dev, "Couldn't create the HDMI I2C adapter\n");
595544c5048SChen-Yu Tsai 		goto err_disable_mod_clk;
5969c568101SMaxime Ripard 	}
5979c568101SMaxime Ripard 
598088aed8bSMans Rullgard 	hdmi->ddc_i2c = sun4i_hdmi_get_ddc(dev);
599088aed8bSMans Rullgard 	if (IS_ERR(hdmi->ddc_i2c)) {
600088aed8bSMans Rullgard 		ret = PTR_ERR(hdmi->ddc_i2c);
601088aed8bSMans Rullgard 		if (ret == -ENODEV)
602088aed8bSMans Rullgard 			hdmi->ddc_i2c = NULL;
603088aed8bSMans Rullgard 		else
604088aed8bSMans Rullgard 			goto err_del_i2c_adapter;
605088aed8bSMans Rullgard 	}
606088aed8bSMans Rullgard 
6079c568101SMaxime Ripard 	drm_encoder_helper_add(&hdmi->encoder,
6089c568101SMaxime Ripard 			       &sun4i_hdmi_helper_funcs);
609f9f3a38dSThomas Zimmermann 	ret = drm_simple_encoder_init(drm, &hdmi->encoder,
610f9f3a38dSThomas Zimmermann 				      DRM_MODE_ENCODER_TMDS);
6119c568101SMaxime Ripard 	if (ret) {
6129c568101SMaxime Ripard 		dev_err(dev, "Couldn't initialise the HDMI encoder\n");
613088aed8bSMans Rullgard 		goto err_put_ddc_i2c;
6149c568101SMaxime Ripard 	}
6159c568101SMaxime Ripard 
6169c568101SMaxime Ripard 	hdmi->encoder.possible_crtcs = drm_of_find_possible_crtcs(drm,
6179c568101SMaxime Ripard 								  dev->of_node);
618f0a3dd33SJonathan Liu 	if (!hdmi->encoder.possible_crtcs) {
619f0a3dd33SJonathan Liu 		ret = -EPROBE_DEFER;
620088aed8bSMans Rullgard 		goto err_put_ddc_i2c;
621f0a3dd33SJonathan Liu 	}
6229c568101SMaxime Ripard 
623998140d2SHans Verkuil #ifdef CONFIG_DRM_SUN4I_HDMI_CEC
624998140d2SHans Verkuil 	hdmi->cec_adap = cec_pin_allocate_adapter(&sun4i_hdmi_cec_pin_ops,
6257ac1573eSHans Verkuil 		hdmi, "sun4i", CEC_CAP_DEFAULTS | CEC_CAP_CONNECTOR_INFO);
626998140d2SHans Verkuil 	ret = PTR_ERR_OR_ZERO(hdmi->cec_adap);
627998140d2SHans Verkuil 	if (ret < 0)
628998140d2SHans Verkuil 		goto err_cleanup_connector;
629998140d2SHans Verkuil 	writel(readl(hdmi->base + SUN4I_HDMI_CEC) & ~SUN4I_HDMI_CEC_TX,
630998140d2SHans Verkuil 	       hdmi->base + SUN4I_HDMI_CEC);
631998140d2SHans Verkuil #endif
6329c568101SMaxime Ripard 
6339c568101SMaxime Ripard 	drm_connector_helper_add(&hdmi->connector,
6349c568101SMaxime Ripard 				 &sun4i_hdmi_connector_helper_funcs);
6351e8f1785SAndrzej Pietrasiewicz 	ret = drm_connector_init_with_ddc(drm, &hdmi->connector,
6369c568101SMaxime Ripard 					  &sun4i_hdmi_connector_funcs,
6371e8f1785SAndrzej Pietrasiewicz 					  DRM_MODE_CONNECTOR_HDMIA,
6381e8f1785SAndrzej Pietrasiewicz 					  hdmi->ddc_i2c);
6399c568101SMaxime Ripard 	if (ret) {
6409c568101SMaxime Ripard 		dev_err(dev,
6419c568101SMaxime Ripard 			"Couldn't initialise the HDMI connector\n");
6429c568101SMaxime Ripard 		goto err_cleanup_connector;
6439c568101SMaxime Ripard 	}
6447ac1573eSHans Verkuil 	cec_fill_conn_info_from_drm(&conn_info, &hdmi->connector);
6457ac1573eSHans Verkuil 	cec_s_conn_info(hdmi->cec_adap, &conn_info);
6469c568101SMaxime Ripard 
6479c568101SMaxime Ripard 	/* There is no HPD interrupt, so we need to poll the controller */
6489c568101SMaxime Ripard 	hdmi->connector.polled = DRM_CONNECTOR_POLL_CONNECT |
6499c568101SMaxime Ripard 		DRM_CONNECTOR_POLL_DISCONNECT;
6509c568101SMaxime Ripard 
651998140d2SHans Verkuil 	ret = cec_register_adapter(hdmi->cec_adap, dev);
652998140d2SHans Verkuil 	if (ret < 0)
653998140d2SHans Verkuil 		goto err_cleanup_connector;
654cde4c44dSDaniel Vetter 	drm_connector_attach_encoder(&hdmi->connector, &hdmi->encoder);
6559c568101SMaxime Ripard 
6569c568101SMaxime Ripard 	return 0;
6579c568101SMaxime Ripard 
6589c568101SMaxime Ripard err_cleanup_connector:
659998140d2SHans Verkuil 	cec_delete_adapter(hdmi->cec_adap);
6609c568101SMaxime Ripard 	drm_encoder_cleanup(&hdmi->encoder);
661088aed8bSMans Rullgard err_put_ddc_i2c:
662088aed8bSMans Rullgard 	i2c_put_adapter(hdmi->ddc_i2c);
663f0a3dd33SJonathan Liu err_del_i2c_adapter:
664f0a3dd33SJonathan Liu 	i2c_del_adapter(hdmi->i2c);
665544c5048SChen-Yu Tsai err_disable_mod_clk:
666544c5048SChen-Yu Tsai 	clk_disable_unprepare(hdmi->mod_clk);
667544c5048SChen-Yu Tsai err_disable_bus_clk:
668544c5048SChen-Yu Tsai 	clk_disable_unprepare(hdmi->bus_clk);
669939d749aSChen-Yu Tsai err_assert_reset:
670939d749aSChen-Yu Tsai 	reset_control_assert(hdmi->reset);
6719c568101SMaxime Ripard 	return ret;
6729c568101SMaxime Ripard }
6739c568101SMaxime Ripard 
sun4i_hdmi_unbind(struct device * dev,struct device * master,void * data)6749c568101SMaxime Ripard static void sun4i_hdmi_unbind(struct device *dev, struct device *master,
6759c568101SMaxime Ripard 			    void *data)
6769c568101SMaxime Ripard {
6779c568101SMaxime Ripard 	struct sun4i_hdmi *hdmi = dev_get_drvdata(dev);
6789c568101SMaxime Ripard 
679998140d2SHans Verkuil 	cec_unregister_adapter(hdmi->cec_adap);
680f0a3dd33SJonathan Liu 	i2c_del_adapter(hdmi->i2c);
681088aed8bSMans Rullgard 	i2c_put_adapter(hdmi->ddc_i2c);
682544c5048SChen-Yu Tsai 	clk_disable_unprepare(hdmi->mod_clk);
683544c5048SChen-Yu Tsai 	clk_disable_unprepare(hdmi->bus_clk);
6849c568101SMaxime Ripard }
6859c568101SMaxime Ripard 
6869c568101SMaxime Ripard static const struct component_ops sun4i_hdmi_ops = {
6879c568101SMaxime Ripard 	.bind	= sun4i_hdmi_bind,
6889c568101SMaxime Ripard 	.unbind	= sun4i_hdmi_unbind,
6899c568101SMaxime Ripard };
6909c568101SMaxime Ripard 
sun4i_hdmi_probe(struct platform_device * pdev)6919c568101SMaxime Ripard static int sun4i_hdmi_probe(struct platform_device *pdev)
6929c568101SMaxime Ripard {
6939c568101SMaxime Ripard 	return component_add(&pdev->dev, &sun4i_hdmi_ops);
6949c568101SMaxime Ripard }
6959c568101SMaxime Ripard 
sun4i_hdmi_remove(struct platform_device * pdev)696d665e3c9SUwe Kleine-König static void sun4i_hdmi_remove(struct platform_device *pdev)
6979c568101SMaxime Ripard {
6989c568101SMaxime Ripard 	component_del(&pdev->dev, &sun4i_hdmi_ops);
6999c568101SMaxime Ripard }
7009c568101SMaxime Ripard 
7019c568101SMaxime Ripard static const struct of_device_id sun4i_hdmi_of_table[] = {
7027ea4291fSChen-Yu Tsai 	{ .compatible = "allwinner,sun4i-a10-hdmi", .data = &sun4i_variant, },
703939d749aSChen-Yu Tsai 	{ .compatible = "allwinner,sun5i-a10s-hdmi", .data = &sun5i_variant, },
704da184deeSChen-Yu Tsai 	{ .compatible = "allwinner,sun6i-a31-hdmi", .data = &sun6i_variant, },
7059c568101SMaxime Ripard 	{ }
7069c568101SMaxime Ripard };
7079c568101SMaxime Ripard MODULE_DEVICE_TABLE(of, sun4i_hdmi_of_table);
7089c568101SMaxime Ripard 
7099c568101SMaxime Ripard static struct platform_driver sun4i_hdmi_driver = {
7109c568101SMaxime Ripard 	.probe		= sun4i_hdmi_probe,
711d665e3c9SUwe Kleine-König 	.remove_new	= sun4i_hdmi_remove,
7129c568101SMaxime Ripard 	.driver		= {
7139c568101SMaxime Ripard 		.name		= "sun4i-hdmi",
7149c568101SMaxime Ripard 		.of_match_table	= sun4i_hdmi_of_table,
7159c568101SMaxime Ripard 	},
7169c568101SMaxime Ripard };
7179c568101SMaxime Ripard module_platform_driver(sun4i_hdmi_driver);
7189c568101SMaxime Ripard 
7199c568101SMaxime Ripard MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>");
7209c568101SMaxime Ripard MODULE_DESCRIPTION("Allwinner A10 HDMI Driver");
7219c568101SMaxime Ripard MODULE_LICENSE("GPL");
722