xref: /openbmc/linux/drivers/gpu/drm/sprd/sprd_dpu.c (revision 90bb087f)
1b07bcf34SKevin Tang // SPDX-License-Identifier: GPL-2.0
2b07bcf34SKevin Tang /*
3b07bcf34SKevin Tang  * Copyright (C) 2020 Unisoc Inc.
4b07bcf34SKevin Tang  */
5b07bcf34SKevin Tang 
6b07bcf34SKevin Tang #include <linux/component.h>
7b07bcf34SKevin Tang #include <linux/delay.h>
8b07bcf34SKevin Tang #include <linux/dma-buf.h>
9b07bcf34SKevin Tang #include <linux/io.h>
10b07bcf34SKevin Tang #include <linux/module.h>
11b07bcf34SKevin Tang #include <linux/of.h>
12b07bcf34SKevin Tang #include <linux/of_address.h>
13b07bcf34SKevin Tang #include <linux/of_device.h>
14b07bcf34SKevin Tang #include <linux/of_graph.h>
15b07bcf34SKevin Tang #include <linux/of_irq.h>
16b07bcf34SKevin Tang #include <linux/wait.h>
17b07bcf34SKevin Tang #include <linux/workqueue.h>
18b07bcf34SKevin Tang 
19b07bcf34SKevin Tang #include <drm/drm_atomic_helper.h>
20*90bb087fSVille Syrjälä #include <drm/drm_blend.h>
21b07bcf34SKevin Tang #include <drm/drm_crtc_helper.h>
22b07bcf34SKevin Tang #include <drm/drm_fb_cma_helper.h>
23720cf96dSVille Syrjälä #include <drm/drm_framebuffer.h>
24b07bcf34SKevin Tang #include <drm/drm_gem_cma_helper.h>
25b07bcf34SKevin Tang #include <drm/drm_gem_framebuffer_helper.h>
26b07bcf34SKevin Tang #include <drm/drm_plane_helper.h>
27b07bcf34SKevin Tang 
28b07bcf34SKevin Tang #include "sprd_drm.h"
29b07bcf34SKevin Tang #include "sprd_dpu.h"
301c66496bSKevin Tang #include "sprd_dsi.h"
31b07bcf34SKevin Tang 
32b07bcf34SKevin Tang /* Global control registers */
33b07bcf34SKevin Tang #define REG_DPU_CTRL	0x04
34b07bcf34SKevin Tang #define REG_DPU_CFG0	0x08
35b07bcf34SKevin Tang #define REG_PANEL_SIZE	0x20
36b07bcf34SKevin Tang #define REG_BLEND_SIZE	0x24
37b07bcf34SKevin Tang #define REG_BG_COLOR	0x2C
38b07bcf34SKevin Tang 
39b07bcf34SKevin Tang /* Layer0 control registers */
40b07bcf34SKevin Tang #define REG_LAY_BASE_ADDR0	0x30
41b07bcf34SKevin Tang #define REG_LAY_BASE_ADDR1	0x34
42b07bcf34SKevin Tang #define REG_LAY_BASE_ADDR2	0x38
43b07bcf34SKevin Tang #define REG_LAY_CTRL		0x40
44b07bcf34SKevin Tang #define REG_LAY_SIZE		0x44
45b07bcf34SKevin Tang #define REG_LAY_PITCH		0x48
46b07bcf34SKevin Tang #define REG_LAY_POS		0x4C
47b07bcf34SKevin Tang #define REG_LAY_ALPHA		0x50
48b07bcf34SKevin Tang #define REG_LAY_CROP_START	0x5C
49b07bcf34SKevin Tang 
50b07bcf34SKevin Tang /* Interrupt control registers */
51b07bcf34SKevin Tang #define REG_DPU_INT_EN		0x1E0
52b07bcf34SKevin Tang #define REG_DPU_INT_CLR		0x1E4
53b07bcf34SKevin Tang #define REG_DPU_INT_STS		0x1E8
54b07bcf34SKevin Tang 
55b07bcf34SKevin Tang /* DPI control registers */
56b07bcf34SKevin Tang #define REG_DPI_CTRL		0x1F0
57b07bcf34SKevin Tang #define REG_DPI_H_TIMING	0x1F4
58b07bcf34SKevin Tang #define REG_DPI_V_TIMING	0x1F8
59b07bcf34SKevin Tang 
60b07bcf34SKevin Tang /* MMU control registers */
61b07bcf34SKevin Tang #define REG_MMU_EN			0x800
62b07bcf34SKevin Tang #define REG_MMU_VPN_RANGE		0x80C
63b07bcf34SKevin Tang #define REG_MMU_PPN1			0x83C
64b07bcf34SKevin Tang #define REG_MMU_RANGE1			0x840
65b07bcf34SKevin Tang #define REG_MMU_PPN2			0x844
66b07bcf34SKevin Tang #define REG_MMU_RANGE2			0x848
67b07bcf34SKevin Tang 
68b07bcf34SKevin Tang /* Global control bits */
69b07bcf34SKevin Tang #define BIT_DPU_RUN			BIT(0)
70b07bcf34SKevin Tang #define BIT_DPU_STOP			BIT(1)
71b07bcf34SKevin Tang #define BIT_DPU_REG_UPDATE		BIT(2)
72b07bcf34SKevin Tang #define BIT_DPU_IF_EDPI			BIT(0)
73b07bcf34SKevin Tang 
74b07bcf34SKevin Tang /* Layer control bits */
75b07bcf34SKevin Tang #define BIT_DPU_LAY_EN				BIT(0)
76b07bcf34SKevin Tang #define BIT_DPU_LAY_LAYER_ALPHA			(0x01 << 2)
77b07bcf34SKevin Tang #define BIT_DPU_LAY_COMBO_ALPHA			(0x02 << 2)
78b07bcf34SKevin Tang #define BIT_DPU_LAY_FORMAT_YUV422_2PLANE		(0x00 << 4)
79b07bcf34SKevin Tang #define BIT_DPU_LAY_FORMAT_YUV420_2PLANE		(0x01 << 4)
80b07bcf34SKevin Tang #define BIT_DPU_LAY_FORMAT_YUV420_3PLANE		(0x02 << 4)
81b07bcf34SKevin Tang #define BIT_DPU_LAY_FORMAT_ARGB8888			(0x03 << 4)
82b07bcf34SKevin Tang #define BIT_DPU_LAY_FORMAT_RGB565			(0x04 << 4)
83b07bcf34SKevin Tang #define BIT_DPU_LAY_DATA_ENDIAN_B0B1B2B3		(0x00 << 8)
84b07bcf34SKevin Tang #define BIT_DPU_LAY_DATA_ENDIAN_B3B2B1B0		(0x01 << 8)
85b07bcf34SKevin Tang #define BIT_DPU_LAY_NO_SWITCH			(0x00 << 10)
86b07bcf34SKevin Tang #define BIT_DPU_LAY_RB_OR_UV_SWITCH		(0x01 << 10)
87b07bcf34SKevin Tang #define BIT_DPU_LAY_MODE_BLEND_NORMAL		(0x00 << 16)
88b07bcf34SKevin Tang #define BIT_DPU_LAY_MODE_BLEND_PREMULT		(0x01 << 16)
89b07bcf34SKevin Tang #define BIT_DPU_LAY_ROTATION_0		(0x00 << 20)
90b07bcf34SKevin Tang #define BIT_DPU_LAY_ROTATION_90		(0x01 << 20)
91b07bcf34SKevin Tang #define BIT_DPU_LAY_ROTATION_180	(0x02 << 20)
92b07bcf34SKevin Tang #define BIT_DPU_LAY_ROTATION_270	(0x03 << 20)
93b07bcf34SKevin Tang #define BIT_DPU_LAY_ROTATION_0_M	(0x04 << 20)
94b07bcf34SKevin Tang #define BIT_DPU_LAY_ROTATION_90_M	(0x05 << 20)
95b07bcf34SKevin Tang #define BIT_DPU_LAY_ROTATION_180_M	(0x06 << 20)
96b07bcf34SKevin Tang #define BIT_DPU_LAY_ROTATION_270_M	(0x07 << 20)
97b07bcf34SKevin Tang 
98b07bcf34SKevin Tang /* Interrupt control & status bits */
99b07bcf34SKevin Tang #define BIT_DPU_INT_DONE		BIT(0)
100b07bcf34SKevin Tang #define BIT_DPU_INT_TE			BIT(1)
101b07bcf34SKevin Tang #define BIT_DPU_INT_ERR			BIT(2)
102b07bcf34SKevin Tang #define BIT_DPU_INT_UPDATE_DONE		BIT(4)
103b07bcf34SKevin Tang #define BIT_DPU_INT_VSYNC		BIT(5)
104b07bcf34SKevin Tang 
105b07bcf34SKevin Tang /* DPI control bits */
106b07bcf34SKevin Tang #define BIT_DPU_EDPI_TE_EN		BIT(8)
107b07bcf34SKevin Tang #define BIT_DPU_EDPI_FROM_EXTERNAL_PAD	BIT(10)
108b07bcf34SKevin Tang #define BIT_DPU_DPI_HALT_EN		BIT(16)
109b07bcf34SKevin Tang 
110b07bcf34SKevin Tang static const u32 layer_fmts[] = {
111b07bcf34SKevin Tang 	DRM_FORMAT_XRGB8888,
112b07bcf34SKevin Tang 	DRM_FORMAT_XBGR8888,
113b07bcf34SKevin Tang 	DRM_FORMAT_ARGB8888,
114b07bcf34SKevin Tang 	DRM_FORMAT_ABGR8888,
115b07bcf34SKevin Tang 	DRM_FORMAT_RGBA8888,
116b07bcf34SKevin Tang 	DRM_FORMAT_BGRA8888,
117b07bcf34SKevin Tang 	DRM_FORMAT_RGBX8888,
118b07bcf34SKevin Tang 	DRM_FORMAT_RGB565,
119b07bcf34SKevin Tang 	DRM_FORMAT_BGR565,
120b07bcf34SKevin Tang 	DRM_FORMAT_NV12,
121b07bcf34SKevin Tang 	DRM_FORMAT_NV21,
122b07bcf34SKevin Tang 	DRM_FORMAT_NV16,
123b07bcf34SKevin Tang 	DRM_FORMAT_NV61,
124b07bcf34SKevin Tang 	DRM_FORMAT_YUV420,
125b07bcf34SKevin Tang 	DRM_FORMAT_YVU420,
126b07bcf34SKevin Tang };
127b07bcf34SKevin Tang 
128b07bcf34SKevin Tang struct sprd_plane {
129b07bcf34SKevin Tang 	struct drm_plane base;
130b07bcf34SKevin Tang };
131b07bcf34SKevin Tang 
132b07bcf34SKevin Tang static int dpu_wait_stop_done(struct sprd_dpu *dpu)
133b07bcf34SKevin Tang {
134b07bcf34SKevin Tang 	struct dpu_context *ctx = &dpu->ctx;
135b07bcf34SKevin Tang 	int rc;
136b07bcf34SKevin Tang 
137b07bcf34SKevin Tang 	if (ctx->stopped)
138b07bcf34SKevin Tang 		return 0;
139b07bcf34SKevin Tang 
140b07bcf34SKevin Tang 	rc = wait_event_interruptible_timeout(ctx->wait_queue, ctx->evt_stop,
141b07bcf34SKevin Tang 					      msecs_to_jiffies(500));
142b07bcf34SKevin Tang 	ctx->evt_stop = false;
143b07bcf34SKevin Tang 
144b07bcf34SKevin Tang 	ctx->stopped = true;
145b07bcf34SKevin Tang 
146b07bcf34SKevin Tang 	if (!rc) {
147b07bcf34SKevin Tang 		drm_err(dpu->drm, "dpu wait for stop done time out!\n");
148b07bcf34SKevin Tang 		return -ETIMEDOUT;
149b07bcf34SKevin Tang 	}
150b07bcf34SKevin Tang 
151b07bcf34SKevin Tang 	return 0;
152b07bcf34SKevin Tang }
153b07bcf34SKevin Tang 
154b07bcf34SKevin Tang static int dpu_wait_update_done(struct sprd_dpu *dpu)
155b07bcf34SKevin Tang {
156b07bcf34SKevin Tang 	struct dpu_context *ctx = &dpu->ctx;
157b07bcf34SKevin Tang 	int rc;
158b07bcf34SKevin Tang 
159b07bcf34SKevin Tang 	ctx->evt_update = false;
160b07bcf34SKevin Tang 
161b07bcf34SKevin Tang 	rc = wait_event_interruptible_timeout(ctx->wait_queue, ctx->evt_update,
162b07bcf34SKevin Tang 					      msecs_to_jiffies(500));
163b07bcf34SKevin Tang 
164b07bcf34SKevin Tang 	if (!rc) {
165b07bcf34SKevin Tang 		drm_err(dpu->drm, "dpu wait for reg update done time out!\n");
166b07bcf34SKevin Tang 		return -ETIMEDOUT;
167b07bcf34SKevin Tang 	}
168b07bcf34SKevin Tang 
169b07bcf34SKevin Tang 	return 0;
170b07bcf34SKevin Tang }
171b07bcf34SKevin Tang 
172b07bcf34SKevin Tang static u32 drm_format_to_dpu(struct drm_framebuffer *fb)
173b07bcf34SKevin Tang {
174b07bcf34SKevin Tang 	u32 format = 0;
175b07bcf34SKevin Tang 
176b07bcf34SKevin Tang 	switch (fb->format->format) {
177b07bcf34SKevin Tang 	case DRM_FORMAT_BGRA8888:
178b07bcf34SKevin Tang 		/* BGRA8888 -> ARGB8888 */
179b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_DATA_ENDIAN_B3B2B1B0;
180b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_FORMAT_ARGB8888;
181b07bcf34SKevin Tang 		break;
182b07bcf34SKevin Tang 	case DRM_FORMAT_RGBX8888:
183b07bcf34SKevin Tang 	case DRM_FORMAT_RGBA8888:
184b07bcf34SKevin Tang 		/* RGBA8888 -> ABGR8888 */
185b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_DATA_ENDIAN_B3B2B1B0;
186b07bcf34SKevin Tang 		fallthrough;
187b07bcf34SKevin Tang 	case DRM_FORMAT_ABGR8888:
188b07bcf34SKevin Tang 		/* RB switch */
189b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_RB_OR_UV_SWITCH;
190b07bcf34SKevin Tang 		fallthrough;
191b07bcf34SKevin Tang 	case DRM_FORMAT_ARGB8888:
192b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_FORMAT_ARGB8888;
193b07bcf34SKevin Tang 		break;
194b07bcf34SKevin Tang 	case DRM_FORMAT_XBGR8888:
195b07bcf34SKevin Tang 		/* RB switch */
196b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_RB_OR_UV_SWITCH;
197b07bcf34SKevin Tang 		fallthrough;
198b07bcf34SKevin Tang 	case DRM_FORMAT_XRGB8888:
199b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_FORMAT_ARGB8888;
200b07bcf34SKevin Tang 		break;
201b07bcf34SKevin Tang 	case DRM_FORMAT_BGR565:
202b07bcf34SKevin Tang 		/* RB switch */
203b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_RB_OR_UV_SWITCH;
204b07bcf34SKevin Tang 		fallthrough;
205b07bcf34SKevin Tang 	case DRM_FORMAT_RGB565:
206b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_FORMAT_RGB565;
207b07bcf34SKevin Tang 		break;
208b07bcf34SKevin Tang 	case DRM_FORMAT_NV12:
209b07bcf34SKevin Tang 		/* 2-Lane: Yuv420 */
210b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_FORMAT_YUV420_2PLANE;
211b07bcf34SKevin Tang 		/* Y endian */
212b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_DATA_ENDIAN_B0B1B2B3;
213b07bcf34SKevin Tang 		/* UV endian */
214b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_NO_SWITCH;
215b07bcf34SKevin Tang 		break;
216b07bcf34SKevin Tang 	case DRM_FORMAT_NV21:
217b07bcf34SKevin Tang 		/* 2-Lane: Yuv420 */
218b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_FORMAT_YUV420_2PLANE;
219b07bcf34SKevin Tang 		/* Y endian */
220b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_DATA_ENDIAN_B0B1B2B3;
221b07bcf34SKevin Tang 		/* UV endian */
222b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_RB_OR_UV_SWITCH;
223b07bcf34SKevin Tang 		break;
224b07bcf34SKevin Tang 	case DRM_FORMAT_NV16:
225b07bcf34SKevin Tang 		/* 2-Lane: Yuv422 */
226b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_FORMAT_YUV422_2PLANE;
227b07bcf34SKevin Tang 		/* Y endian */
228b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_DATA_ENDIAN_B3B2B1B0;
229b07bcf34SKevin Tang 		/* UV endian */
230b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_RB_OR_UV_SWITCH;
231b07bcf34SKevin Tang 		break;
232b07bcf34SKevin Tang 	case DRM_FORMAT_NV61:
233b07bcf34SKevin Tang 		/* 2-Lane: Yuv422 */
234b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_FORMAT_YUV422_2PLANE;
235b07bcf34SKevin Tang 		/* Y endian */
236b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_DATA_ENDIAN_B0B1B2B3;
237b07bcf34SKevin Tang 		/* UV endian */
238b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_NO_SWITCH;
239b07bcf34SKevin Tang 		break;
240b07bcf34SKevin Tang 	case DRM_FORMAT_YUV420:
241b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_FORMAT_YUV420_3PLANE;
242b07bcf34SKevin Tang 		/* Y endian */
243b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_DATA_ENDIAN_B0B1B2B3;
244b07bcf34SKevin Tang 		/* UV endian */
245b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_NO_SWITCH;
246b07bcf34SKevin Tang 		break;
247b07bcf34SKevin Tang 	case DRM_FORMAT_YVU420:
248b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_FORMAT_YUV420_3PLANE;
249b07bcf34SKevin Tang 		/* Y endian */
250b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_DATA_ENDIAN_B0B1B2B3;
251b07bcf34SKevin Tang 		/* UV endian */
252b07bcf34SKevin Tang 		format |= BIT_DPU_LAY_RB_OR_UV_SWITCH;
253b07bcf34SKevin Tang 		break;
254b07bcf34SKevin Tang 	default:
255b07bcf34SKevin Tang 		break;
256b07bcf34SKevin Tang 	}
257b07bcf34SKevin Tang 
258b07bcf34SKevin Tang 	return format;
259b07bcf34SKevin Tang }
260b07bcf34SKevin Tang 
261b07bcf34SKevin Tang static u32 drm_rotation_to_dpu(struct drm_plane_state *state)
262b07bcf34SKevin Tang {
263b07bcf34SKevin Tang 	u32 rotation = 0;
264b07bcf34SKevin Tang 
265b07bcf34SKevin Tang 	switch (state->rotation) {
266b07bcf34SKevin Tang 	default:
267b07bcf34SKevin Tang 	case DRM_MODE_ROTATE_0:
268b07bcf34SKevin Tang 		rotation = BIT_DPU_LAY_ROTATION_0;
269b07bcf34SKevin Tang 		break;
270b07bcf34SKevin Tang 	case DRM_MODE_ROTATE_90:
271b07bcf34SKevin Tang 		rotation = BIT_DPU_LAY_ROTATION_90;
272b07bcf34SKevin Tang 		break;
273b07bcf34SKevin Tang 	case DRM_MODE_ROTATE_180:
274b07bcf34SKevin Tang 		rotation = BIT_DPU_LAY_ROTATION_180;
275b07bcf34SKevin Tang 		break;
276b07bcf34SKevin Tang 	case DRM_MODE_ROTATE_270:
277b07bcf34SKevin Tang 		rotation = BIT_DPU_LAY_ROTATION_270;
278b07bcf34SKevin Tang 		break;
279b07bcf34SKevin Tang 	case DRM_MODE_REFLECT_Y:
280b07bcf34SKevin Tang 		rotation = BIT_DPU_LAY_ROTATION_180_M;
281b07bcf34SKevin Tang 		break;
282b07bcf34SKevin Tang 	case (DRM_MODE_REFLECT_Y | DRM_MODE_ROTATE_90):
283b07bcf34SKevin Tang 		rotation = BIT_DPU_LAY_ROTATION_90_M;
284b07bcf34SKevin Tang 		break;
285b07bcf34SKevin Tang 	case DRM_MODE_REFLECT_X:
286b07bcf34SKevin Tang 		rotation = BIT_DPU_LAY_ROTATION_0_M;
287b07bcf34SKevin Tang 		break;
288b07bcf34SKevin Tang 	case (DRM_MODE_REFLECT_X | DRM_MODE_ROTATE_90):
289b07bcf34SKevin Tang 		rotation = BIT_DPU_LAY_ROTATION_270_M;
290b07bcf34SKevin Tang 		break;
291b07bcf34SKevin Tang 	}
292b07bcf34SKevin Tang 
293b07bcf34SKevin Tang 	return rotation;
294b07bcf34SKevin Tang }
295b07bcf34SKevin Tang 
296b07bcf34SKevin Tang static u32 drm_blend_to_dpu(struct drm_plane_state *state)
297b07bcf34SKevin Tang {
298b07bcf34SKevin Tang 	u32 blend = 0;
299b07bcf34SKevin Tang 
300b07bcf34SKevin Tang 	switch (state->pixel_blend_mode) {
301b07bcf34SKevin Tang 	case DRM_MODE_BLEND_COVERAGE:
302b07bcf34SKevin Tang 		/* alpha mode select - combo alpha */
303b07bcf34SKevin Tang 		blend |= BIT_DPU_LAY_COMBO_ALPHA;
304b07bcf34SKevin Tang 		/* Normal mode */
305b07bcf34SKevin Tang 		blend |= BIT_DPU_LAY_MODE_BLEND_NORMAL;
306b07bcf34SKevin Tang 		break;
307b07bcf34SKevin Tang 	case DRM_MODE_BLEND_PREMULTI:
308b07bcf34SKevin Tang 		/* alpha mode select - combo alpha */
309b07bcf34SKevin Tang 		blend |= BIT_DPU_LAY_COMBO_ALPHA;
310b07bcf34SKevin Tang 		/* Pre-mult mode */
311b07bcf34SKevin Tang 		blend |= BIT_DPU_LAY_MODE_BLEND_PREMULT;
312b07bcf34SKevin Tang 		break;
313b07bcf34SKevin Tang 	case DRM_MODE_BLEND_PIXEL_NONE:
314b07bcf34SKevin Tang 	default:
315b07bcf34SKevin Tang 		/* don't do blending, maybe RGBX */
316b07bcf34SKevin Tang 		/* alpha mode select - layer alpha */
317b07bcf34SKevin Tang 		blend |= BIT_DPU_LAY_LAYER_ALPHA;
318b07bcf34SKevin Tang 		break;
319b07bcf34SKevin Tang 	}
320b07bcf34SKevin Tang 
321b07bcf34SKevin Tang 	return blend;
322b07bcf34SKevin Tang }
323b07bcf34SKevin Tang 
324b07bcf34SKevin Tang static void sprd_dpu_layer(struct sprd_dpu *dpu, struct drm_plane_state *state)
325b07bcf34SKevin Tang {
326b07bcf34SKevin Tang 	struct dpu_context *ctx = &dpu->ctx;
327b07bcf34SKevin Tang 	struct drm_gem_cma_object *cma_obj;
328b07bcf34SKevin Tang 	struct drm_framebuffer *fb = state->fb;
329b07bcf34SKevin Tang 	u32 addr, size, offset, pitch, blend, format, rotation;
330b07bcf34SKevin Tang 	u32 src_x = state->src_x >> 16;
331b07bcf34SKevin Tang 	u32 src_y = state->src_y >> 16;
332b07bcf34SKevin Tang 	u32 src_w = state->src_w >> 16;
333b07bcf34SKevin Tang 	u32 src_h = state->src_h >> 16;
334b07bcf34SKevin Tang 	u32 dst_x = state->crtc_x;
335b07bcf34SKevin Tang 	u32 dst_y = state->crtc_y;
336b07bcf34SKevin Tang 	u32 alpha = state->alpha;
337b07bcf34SKevin Tang 	u32 index = state->zpos;
338b07bcf34SKevin Tang 	int i;
339b07bcf34SKevin Tang 
340b07bcf34SKevin Tang 	offset = (dst_x & 0xffff) | (dst_y << 16);
341b07bcf34SKevin Tang 	size = (src_w & 0xffff) | (src_h << 16);
342b07bcf34SKevin Tang 
343b07bcf34SKevin Tang 	for (i = 0; i < fb->format->num_planes; i++) {
344b07bcf34SKevin Tang 		cma_obj = drm_fb_cma_get_gem_obj(fb, i);
345b07bcf34SKevin Tang 		addr = cma_obj->paddr + fb->offsets[i];
346b07bcf34SKevin Tang 
347b07bcf34SKevin Tang 		if (i == 0)
348b07bcf34SKevin Tang 			layer_reg_wr(ctx, REG_LAY_BASE_ADDR0, addr, index);
349b07bcf34SKevin Tang 		else if (i == 1)
350b07bcf34SKevin Tang 			layer_reg_wr(ctx, REG_LAY_BASE_ADDR1, addr, index);
351b07bcf34SKevin Tang 		else
352b07bcf34SKevin Tang 			layer_reg_wr(ctx, REG_LAY_BASE_ADDR2, addr, index);
353b07bcf34SKevin Tang 	}
354b07bcf34SKevin Tang 
355b07bcf34SKevin Tang 	if (fb->format->num_planes == 3) {
356b07bcf34SKevin Tang 		/* UV pitch is 1/2 of Y pitch */
357b07bcf34SKevin Tang 		pitch = (fb->pitches[0] / fb->format->cpp[0]) |
358b07bcf34SKevin Tang 				(fb->pitches[0] / fb->format->cpp[0] << 15);
359b07bcf34SKevin Tang 	} else {
360b07bcf34SKevin Tang 		pitch = fb->pitches[0] / fb->format->cpp[0];
361b07bcf34SKevin Tang 	}
362b07bcf34SKevin Tang 
363b07bcf34SKevin Tang 	layer_reg_wr(ctx, REG_LAY_POS, offset, index);
364b07bcf34SKevin Tang 	layer_reg_wr(ctx, REG_LAY_SIZE, size, index);
365b07bcf34SKevin Tang 	layer_reg_wr(ctx, REG_LAY_CROP_START,
366b07bcf34SKevin Tang 		     src_y << 16 | src_x, index);
367b07bcf34SKevin Tang 	layer_reg_wr(ctx, REG_LAY_ALPHA, alpha, index);
368b07bcf34SKevin Tang 	layer_reg_wr(ctx, REG_LAY_PITCH, pitch, index);
369b07bcf34SKevin Tang 
370b07bcf34SKevin Tang 	format = drm_format_to_dpu(fb);
371b07bcf34SKevin Tang 	blend = drm_blend_to_dpu(state);
372b07bcf34SKevin Tang 	rotation = drm_rotation_to_dpu(state);
373b07bcf34SKevin Tang 
374b07bcf34SKevin Tang 	layer_reg_wr(ctx, REG_LAY_CTRL, BIT_DPU_LAY_EN |
375b07bcf34SKevin Tang 				format |
376b07bcf34SKevin Tang 				blend |
377b07bcf34SKevin Tang 				rotation,
378b07bcf34SKevin Tang 				index);
379b07bcf34SKevin Tang }
380b07bcf34SKevin Tang 
381b07bcf34SKevin Tang static void sprd_dpu_flip(struct sprd_dpu *dpu)
382b07bcf34SKevin Tang {
383b07bcf34SKevin Tang 	struct dpu_context *ctx = &dpu->ctx;
384b07bcf34SKevin Tang 
385b07bcf34SKevin Tang 	/*
386b07bcf34SKevin Tang 	 * Make sure the dpu is in stop status. DPU has no shadow
387b07bcf34SKevin Tang 	 * registers in EDPI mode. So the config registers can only be
388b07bcf34SKevin Tang 	 * updated in the rising edge of DPU_RUN bit.
389b07bcf34SKevin Tang 	 */
390b07bcf34SKevin Tang 	if (ctx->if_type == SPRD_DPU_IF_EDPI)
391b07bcf34SKevin Tang 		dpu_wait_stop_done(dpu);
392b07bcf34SKevin Tang 
393b07bcf34SKevin Tang 	/* update trigger and wait */
394b07bcf34SKevin Tang 	if (ctx->if_type == SPRD_DPU_IF_DPI) {
395b07bcf34SKevin Tang 		if (!ctx->stopped) {
396b07bcf34SKevin Tang 			dpu_reg_set(ctx, REG_DPU_CTRL, BIT_DPU_REG_UPDATE);
397b07bcf34SKevin Tang 			dpu_wait_update_done(dpu);
398b07bcf34SKevin Tang 		}
399b07bcf34SKevin Tang 
400b07bcf34SKevin Tang 		dpu_reg_set(ctx, REG_DPU_INT_EN, BIT_DPU_INT_ERR);
401b07bcf34SKevin Tang 	} else if (ctx->if_type == SPRD_DPU_IF_EDPI) {
402b07bcf34SKevin Tang 		dpu_reg_set(ctx, REG_DPU_CTRL, BIT_DPU_RUN);
403b07bcf34SKevin Tang 
404b07bcf34SKevin Tang 		ctx->stopped = false;
405b07bcf34SKevin Tang 	}
406b07bcf34SKevin Tang }
407b07bcf34SKevin Tang 
408b07bcf34SKevin Tang static void sprd_dpu_init(struct sprd_dpu *dpu)
409b07bcf34SKevin Tang {
410b07bcf34SKevin Tang 	struct dpu_context *ctx = &dpu->ctx;
411b07bcf34SKevin Tang 	u32 int_mask = 0;
412b07bcf34SKevin Tang 
413b07bcf34SKevin Tang 	writel(0x00, ctx->base + REG_BG_COLOR);
414b07bcf34SKevin Tang 	writel(0x00, ctx->base + REG_MMU_EN);
415b07bcf34SKevin Tang 	writel(0x00, ctx->base + REG_MMU_PPN1);
416b07bcf34SKevin Tang 	writel(0xffff, ctx->base + REG_MMU_RANGE1);
417b07bcf34SKevin Tang 	writel(0x00, ctx->base + REG_MMU_PPN2);
418b07bcf34SKevin Tang 	writel(0xffff, ctx->base + REG_MMU_RANGE2);
419b07bcf34SKevin Tang 	writel(0x1ffff, ctx->base + REG_MMU_VPN_RANGE);
420b07bcf34SKevin Tang 
421b07bcf34SKevin Tang 	if (ctx->if_type == SPRD_DPU_IF_DPI) {
422b07bcf34SKevin Tang 		/* use dpi as interface */
423b07bcf34SKevin Tang 		dpu_reg_clr(ctx, REG_DPU_CFG0, BIT_DPU_IF_EDPI);
424b07bcf34SKevin Tang 		/* disable Halt function for SPRD DSI */
425b07bcf34SKevin Tang 		dpu_reg_clr(ctx, REG_DPI_CTRL, BIT_DPU_DPI_HALT_EN);
426b07bcf34SKevin Tang 		/* select te from external pad */
427b07bcf34SKevin Tang 		dpu_reg_set(ctx, REG_DPI_CTRL, BIT_DPU_EDPI_FROM_EXTERNAL_PAD);
428b07bcf34SKevin Tang 
429b07bcf34SKevin Tang 		/* enable dpu update done INT */
430b07bcf34SKevin Tang 		int_mask |= BIT_DPU_INT_UPDATE_DONE;
431b07bcf34SKevin Tang 		/* enable dpu done INT */
432b07bcf34SKevin Tang 		int_mask |= BIT_DPU_INT_DONE;
433b07bcf34SKevin Tang 		/* enable dpu dpi vsync */
434b07bcf34SKevin Tang 		int_mask |= BIT_DPU_INT_VSYNC;
435b07bcf34SKevin Tang 		/* enable dpu TE INT */
436b07bcf34SKevin Tang 		int_mask |= BIT_DPU_INT_TE;
437b07bcf34SKevin Tang 		/* enable underflow err INT */
438b07bcf34SKevin Tang 		int_mask |= BIT_DPU_INT_ERR;
439b07bcf34SKevin Tang 	} else if (ctx->if_type == SPRD_DPU_IF_EDPI) {
440b07bcf34SKevin Tang 		/* use edpi as interface */
441b07bcf34SKevin Tang 		dpu_reg_set(ctx, REG_DPU_CFG0, BIT_DPU_IF_EDPI);
442b07bcf34SKevin Tang 		/* use external te */
443b07bcf34SKevin Tang 		dpu_reg_set(ctx, REG_DPI_CTRL, BIT_DPU_EDPI_FROM_EXTERNAL_PAD);
444b07bcf34SKevin Tang 		/* enable te */
445b07bcf34SKevin Tang 		dpu_reg_set(ctx, REG_DPI_CTRL, BIT_DPU_EDPI_TE_EN);
446b07bcf34SKevin Tang 
447b07bcf34SKevin Tang 		/* enable stop done INT */
448b07bcf34SKevin Tang 		int_mask |= BIT_DPU_INT_DONE;
449b07bcf34SKevin Tang 		/* enable TE INT */
450b07bcf34SKevin Tang 		int_mask |= BIT_DPU_INT_TE;
451b07bcf34SKevin Tang 	}
452b07bcf34SKevin Tang 
453b07bcf34SKevin Tang 	writel(int_mask, ctx->base + REG_DPU_INT_EN);
454b07bcf34SKevin Tang }
455b07bcf34SKevin Tang 
456b07bcf34SKevin Tang static void sprd_dpu_fini(struct sprd_dpu *dpu)
457b07bcf34SKevin Tang {
458b07bcf34SKevin Tang 	struct dpu_context *ctx = &dpu->ctx;
459b07bcf34SKevin Tang 
460b07bcf34SKevin Tang 	writel(0x00, ctx->base + REG_DPU_INT_EN);
461b07bcf34SKevin Tang 	writel(0xff, ctx->base + REG_DPU_INT_CLR);
462b07bcf34SKevin Tang }
463b07bcf34SKevin Tang 
464b07bcf34SKevin Tang static void sprd_dpi_init(struct sprd_dpu *dpu)
465b07bcf34SKevin Tang {
466b07bcf34SKevin Tang 	struct dpu_context *ctx = &dpu->ctx;
467b07bcf34SKevin Tang 	u32 reg_val;
468b07bcf34SKevin Tang 	u32 size;
469b07bcf34SKevin Tang 
470b07bcf34SKevin Tang 	size = (ctx->vm.vactive << 16) | ctx->vm.hactive;
471b07bcf34SKevin Tang 	writel(size, ctx->base + REG_PANEL_SIZE);
472b07bcf34SKevin Tang 	writel(size, ctx->base + REG_BLEND_SIZE);
473b07bcf34SKevin Tang 
474b07bcf34SKevin Tang 	if (ctx->if_type == SPRD_DPU_IF_DPI) {
475b07bcf34SKevin Tang 		/* set dpi timing */
476b07bcf34SKevin Tang 		reg_val = ctx->vm.hsync_len << 0 |
477b07bcf34SKevin Tang 			  ctx->vm.hback_porch << 8 |
478b07bcf34SKevin Tang 			  ctx->vm.hfront_porch << 20;
479b07bcf34SKevin Tang 		writel(reg_val, ctx->base + REG_DPI_H_TIMING);
480b07bcf34SKevin Tang 
481b07bcf34SKevin Tang 		reg_val = ctx->vm.vsync_len << 0 |
482b07bcf34SKevin Tang 			  ctx->vm.vback_porch << 8 |
483b07bcf34SKevin Tang 			  ctx->vm.vfront_porch << 20;
484b07bcf34SKevin Tang 		writel(reg_val, ctx->base + REG_DPI_V_TIMING);
485b07bcf34SKevin Tang 	}
486b07bcf34SKevin Tang }
487b07bcf34SKevin Tang 
488b07bcf34SKevin Tang void sprd_dpu_run(struct sprd_dpu *dpu)
489b07bcf34SKevin Tang {
490b07bcf34SKevin Tang 	struct dpu_context *ctx = &dpu->ctx;
491b07bcf34SKevin Tang 
492b07bcf34SKevin Tang 	dpu_reg_set(ctx, REG_DPU_CTRL, BIT_DPU_RUN);
493b07bcf34SKevin Tang 
494b07bcf34SKevin Tang 	ctx->stopped = false;
495b07bcf34SKevin Tang }
496b07bcf34SKevin Tang 
497b07bcf34SKevin Tang void sprd_dpu_stop(struct sprd_dpu *dpu)
498b07bcf34SKevin Tang {
499b07bcf34SKevin Tang 	struct dpu_context *ctx = &dpu->ctx;
500b07bcf34SKevin Tang 
501b07bcf34SKevin Tang 	if (ctx->if_type == SPRD_DPU_IF_DPI)
502b07bcf34SKevin Tang 		dpu_reg_set(ctx, REG_DPU_CTRL, BIT_DPU_STOP);
503b07bcf34SKevin Tang 
504b07bcf34SKevin Tang 	dpu_wait_stop_done(dpu);
505b07bcf34SKevin Tang }
506b07bcf34SKevin Tang 
507b07bcf34SKevin Tang static int sprd_plane_atomic_check(struct drm_plane *plane,
508b07bcf34SKevin Tang 				   struct drm_atomic_state *state)
509b07bcf34SKevin Tang {
510b07bcf34SKevin Tang 	struct drm_plane_state *plane_state = drm_atomic_get_new_plane_state(state,
511b07bcf34SKevin Tang 									     plane);
512b07bcf34SKevin Tang 	struct drm_crtc_state *crtc_state;
513b07bcf34SKevin Tang 	u32 fmt;
514b07bcf34SKevin Tang 
515b07bcf34SKevin Tang 	if (!plane_state->fb || !plane_state->crtc)
516b07bcf34SKevin Tang 		return 0;
517b07bcf34SKevin Tang 
518b07bcf34SKevin Tang 	fmt = drm_format_to_dpu(plane_state->fb);
519b07bcf34SKevin Tang 	if (!fmt)
520b07bcf34SKevin Tang 		return -EINVAL;
521b07bcf34SKevin Tang 
522b07bcf34SKevin Tang 	crtc_state = drm_atomic_get_crtc_state(plane_state->state, plane_state->crtc);
523b07bcf34SKevin Tang 	if (IS_ERR(crtc_state))
524b07bcf34SKevin Tang 		return PTR_ERR(crtc_state);
525b07bcf34SKevin Tang 
526b07bcf34SKevin Tang 	return drm_atomic_helper_check_plane_state(plane_state, crtc_state,
527b07bcf34SKevin Tang 						  DRM_PLANE_HELPER_NO_SCALING,
528b07bcf34SKevin Tang 						  DRM_PLANE_HELPER_NO_SCALING,
529b07bcf34SKevin Tang 						  true, true);
530b07bcf34SKevin Tang }
531b07bcf34SKevin Tang 
532b07bcf34SKevin Tang static void sprd_plane_atomic_update(struct drm_plane *drm_plane,
533b07bcf34SKevin Tang 				     struct drm_atomic_state *state)
534b07bcf34SKevin Tang {
535b07bcf34SKevin Tang 	struct drm_plane_state *new_state = drm_atomic_get_new_plane_state(state,
536b07bcf34SKevin Tang 									   drm_plane);
537b07bcf34SKevin Tang 	struct sprd_dpu *dpu = to_sprd_crtc(new_state->crtc);
538b07bcf34SKevin Tang 
539b07bcf34SKevin Tang 	/* start configure dpu layers */
540b07bcf34SKevin Tang 	sprd_dpu_layer(dpu, new_state);
541b07bcf34SKevin Tang }
542b07bcf34SKevin Tang 
543b07bcf34SKevin Tang static void sprd_plane_atomic_disable(struct drm_plane *drm_plane,
544b07bcf34SKevin Tang 				      struct drm_atomic_state *state)
545b07bcf34SKevin Tang {
546b07bcf34SKevin Tang 	struct drm_plane_state *old_state = drm_atomic_get_old_plane_state(state,
547b07bcf34SKevin Tang 									   drm_plane);
548b07bcf34SKevin Tang 	struct sprd_dpu *dpu = to_sprd_crtc(old_state->crtc);
549b07bcf34SKevin Tang 
550b07bcf34SKevin Tang 	layer_reg_wr(&dpu->ctx, REG_LAY_CTRL, 0x00, old_state->zpos);
551b07bcf34SKevin Tang }
552b07bcf34SKevin Tang 
553b07bcf34SKevin Tang static void sprd_plane_create_properties(struct sprd_plane *plane, int index)
554b07bcf34SKevin Tang {
555b07bcf34SKevin Tang 	unsigned int supported_modes = BIT(DRM_MODE_BLEND_PIXEL_NONE) |
556b07bcf34SKevin Tang 				       BIT(DRM_MODE_BLEND_PREMULTI) |
557b07bcf34SKevin Tang 				       BIT(DRM_MODE_BLEND_COVERAGE);
558b07bcf34SKevin Tang 
559b07bcf34SKevin Tang 	/* create rotation property */
560b07bcf34SKevin Tang 	drm_plane_create_rotation_property(&plane->base,
561b07bcf34SKevin Tang 					   DRM_MODE_ROTATE_0,
562b07bcf34SKevin Tang 					   DRM_MODE_ROTATE_MASK |
563b07bcf34SKevin Tang 					   DRM_MODE_REFLECT_MASK);
564b07bcf34SKevin Tang 
565b07bcf34SKevin Tang 	/* create alpha property */
566b07bcf34SKevin Tang 	drm_plane_create_alpha_property(&plane->base);
567b07bcf34SKevin Tang 
568b07bcf34SKevin Tang 	/* create blend mode property */
569b07bcf34SKevin Tang 	drm_plane_create_blend_mode_property(&plane->base, supported_modes);
570b07bcf34SKevin Tang 
571b07bcf34SKevin Tang 	/* create zpos property */
572b07bcf34SKevin Tang 	drm_plane_create_zpos_immutable_property(&plane->base, index);
573b07bcf34SKevin Tang }
574b07bcf34SKevin Tang 
575b07bcf34SKevin Tang static const struct drm_plane_helper_funcs sprd_plane_helper_funcs = {
576b07bcf34SKevin Tang 	.atomic_check = sprd_plane_atomic_check,
577b07bcf34SKevin Tang 	.atomic_update = sprd_plane_atomic_update,
578b07bcf34SKevin Tang 	.atomic_disable = sprd_plane_atomic_disable,
579b07bcf34SKevin Tang };
580b07bcf34SKevin Tang 
581b07bcf34SKevin Tang static const struct drm_plane_funcs sprd_plane_funcs = {
582b07bcf34SKevin Tang 	.update_plane = drm_atomic_helper_update_plane,
583b07bcf34SKevin Tang 	.disable_plane	= drm_atomic_helper_disable_plane,
584b07bcf34SKevin Tang 	.destroy = drm_plane_cleanup,
585b07bcf34SKevin Tang 	.reset = drm_atomic_helper_plane_reset,
586b07bcf34SKevin Tang 	.atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
587b07bcf34SKevin Tang 	.atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
588b07bcf34SKevin Tang };
589b07bcf34SKevin Tang 
590b07bcf34SKevin Tang static struct sprd_plane *sprd_planes_init(struct drm_device *drm)
591b07bcf34SKevin Tang {
592b07bcf34SKevin Tang 	struct sprd_plane *plane, *primary;
593b07bcf34SKevin Tang 	enum drm_plane_type plane_type;
594b07bcf34SKevin Tang 	int i;
595b07bcf34SKevin Tang 
596b07bcf34SKevin Tang 	for (i = 0; i < 6; i++) {
597b07bcf34SKevin Tang 		plane_type = (i == 0) ? DRM_PLANE_TYPE_PRIMARY :
598b07bcf34SKevin Tang 					DRM_PLANE_TYPE_OVERLAY;
599b07bcf34SKevin Tang 
600b07bcf34SKevin Tang 		plane = drmm_universal_plane_alloc(drm, struct sprd_plane, base,
601b07bcf34SKevin Tang 						   1, &sprd_plane_funcs,
602b07bcf34SKevin Tang 						   layer_fmts, ARRAY_SIZE(layer_fmts),
603b07bcf34SKevin Tang 						   NULL, plane_type, NULL);
604b07bcf34SKevin Tang 		if (IS_ERR(plane)) {
605b07bcf34SKevin Tang 			drm_err(drm, "failed to init drm plane: %d\n", i);
606b07bcf34SKevin Tang 			return plane;
607b07bcf34SKevin Tang 		}
608b07bcf34SKevin Tang 
609b07bcf34SKevin Tang 		drm_plane_helper_add(&plane->base, &sprd_plane_helper_funcs);
610b07bcf34SKevin Tang 
611b07bcf34SKevin Tang 		sprd_plane_create_properties(plane, i);
612b07bcf34SKevin Tang 
613b07bcf34SKevin Tang 		if (i == 0)
614b07bcf34SKevin Tang 			primary = plane;
615b07bcf34SKevin Tang 	}
616b07bcf34SKevin Tang 
617b07bcf34SKevin Tang 	return primary;
618b07bcf34SKevin Tang }
619b07bcf34SKevin Tang 
620b07bcf34SKevin Tang static void sprd_crtc_mode_set_nofb(struct drm_crtc *crtc)
621b07bcf34SKevin Tang {
622b07bcf34SKevin Tang 	struct sprd_dpu *dpu = to_sprd_crtc(crtc);
623b07bcf34SKevin Tang 	struct drm_display_mode *mode = &crtc->state->adjusted_mode;
6241c66496bSKevin Tang 	struct drm_encoder *encoder;
6251c66496bSKevin Tang 	struct sprd_dsi *dsi;
626b07bcf34SKevin Tang 
627b07bcf34SKevin Tang 	drm_display_mode_to_videomode(mode, &dpu->ctx.vm);
628b07bcf34SKevin Tang 
6291c66496bSKevin Tang 	drm_for_each_encoder_mask(encoder, crtc->dev,
6301c66496bSKevin Tang 				  crtc->state->encoder_mask) {
6311c66496bSKevin Tang 		dsi = encoder_to_dsi(encoder);
6321c66496bSKevin Tang 
6331c66496bSKevin Tang 		if (dsi->slave->mode_flags & MIPI_DSI_MODE_VIDEO)
6341c66496bSKevin Tang 			dpu->ctx.if_type = SPRD_DPU_IF_DPI;
6351c66496bSKevin Tang 		else
6361c66496bSKevin Tang 			dpu->ctx.if_type = SPRD_DPU_IF_EDPI;
6371c66496bSKevin Tang 	}
6381c66496bSKevin Tang 
639b07bcf34SKevin Tang 	sprd_dpi_init(dpu);
640b07bcf34SKevin Tang }
641b07bcf34SKevin Tang 
642b07bcf34SKevin Tang static void sprd_crtc_atomic_enable(struct drm_crtc *crtc,
643b07bcf34SKevin Tang 				    struct drm_atomic_state *state)
644b07bcf34SKevin Tang {
645b07bcf34SKevin Tang 	struct sprd_dpu *dpu = to_sprd_crtc(crtc);
646b07bcf34SKevin Tang 
647b07bcf34SKevin Tang 	sprd_dpu_init(dpu);
648b07bcf34SKevin Tang 
649b07bcf34SKevin Tang 	drm_crtc_vblank_on(&dpu->base);
650b07bcf34SKevin Tang }
651b07bcf34SKevin Tang 
652b07bcf34SKevin Tang static void sprd_crtc_atomic_disable(struct drm_crtc *crtc,
653b07bcf34SKevin Tang 				     struct drm_atomic_state *state)
654b07bcf34SKevin Tang {
655b07bcf34SKevin Tang 	struct sprd_dpu *dpu = to_sprd_crtc(crtc);
656b07bcf34SKevin Tang 	struct drm_device *drm = dpu->base.dev;
657b07bcf34SKevin Tang 
658b07bcf34SKevin Tang 	drm_crtc_vblank_off(&dpu->base);
659b07bcf34SKevin Tang 
660b07bcf34SKevin Tang 	sprd_dpu_fini(dpu);
661b07bcf34SKevin Tang 
662b07bcf34SKevin Tang 	spin_lock_irq(&drm->event_lock);
663b07bcf34SKevin Tang 	if (crtc->state->event) {
664b07bcf34SKevin Tang 		drm_crtc_send_vblank_event(crtc, crtc->state->event);
665b07bcf34SKevin Tang 		crtc->state->event = NULL;
666b07bcf34SKevin Tang 	}
667b07bcf34SKevin Tang 	spin_unlock_irq(&drm->event_lock);
668b07bcf34SKevin Tang }
669b07bcf34SKevin Tang 
670b07bcf34SKevin Tang static void sprd_crtc_atomic_flush(struct drm_crtc *crtc,
671b07bcf34SKevin Tang 				   struct drm_atomic_state *state)
672b07bcf34SKevin Tang 
673b07bcf34SKevin Tang {
674b07bcf34SKevin Tang 	struct sprd_dpu *dpu = to_sprd_crtc(crtc);
675b07bcf34SKevin Tang 	struct drm_device *drm = dpu->base.dev;
676b07bcf34SKevin Tang 
677b07bcf34SKevin Tang 	sprd_dpu_flip(dpu);
678b07bcf34SKevin Tang 
679b07bcf34SKevin Tang 	spin_lock_irq(&drm->event_lock);
680b07bcf34SKevin Tang 	if (crtc->state->event) {
681b07bcf34SKevin Tang 		drm_crtc_send_vblank_event(crtc, crtc->state->event);
682b07bcf34SKevin Tang 		crtc->state->event = NULL;
683b07bcf34SKevin Tang 	}
684b07bcf34SKevin Tang 	spin_unlock_irq(&drm->event_lock);
685b07bcf34SKevin Tang }
686b07bcf34SKevin Tang 
687b07bcf34SKevin Tang static int sprd_crtc_enable_vblank(struct drm_crtc *crtc)
688b07bcf34SKevin Tang {
689b07bcf34SKevin Tang 	struct sprd_dpu *dpu = to_sprd_crtc(crtc);
690b07bcf34SKevin Tang 
691b07bcf34SKevin Tang 	dpu_reg_set(&dpu->ctx, REG_DPU_INT_EN, BIT_DPU_INT_VSYNC);
692b07bcf34SKevin Tang 
693b07bcf34SKevin Tang 	return 0;
694b07bcf34SKevin Tang }
695b07bcf34SKevin Tang 
696b07bcf34SKevin Tang static void sprd_crtc_disable_vblank(struct drm_crtc *crtc)
697b07bcf34SKevin Tang {
698b07bcf34SKevin Tang 	struct sprd_dpu *dpu = to_sprd_crtc(crtc);
699b07bcf34SKevin Tang 
700b07bcf34SKevin Tang 	dpu_reg_clr(&dpu->ctx, REG_DPU_INT_EN, BIT_DPU_INT_VSYNC);
701b07bcf34SKevin Tang }
702b07bcf34SKevin Tang 
703b07bcf34SKevin Tang static const struct drm_crtc_helper_funcs sprd_crtc_helper_funcs = {
704b07bcf34SKevin Tang 	.mode_set_nofb	= sprd_crtc_mode_set_nofb,
705b07bcf34SKevin Tang 	.atomic_flush	= sprd_crtc_atomic_flush,
706b07bcf34SKevin Tang 	.atomic_enable	= sprd_crtc_atomic_enable,
707b07bcf34SKevin Tang 	.atomic_disable	= sprd_crtc_atomic_disable,
708b07bcf34SKevin Tang };
709b07bcf34SKevin Tang 
710b07bcf34SKevin Tang static const struct drm_crtc_funcs sprd_crtc_funcs = {
711b07bcf34SKevin Tang 	.destroy	= drm_crtc_cleanup,
712b07bcf34SKevin Tang 	.set_config	= drm_atomic_helper_set_config,
713b07bcf34SKevin Tang 	.page_flip	= drm_atomic_helper_page_flip,
714b07bcf34SKevin Tang 	.reset		= drm_atomic_helper_crtc_reset,
715b07bcf34SKevin Tang 	.atomic_duplicate_state	= drm_atomic_helper_crtc_duplicate_state,
716b07bcf34SKevin Tang 	.atomic_destroy_state	= drm_atomic_helper_crtc_destroy_state,
717b07bcf34SKevin Tang 	.enable_vblank	= sprd_crtc_enable_vblank,
718b07bcf34SKevin Tang 	.disable_vblank	= sprd_crtc_disable_vblank,
719b07bcf34SKevin Tang };
720b07bcf34SKevin Tang 
721b07bcf34SKevin Tang static struct sprd_dpu *sprd_crtc_init(struct drm_device *drm,
722b07bcf34SKevin Tang 				       struct drm_plane *primary, struct device *dev)
723b07bcf34SKevin Tang {
724b07bcf34SKevin Tang 	struct device_node *port;
725b07bcf34SKevin Tang 	struct sprd_dpu *dpu;
726b07bcf34SKevin Tang 
727b07bcf34SKevin Tang 	dpu = drmm_crtc_alloc_with_planes(drm, struct sprd_dpu, base,
728b07bcf34SKevin Tang 					  primary, NULL,
729b07bcf34SKevin Tang 					&sprd_crtc_funcs, NULL);
730b07bcf34SKevin Tang 	if (IS_ERR(dpu)) {
731b07bcf34SKevin Tang 		drm_err(drm, "failed to init crtc\n");
732b07bcf34SKevin Tang 		return dpu;
733b07bcf34SKevin Tang 	}
734b07bcf34SKevin Tang 	drm_crtc_helper_add(&dpu->base, &sprd_crtc_helper_funcs);
735b07bcf34SKevin Tang 
736b07bcf34SKevin Tang 	/*
737b07bcf34SKevin Tang 	 * set crtc port so that drm_of_find_possible_crtcs call works
738b07bcf34SKevin Tang 	 */
739b07bcf34SKevin Tang 	port = of_graph_get_port_by_id(dev->of_node, 0);
740b07bcf34SKevin Tang 	if (!port) {
741b07bcf34SKevin Tang 		drm_err(drm, "failed to found crtc output port for %s\n",
742b07bcf34SKevin Tang 			dev->of_node->full_name);
743b07bcf34SKevin Tang 		return ERR_PTR(-EINVAL);
744b07bcf34SKevin Tang 	}
745b07bcf34SKevin Tang 	dpu->base.port = port;
746b07bcf34SKevin Tang 	of_node_put(port);
747b07bcf34SKevin Tang 
748b07bcf34SKevin Tang 	return dpu;
749b07bcf34SKevin Tang }
750b07bcf34SKevin Tang 
751b07bcf34SKevin Tang static irqreturn_t sprd_dpu_isr(int irq, void *data)
752b07bcf34SKevin Tang {
753b07bcf34SKevin Tang 	struct sprd_dpu *dpu = data;
754b07bcf34SKevin Tang 	struct dpu_context *ctx = &dpu->ctx;
755b07bcf34SKevin Tang 	u32 reg_val, int_mask = 0;
756b07bcf34SKevin Tang 
757b07bcf34SKevin Tang 	reg_val = readl(ctx->base + REG_DPU_INT_STS);
758b07bcf34SKevin Tang 
759b07bcf34SKevin Tang 	/* disable err interrupt */
760b07bcf34SKevin Tang 	if (reg_val & BIT_DPU_INT_ERR) {
761b07bcf34SKevin Tang 		int_mask |= BIT_DPU_INT_ERR;
762b07bcf34SKevin Tang 		drm_warn(dpu->drm, "Warning: dpu underflow!\n");
763b07bcf34SKevin Tang 	}
764b07bcf34SKevin Tang 
765b07bcf34SKevin Tang 	/* dpu update done isr */
766b07bcf34SKevin Tang 	if (reg_val & BIT_DPU_INT_UPDATE_DONE) {
767b07bcf34SKevin Tang 		ctx->evt_update = true;
768b07bcf34SKevin Tang 		wake_up_interruptible_all(&ctx->wait_queue);
769b07bcf34SKevin Tang 	}
770b07bcf34SKevin Tang 
771b07bcf34SKevin Tang 	/* dpu stop done isr */
772b07bcf34SKevin Tang 	if (reg_val & BIT_DPU_INT_DONE) {
773b07bcf34SKevin Tang 		ctx->evt_stop = true;
774b07bcf34SKevin Tang 		wake_up_interruptible_all(&ctx->wait_queue);
775b07bcf34SKevin Tang 	}
776b07bcf34SKevin Tang 
777b07bcf34SKevin Tang 	if (reg_val & BIT_DPU_INT_VSYNC)
778b07bcf34SKevin Tang 		drm_crtc_handle_vblank(&dpu->base);
779b07bcf34SKevin Tang 
780b07bcf34SKevin Tang 	writel(reg_val, ctx->base + REG_DPU_INT_CLR);
781b07bcf34SKevin Tang 	dpu_reg_clr(ctx, REG_DPU_INT_EN, int_mask);
782b07bcf34SKevin Tang 
783b07bcf34SKevin Tang 	return IRQ_HANDLED;
784b07bcf34SKevin Tang }
785b07bcf34SKevin Tang 
786b07bcf34SKevin Tang static int sprd_dpu_context_init(struct sprd_dpu *dpu,
787b07bcf34SKevin Tang 				 struct device *dev)
788b07bcf34SKevin Tang {
789b07bcf34SKevin Tang 	struct platform_device *pdev = to_platform_device(dev);
790b07bcf34SKevin Tang 	struct dpu_context *ctx = &dpu->ctx;
791b07bcf34SKevin Tang 	struct resource *res;
792b07bcf34SKevin Tang 	int ret;
793b07bcf34SKevin Tang 
794b07bcf34SKevin Tang 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
79573792e6eSKevin Tang 	if (!res) {
79673792e6eSKevin Tang 		dev_err(dev, "failed to get I/O resource\n");
79773792e6eSKevin Tang 		return -EINVAL;
79873792e6eSKevin Tang 	}
79973792e6eSKevin Tang 
800b07bcf34SKevin Tang 	ctx->base = devm_ioremap(dev, res->start, resource_size(res));
801b07bcf34SKevin Tang 	if (!ctx->base) {
802b07bcf34SKevin Tang 		dev_err(dev, "failed to map dpu registers\n");
803b07bcf34SKevin Tang 		return -EFAULT;
804b07bcf34SKevin Tang 	}
805b07bcf34SKevin Tang 
806b07bcf34SKevin Tang 	ctx->irq = platform_get_irq(pdev, 0);
807b07bcf34SKevin Tang 	if (ctx->irq < 0) {
808b07bcf34SKevin Tang 		dev_err(dev, "failed to get dpu irq\n");
809b07bcf34SKevin Tang 		return ctx->irq;
810b07bcf34SKevin Tang 	}
811b07bcf34SKevin Tang 
812b07bcf34SKevin Tang 	/* disable and clear interrupts before register dpu IRQ. */
813b07bcf34SKevin Tang 	writel(0x00, ctx->base + REG_DPU_INT_EN);
814b07bcf34SKevin Tang 	writel(0xff, ctx->base + REG_DPU_INT_CLR);
815b07bcf34SKevin Tang 
816b07bcf34SKevin Tang 	ret = devm_request_irq(dev, ctx->irq, sprd_dpu_isr,
817b07bcf34SKevin Tang 			       IRQF_TRIGGER_NONE, "DPU", dpu);
818b07bcf34SKevin Tang 	if (ret) {
819b07bcf34SKevin Tang 		dev_err(dev, "failed to register dpu irq handler\n");
820b07bcf34SKevin Tang 		return ret;
821b07bcf34SKevin Tang 	}
822b07bcf34SKevin Tang 
823b07bcf34SKevin Tang 	init_waitqueue_head(&ctx->wait_queue);
824b07bcf34SKevin Tang 
825b07bcf34SKevin Tang 	return 0;
826b07bcf34SKevin Tang }
827b07bcf34SKevin Tang 
828b07bcf34SKevin Tang static int sprd_dpu_bind(struct device *dev, struct device *master, void *data)
829b07bcf34SKevin Tang {
830b07bcf34SKevin Tang 	struct drm_device *drm = data;
831b07bcf34SKevin Tang 	struct sprd_dpu *dpu;
832b07bcf34SKevin Tang 	struct sprd_plane *plane;
833b07bcf34SKevin Tang 	int ret;
834b07bcf34SKevin Tang 
835b07bcf34SKevin Tang 	plane = sprd_planes_init(drm);
836b07bcf34SKevin Tang 	if (IS_ERR(plane))
837b07bcf34SKevin Tang 		return PTR_ERR(plane);
838b07bcf34SKevin Tang 
839b07bcf34SKevin Tang 	dpu = sprd_crtc_init(drm, &plane->base, dev);
840b07bcf34SKevin Tang 	if (IS_ERR(dpu))
841b07bcf34SKevin Tang 		return PTR_ERR(dpu);
842b07bcf34SKevin Tang 
843b07bcf34SKevin Tang 	dpu->drm = drm;
844b07bcf34SKevin Tang 	dev_set_drvdata(dev, dpu);
845b07bcf34SKevin Tang 
846b07bcf34SKevin Tang 	ret = sprd_dpu_context_init(dpu, dev);
847b07bcf34SKevin Tang 	if (ret)
848b07bcf34SKevin Tang 		return ret;
849b07bcf34SKevin Tang 
850b07bcf34SKevin Tang 	return 0;
851b07bcf34SKevin Tang }
852b07bcf34SKevin Tang 
853b07bcf34SKevin Tang static const struct component_ops dpu_component_ops = {
854b07bcf34SKevin Tang 	.bind = sprd_dpu_bind,
855b07bcf34SKevin Tang };
856b07bcf34SKevin Tang 
857b07bcf34SKevin Tang static const struct of_device_id dpu_match_table[] = {
858b07bcf34SKevin Tang 	{ .compatible = "sprd,sharkl3-dpu" },
859b07bcf34SKevin Tang 	{ /* sentinel */ },
860b07bcf34SKevin Tang };
861b07bcf34SKevin Tang MODULE_DEVICE_TABLE(of, dpu_match_table);
862b07bcf34SKevin Tang 
863b07bcf34SKevin Tang static int sprd_dpu_probe(struct platform_device *pdev)
864b07bcf34SKevin Tang {
865b07bcf34SKevin Tang 	return component_add(&pdev->dev, &dpu_component_ops);
866b07bcf34SKevin Tang }
867b07bcf34SKevin Tang 
868b07bcf34SKevin Tang static int sprd_dpu_remove(struct platform_device *pdev)
869b07bcf34SKevin Tang {
870b07bcf34SKevin Tang 	component_del(&pdev->dev, &dpu_component_ops);
871b07bcf34SKevin Tang 
872b07bcf34SKevin Tang 	return 0;
873b07bcf34SKevin Tang }
874b07bcf34SKevin Tang 
875b07bcf34SKevin Tang struct platform_driver sprd_dpu_driver = {
876b07bcf34SKevin Tang 	.probe = sprd_dpu_probe,
877b07bcf34SKevin Tang 	.remove = sprd_dpu_remove,
878b07bcf34SKevin Tang 	.driver = {
879b07bcf34SKevin Tang 		.name = "sprd-dpu-drv",
880b07bcf34SKevin Tang 		.of_match_table = dpu_match_table,
881b07bcf34SKevin Tang 	},
882b07bcf34SKevin Tang };
883b07bcf34SKevin Tang 
884b07bcf34SKevin Tang MODULE_AUTHOR("Leon He <leon.he@unisoc.com>");
885b07bcf34SKevin Tang MODULE_AUTHOR("Kevin Tang <kevin.tang@unisoc.com>");
886b07bcf34SKevin Tang MODULE_DESCRIPTION("Unisoc Display Controller Driver");
887b07bcf34SKevin Tang MODULE_LICENSE("GPL v2");
888