1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2 /*
3  * Copyright (c) 2020 Rockchip Electronics Co., Ltd.
4  * Author: Andy Yan <andy.yan@rock-chips.com>
5  */
6 #include <linux/bitfield.h>
7 #include <linux/clk.h>
8 #include <linux/component.h>
9 #include <linux/delay.h>
10 #include <linux/iopoll.h>
11 #include <linux/kernel.h>
12 #include <linux/media-bus-format.h>
13 #include <linux/mfd/syscon.h>
14 #include <linux/module.h>
15 #include <linux/of.h>
16 #include <linux/of_device.h>
17 #include <linux/of_graph.h>
18 #include <linux/platform_device.h>
19 #include <linux/pm_runtime.h>
20 #include <linux/regmap.h>
21 #include <linux/swab.h>
22 
23 #include <drm/drm.h>
24 #include <drm/drm_atomic.h>
25 #include <drm/drm_atomic_uapi.h>
26 #include <drm/drm_blend.h>
27 #include <drm/drm_crtc.h>
28 #include <drm/drm_debugfs.h>
29 #include <drm/drm_flip_work.h>
30 #include <drm/drm_framebuffer.h>
31 #include <drm/drm_probe_helper.h>
32 #include <drm/drm_vblank.h>
33 
34 #include <uapi/linux/videodev2.h>
35 #include <dt-bindings/soc/rockchip,vop2.h>
36 
37 #include "rockchip_drm_drv.h"
38 #include "rockchip_drm_gem.h"
39 #include "rockchip_drm_fb.h"
40 #include "rockchip_drm_vop2.h"
41 
42 /*
43  * VOP2 architecture
44  *
45  +----------+   +-------------+                                                        +-----------+
46  |  Cluster |   | Sel 1 from 6|                                                        | 1 from 3  |
47  |  window0 |   |    Layer0   |                                                        |    RGB    |
48  +----------+   +-------------+              +---------------+    +-------------+      +-----------+
49  +----------+   +-------------+              |N from 6 layers|    |             |
50  |  Cluster |   | Sel 1 from 6|              |   Overlay0    +--->| Video Port0 |      +-----------+
51  |  window1 |   |    Layer1   |              |               |    |             |      | 1 from 3  |
52  +----------+   +-------------+              +---------------+    +-------------+      |   LVDS    |
53  +----------+   +-------------+                                                        +-----------+
54  |  Esmart  |   | Sel 1 from 6|
55  |  window0 |   |   Layer2    |              +---------------+    +-------------+      +-----------+
56  +----------+   +-------------+              |N from 6 Layers|    |             | +--> | 1 from 3  |
57  +----------+   +-------------+   -------->  |   Overlay1    +--->| Video Port1 |      |   MIPI    |
58  |  Esmart  |   | Sel 1 from 6|   -------->  |               |    |             |      +-----------+
59  |  Window1 |   |   Layer3    |              +---------------+    +-------------+
60  +----------+   +-------------+                                                        +-----------+
61  +----------+   +-------------+                                                        | 1 from 3  |
62  |  Smart   |   | Sel 1 from 6|              +---------------+    +-------------+      |   HDMI    |
63  |  Window0 |   |    Layer4   |              |N from 6 Layers|    |             |      +-----------+
64  +----------+   +-------------+              |   Overlay2    +--->| Video Port2 |
65  +----------+   +-------------+              |               |    |             |      +-----------+
66  |  Smart   |   | Sel 1 from 6|              +---------------+    +-------------+      |  1 from 3 |
67  |  Window1 |   |    Layer5   |                                                        |    eDP    |
68  +----------+   +-------------+                                                        +-----------+
69  *
70  */
71 
72 enum vop2_data_format {
73 	VOP2_FMT_ARGB8888 = 0,
74 	VOP2_FMT_RGB888,
75 	VOP2_FMT_RGB565,
76 	VOP2_FMT_XRGB101010,
77 	VOP2_FMT_YUV420SP,
78 	VOP2_FMT_YUV422SP,
79 	VOP2_FMT_YUV444SP,
80 	VOP2_FMT_YUYV422 = 8,
81 	VOP2_FMT_YUYV420,
82 	VOP2_FMT_VYUY422,
83 	VOP2_FMT_VYUY420,
84 	VOP2_FMT_YUV420SP_TILE_8x4 = 0x10,
85 	VOP2_FMT_YUV420SP_TILE_16x2,
86 	VOP2_FMT_YUV422SP_TILE_8x4,
87 	VOP2_FMT_YUV422SP_TILE_16x2,
88 	VOP2_FMT_YUV420SP_10,
89 	VOP2_FMT_YUV422SP_10,
90 	VOP2_FMT_YUV444SP_10,
91 };
92 
93 enum vop2_afbc_format {
94 	VOP2_AFBC_FMT_RGB565,
95 	VOP2_AFBC_FMT_ARGB2101010 = 2,
96 	VOP2_AFBC_FMT_YUV420_10BIT,
97 	VOP2_AFBC_FMT_RGB888,
98 	VOP2_AFBC_FMT_ARGB8888,
99 	VOP2_AFBC_FMT_YUV420 = 9,
100 	VOP2_AFBC_FMT_YUV422 = 0xb,
101 	VOP2_AFBC_FMT_YUV422_10BIT = 0xe,
102 	VOP2_AFBC_FMT_INVALID = -1,
103 };
104 
105 union vop2_alpha_ctrl {
106 	u32 val;
107 	struct {
108 		/* [0:1] */
109 		u32 color_mode:1;
110 		u32 alpha_mode:1;
111 		/* [2:3] */
112 		u32 blend_mode:2;
113 		u32 alpha_cal_mode:1;
114 		/* [5:7] */
115 		u32 factor_mode:3;
116 		/* [8:9] */
117 		u32 alpha_en:1;
118 		u32 src_dst_swap:1;
119 		u32 reserved:6;
120 		/* [16:23] */
121 		u32 glb_alpha:8;
122 	} bits;
123 };
124 
125 struct vop2_alpha {
126 	union vop2_alpha_ctrl src_color_ctrl;
127 	union vop2_alpha_ctrl dst_color_ctrl;
128 	union vop2_alpha_ctrl src_alpha_ctrl;
129 	union vop2_alpha_ctrl dst_alpha_ctrl;
130 };
131 
132 struct vop2_alpha_config {
133 	bool src_premulti_en;
134 	bool dst_premulti_en;
135 	bool src_pixel_alpha_en;
136 	bool dst_pixel_alpha_en;
137 	u16 src_glb_alpha_value;
138 	u16 dst_glb_alpha_value;
139 };
140 
141 struct vop2_win {
142 	struct vop2 *vop2;
143 	struct drm_plane base;
144 	const struct vop2_win_data *data;
145 	struct regmap_field *reg[VOP2_WIN_MAX_REG];
146 
147 	/**
148 	 * @win_id: graphic window id, a cluster may be split into two
149 	 * graphics windows.
150 	 */
151 	u8 win_id;
152 	u8 delay;
153 	u32 offset;
154 
155 	enum drm_plane_type type;
156 };
157 
158 struct vop2_video_port {
159 	struct drm_crtc crtc;
160 	struct vop2 *vop2;
161 	struct clk *dclk;
162 	unsigned int id;
163 	const struct vop2_video_port_regs *regs;
164 	const struct vop2_video_port_data *data;
165 
166 	struct completion dsp_hold_completion;
167 
168 	/**
169 	 * @win_mask: Bitmask of windows attached to the video port;
170 	 */
171 	u32 win_mask;
172 
173 	struct vop2_win *primary_plane;
174 	struct drm_pending_vblank_event *event;
175 
176 	unsigned int nlayers;
177 };
178 
179 struct vop2 {
180 	struct device *dev;
181 	struct drm_device *drm;
182 	struct vop2_video_port vps[ROCKCHIP_MAX_CRTC];
183 
184 	const struct vop2_data *data;
185 	/*
186 	 * Number of windows that are registered as plane, may be less than the
187 	 * total number of hardware windows.
188 	 */
189 	u32 registered_num_wins;
190 
191 	void __iomem *regs;
192 	struct regmap *map;
193 
194 	struct regmap *grf;
195 
196 	/* physical map length of vop2 register */
197 	u32 len;
198 
199 	void __iomem *lut_regs;
200 
201 	/* protects crtc enable/disable */
202 	struct mutex vop2_lock;
203 
204 	int irq;
205 
206 	/*
207 	 * Some global resources are shared between all video ports(crtcs), so
208 	 * we need a ref counter here.
209 	 */
210 	unsigned int enable_count;
211 	struct clk *hclk;
212 	struct clk *aclk;
213 
214 	/* must be put at the end of the struct */
215 	struct vop2_win win[];
216 };
217 
218 static struct vop2_video_port *to_vop2_video_port(struct drm_crtc *crtc)
219 {
220 	return container_of(crtc, struct vop2_video_port, crtc);
221 }
222 
223 static struct vop2_win *to_vop2_win(struct drm_plane *p)
224 {
225 	return container_of(p, struct vop2_win, base);
226 }
227 
228 static void vop2_lock(struct vop2 *vop2)
229 {
230 	mutex_lock(&vop2->vop2_lock);
231 }
232 
233 static void vop2_unlock(struct vop2 *vop2)
234 {
235 	mutex_unlock(&vop2->vop2_lock);
236 }
237 
238 static void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
239 {
240 	regmap_write(vop2->map, offset, v);
241 }
242 
243 static void vop2_vp_write(struct vop2_video_port *vp, u32 offset, u32 v)
244 {
245 	regmap_write(vp->vop2->map, vp->data->offset + offset, v);
246 }
247 
248 static u32 vop2_readl(struct vop2 *vop2, u32 offset)
249 {
250 	u32 val;
251 
252 	regmap_read(vop2->map, offset, &val);
253 
254 	return val;
255 }
256 
257 static void vop2_win_write(const struct vop2_win *win, unsigned int reg, u32 v)
258 {
259 	regmap_field_write(win->reg[reg], v);
260 }
261 
262 static bool vop2_cluster_window(const struct vop2_win *win)
263 {
264 	return win->data->feature & WIN_FEATURE_CLUSTER;
265 }
266 
267 static void vop2_cfg_done(struct vop2_video_port *vp)
268 {
269 	struct vop2 *vop2 = vp->vop2;
270 
271 	regmap_set_bits(vop2->map, RK3568_REG_CFG_DONE,
272 			BIT(vp->id) | RK3568_REG_CFG_DONE__GLB_CFG_DONE_EN);
273 }
274 
275 static void vop2_win_disable(struct vop2_win *win)
276 {
277 	vop2_win_write(win, VOP2_WIN_ENABLE, 0);
278 
279 	if (vop2_cluster_window(win))
280 		vop2_win_write(win, VOP2_WIN_CLUSTER_ENABLE, 0);
281 }
282 
283 static enum vop2_data_format vop2_convert_format(u32 format)
284 {
285 	switch (format) {
286 	case DRM_FORMAT_XRGB8888:
287 	case DRM_FORMAT_ARGB8888:
288 	case DRM_FORMAT_XBGR8888:
289 	case DRM_FORMAT_ABGR8888:
290 		return VOP2_FMT_ARGB8888;
291 	case DRM_FORMAT_RGB888:
292 	case DRM_FORMAT_BGR888:
293 		return VOP2_FMT_RGB888;
294 	case DRM_FORMAT_RGB565:
295 	case DRM_FORMAT_BGR565:
296 		return VOP2_FMT_RGB565;
297 	case DRM_FORMAT_NV12:
298 		return VOP2_FMT_YUV420SP;
299 	case DRM_FORMAT_NV16:
300 		return VOP2_FMT_YUV422SP;
301 	case DRM_FORMAT_NV24:
302 		return VOP2_FMT_YUV444SP;
303 	case DRM_FORMAT_YUYV:
304 	case DRM_FORMAT_YVYU:
305 		return VOP2_FMT_VYUY422;
306 	case DRM_FORMAT_VYUY:
307 	case DRM_FORMAT_UYVY:
308 		return VOP2_FMT_YUYV422;
309 	default:
310 		DRM_ERROR("unsupported format[%08x]\n", format);
311 		return -EINVAL;
312 	}
313 }
314 
315 static enum vop2_afbc_format vop2_convert_afbc_format(u32 format)
316 {
317 	switch (format) {
318 	case DRM_FORMAT_XRGB8888:
319 	case DRM_FORMAT_ARGB8888:
320 	case DRM_FORMAT_XBGR8888:
321 	case DRM_FORMAT_ABGR8888:
322 		return VOP2_AFBC_FMT_ARGB8888;
323 	case DRM_FORMAT_RGB888:
324 	case DRM_FORMAT_BGR888:
325 		return VOP2_AFBC_FMT_RGB888;
326 	case DRM_FORMAT_RGB565:
327 	case DRM_FORMAT_BGR565:
328 		return VOP2_AFBC_FMT_RGB565;
329 	case DRM_FORMAT_NV12:
330 		return VOP2_AFBC_FMT_YUV420;
331 	case DRM_FORMAT_NV16:
332 		return VOP2_AFBC_FMT_YUV422;
333 	default:
334 		return VOP2_AFBC_FMT_INVALID;
335 	}
336 
337 	return VOP2_AFBC_FMT_INVALID;
338 }
339 
340 static bool vop2_win_rb_swap(u32 format)
341 {
342 	switch (format) {
343 	case DRM_FORMAT_XBGR8888:
344 	case DRM_FORMAT_ABGR8888:
345 	case DRM_FORMAT_BGR888:
346 	case DRM_FORMAT_BGR565:
347 		return true;
348 	default:
349 		return false;
350 	}
351 }
352 
353 static bool vop2_afbc_rb_swap(u32 format)
354 {
355 	switch (format) {
356 	case DRM_FORMAT_NV24:
357 		return true;
358 	default:
359 		return false;
360 	}
361 }
362 
363 static bool vop2_afbc_uv_swap(u32 format)
364 {
365 	switch (format) {
366 	case DRM_FORMAT_NV12:
367 	case DRM_FORMAT_NV16:
368 		return true;
369 	default:
370 		return false;
371 	}
372 }
373 
374 static bool vop2_win_uv_swap(u32 format)
375 {
376 	switch (format) {
377 	case DRM_FORMAT_NV12:
378 	case DRM_FORMAT_NV16:
379 	case DRM_FORMAT_NV24:
380 		return true;
381 	default:
382 		return false;
383 	}
384 }
385 
386 static bool vop2_win_dither_up(u32 format)
387 {
388 	switch (format) {
389 	case DRM_FORMAT_BGR565:
390 	case DRM_FORMAT_RGB565:
391 		return true;
392 	default:
393 		return false;
394 	}
395 }
396 
397 static bool vop2_output_uv_swap(u32 bus_format, u32 output_mode)
398 {
399 	/*
400 	 * FIXME:
401 	 *
402 	 * There is no media type for YUV444 output,
403 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
404 	 * yuv format.
405 	 *
406 	 * From H/W testing, YUV444 mode need a rb swap.
407 	 */
408 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
409 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
410 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
411 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
412 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
413 	      bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
414 	     (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
415 	      output_mode == ROCKCHIP_OUT_MODE_P888)))
416 		return true;
417 	else
418 		return false;
419 }
420 
421 static bool is_yuv_output(u32 bus_format)
422 {
423 	switch (bus_format) {
424 	case MEDIA_BUS_FMT_YUV8_1X24:
425 	case MEDIA_BUS_FMT_YUV10_1X30:
426 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
427 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
428 	case MEDIA_BUS_FMT_YUYV8_2X8:
429 	case MEDIA_BUS_FMT_YVYU8_2X8:
430 	case MEDIA_BUS_FMT_UYVY8_2X8:
431 	case MEDIA_BUS_FMT_VYUY8_2X8:
432 	case MEDIA_BUS_FMT_YUYV8_1X16:
433 	case MEDIA_BUS_FMT_YVYU8_1X16:
434 	case MEDIA_BUS_FMT_UYVY8_1X16:
435 	case MEDIA_BUS_FMT_VYUY8_1X16:
436 		return true;
437 	default:
438 		return false;
439 	}
440 }
441 
442 static bool rockchip_afbc(struct drm_plane *plane, u64 modifier)
443 {
444 	int i;
445 
446 	if (modifier == DRM_FORMAT_MOD_LINEAR)
447 		return false;
448 
449 	for (i = 0 ; i < plane->modifier_count; i++)
450 		if (plane->modifiers[i] == modifier)
451 			return true;
452 
453 	return false;
454 }
455 
456 static bool rockchip_vop2_mod_supported(struct drm_plane *plane, u32 format,
457 					u64 modifier)
458 {
459 	struct vop2_win *win = to_vop2_win(plane);
460 	struct vop2 *vop2 = win->vop2;
461 
462 	if (modifier == DRM_FORMAT_MOD_INVALID)
463 		return false;
464 
465 	if (modifier == DRM_FORMAT_MOD_LINEAR)
466 		return true;
467 
468 	if (!rockchip_afbc(plane, modifier)) {
469 		drm_err(vop2->drm, "Unsupported format modifier 0x%llx\n",
470 			modifier);
471 
472 		return false;
473 	}
474 
475 	return vop2_convert_afbc_format(format) >= 0;
476 }
477 
478 static u32 vop2_afbc_transform_offset(struct drm_plane_state *pstate,
479 				      bool afbc_half_block_en)
480 {
481 	struct drm_rect *src = &pstate->src;
482 	struct drm_framebuffer *fb = pstate->fb;
483 	u32 bpp = fb->format->cpp[0] * 8;
484 	u32 vir_width = (fb->pitches[0] << 3) / bpp;
485 	u32 width = drm_rect_width(src) >> 16;
486 	u32 height = drm_rect_height(src) >> 16;
487 	u32 act_xoffset = src->x1 >> 16;
488 	u32 act_yoffset = src->y1 >> 16;
489 	u32 align16_crop = 0;
490 	u32 align64_crop = 0;
491 	u32 height_tmp;
492 	u8 tx, ty;
493 	u8 bottom_crop_line_num = 0;
494 
495 	/* 16 pixel align */
496 	if (height & 0xf)
497 		align16_crop = 16 - (height & 0xf);
498 
499 	height_tmp = height + align16_crop;
500 
501 	/* 64 pixel align */
502 	if (height_tmp & 0x3f)
503 		align64_crop = 64 - (height_tmp & 0x3f);
504 
505 	bottom_crop_line_num = align16_crop + align64_crop;
506 
507 	switch (pstate->rotation &
508 		(DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y |
509 		 DRM_MODE_ROTATE_90 | DRM_MODE_ROTATE_270)) {
510 	case DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y:
511 		tx = 16 - ((act_xoffset + width) & 0xf);
512 		ty = bottom_crop_line_num - act_yoffset;
513 		break;
514 	case DRM_MODE_REFLECT_X | DRM_MODE_ROTATE_90:
515 		tx = bottom_crop_line_num - act_yoffset;
516 		ty = vir_width - width - act_xoffset;
517 		break;
518 	case DRM_MODE_REFLECT_X | DRM_MODE_ROTATE_270:
519 		tx = act_yoffset;
520 		ty = act_xoffset;
521 		break;
522 	case DRM_MODE_REFLECT_X:
523 		tx = 16 - ((act_xoffset + width) & 0xf);
524 		ty = act_yoffset;
525 		break;
526 	case DRM_MODE_REFLECT_Y:
527 		tx = act_xoffset;
528 		ty = bottom_crop_line_num - act_yoffset;
529 		break;
530 	case DRM_MODE_ROTATE_90:
531 		tx = bottom_crop_line_num - act_yoffset;
532 		ty = act_xoffset;
533 		break;
534 	case DRM_MODE_ROTATE_270:
535 		tx = act_yoffset;
536 		ty = vir_width - width - act_xoffset;
537 		break;
538 	case 0:
539 		tx = act_xoffset;
540 		ty = act_yoffset;
541 		break;
542 	}
543 
544 	if (afbc_half_block_en)
545 		ty &= 0x7f;
546 
547 #define TRANSFORM_XOFFSET GENMASK(7, 0)
548 #define TRANSFORM_YOFFSET GENMASK(23, 16)
549 	return FIELD_PREP(TRANSFORM_XOFFSET, tx) |
550 		FIELD_PREP(TRANSFORM_YOFFSET, ty);
551 }
552 
553 /*
554  * A Cluster window has 2048 x 16 line buffer, which can
555  * works at 2048 x 16(Full) or 4096 x 8 (Half) mode.
556  * for Cluster_lb_mode register:
557  * 0: half mode, for plane input width range 2048 ~ 4096
558  * 1: half mode, for cluster work at 2 * 2048 plane mode
559  * 2: half mode, for rotate_90/270 mode
560  *
561  */
562 static int vop2_get_cluster_lb_mode(struct vop2_win *win,
563 				    struct drm_plane_state *pstate)
564 {
565 	if ((pstate->rotation & DRM_MODE_ROTATE_270) ||
566 	    (pstate->rotation & DRM_MODE_ROTATE_90))
567 		return 2;
568 	else
569 		return 0;
570 }
571 
572 static u16 vop2_scale_factor(u32 src, u32 dst)
573 {
574 	u32 fac;
575 	int shift;
576 
577 	if (src == dst)
578 		return 0;
579 
580 	if (dst < 2)
581 		return U16_MAX;
582 
583 	if (src < 2)
584 		return 0;
585 
586 	if (src > dst)
587 		shift = 12;
588 	else
589 		shift = 16;
590 
591 	src--;
592 	dst--;
593 
594 	fac = DIV_ROUND_UP(src << shift, dst) - 1;
595 
596 	if (fac > U16_MAX)
597 		return U16_MAX;
598 
599 	return fac;
600 }
601 
602 static void vop2_setup_scale(struct vop2 *vop2, const struct vop2_win *win,
603 			     u32 src_w, u32 src_h, u32 dst_w,
604 			     u32 dst_h, u32 pixel_format)
605 {
606 	const struct drm_format_info *info;
607 	u16 hor_scl_mode, ver_scl_mode;
608 	u16 hscl_filter_mode, vscl_filter_mode;
609 	u8 gt2 = 0;
610 	u8 gt4 = 0;
611 	u32 val;
612 
613 	info = drm_format_info(pixel_format);
614 
615 	if (src_h >= (4 * dst_h)) {
616 		gt4 = 1;
617 		src_h >>= 2;
618 	} else if (src_h >= (2 * dst_h)) {
619 		gt2 = 1;
620 		src_h >>= 1;
621 	}
622 
623 	hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
624 	ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
625 
626 	if (hor_scl_mode == SCALE_UP)
627 		hscl_filter_mode = VOP2_SCALE_UP_BIC;
628 	else
629 		hscl_filter_mode = VOP2_SCALE_DOWN_BIL;
630 
631 	if (ver_scl_mode == SCALE_UP)
632 		vscl_filter_mode = VOP2_SCALE_UP_BIL;
633 	else
634 		vscl_filter_mode = VOP2_SCALE_DOWN_BIL;
635 
636 	/*
637 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
638 	 * at scale down mode
639 	 */
640 	if (!(win->data->feature & WIN_FEATURE_AFBDC)) {
641 		if ((hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1)) {
642 			drm_dbg(vop2->drm, "%s dst_w[%d] should align as 2 pixel\n",
643 				win->data->name, dst_w);
644 			dst_w++;
645 		}
646 	}
647 
648 	val = vop2_scale_factor(src_w, dst_w);
649 	vop2_win_write(win, VOP2_WIN_SCALE_YRGB_X, val);
650 	val = vop2_scale_factor(src_h, dst_h);
651 	vop2_win_write(win, VOP2_WIN_SCALE_YRGB_Y, val);
652 
653 	vop2_win_write(win, VOP2_WIN_VSD_YRGB_GT4, gt4);
654 	vop2_win_write(win, VOP2_WIN_VSD_YRGB_GT2, gt2);
655 
656 	vop2_win_write(win, VOP2_WIN_YRGB_HOR_SCL_MODE, hor_scl_mode);
657 	vop2_win_write(win, VOP2_WIN_YRGB_VER_SCL_MODE, ver_scl_mode);
658 
659 	if (vop2_cluster_window(win))
660 		return;
661 
662 	vop2_win_write(win, VOP2_WIN_YRGB_HSCL_FILTER_MODE, hscl_filter_mode);
663 	vop2_win_write(win, VOP2_WIN_YRGB_VSCL_FILTER_MODE, vscl_filter_mode);
664 
665 	if (info->is_yuv) {
666 		src_w /= info->hsub;
667 		src_h /= info->vsub;
668 
669 		gt4 = 0;
670 		gt2 = 0;
671 
672 		if (src_h >= (4 * dst_h)) {
673 			gt4 = 1;
674 			src_h >>= 2;
675 		} else if (src_h >= (2 * dst_h)) {
676 			gt2 = 1;
677 			src_h >>= 1;
678 		}
679 
680 		hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
681 		ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
682 
683 		val = vop2_scale_factor(src_w, dst_w);
684 		vop2_win_write(win, VOP2_WIN_SCALE_CBCR_X, val);
685 
686 		val = vop2_scale_factor(src_h, dst_h);
687 		vop2_win_write(win, VOP2_WIN_SCALE_CBCR_Y, val);
688 
689 		vop2_win_write(win, VOP2_WIN_VSD_CBCR_GT4, gt4);
690 		vop2_win_write(win, VOP2_WIN_VSD_CBCR_GT2, gt2);
691 		vop2_win_write(win, VOP2_WIN_CBCR_HOR_SCL_MODE, hor_scl_mode);
692 		vop2_win_write(win, VOP2_WIN_CBCR_VER_SCL_MODE, ver_scl_mode);
693 		vop2_win_write(win, VOP2_WIN_CBCR_HSCL_FILTER_MODE, hscl_filter_mode);
694 		vop2_win_write(win, VOP2_WIN_CBCR_VSCL_FILTER_MODE, vscl_filter_mode);
695 	}
696 }
697 
698 static int vop2_convert_csc_mode(int csc_mode)
699 {
700 	switch (csc_mode) {
701 	case V4L2_COLORSPACE_SMPTE170M:
702 	case V4L2_COLORSPACE_470_SYSTEM_M:
703 	case V4L2_COLORSPACE_470_SYSTEM_BG:
704 		return CSC_BT601L;
705 	case V4L2_COLORSPACE_REC709:
706 	case V4L2_COLORSPACE_SMPTE240M:
707 	case V4L2_COLORSPACE_DEFAULT:
708 		return CSC_BT709L;
709 	case V4L2_COLORSPACE_JPEG:
710 		return CSC_BT601F;
711 	case V4L2_COLORSPACE_BT2020:
712 		return CSC_BT2020;
713 	default:
714 		return CSC_BT709L;
715 	}
716 }
717 
718 /*
719  * colorspace path:
720  *      Input        Win csc                     Output
721  * 1. YUV(2020)  --> Y2R->2020To709->R2Y   --> YUV_OUTPUT(601/709)
722  *    RGB        --> R2Y                  __/
723  *
724  * 2. YUV(2020)  --> bypasss               --> YUV_OUTPUT(2020)
725  *    RGB        --> 709To2020->R2Y       __/
726  *
727  * 3. YUV(2020)  --> Y2R->2020To709        --> RGB_OUTPUT(709)
728  *    RGB        --> R2Y                  __/
729  *
730  * 4. YUV(601/709)-> Y2R->709To2020->R2Y   --> YUV_OUTPUT(2020)
731  *    RGB        --> 709To2020->R2Y       __/
732  *
733  * 5. YUV(601/709)-> bypass                --> YUV_OUTPUT(709)
734  *    RGB        --> R2Y                  __/
735  *
736  * 6. YUV(601/709)-> bypass                --> YUV_OUTPUT(601)
737  *    RGB        --> R2Y(601)             __/
738  *
739  * 7. YUV        --> Y2R(709)              --> RGB_OUTPUT(709)
740  *    RGB        --> bypass               __/
741  *
742  * 8. RGB        --> 709To2020->R2Y        --> YUV_OUTPUT(2020)
743  *
744  * 9. RGB        --> R2Y(709)              --> YUV_OUTPUT(709)
745  *
746  * 10. RGB       --> R2Y(601)              --> YUV_OUTPUT(601)
747  *
748  * 11. RGB       --> bypass                --> RGB_OUTPUT(709)
749  */
750 
751 static void vop2_setup_csc_mode(struct vop2_video_port *vp,
752 				struct vop2_win *win,
753 				struct drm_plane_state *pstate)
754 {
755 	struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(vp->crtc.state);
756 	int is_input_yuv = pstate->fb->format->is_yuv;
757 	int is_output_yuv = is_yuv_output(vcstate->bus_format);
758 	int input_csc = V4L2_COLORSPACE_DEFAULT;
759 	int output_csc = vcstate->color_space;
760 	bool r2y_en, y2r_en;
761 	int csc_mode;
762 
763 	if (is_input_yuv && !is_output_yuv) {
764 		y2r_en = true;
765 		r2y_en = false;
766 		csc_mode = vop2_convert_csc_mode(input_csc);
767 	} else if (!is_input_yuv && is_output_yuv) {
768 		y2r_en = false;
769 		r2y_en = true;
770 		csc_mode = vop2_convert_csc_mode(output_csc);
771 	} else {
772 		y2r_en = false;
773 		r2y_en = false;
774 		csc_mode = false;
775 	}
776 
777 	vop2_win_write(win, VOP2_WIN_Y2R_EN, y2r_en);
778 	vop2_win_write(win, VOP2_WIN_R2Y_EN, r2y_en);
779 	vop2_win_write(win, VOP2_WIN_CSC_MODE, csc_mode);
780 }
781 
782 static void vop2_crtc_enable_irq(struct vop2_video_port *vp, u32 irq)
783 {
784 	struct vop2 *vop2 = vp->vop2;
785 
786 	vop2_writel(vop2, RK3568_VP_INT_CLR(vp->id), irq << 16 | irq);
787 	vop2_writel(vop2, RK3568_VP_INT_EN(vp->id), irq << 16 | irq);
788 }
789 
790 static void vop2_crtc_disable_irq(struct vop2_video_port *vp, u32 irq)
791 {
792 	struct vop2 *vop2 = vp->vop2;
793 
794 	vop2_writel(vop2, RK3568_VP_INT_EN(vp->id), irq << 16);
795 }
796 
797 static int vop2_core_clks_prepare_enable(struct vop2 *vop2)
798 {
799 	int ret;
800 
801 	ret = clk_prepare_enable(vop2->hclk);
802 	if (ret < 0) {
803 		drm_err(vop2->drm, "failed to enable hclk - %d\n", ret);
804 		return ret;
805 	}
806 
807 	ret = clk_prepare_enable(vop2->aclk);
808 	if (ret < 0) {
809 		drm_err(vop2->drm, "failed to enable aclk - %d\n", ret);
810 		goto err;
811 	}
812 
813 	return 0;
814 err:
815 	clk_disable_unprepare(vop2->hclk);
816 
817 	return ret;
818 }
819 
820 static void vop2_enable(struct vop2 *vop2)
821 {
822 	int ret;
823 
824 	ret = pm_runtime_resume_and_get(vop2->dev);
825 	if (ret < 0) {
826 		drm_err(vop2->drm, "failed to get pm runtime: %d\n", ret);
827 		return;
828 	}
829 
830 	ret = vop2_core_clks_prepare_enable(vop2);
831 	if (ret) {
832 		pm_runtime_put_sync(vop2->dev);
833 		return;
834 	}
835 
836 	ret = rockchip_drm_dma_attach_device(vop2->drm, vop2->dev);
837 	if (ret) {
838 		drm_err(vop2->drm, "failed to attach dma mapping, %d\n", ret);
839 		return;
840 	}
841 
842 	regcache_sync(vop2->map);
843 
844 	if (vop2->data->soc_id == 3566)
845 		vop2_writel(vop2, RK3568_OTP_WIN_EN, 1);
846 
847 	vop2_writel(vop2, RK3568_REG_CFG_DONE, RK3568_REG_CFG_DONE__GLB_CFG_DONE_EN);
848 
849 	/*
850 	 * Disable auto gating, this is a workaround to
851 	 * avoid display image shift when a window enabled.
852 	 */
853 	regmap_clear_bits(vop2->map, RK3568_SYS_AUTO_GATING_CTRL,
854 			  RK3568_SYS_AUTO_GATING_CTRL__AUTO_GATING_EN);
855 
856 	vop2_writel(vop2, RK3568_SYS0_INT_CLR,
857 		    VOP2_INT_BUS_ERRPR << 16 | VOP2_INT_BUS_ERRPR);
858 	vop2_writel(vop2, RK3568_SYS0_INT_EN,
859 		    VOP2_INT_BUS_ERRPR << 16 | VOP2_INT_BUS_ERRPR);
860 	vop2_writel(vop2, RK3568_SYS1_INT_CLR,
861 		    VOP2_INT_BUS_ERRPR << 16 | VOP2_INT_BUS_ERRPR);
862 	vop2_writel(vop2, RK3568_SYS1_INT_EN,
863 		    VOP2_INT_BUS_ERRPR << 16 | VOP2_INT_BUS_ERRPR);
864 }
865 
866 static void vop2_disable(struct vop2 *vop2)
867 {
868 	rockchip_drm_dma_detach_device(vop2->drm, vop2->dev);
869 
870 	pm_runtime_put_sync(vop2->dev);
871 
872 	regcache_mark_dirty(vop2->map);
873 
874 	clk_disable_unprepare(vop2->aclk);
875 	clk_disable_unprepare(vop2->hclk);
876 }
877 
878 static void vop2_crtc_atomic_disable(struct drm_crtc *crtc,
879 				     struct drm_atomic_state *state)
880 {
881 	struct vop2_video_port *vp = to_vop2_video_port(crtc);
882 	struct vop2 *vop2 = vp->vop2;
883 	struct drm_crtc_state *old_crtc_state;
884 	int ret;
885 
886 	vop2_lock(vop2);
887 
888 	old_crtc_state = drm_atomic_get_old_crtc_state(state, crtc);
889 	drm_atomic_helper_disable_planes_on_crtc(old_crtc_state, false);
890 
891 	drm_crtc_vblank_off(crtc);
892 
893 	/*
894 	 * Vop standby will take effect at end of current frame,
895 	 * if dsp hold valid irq happen, it means standby complete.
896 	 *
897 	 * we must wait standby complete when we want to disable aclk,
898 	 * if not, memory bus maybe dead.
899 	 */
900 	reinit_completion(&vp->dsp_hold_completion);
901 
902 	vop2_crtc_enable_irq(vp, VP_INT_DSP_HOLD_VALID);
903 
904 	vop2_vp_write(vp, RK3568_VP_DSP_CTRL, RK3568_VP_DSP_CTRL__STANDBY);
905 
906 	ret = wait_for_completion_timeout(&vp->dsp_hold_completion,
907 					  msecs_to_jiffies(50));
908 	if (!ret)
909 		drm_info(vop2->drm, "wait for vp%d dsp_hold timeout\n", vp->id);
910 
911 	vop2_crtc_disable_irq(vp, VP_INT_DSP_HOLD_VALID);
912 
913 	clk_disable_unprepare(vp->dclk);
914 
915 	vop2->enable_count--;
916 
917 	if (!vop2->enable_count)
918 		vop2_disable(vop2);
919 
920 	vop2_unlock(vop2);
921 
922 	if (crtc->state->event && !crtc->state->active) {
923 		spin_lock_irq(&crtc->dev->event_lock);
924 		drm_crtc_send_vblank_event(crtc, crtc->state->event);
925 		spin_unlock_irq(&crtc->dev->event_lock);
926 
927 		crtc->state->event = NULL;
928 	}
929 }
930 
931 static int vop2_plane_atomic_check(struct drm_plane *plane,
932 				   struct drm_atomic_state *astate)
933 {
934 	struct drm_plane_state *pstate = drm_atomic_get_new_plane_state(astate, plane);
935 	struct drm_framebuffer *fb = pstate->fb;
936 	struct drm_crtc *crtc = pstate->crtc;
937 	struct drm_crtc_state *cstate;
938 	struct vop2_video_port *vp;
939 	struct vop2 *vop2;
940 	const struct vop2_data *vop2_data;
941 	struct drm_rect *dest = &pstate->dst;
942 	struct drm_rect *src = &pstate->src;
943 	int min_scale = FRAC_16_16(1, 8);
944 	int max_scale = FRAC_16_16(8, 1);
945 	int format;
946 	int ret;
947 
948 	if (!crtc)
949 		return 0;
950 
951 	vp = to_vop2_video_port(crtc);
952 	vop2 = vp->vop2;
953 	vop2_data = vop2->data;
954 
955 	cstate = drm_atomic_get_existing_crtc_state(pstate->state, crtc);
956 	if (WARN_ON(!cstate))
957 		return -EINVAL;
958 
959 	ret = drm_atomic_helper_check_plane_state(pstate, cstate,
960 						  min_scale, max_scale,
961 						  true, true);
962 	if (ret)
963 		return ret;
964 
965 	if (!pstate->visible)
966 		return 0;
967 
968 	format = vop2_convert_format(fb->format->format);
969 	if (format < 0)
970 		return format;
971 
972 	if (drm_rect_width(src) >> 16 < 4 || drm_rect_height(src) >> 16 < 4 ||
973 	    drm_rect_width(dest) < 4 || drm_rect_width(dest) < 4) {
974 		drm_err(vop2->drm, "Invalid size: %dx%d->%dx%d, min size is 4x4\n",
975 			drm_rect_width(src) >> 16, drm_rect_height(src) >> 16,
976 			drm_rect_width(dest), drm_rect_height(dest));
977 		pstate->visible = false;
978 		return 0;
979 	}
980 
981 	if (drm_rect_width(src) >> 16 > vop2_data->max_input.width ||
982 	    drm_rect_height(src) >> 16 > vop2_data->max_input.height) {
983 		drm_err(vop2->drm, "Invalid source: %dx%d. max input: %dx%d\n",
984 			drm_rect_width(src) >> 16,
985 			drm_rect_height(src) >> 16,
986 			vop2_data->max_input.width,
987 			vop2_data->max_input.height);
988 		return -EINVAL;
989 	}
990 
991 	/*
992 	 * Src.x1 can be odd when do clip, but yuv plane start point
993 	 * need align with 2 pixel.
994 	 */
995 	if (fb->format->is_yuv && ((pstate->src.x1 >> 16) % 2)) {
996 		drm_err(vop2->drm, "Invalid Source: Yuv format not support odd xpos\n");
997 		return -EINVAL;
998 	}
999 
1000 	return 0;
1001 }
1002 
1003 static void vop2_plane_atomic_disable(struct drm_plane *plane,
1004 				      struct drm_atomic_state *state)
1005 {
1006 	struct drm_plane_state *old_pstate = NULL;
1007 	struct vop2_win *win = to_vop2_win(plane);
1008 	struct vop2 *vop2 = win->vop2;
1009 
1010 	drm_dbg(vop2->drm, "%s disable\n", win->data->name);
1011 
1012 	if (state)
1013 		old_pstate = drm_atomic_get_old_plane_state(state, plane);
1014 	if (old_pstate && !old_pstate->crtc)
1015 		return;
1016 
1017 	vop2_win_disable(win);
1018 	vop2_win_write(win, VOP2_WIN_YUV_CLIP, 0);
1019 }
1020 
1021 /*
1022  * The color key is 10 bit, so all format should
1023  * convert to 10 bit here.
1024  */
1025 static void vop2_plane_setup_color_key(struct drm_plane *plane, u32 color_key)
1026 {
1027 	struct drm_plane_state *pstate = plane->state;
1028 	struct drm_framebuffer *fb = pstate->fb;
1029 	struct vop2_win *win = to_vop2_win(plane);
1030 	u32 color_key_en = 0;
1031 	u32 r = 0;
1032 	u32 g = 0;
1033 	u32 b = 0;
1034 
1035 	if (!(color_key & VOP2_COLOR_KEY_MASK) || fb->format->is_yuv) {
1036 		vop2_win_write(win, VOP2_WIN_COLOR_KEY_EN, 0);
1037 		return;
1038 	}
1039 
1040 	switch (fb->format->format) {
1041 	case DRM_FORMAT_RGB565:
1042 	case DRM_FORMAT_BGR565:
1043 		r = (color_key & 0xf800) >> 11;
1044 		g = (color_key & 0x7e0) >> 5;
1045 		b = (color_key & 0x1f);
1046 		r <<= 5;
1047 		g <<= 4;
1048 		b <<= 5;
1049 		color_key_en = 1;
1050 		break;
1051 	case DRM_FORMAT_XRGB8888:
1052 	case DRM_FORMAT_ARGB8888:
1053 	case DRM_FORMAT_XBGR8888:
1054 	case DRM_FORMAT_ABGR8888:
1055 	case DRM_FORMAT_RGB888:
1056 	case DRM_FORMAT_BGR888:
1057 		r = (color_key & 0xff0000) >> 16;
1058 		g = (color_key & 0xff00) >> 8;
1059 		b = (color_key & 0xff);
1060 		r <<= 2;
1061 		g <<= 2;
1062 		b <<= 2;
1063 		color_key_en = 1;
1064 		break;
1065 	}
1066 
1067 	vop2_win_write(win, VOP2_WIN_COLOR_KEY_EN, color_key_en);
1068 	vop2_win_write(win, VOP2_WIN_COLOR_KEY, (r << 20) | (g << 10) | b);
1069 }
1070 
1071 static void vop2_plane_atomic_update(struct drm_plane *plane,
1072 				     struct drm_atomic_state *state)
1073 {
1074 	struct drm_plane_state *pstate = plane->state;
1075 	struct drm_crtc *crtc = pstate->crtc;
1076 	struct vop2_win *win = to_vop2_win(plane);
1077 	struct vop2_video_port *vp = to_vop2_video_port(crtc);
1078 	struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
1079 	struct vop2 *vop2 = win->vop2;
1080 	struct drm_framebuffer *fb = pstate->fb;
1081 	u32 bpp = fb->format->cpp[0] * 8;
1082 	u32 actual_w, actual_h, dsp_w, dsp_h;
1083 	u32 act_info, dsp_info;
1084 	u32 format;
1085 	u32 afbc_format;
1086 	u32 rb_swap;
1087 	u32 uv_swap;
1088 	struct drm_rect *src = &pstate->src;
1089 	struct drm_rect *dest = &pstate->dst;
1090 	u32 afbc_tile_num;
1091 	u32 transform_offset;
1092 	bool dither_up;
1093 	bool xmirror = pstate->rotation & DRM_MODE_REFLECT_X ? true : false;
1094 	bool ymirror = pstate->rotation & DRM_MODE_REFLECT_Y ? true : false;
1095 	bool rotate_270 = pstate->rotation & DRM_MODE_ROTATE_270;
1096 	bool rotate_90 = pstate->rotation & DRM_MODE_ROTATE_90;
1097 	struct rockchip_gem_object *rk_obj;
1098 	unsigned long offset;
1099 	bool afbc_en;
1100 	dma_addr_t yrgb_mst;
1101 	dma_addr_t uv_mst;
1102 
1103 	/*
1104 	 * can't update plane when vop2 is disabled.
1105 	 */
1106 	if (WARN_ON(!crtc))
1107 		return;
1108 
1109 	if (!pstate->visible) {
1110 		vop2_plane_atomic_disable(plane, state);
1111 		return;
1112 	}
1113 
1114 	afbc_en = rockchip_afbc(plane, fb->modifier);
1115 
1116 	offset = (src->x1 >> 16) * fb->format->cpp[0];
1117 
1118 	/*
1119 	 * AFBC HDR_PTR must set to the zero offset of the framebuffer.
1120 	 */
1121 	if (afbc_en)
1122 		offset = 0;
1123 	else if (pstate->rotation & DRM_MODE_REFLECT_Y)
1124 		offset += ((src->y2 >> 16) - 1) * fb->pitches[0];
1125 	else
1126 		offset += (src->y1 >> 16) * fb->pitches[0];
1127 
1128 	rk_obj = to_rockchip_obj(fb->obj[0]);
1129 
1130 	yrgb_mst = rk_obj->dma_addr + offset + fb->offsets[0];
1131 	if (fb->format->is_yuv) {
1132 		int hsub = fb->format->hsub;
1133 		int vsub = fb->format->vsub;
1134 
1135 		offset = (src->x1 >> 16) * fb->format->cpp[1] / hsub;
1136 		offset += (src->y1 >> 16) * fb->pitches[1] / vsub;
1137 
1138 		if ((pstate->rotation & DRM_MODE_REFLECT_Y) && !afbc_en)
1139 			offset += fb->pitches[1] * ((pstate->src_h >> 16) - 2) / vsub;
1140 
1141 		rk_obj = to_rockchip_obj(fb->obj[0]);
1142 		uv_mst = rk_obj->dma_addr + offset + fb->offsets[1];
1143 	}
1144 
1145 	actual_w = drm_rect_width(src) >> 16;
1146 	actual_h = drm_rect_height(src) >> 16;
1147 	dsp_w = drm_rect_width(dest);
1148 
1149 	if (dest->x1 + dsp_w > adjusted_mode->hdisplay) {
1150 		drm_err(vop2->drm, "vp%d %s dest->x1[%d] + dsp_w[%d] exceed mode hdisplay[%d]\n",
1151 			vp->id, win->data->name, dest->x1, dsp_w, adjusted_mode->hdisplay);
1152 		dsp_w = adjusted_mode->hdisplay - dest->x1;
1153 		if (dsp_w < 4)
1154 			dsp_w = 4;
1155 		actual_w = dsp_w * actual_w / drm_rect_width(dest);
1156 	}
1157 
1158 	dsp_h = drm_rect_height(dest);
1159 
1160 	if (dest->y1 + dsp_h > adjusted_mode->vdisplay) {
1161 		drm_err(vop2->drm, "vp%d %s dest->y1[%d] + dsp_h[%d] exceed mode vdisplay[%d]\n",
1162 			vp->id, win->data->name, dest->y1, dsp_h, adjusted_mode->vdisplay);
1163 		dsp_h = adjusted_mode->vdisplay - dest->y1;
1164 		if (dsp_h < 4)
1165 			dsp_h = 4;
1166 		actual_h = dsp_h * actual_h / drm_rect_height(dest);
1167 	}
1168 
1169 	/*
1170 	 * This is workaround solution for IC design:
1171 	 * esmart can't support scale down when actual_w % 16 == 1.
1172 	 */
1173 	if (!(win->data->feature & WIN_FEATURE_AFBDC)) {
1174 		if (actual_w > dsp_w && (actual_w & 0xf) == 1) {
1175 			drm_err(vop2->drm, "vp%d %s act_w[%d] MODE 16 == 1\n",
1176 				vp->id, win->data->name, actual_w);
1177 			actual_w -= 1;
1178 		}
1179 	}
1180 
1181 	if (afbc_en && actual_w % 4) {
1182 		drm_err(vop2->drm, "vp%d %s actual_w[%d] not 4 pixel aligned\n",
1183 			vp->id, win->data->name, actual_w);
1184 		actual_w = ALIGN_DOWN(actual_w, 4);
1185 	}
1186 
1187 	act_info = (actual_h - 1) << 16 | ((actual_w - 1) & 0xffff);
1188 	dsp_info = (dsp_h - 1) << 16 | ((dsp_w - 1) & 0xffff);
1189 
1190 	format = vop2_convert_format(fb->format->format);
1191 
1192 	drm_dbg(vop2->drm, "vp%d update %s[%dx%d->%dx%d@%dx%d] fmt[%p4cc_%s] addr[%pad]\n",
1193 		vp->id, win->data->name, actual_w, actual_h, dsp_w, dsp_h,
1194 		dest->x1, dest->y1,
1195 		&fb->format->format,
1196 		afbc_en ? "AFBC" : "", &yrgb_mst);
1197 
1198 	if (afbc_en) {
1199 		u32 stride;
1200 
1201 		/* the afbc superblock is 16 x 16 */
1202 		afbc_format = vop2_convert_afbc_format(fb->format->format);
1203 
1204 		/* Enable color transform for YTR */
1205 		if (fb->modifier & AFBC_FORMAT_MOD_YTR)
1206 			afbc_format |= (1 << 4);
1207 
1208 		afbc_tile_num = ALIGN(actual_w, 16) >> 4;
1209 
1210 		/*
1211 		 * AFBC pic_vir_width is count by pixel, this is different
1212 		 * with WIN_VIR_STRIDE.
1213 		 */
1214 		stride = (fb->pitches[0] << 3) / bpp;
1215 		if ((stride & 0x3f) && (xmirror || rotate_90 || rotate_270))
1216 			drm_err(vop2->drm, "vp%d %s stride[%d] not 64 pixel aligned\n",
1217 				vp->id, win->data->name, stride);
1218 
1219 		rb_swap = vop2_afbc_rb_swap(fb->format->format);
1220 		uv_swap = vop2_afbc_uv_swap(fb->format->format);
1221 		/*
1222 		 * This is a workaround for crazy IC design, Cluster
1223 		 * and Esmart/Smart use different format configuration map:
1224 		 * YUV420_10BIT: 0x10 for Cluster, 0x14 for Esmart/Smart.
1225 		 *
1226 		 * This is one thing we can make the convert simple:
1227 		 * AFBCD decode all the YUV data to YUV444. So we just
1228 		 * set all the yuv 10 bit to YUV444_10.
1229 		 */
1230 		if (fb->format->is_yuv && bpp == 10)
1231 			format = VOP2_CLUSTER_YUV444_10;
1232 
1233 		if (vop2_cluster_window(win))
1234 			vop2_win_write(win, VOP2_WIN_AFBC_ENABLE, 1);
1235 		vop2_win_write(win, VOP2_WIN_AFBC_FORMAT, afbc_format);
1236 		vop2_win_write(win, VOP2_WIN_AFBC_RB_SWAP, rb_swap);
1237 		vop2_win_write(win, VOP2_WIN_AFBC_UV_SWAP, uv_swap);
1238 		vop2_win_write(win, VOP2_WIN_AFBC_AUTO_GATING_EN, 0);
1239 		vop2_win_write(win, VOP2_WIN_AFBC_BLOCK_SPLIT_EN, 0);
1240 		if (pstate->rotation & (DRM_MODE_ROTATE_270 | DRM_MODE_ROTATE_90)) {
1241 			vop2_win_write(win, VOP2_WIN_AFBC_HALF_BLOCK_EN, 0);
1242 			transform_offset = vop2_afbc_transform_offset(pstate, false);
1243 		} else {
1244 			vop2_win_write(win, VOP2_WIN_AFBC_HALF_BLOCK_EN, 1);
1245 			transform_offset = vop2_afbc_transform_offset(pstate, true);
1246 		}
1247 		vop2_win_write(win, VOP2_WIN_AFBC_HDR_PTR, yrgb_mst);
1248 		vop2_win_write(win, VOP2_WIN_AFBC_PIC_SIZE, act_info);
1249 		vop2_win_write(win, VOP2_WIN_AFBC_TRANSFORM_OFFSET, transform_offset);
1250 		vop2_win_write(win, VOP2_WIN_AFBC_PIC_OFFSET, ((src->x1 >> 16) | src->y1));
1251 		vop2_win_write(win, VOP2_WIN_AFBC_DSP_OFFSET, (dest->x1 | (dest->y1 << 16)));
1252 		vop2_win_write(win, VOP2_WIN_AFBC_PIC_VIR_WIDTH, stride);
1253 		vop2_win_write(win, VOP2_WIN_AFBC_TILE_NUM, afbc_tile_num);
1254 		vop2_win_write(win, VOP2_WIN_XMIRROR, xmirror);
1255 		vop2_win_write(win, VOP2_WIN_AFBC_ROTATE_270, rotate_270);
1256 		vop2_win_write(win, VOP2_WIN_AFBC_ROTATE_90, rotate_90);
1257 	} else {
1258 		vop2_win_write(win, VOP2_WIN_YRGB_VIR, DIV_ROUND_UP(fb->pitches[0], 4));
1259 	}
1260 
1261 	vop2_win_write(win, VOP2_WIN_YMIRROR, ymirror);
1262 
1263 	if (rotate_90 || rotate_270) {
1264 		act_info = swahw32(act_info);
1265 		actual_w = drm_rect_height(src) >> 16;
1266 		actual_h = drm_rect_width(src) >> 16;
1267 	}
1268 
1269 	vop2_win_write(win, VOP2_WIN_FORMAT, format);
1270 	vop2_win_write(win, VOP2_WIN_YRGB_MST, yrgb_mst);
1271 
1272 	rb_swap = vop2_win_rb_swap(fb->format->format);
1273 	vop2_win_write(win, VOP2_WIN_RB_SWAP, rb_swap);
1274 	if (!vop2_cluster_window(win)) {
1275 		uv_swap = vop2_win_uv_swap(fb->format->format);
1276 		vop2_win_write(win, VOP2_WIN_UV_SWAP, uv_swap);
1277 	}
1278 
1279 	if (fb->format->is_yuv) {
1280 		vop2_win_write(win, VOP2_WIN_UV_VIR, DIV_ROUND_UP(fb->pitches[1], 4));
1281 		vop2_win_write(win, VOP2_WIN_UV_MST, uv_mst);
1282 	}
1283 
1284 	vop2_setup_scale(vop2, win, actual_w, actual_h, dsp_w, dsp_h, fb->format->format);
1285 	if (!vop2_cluster_window(win))
1286 		vop2_plane_setup_color_key(plane, 0);
1287 	vop2_win_write(win, VOP2_WIN_ACT_INFO, act_info);
1288 	vop2_win_write(win, VOP2_WIN_DSP_INFO, dsp_info);
1289 	vop2_win_write(win, VOP2_WIN_DSP_ST, dest->y1 << 16 | (dest->x1 & 0xffff));
1290 
1291 	vop2_setup_csc_mode(vp, win, pstate);
1292 
1293 	dither_up = vop2_win_dither_up(fb->format->format);
1294 	vop2_win_write(win, VOP2_WIN_DITHER_UP, dither_up);
1295 
1296 	vop2_win_write(win, VOP2_WIN_ENABLE, 1);
1297 
1298 	if (vop2_cluster_window(win)) {
1299 		int lb_mode = vop2_get_cluster_lb_mode(win, pstate);
1300 
1301 		vop2_win_write(win, VOP2_WIN_CLUSTER_LB_MODE, lb_mode);
1302 		vop2_win_write(win, VOP2_WIN_CLUSTER_ENABLE, 1);
1303 	}
1304 }
1305 
1306 static const struct drm_plane_helper_funcs vop2_plane_helper_funcs = {
1307 	.atomic_check = vop2_plane_atomic_check,
1308 	.atomic_update = vop2_plane_atomic_update,
1309 	.atomic_disable = vop2_plane_atomic_disable,
1310 };
1311 
1312 static const struct drm_plane_funcs vop2_plane_funcs = {
1313 	.update_plane	= drm_atomic_helper_update_plane,
1314 	.disable_plane	= drm_atomic_helper_disable_plane,
1315 	.destroy = drm_plane_cleanup,
1316 	.reset = drm_atomic_helper_plane_reset,
1317 	.atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
1318 	.atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
1319 	.format_mod_supported = rockchip_vop2_mod_supported,
1320 };
1321 
1322 static int vop2_crtc_enable_vblank(struct drm_crtc *crtc)
1323 {
1324 	struct vop2_video_port *vp = to_vop2_video_port(crtc);
1325 
1326 	vop2_crtc_enable_irq(vp, VP_INT_FS_FIELD);
1327 
1328 	return 0;
1329 }
1330 
1331 static void vop2_crtc_disable_vblank(struct drm_crtc *crtc)
1332 {
1333 	struct vop2_video_port *vp = to_vop2_video_port(crtc);
1334 
1335 	vop2_crtc_disable_irq(vp, VP_INT_FS_FIELD);
1336 }
1337 
1338 static bool vop2_crtc_mode_fixup(struct drm_crtc *crtc,
1339 				 const struct drm_display_mode *mode,
1340 				 struct drm_display_mode *adj_mode)
1341 {
1342 	drm_mode_set_crtcinfo(adj_mode, CRTC_INTERLACE_HALVE_V |
1343 					CRTC_STEREO_DOUBLE);
1344 
1345 	return true;
1346 }
1347 
1348 static void vop2_dither_setup(struct drm_crtc *crtc, u32 *dsp_ctrl)
1349 {
1350 	struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(crtc->state);
1351 
1352 	switch (vcstate->bus_format) {
1353 	case MEDIA_BUS_FMT_RGB565_1X16:
1354 		*dsp_ctrl |= RK3568_VP_DSP_CTRL__DITHER_DOWN_EN;
1355 		break;
1356 	case MEDIA_BUS_FMT_RGB666_1X18:
1357 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
1358 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
1359 		*dsp_ctrl |= RK3568_VP_DSP_CTRL__DITHER_DOWN_EN;
1360 		*dsp_ctrl |= RGB888_TO_RGB666;
1361 		break;
1362 	case MEDIA_BUS_FMT_YUV8_1X24:
1363 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1364 		*dsp_ctrl |= RK3568_VP_DSP_CTRL__PRE_DITHER_DOWN_EN;
1365 		break;
1366 	default:
1367 		break;
1368 	}
1369 
1370 	if (vcstate->output_mode != ROCKCHIP_OUT_MODE_AAAA)
1371 		*dsp_ctrl |= RK3568_VP_DSP_CTRL__PRE_DITHER_DOWN_EN;
1372 
1373 	*dsp_ctrl |= FIELD_PREP(RK3568_VP_DSP_CTRL__DITHER_DOWN_SEL,
1374 				DITHER_DOWN_ALLEGRO);
1375 }
1376 
1377 static void vop2_post_config(struct drm_crtc *crtc)
1378 {
1379 	struct vop2_video_port *vp = to_vop2_video_port(crtc);
1380 	struct drm_display_mode *mode = &crtc->state->adjusted_mode;
1381 	u16 vtotal = mode->crtc_vtotal;
1382 	u16 hdisplay = mode->crtc_hdisplay;
1383 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1384 	u16 vdisplay = mode->crtc_vdisplay;
1385 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1386 	u32 left_margin = 100, right_margin = 100;
1387 	u32 top_margin = 100, bottom_margin = 100;
1388 	u16 hsize = hdisplay * (left_margin + right_margin) / 200;
1389 	u16 vsize = vdisplay * (top_margin + bottom_margin) / 200;
1390 	u16 hact_end, vact_end;
1391 	u32 val;
1392 
1393 	vsize = rounddown(vsize, 2);
1394 	hsize = rounddown(hsize, 2);
1395 	hact_st += hdisplay * (100 - left_margin) / 200;
1396 	hact_end = hact_st + hsize;
1397 	val = hact_st << 16;
1398 	val |= hact_end;
1399 	vop2_vp_write(vp, RK3568_VP_POST_DSP_HACT_INFO, val);
1400 	vact_st += vdisplay * (100 - top_margin) / 200;
1401 	vact_end = vact_st + vsize;
1402 	val = vact_st << 16;
1403 	val |= vact_end;
1404 	vop2_vp_write(vp, RK3568_VP_POST_DSP_VACT_INFO, val);
1405 	val = scl_cal_scale2(vdisplay, vsize) << 16;
1406 	val |= scl_cal_scale2(hdisplay, hsize);
1407 	vop2_vp_write(vp, RK3568_VP_POST_SCL_FACTOR_YRGB, val);
1408 
1409 	val = 0;
1410 	if (hdisplay != hsize)
1411 		val |= RK3568_VP_POST_SCL_CTRL__HSCALEDOWN;
1412 	if (vdisplay != vsize)
1413 		val |= RK3568_VP_POST_SCL_CTRL__VSCALEDOWN;
1414 	vop2_vp_write(vp, RK3568_VP_POST_SCL_CTRL, val);
1415 
1416 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1417 		u16 vact_st_f1 = vtotal + vact_st + 1;
1418 		u16 vact_end_f1 = vact_st_f1 + vsize;
1419 
1420 		val = vact_st_f1 << 16 | vact_end_f1;
1421 		vop2_vp_write(vp, RK3568_VP_POST_DSP_VACT_INFO_F1, val);
1422 	}
1423 
1424 	vop2_vp_write(vp, RK3568_VP_DSP_BG, 0);
1425 }
1426 
1427 static void rk3568_set_intf_mux(struct vop2_video_port *vp, int id,
1428 				u32 polflags)
1429 {
1430 	struct vop2 *vop2 = vp->vop2;
1431 	u32 die, dip;
1432 
1433 	die = vop2_readl(vop2, RK3568_DSP_IF_EN);
1434 	dip = vop2_readl(vop2, RK3568_DSP_IF_POL);
1435 
1436 	switch (id) {
1437 	case ROCKCHIP_VOP2_EP_RGB0:
1438 		die &= ~RK3568_SYS_DSP_INFACE_EN_RGB_MUX;
1439 		die |= RK3568_SYS_DSP_INFACE_EN_RGB |
1440 			   FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_RGB_MUX, vp->id);
1441 		if (polflags & POLFLAG_DCLK_INV)
1442 			regmap_write(vop2->grf, RK3568_GRF_VO_CON1, BIT(3 + 16) | BIT(3));
1443 		else
1444 			regmap_write(vop2->grf, RK3568_GRF_VO_CON1, BIT(3 + 16));
1445 		break;
1446 	case ROCKCHIP_VOP2_EP_HDMI0:
1447 		die &= ~RK3568_SYS_DSP_INFACE_EN_HDMI_MUX;
1448 		die |= RK3568_SYS_DSP_INFACE_EN_HDMI |
1449 			   FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_HDMI_MUX, vp->id);
1450 		dip &= ~RK3568_DSP_IF_POL__HDMI_PIN_POL;
1451 		dip |= FIELD_PREP(RK3568_DSP_IF_POL__HDMI_PIN_POL, polflags);
1452 		break;
1453 	case ROCKCHIP_VOP2_EP_EDP0:
1454 		die &= ~RK3568_SYS_DSP_INFACE_EN_EDP_MUX;
1455 		die |= RK3568_SYS_DSP_INFACE_EN_EDP |
1456 			   FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_EDP_MUX, vp->id);
1457 		dip &= ~RK3568_DSP_IF_POL__EDP_PIN_POL;
1458 		dip |= FIELD_PREP(RK3568_DSP_IF_POL__EDP_PIN_POL, polflags);
1459 		break;
1460 	case ROCKCHIP_VOP2_EP_MIPI0:
1461 		die &= ~RK3568_SYS_DSP_INFACE_EN_MIPI0_MUX;
1462 		die |= RK3568_SYS_DSP_INFACE_EN_MIPI0 |
1463 			   FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_MIPI0_MUX, vp->id);
1464 		dip &= ~RK3568_DSP_IF_POL__MIPI_PIN_POL;
1465 		dip |= FIELD_PREP(RK3568_DSP_IF_POL__MIPI_PIN_POL, polflags);
1466 		break;
1467 	case ROCKCHIP_VOP2_EP_MIPI1:
1468 		die &= ~RK3568_SYS_DSP_INFACE_EN_MIPI1_MUX;
1469 		die |= RK3568_SYS_DSP_INFACE_EN_MIPI1 |
1470 			   FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_MIPI1_MUX, vp->id);
1471 		dip &= ~RK3568_DSP_IF_POL__MIPI_PIN_POL;
1472 		dip |= FIELD_PREP(RK3568_DSP_IF_POL__MIPI_PIN_POL, polflags);
1473 		break;
1474 	case ROCKCHIP_VOP2_EP_LVDS0:
1475 		die &= ~RK3568_SYS_DSP_INFACE_EN_LVDS0_MUX;
1476 		die |= RK3568_SYS_DSP_INFACE_EN_LVDS0 |
1477 			   FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_LVDS0_MUX, vp->id);
1478 		dip &= ~RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL;
1479 		dip |= FIELD_PREP(RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL, polflags);
1480 		break;
1481 	case ROCKCHIP_VOP2_EP_LVDS1:
1482 		die &= ~RK3568_SYS_DSP_INFACE_EN_LVDS1_MUX;
1483 		die |= RK3568_SYS_DSP_INFACE_EN_LVDS1 |
1484 			   FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_LVDS1_MUX, vp->id);
1485 		dip &= ~RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL;
1486 		dip |= FIELD_PREP(RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL, polflags);
1487 		break;
1488 	default:
1489 		drm_err(vop2->drm, "Invalid interface id %d on vp%d\n", id, vp->id);
1490 		return;
1491 	}
1492 
1493 	dip |= RK3568_DSP_IF_POL__CFG_DONE_IMD;
1494 
1495 	vop2_writel(vop2, RK3568_DSP_IF_EN, die);
1496 	vop2_writel(vop2, RK3568_DSP_IF_POL, dip);
1497 }
1498 
1499 static int us_to_vertical_line(struct drm_display_mode *mode, int us)
1500 {
1501 	return us * mode->clock / mode->htotal / 1000;
1502 }
1503 
1504 static void vop2_crtc_atomic_enable(struct drm_crtc *crtc,
1505 				    struct drm_atomic_state *state)
1506 {
1507 	struct vop2_video_port *vp = to_vop2_video_port(crtc);
1508 	struct vop2 *vop2 = vp->vop2;
1509 	const struct vop2_data *vop2_data = vop2->data;
1510 	const struct vop2_video_port_data *vp_data = &vop2_data->vp[vp->id];
1511 	struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
1512 	struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(crtc->state);
1513 	struct drm_display_mode *mode = &crtc->state->adjusted_mode;
1514 	unsigned long clock = mode->crtc_clock * 1000;
1515 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1516 	u16 hdisplay = mode->crtc_hdisplay;
1517 	u16 htotal = mode->crtc_htotal;
1518 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1519 	u16 hact_end = hact_st + hdisplay;
1520 	u16 vdisplay = mode->crtc_vdisplay;
1521 	u16 vtotal = mode->crtc_vtotal;
1522 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
1523 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1524 	u16 vact_end = vact_st + vdisplay;
1525 	u8 out_mode;
1526 	u32 dsp_ctrl = 0;
1527 	int act_end;
1528 	u32 val, polflags;
1529 	int ret;
1530 	struct drm_encoder *encoder;
1531 
1532 	drm_dbg(vop2->drm, "Update mode to %dx%d%s%d, type: %d for vp%d\n",
1533 		hdisplay, vdisplay, mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
1534 		drm_mode_vrefresh(mode), vcstate->output_type, vp->id);
1535 
1536 	vop2_lock(vop2);
1537 
1538 	ret = clk_prepare_enable(vp->dclk);
1539 	if (ret < 0) {
1540 		drm_err(vop2->drm, "failed to enable dclk for video port%d - %d\n",
1541 			vp->id, ret);
1542 		vop2_unlock(vop2);
1543 		return;
1544 	}
1545 
1546 	if (!vop2->enable_count)
1547 		vop2_enable(vop2);
1548 
1549 	vop2->enable_count++;
1550 
1551 	vop2_crtc_enable_irq(vp, VP_INT_POST_BUF_EMPTY);
1552 
1553 	polflags = 0;
1554 	if (vcstate->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE)
1555 		polflags |= POLFLAG_DCLK_INV;
1556 	if (mode->flags & DRM_MODE_FLAG_PHSYNC)
1557 		polflags |= BIT(HSYNC_POSITIVE);
1558 	if (mode->flags & DRM_MODE_FLAG_PVSYNC)
1559 		polflags |= BIT(VSYNC_POSITIVE);
1560 
1561 	drm_for_each_encoder_mask(encoder, crtc->dev, crtc_state->encoder_mask) {
1562 		struct rockchip_encoder *rkencoder = to_rockchip_encoder(encoder);
1563 
1564 		rk3568_set_intf_mux(vp, rkencoder->crtc_endpoint_id, polflags);
1565 	}
1566 
1567 	if (vcstate->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
1568 	    !(vp_data->feature & VOP_FEATURE_OUTPUT_10BIT))
1569 		out_mode = ROCKCHIP_OUT_MODE_P888;
1570 	else
1571 		out_mode = vcstate->output_mode;
1572 
1573 	dsp_ctrl |= FIELD_PREP(RK3568_VP_DSP_CTRL__OUT_MODE, out_mode);
1574 
1575 	if (vop2_output_uv_swap(vcstate->bus_format, vcstate->output_mode))
1576 		dsp_ctrl |= RK3568_VP_DSP_CTRL__DSP_RB_SWAP;
1577 
1578 	if (is_yuv_output(vcstate->bus_format))
1579 		dsp_ctrl |= RK3568_VP_DSP_CTRL__POST_DSP_OUT_R2Y;
1580 
1581 	vop2_dither_setup(crtc, &dsp_ctrl);
1582 
1583 	vop2_vp_write(vp, RK3568_VP_DSP_HTOTAL_HS_END, (htotal << 16) | hsync_len);
1584 	val = hact_st << 16;
1585 	val |= hact_end;
1586 	vop2_vp_write(vp, RK3568_VP_DSP_HACT_ST_END, val);
1587 
1588 	val = vact_st << 16;
1589 	val |= vact_end;
1590 	vop2_vp_write(vp, RK3568_VP_DSP_VACT_ST_END, val);
1591 
1592 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1593 		u16 vact_st_f1 = vtotal + vact_st + 1;
1594 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
1595 
1596 		val = vact_st_f1 << 16 | vact_end_f1;
1597 		vop2_vp_write(vp, RK3568_VP_DSP_VACT_ST_END_F1, val);
1598 
1599 		val = vtotal << 16 | (vtotal + vsync_len);
1600 		vop2_vp_write(vp, RK3568_VP_DSP_VS_ST_END_F1, val);
1601 		dsp_ctrl |= RK3568_VP_DSP_CTRL__DSP_INTERLACE;
1602 		dsp_ctrl |= RK3568_VP_DSP_CTRL__DSP_FILED_POL;
1603 		dsp_ctrl |= RK3568_VP_DSP_CTRL__P2I_EN;
1604 		vtotal += vtotal + 1;
1605 		act_end = vact_end_f1;
1606 	} else {
1607 		act_end = vact_end;
1608 	}
1609 
1610 	vop2_writel(vop2, RK3568_VP_LINE_FLAG(vp->id),
1611 		    (act_end - us_to_vertical_line(mode, 0)) << 16 | act_end);
1612 
1613 	vop2_vp_write(vp, RK3568_VP_DSP_VTOTAL_VS_END, vtotal << 16 | vsync_len);
1614 
1615 	if (mode->flags & DRM_MODE_FLAG_DBLCLK) {
1616 		dsp_ctrl |= RK3568_VP_DSP_CTRL__CORE_DCLK_DIV;
1617 		clock *= 2;
1618 	}
1619 
1620 	vop2_vp_write(vp, RK3568_VP_MIPI_CTRL, 0);
1621 
1622 	clk_set_rate(vp->dclk, clock);
1623 
1624 	vop2_post_config(crtc);
1625 
1626 	vop2_cfg_done(vp);
1627 
1628 	vop2_vp_write(vp, RK3568_VP_DSP_CTRL, dsp_ctrl);
1629 
1630 	drm_crtc_vblank_on(crtc);
1631 
1632 	vop2_unlock(vop2);
1633 }
1634 
1635 static int vop2_crtc_atomic_check(struct drm_crtc *crtc,
1636 				  struct drm_atomic_state *state)
1637 {
1638 	struct vop2_video_port *vp = to_vop2_video_port(crtc);
1639 	struct drm_plane *plane;
1640 	int nplanes = 0;
1641 	struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
1642 
1643 	drm_atomic_crtc_state_for_each_plane(plane, crtc_state)
1644 		nplanes++;
1645 
1646 	if (nplanes > vp->nlayers)
1647 		return -EINVAL;
1648 
1649 	return 0;
1650 }
1651 
1652 static bool is_opaque(u16 alpha)
1653 {
1654 	return (alpha >> 8) == 0xff;
1655 }
1656 
1657 static void vop2_parse_alpha(struct vop2_alpha_config *alpha_config,
1658 			     struct vop2_alpha *alpha)
1659 {
1660 	int src_glb_alpha_en = is_opaque(alpha_config->src_glb_alpha_value) ? 0 : 1;
1661 	int dst_glb_alpha_en = is_opaque(alpha_config->dst_glb_alpha_value) ? 0 : 1;
1662 	int src_color_mode = alpha_config->src_premulti_en ?
1663 				ALPHA_SRC_PRE_MUL : ALPHA_SRC_NO_PRE_MUL;
1664 	int dst_color_mode = alpha_config->dst_premulti_en ?
1665 				ALPHA_SRC_PRE_MUL : ALPHA_SRC_NO_PRE_MUL;
1666 
1667 	alpha->src_color_ctrl.val = 0;
1668 	alpha->dst_color_ctrl.val = 0;
1669 	alpha->src_alpha_ctrl.val = 0;
1670 	alpha->dst_alpha_ctrl.val = 0;
1671 
1672 	if (!alpha_config->src_pixel_alpha_en)
1673 		alpha->src_color_ctrl.bits.blend_mode = ALPHA_GLOBAL;
1674 	else if (alpha_config->src_pixel_alpha_en && !src_glb_alpha_en)
1675 		alpha->src_color_ctrl.bits.blend_mode = ALPHA_PER_PIX;
1676 	else
1677 		alpha->src_color_ctrl.bits.blend_mode = ALPHA_PER_PIX_GLOBAL;
1678 
1679 	alpha->src_color_ctrl.bits.alpha_en = 1;
1680 
1681 	if (alpha->src_color_ctrl.bits.blend_mode == ALPHA_GLOBAL) {
1682 		alpha->src_color_ctrl.bits.color_mode = src_color_mode;
1683 		alpha->src_color_ctrl.bits.factor_mode = SRC_FAC_ALPHA_SRC_GLOBAL;
1684 	} else if (alpha->src_color_ctrl.bits.blend_mode == ALPHA_PER_PIX) {
1685 		alpha->src_color_ctrl.bits.color_mode = src_color_mode;
1686 		alpha->src_color_ctrl.bits.factor_mode = SRC_FAC_ALPHA_ONE;
1687 	} else {
1688 		alpha->src_color_ctrl.bits.color_mode = ALPHA_SRC_PRE_MUL;
1689 		alpha->src_color_ctrl.bits.factor_mode = SRC_FAC_ALPHA_SRC_GLOBAL;
1690 	}
1691 	alpha->src_color_ctrl.bits.glb_alpha = alpha_config->src_glb_alpha_value >> 8;
1692 	alpha->src_color_ctrl.bits.alpha_mode = ALPHA_STRAIGHT;
1693 	alpha->src_color_ctrl.bits.alpha_cal_mode = ALPHA_SATURATION;
1694 
1695 	alpha->dst_color_ctrl.bits.alpha_mode = ALPHA_STRAIGHT;
1696 	alpha->dst_color_ctrl.bits.alpha_cal_mode = ALPHA_SATURATION;
1697 	alpha->dst_color_ctrl.bits.blend_mode = ALPHA_GLOBAL;
1698 	alpha->dst_color_ctrl.bits.glb_alpha = alpha_config->dst_glb_alpha_value >> 8;
1699 	alpha->dst_color_ctrl.bits.color_mode = dst_color_mode;
1700 	alpha->dst_color_ctrl.bits.factor_mode = ALPHA_SRC_INVERSE;
1701 
1702 	alpha->src_alpha_ctrl.bits.alpha_mode = ALPHA_STRAIGHT;
1703 	alpha->src_alpha_ctrl.bits.blend_mode = alpha->src_color_ctrl.bits.blend_mode;
1704 	alpha->src_alpha_ctrl.bits.alpha_cal_mode = ALPHA_SATURATION;
1705 	alpha->src_alpha_ctrl.bits.factor_mode = ALPHA_ONE;
1706 
1707 	alpha->dst_alpha_ctrl.bits.alpha_mode = ALPHA_STRAIGHT;
1708 	if (alpha_config->dst_pixel_alpha_en && !dst_glb_alpha_en)
1709 		alpha->dst_alpha_ctrl.bits.blend_mode = ALPHA_PER_PIX;
1710 	else
1711 		alpha->dst_alpha_ctrl.bits.blend_mode = ALPHA_PER_PIX_GLOBAL;
1712 	alpha->dst_alpha_ctrl.bits.alpha_cal_mode = ALPHA_NO_SATURATION;
1713 	alpha->dst_alpha_ctrl.bits.factor_mode = ALPHA_SRC_INVERSE;
1714 }
1715 
1716 static int vop2_find_start_mixer_id_for_vp(struct vop2 *vop2, u8 port_id)
1717 {
1718 	struct vop2_video_port *vp;
1719 	int used_layer = 0;
1720 	int i;
1721 
1722 	for (i = 0; i < port_id; i++) {
1723 		vp = &vop2->vps[i];
1724 		used_layer += hweight32(vp->win_mask);
1725 	}
1726 
1727 	return used_layer;
1728 }
1729 
1730 static void vop2_setup_cluster_alpha(struct vop2 *vop2, struct vop2_win *main_win)
1731 {
1732 	u32 offset = (main_win->data->phys_id * 0x10);
1733 	struct vop2_alpha_config alpha_config;
1734 	struct vop2_alpha alpha;
1735 	struct drm_plane_state *bottom_win_pstate;
1736 	bool src_pixel_alpha_en = false;
1737 	u16 src_glb_alpha_val, dst_glb_alpha_val;
1738 	bool premulti_en = false;
1739 	bool swap = false;
1740 
1741 	/* At one win mode, win0 is dst/bottom win, and win1 is a all zero src/top win */
1742 	bottom_win_pstate = main_win->base.state;
1743 	src_glb_alpha_val = 0;
1744 	dst_glb_alpha_val = main_win->base.state->alpha;
1745 
1746 	if (!bottom_win_pstate->fb)
1747 		return;
1748 
1749 	alpha_config.src_premulti_en = premulti_en;
1750 	alpha_config.dst_premulti_en = false;
1751 	alpha_config.src_pixel_alpha_en = src_pixel_alpha_en;
1752 	alpha_config.dst_pixel_alpha_en = true; /* alpha value need transfer to next mix */
1753 	alpha_config.src_glb_alpha_value = src_glb_alpha_val;
1754 	alpha_config.dst_glb_alpha_value = dst_glb_alpha_val;
1755 	vop2_parse_alpha(&alpha_config, &alpha);
1756 
1757 	alpha.src_color_ctrl.bits.src_dst_swap = swap;
1758 	vop2_writel(vop2, RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL + offset,
1759 		    alpha.src_color_ctrl.val);
1760 	vop2_writel(vop2, RK3568_CLUSTER0_MIX_DST_COLOR_CTRL + offset,
1761 		    alpha.dst_color_ctrl.val);
1762 	vop2_writel(vop2, RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL + offset,
1763 		    alpha.src_alpha_ctrl.val);
1764 	vop2_writel(vop2, RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL + offset,
1765 		    alpha.dst_alpha_ctrl.val);
1766 }
1767 
1768 static void vop2_setup_alpha(struct vop2_video_port *vp)
1769 {
1770 	struct vop2 *vop2 = vp->vop2;
1771 	struct drm_framebuffer *fb;
1772 	struct vop2_alpha_config alpha_config;
1773 	struct vop2_alpha alpha;
1774 	struct drm_plane *plane;
1775 	int pixel_alpha_en;
1776 	int premulti_en, gpremulti_en = 0;
1777 	int mixer_id;
1778 	u32 offset;
1779 	bool bottom_layer_alpha_en = false;
1780 	u32 dst_global_alpha = DRM_BLEND_ALPHA_OPAQUE;
1781 
1782 	mixer_id = vop2_find_start_mixer_id_for_vp(vop2, vp->id);
1783 	alpha_config.dst_pixel_alpha_en = true; /* alpha value need transfer to next mix */
1784 
1785 	drm_atomic_crtc_for_each_plane(plane, &vp->crtc) {
1786 		struct vop2_win *win = to_vop2_win(plane);
1787 
1788 		if (plane->state->normalized_zpos == 0 &&
1789 		    !is_opaque(plane->state->alpha) &&
1790 		    !vop2_cluster_window(win)) {
1791 			/*
1792 			 * If bottom layer have global alpha effect [except cluster layer,
1793 			 * because cluster have deal with bottom layer global alpha value
1794 			 * at cluster mix], bottom layer mix need deal with global alpha.
1795 			 */
1796 			bottom_layer_alpha_en = true;
1797 			dst_global_alpha = plane->state->alpha;
1798 		}
1799 	}
1800 
1801 	drm_atomic_crtc_for_each_plane(plane, &vp->crtc) {
1802 		struct vop2_win *win = to_vop2_win(plane);
1803 		int zpos = plane->state->normalized_zpos;
1804 
1805 		if (plane->state->pixel_blend_mode == DRM_MODE_BLEND_PREMULTI)
1806 			premulti_en = 1;
1807 		else
1808 			premulti_en = 0;
1809 
1810 		plane = &win->base;
1811 		fb = plane->state->fb;
1812 
1813 		pixel_alpha_en = fb->format->has_alpha;
1814 
1815 		alpha_config.src_premulti_en = premulti_en;
1816 
1817 		if (bottom_layer_alpha_en && zpos == 1) {
1818 			gpremulti_en = premulti_en;
1819 			/* Cd = Cs + (1 - As) * Cd * Agd */
1820 			alpha_config.dst_premulti_en = false;
1821 			alpha_config.src_pixel_alpha_en = pixel_alpha_en;
1822 			alpha_config.src_glb_alpha_value = plane->state->alpha;
1823 			alpha_config.dst_glb_alpha_value = dst_global_alpha;
1824 		} else if (vop2_cluster_window(win)) {
1825 			/* Mix output data only have pixel alpha */
1826 			alpha_config.dst_premulti_en = true;
1827 			alpha_config.src_pixel_alpha_en = true;
1828 			alpha_config.src_glb_alpha_value = DRM_BLEND_ALPHA_OPAQUE;
1829 			alpha_config.dst_glb_alpha_value = DRM_BLEND_ALPHA_OPAQUE;
1830 		} else {
1831 			/* Cd = Cs + (1 - As) * Cd */
1832 			alpha_config.dst_premulti_en = true;
1833 			alpha_config.src_pixel_alpha_en = pixel_alpha_en;
1834 			alpha_config.src_glb_alpha_value = plane->state->alpha;
1835 			alpha_config.dst_glb_alpha_value = DRM_BLEND_ALPHA_OPAQUE;
1836 		}
1837 
1838 		vop2_parse_alpha(&alpha_config, &alpha);
1839 
1840 		offset = (mixer_id + zpos - 1) * 0x10;
1841 		vop2_writel(vop2, RK3568_MIX0_SRC_COLOR_CTRL + offset,
1842 			    alpha.src_color_ctrl.val);
1843 		vop2_writel(vop2, RK3568_MIX0_DST_COLOR_CTRL + offset,
1844 			    alpha.dst_color_ctrl.val);
1845 		vop2_writel(vop2, RK3568_MIX0_SRC_ALPHA_CTRL + offset,
1846 			    alpha.src_alpha_ctrl.val);
1847 		vop2_writel(vop2, RK3568_MIX0_DST_ALPHA_CTRL + offset,
1848 			    alpha.dst_alpha_ctrl.val);
1849 	}
1850 
1851 	if (vp->id == 0) {
1852 		if (bottom_layer_alpha_en) {
1853 			/* Transfer pixel alpha to hdr mix */
1854 			alpha_config.src_premulti_en = gpremulti_en;
1855 			alpha_config.dst_premulti_en = true;
1856 			alpha_config.src_pixel_alpha_en = true;
1857 			alpha_config.src_glb_alpha_value = DRM_BLEND_ALPHA_OPAQUE;
1858 			alpha_config.dst_glb_alpha_value = DRM_BLEND_ALPHA_OPAQUE;
1859 			vop2_parse_alpha(&alpha_config, &alpha);
1860 
1861 			vop2_writel(vop2, RK3568_HDR0_SRC_COLOR_CTRL,
1862 				    alpha.src_color_ctrl.val);
1863 			vop2_writel(vop2, RK3568_HDR0_DST_COLOR_CTRL,
1864 				    alpha.dst_color_ctrl.val);
1865 			vop2_writel(vop2, RK3568_HDR0_SRC_ALPHA_CTRL,
1866 				    alpha.src_alpha_ctrl.val);
1867 			vop2_writel(vop2, RK3568_HDR0_DST_ALPHA_CTRL,
1868 				    alpha.dst_alpha_ctrl.val);
1869 		} else {
1870 			vop2_writel(vop2, RK3568_HDR0_SRC_COLOR_CTRL, 0);
1871 		}
1872 	}
1873 }
1874 
1875 static void vop2_setup_layer_mixer(struct vop2_video_port *vp)
1876 {
1877 	struct vop2 *vop2 = vp->vop2;
1878 	struct drm_plane *plane;
1879 	u32 layer_sel = 0;
1880 	u32 port_sel;
1881 	unsigned int nlayer, ofs;
1882 	struct drm_display_mode *adjusted_mode;
1883 	u16 hsync_len;
1884 	u16 hdisplay;
1885 	u32 bg_dly;
1886 	u32 pre_scan_dly;
1887 	int i;
1888 	struct vop2_video_port *vp0 = &vop2->vps[0];
1889 	struct vop2_video_port *vp1 = &vop2->vps[1];
1890 	struct vop2_video_port *vp2 = &vop2->vps[2];
1891 
1892 	adjusted_mode = &vp->crtc.state->adjusted_mode;
1893 	hsync_len = adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start;
1894 	hdisplay = adjusted_mode->crtc_hdisplay;
1895 
1896 	bg_dly = vp->data->pre_scan_max_dly[3];
1897 	vop2_writel(vop2, RK3568_VP_BG_MIX_CTRL(vp->id),
1898 		    FIELD_PREP(RK3568_VP_BG_MIX_CTRL__BG_DLY, bg_dly));
1899 
1900 	pre_scan_dly = ((bg_dly + (hdisplay >> 1) - 1) << 16) | hsync_len;
1901 	vop2_vp_write(vp, RK3568_VP_PRE_SCAN_HTIMING, pre_scan_dly);
1902 
1903 	vop2_writel(vop2, RK3568_OVL_CTRL, 0);
1904 	port_sel = vop2_readl(vop2, RK3568_OVL_PORT_SEL);
1905 	port_sel &= RK3568_OVL_PORT_SEL__SEL_PORT;
1906 
1907 	if (vp0->nlayers)
1908 		port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT0_MUX,
1909 				     vp0->nlayers - 1);
1910 	else
1911 		port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT0_MUX, 8);
1912 
1913 	if (vp1->nlayers)
1914 		port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT1_MUX,
1915 				     (vp0->nlayers + vp1->nlayers - 1));
1916 	else
1917 		port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT1_MUX, 8);
1918 
1919 	if (vp2->nlayers)
1920 		port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT2_MUX,
1921 			(vp2->nlayers + vp1->nlayers + vp0->nlayers - 1));
1922 	else
1923 		port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT1_MUX, 8);
1924 
1925 	layer_sel = vop2_readl(vop2, RK3568_OVL_LAYER_SEL);
1926 
1927 	ofs = 0;
1928 	for (i = 0; i < vp->id; i++)
1929 		ofs += vop2->vps[i].nlayers;
1930 
1931 	nlayer = 0;
1932 	drm_atomic_crtc_for_each_plane(plane, &vp->crtc) {
1933 		struct vop2_win *win = to_vop2_win(plane);
1934 
1935 		switch (win->data->phys_id) {
1936 		case ROCKCHIP_VOP2_CLUSTER0:
1937 			port_sel &= ~RK3568_OVL_PORT_SEL__CLUSTER0;
1938 			port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__CLUSTER0, vp->id);
1939 			break;
1940 		case ROCKCHIP_VOP2_CLUSTER1:
1941 			port_sel &= ~RK3568_OVL_PORT_SEL__CLUSTER1;
1942 			port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__CLUSTER1, vp->id);
1943 			break;
1944 		case ROCKCHIP_VOP2_ESMART0:
1945 			port_sel &= ~RK3568_OVL_PORT_SEL__ESMART0;
1946 			port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__ESMART0, vp->id);
1947 			break;
1948 		case ROCKCHIP_VOP2_ESMART1:
1949 			port_sel &= ~RK3568_OVL_PORT_SEL__ESMART1;
1950 			port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__ESMART1, vp->id);
1951 			break;
1952 		case ROCKCHIP_VOP2_SMART0:
1953 			port_sel &= ~RK3568_OVL_PORT_SEL__SMART0;
1954 			port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__SMART0, vp->id);
1955 			break;
1956 		case ROCKCHIP_VOP2_SMART1:
1957 			port_sel &= ~RK3568_OVL_PORT_SEL__SMART1;
1958 			port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__SMART1, vp->id);
1959 			break;
1960 		}
1961 
1962 		layer_sel &= ~RK3568_OVL_LAYER_SEL__LAYER(plane->state->normalized_zpos + ofs,
1963 							  0x7);
1964 		layer_sel |= RK3568_OVL_LAYER_SEL__LAYER(plane->state->normalized_zpos + ofs,
1965 							 win->data->layer_sel_id);
1966 		nlayer++;
1967 	}
1968 
1969 	/* configure unused layers to 0x5 (reserved) */
1970 	for (; nlayer < vp->nlayers; nlayer++) {
1971 		layer_sel &= ~RK3568_OVL_LAYER_SEL__LAYER(nlayer + ofs, 0x7);
1972 		layer_sel |= RK3568_OVL_LAYER_SEL__LAYER(nlayer + ofs, 5);
1973 	}
1974 
1975 	vop2_writel(vop2, RK3568_OVL_LAYER_SEL, layer_sel);
1976 	vop2_writel(vop2, RK3568_OVL_PORT_SEL, port_sel);
1977 	vop2_writel(vop2, RK3568_OVL_CTRL, RK3568_OVL_CTRL__LAYERSEL_REGDONE_IMD);
1978 }
1979 
1980 static void vop2_setup_dly_for_windows(struct vop2 *vop2)
1981 {
1982 	struct vop2_win *win;
1983 	int i = 0;
1984 	u32 cdly = 0, sdly = 0;
1985 
1986 	for (i = 0; i < vop2->data->win_size; i++) {
1987 		u32 dly;
1988 
1989 		win = &vop2->win[i];
1990 		dly = win->delay;
1991 
1992 		switch (win->data->phys_id) {
1993 		case ROCKCHIP_VOP2_CLUSTER0:
1994 			cdly |= FIELD_PREP(RK3568_CLUSTER_DLY_NUM__CLUSTER0_0, dly);
1995 			cdly |= FIELD_PREP(RK3568_CLUSTER_DLY_NUM__CLUSTER0_1, dly);
1996 			break;
1997 		case ROCKCHIP_VOP2_CLUSTER1:
1998 			cdly |= FIELD_PREP(RK3568_CLUSTER_DLY_NUM__CLUSTER1_0, dly);
1999 			cdly |= FIELD_PREP(RK3568_CLUSTER_DLY_NUM__CLUSTER1_1, dly);
2000 			break;
2001 		case ROCKCHIP_VOP2_ESMART0:
2002 			sdly |= FIELD_PREP(RK3568_SMART_DLY_NUM__ESMART0, dly);
2003 			break;
2004 		case ROCKCHIP_VOP2_ESMART1:
2005 			sdly |= FIELD_PREP(RK3568_SMART_DLY_NUM__ESMART1, dly);
2006 			break;
2007 		case ROCKCHIP_VOP2_SMART0:
2008 			sdly |= FIELD_PREP(RK3568_SMART_DLY_NUM__SMART0, dly);
2009 			break;
2010 		case ROCKCHIP_VOP2_SMART1:
2011 			sdly |= FIELD_PREP(RK3568_SMART_DLY_NUM__SMART1, dly);
2012 			break;
2013 		}
2014 	}
2015 
2016 	vop2_writel(vop2, RK3568_CLUSTER_DLY_NUM, cdly);
2017 	vop2_writel(vop2, RK3568_SMART_DLY_NUM, sdly);
2018 }
2019 
2020 static void vop2_crtc_atomic_begin(struct drm_crtc *crtc,
2021 				   struct drm_atomic_state *state)
2022 {
2023 	struct vop2_video_port *vp = to_vop2_video_port(crtc);
2024 	struct vop2 *vop2 = vp->vop2;
2025 	struct drm_plane *plane;
2026 
2027 	vp->win_mask = 0;
2028 
2029 	drm_atomic_crtc_for_each_plane(plane, crtc) {
2030 		struct vop2_win *win = to_vop2_win(plane);
2031 
2032 		win->delay = win->data->dly[VOP2_DLY_MODE_DEFAULT];
2033 
2034 		vp->win_mask |= BIT(win->data->phys_id);
2035 
2036 		if (vop2_cluster_window(win))
2037 			vop2_setup_cluster_alpha(vop2, win);
2038 	}
2039 
2040 	if (!vp->win_mask)
2041 		return;
2042 
2043 	vop2_setup_layer_mixer(vp);
2044 	vop2_setup_alpha(vp);
2045 	vop2_setup_dly_for_windows(vop2);
2046 }
2047 
2048 static void vop2_crtc_atomic_flush(struct drm_crtc *crtc,
2049 				   struct drm_atomic_state *state)
2050 {
2051 	struct vop2_video_port *vp = to_vop2_video_port(crtc);
2052 
2053 	vop2_post_config(crtc);
2054 
2055 	vop2_cfg_done(vp);
2056 
2057 	spin_lock_irq(&crtc->dev->event_lock);
2058 
2059 	if (crtc->state->event) {
2060 		WARN_ON(drm_crtc_vblank_get(crtc));
2061 		vp->event = crtc->state->event;
2062 		crtc->state->event = NULL;
2063 	}
2064 
2065 	spin_unlock_irq(&crtc->dev->event_lock);
2066 }
2067 
2068 static const struct drm_crtc_helper_funcs vop2_crtc_helper_funcs = {
2069 	.mode_fixup = vop2_crtc_mode_fixup,
2070 	.atomic_check = vop2_crtc_atomic_check,
2071 	.atomic_begin = vop2_crtc_atomic_begin,
2072 	.atomic_flush = vop2_crtc_atomic_flush,
2073 	.atomic_enable = vop2_crtc_atomic_enable,
2074 	.atomic_disable = vop2_crtc_atomic_disable,
2075 };
2076 
2077 static void vop2_crtc_reset(struct drm_crtc *crtc)
2078 {
2079 	struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(crtc->state);
2080 
2081 	if (crtc->state) {
2082 		__drm_atomic_helper_crtc_destroy_state(crtc->state);
2083 		kfree(vcstate);
2084 	}
2085 
2086 	vcstate = kzalloc(sizeof(*vcstate), GFP_KERNEL);
2087 	if (!vcstate)
2088 		return;
2089 
2090 	crtc->state = &vcstate->base;
2091 	crtc->state->crtc = crtc;
2092 }
2093 
2094 static struct drm_crtc_state *vop2_crtc_duplicate_state(struct drm_crtc *crtc)
2095 {
2096 	struct rockchip_crtc_state *vcstate, *old_vcstate;
2097 
2098 	old_vcstate = to_rockchip_crtc_state(crtc->state);
2099 
2100 	vcstate = kmemdup(old_vcstate, sizeof(*old_vcstate), GFP_KERNEL);
2101 	if (!vcstate)
2102 		return NULL;
2103 
2104 	__drm_atomic_helper_crtc_duplicate_state(crtc, &vcstate->base);
2105 
2106 	return &vcstate->base;
2107 }
2108 
2109 static void vop2_crtc_destroy_state(struct drm_crtc *crtc,
2110 				    struct drm_crtc_state *state)
2111 {
2112 	struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(state);
2113 
2114 	__drm_atomic_helper_crtc_destroy_state(&vcstate->base);
2115 	kfree(vcstate);
2116 }
2117 
2118 static const struct drm_crtc_funcs vop2_crtc_funcs = {
2119 	.set_config = drm_atomic_helper_set_config,
2120 	.page_flip = drm_atomic_helper_page_flip,
2121 	.destroy = drm_crtc_cleanup,
2122 	.reset = vop2_crtc_reset,
2123 	.atomic_duplicate_state = vop2_crtc_duplicate_state,
2124 	.atomic_destroy_state = vop2_crtc_destroy_state,
2125 	.enable_vblank = vop2_crtc_enable_vblank,
2126 	.disable_vblank = vop2_crtc_disable_vblank,
2127 };
2128 
2129 static irqreturn_t vop2_isr(int irq, void *data)
2130 {
2131 	struct vop2 *vop2 = data;
2132 	const struct vop2_data *vop2_data = vop2->data;
2133 	u32 axi_irqs[VOP2_SYS_AXI_BUS_NUM];
2134 	int ret = IRQ_NONE;
2135 	int i;
2136 
2137 	/*
2138 	 * The irq is shared with the iommu. If the runtime-pm state of the
2139 	 * vop2-device is disabled the irq has to be targeted at the iommu.
2140 	 */
2141 	if (!pm_runtime_get_if_in_use(vop2->dev))
2142 		return IRQ_NONE;
2143 
2144 	for (i = 0; i < vop2_data->nr_vps; i++) {
2145 		struct vop2_video_port *vp = &vop2->vps[i];
2146 		struct drm_crtc *crtc = &vp->crtc;
2147 		u32 irqs;
2148 
2149 		irqs = vop2_readl(vop2, RK3568_VP_INT_STATUS(vp->id));
2150 		vop2_writel(vop2, RK3568_VP_INT_CLR(vp->id), irqs << 16 | irqs);
2151 
2152 		if (irqs & VP_INT_DSP_HOLD_VALID) {
2153 			complete(&vp->dsp_hold_completion);
2154 			ret = IRQ_HANDLED;
2155 		}
2156 
2157 		if (irqs & VP_INT_FS_FIELD) {
2158 			drm_crtc_handle_vblank(crtc);
2159 			spin_lock(&crtc->dev->event_lock);
2160 			if (vp->event) {
2161 				u32 val = vop2_readl(vop2, RK3568_REG_CFG_DONE);
2162 
2163 				if (!(val & BIT(vp->id))) {
2164 					drm_crtc_send_vblank_event(crtc, vp->event);
2165 					vp->event = NULL;
2166 					drm_crtc_vblank_put(crtc);
2167 				}
2168 			}
2169 			spin_unlock(&crtc->dev->event_lock);
2170 
2171 			ret = IRQ_HANDLED;
2172 		}
2173 
2174 		if (irqs & VP_INT_POST_BUF_EMPTY) {
2175 			drm_err_ratelimited(vop2->drm,
2176 					    "POST_BUF_EMPTY irq err at vp%d\n",
2177 					    vp->id);
2178 			ret = IRQ_HANDLED;
2179 		}
2180 	}
2181 
2182 	axi_irqs[0] = vop2_readl(vop2, RK3568_SYS0_INT_STATUS);
2183 	vop2_writel(vop2, RK3568_SYS0_INT_CLR, axi_irqs[0] << 16 | axi_irqs[0]);
2184 	axi_irqs[1] = vop2_readl(vop2, RK3568_SYS1_INT_STATUS);
2185 	vop2_writel(vop2, RK3568_SYS1_INT_CLR, axi_irqs[1] << 16 | axi_irqs[1]);
2186 
2187 	for (i = 0; i < ARRAY_SIZE(axi_irqs); i++) {
2188 		if (axi_irqs[i] & VOP2_INT_BUS_ERRPR) {
2189 			drm_err_ratelimited(vop2->drm, "BUS_ERROR irq err\n");
2190 			ret = IRQ_HANDLED;
2191 		}
2192 	}
2193 
2194 	pm_runtime_put(vop2->dev);
2195 
2196 	return ret;
2197 }
2198 
2199 static int vop2_plane_init(struct vop2 *vop2, struct vop2_win *win,
2200 			   unsigned long possible_crtcs)
2201 {
2202 	const struct vop2_win_data *win_data = win->data;
2203 	unsigned int blend_caps = BIT(DRM_MODE_BLEND_PIXEL_NONE) |
2204 				  BIT(DRM_MODE_BLEND_PREMULTI) |
2205 				  BIT(DRM_MODE_BLEND_COVERAGE);
2206 	int ret;
2207 
2208 	ret = drm_universal_plane_init(vop2->drm, &win->base, possible_crtcs,
2209 				       &vop2_plane_funcs, win_data->formats,
2210 				       win_data->nformats,
2211 				       win_data->format_modifiers,
2212 				       win->type, win_data->name);
2213 	if (ret) {
2214 		drm_err(vop2->drm, "failed to initialize plane %d\n", ret);
2215 		return ret;
2216 	}
2217 
2218 	drm_plane_helper_add(&win->base, &vop2_plane_helper_funcs);
2219 
2220 	if (win->data->supported_rotations)
2221 		drm_plane_create_rotation_property(&win->base, DRM_MODE_ROTATE_0,
2222 						   DRM_MODE_ROTATE_0 |
2223 						   win->data->supported_rotations);
2224 	drm_plane_create_alpha_property(&win->base);
2225 	drm_plane_create_blend_mode_property(&win->base, blend_caps);
2226 	drm_plane_create_zpos_property(&win->base, win->win_id, 0,
2227 				       vop2->registered_num_wins - 1);
2228 
2229 	return 0;
2230 }
2231 
2232 static struct vop2_video_port *find_vp_without_primary(struct vop2 *vop2)
2233 {
2234 	int i;
2235 
2236 	for (i = 0; i < vop2->data->nr_vps; i++) {
2237 		struct vop2_video_port *vp = &vop2->vps[i];
2238 
2239 		if (!vp->crtc.port)
2240 			continue;
2241 		if (vp->primary_plane)
2242 			continue;
2243 
2244 		return vp;
2245 	}
2246 
2247 	return NULL;
2248 }
2249 
2250 #define NR_LAYERS 6
2251 
2252 static int vop2_create_crtc(struct vop2 *vop2)
2253 {
2254 	const struct vop2_data *vop2_data = vop2->data;
2255 	struct drm_device *drm = vop2->drm;
2256 	struct device *dev = vop2->dev;
2257 	struct drm_plane *plane;
2258 	struct device_node *port;
2259 	struct vop2_video_port *vp;
2260 	int i, nvp, nvps = 0;
2261 	int ret;
2262 
2263 	for (i = 0; i < vop2_data->nr_vps; i++) {
2264 		const struct vop2_video_port_data *vp_data;
2265 		struct device_node *np;
2266 		char dclk_name[9];
2267 
2268 		vp_data = &vop2_data->vp[i];
2269 		vp = &vop2->vps[i];
2270 		vp->vop2 = vop2;
2271 		vp->id = vp_data->id;
2272 		vp->regs = vp_data->regs;
2273 		vp->data = vp_data;
2274 
2275 		snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", vp->id);
2276 		vp->dclk = devm_clk_get(vop2->dev, dclk_name);
2277 		if (IS_ERR(vp->dclk)) {
2278 			drm_err(vop2->drm, "failed to get %s\n", dclk_name);
2279 			return PTR_ERR(vp->dclk);
2280 		}
2281 
2282 		np = of_graph_get_remote_node(dev->of_node, i, -1);
2283 		if (!np) {
2284 			drm_dbg(vop2->drm, "%s: No remote for vp%d\n", __func__, i);
2285 			continue;
2286 		}
2287 		of_node_put(np);
2288 
2289 		port = of_graph_get_port_by_id(dev->of_node, i);
2290 		if (!port) {
2291 			drm_err(vop2->drm, "no port node found for video_port%d\n", i);
2292 			return -ENOENT;
2293 		}
2294 
2295 		vp->crtc.port = port;
2296 		nvps++;
2297 	}
2298 
2299 	nvp = 0;
2300 	for (i = 0; i < vop2->registered_num_wins; i++) {
2301 		struct vop2_win *win = &vop2->win[i];
2302 		u32 possible_crtcs;
2303 
2304 		if (vop2->data->soc_id == 3566) {
2305 			/*
2306 			 * On RK3566 these windows don't have an independent
2307 			 * framebuffer. They share the framebuffer with smart0,
2308 			 * esmart0 and cluster0 respectively.
2309 			 */
2310 			switch (win->data->phys_id) {
2311 			case ROCKCHIP_VOP2_SMART1:
2312 			case ROCKCHIP_VOP2_ESMART1:
2313 			case ROCKCHIP_VOP2_CLUSTER1:
2314 				continue;
2315 			}
2316 		}
2317 
2318 		if (win->type == DRM_PLANE_TYPE_PRIMARY) {
2319 			vp = find_vp_without_primary(vop2);
2320 			if (vp) {
2321 				possible_crtcs = BIT(nvp);
2322 				vp->primary_plane = win;
2323 				nvp++;
2324 			} else {
2325 				/* change the unused primary window to overlay window */
2326 				win->type = DRM_PLANE_TYPE_OVERLAY;
2327 			}
2328 		}
2329 
2330 		if (win->type == DRM_PLANE_TYPE_OVERLAY)
2331 			possible_crtcs = (1 << nvps) - 1;
2332 
2333 		ret = vop2_plane_init(vop2, win, possible_crtcs);
2334 		if (ret) {
2335 			drm_err(vop2->drm, "failed to init plane %s: %d\n",
2336 				win->data->name, ret);
2337 			return ret;
2338 		}
2339 	}
2340 
2341 	for (i = 0; i < vop2_data->nr_vps; i++) {
2342 		vp = &vop2->vps[i];
2343 
2344 		if (!vp->crtc.port)
2345 			continue;
2346 
2347 		plane = &vp->primary_plane->base;
2348 
2349 		ret = drm_crtc_init_with_planes(drm, &vp->crtc, plane, NULL,
2350 						&vop2_crtc_funcs,
2351 						"video_port%d", vp->id);
2352 		if (ret) {
2353 			drm_err(vop2->drm, "crtc init for video_port%d failed\n", i);
2354 			return ret;
2355 		}
2356 
2357 		drm_crtc_helper_add(&vp->crtc, &vop2_crtc_helper_funcs);
2358 
2359 		init_completion(&vp->dsp_hold_completion);
2360 	}
2361 
2362 	/*
2363 	 * On the VOP2 it's very hard to change the number of layers on a VP
2364 	 * during runtime, so we distribute the layers equally over the used
2365 	 * VPs
2366 	 */
2367 	for (i = 0; i < vop2->data->nr_vps; i++) {
2368 		struct vop2_video_port *vp = &vop2->vps[i];
2369 
2370 		if (vp->crtc.port)
2371 			vp->nlayers = NR_LAYERS / nvps;
2372 	}
2373 
2374 	return 0;
2375 }
2376 
2377 static void vop2_destroy_crtc(struct drm_crtc *crtc)
2378 {
2379 	of_node_put(crtc->port);
2380 
2381 	/*
2382 	 * Destroy CRTC after vop2_plane_destroy() since vop2_disable_plane()
2383 	 * references the CRTC.
2384 	 */
2385 	drm_crtc_cleanup(crtc);
2386 }
2387 
2388 static struct reg_field vop2_cluster_regs[VOP2_WIN_MAX_REG] = {
2389 	[VOP2_WIN_ENABLE] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 0, 0),
2390 	[VOP2_WIN_FORMAT] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 1, 5),
2391 	[VOP2_WIN_RB_SWAP] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 14, 14),
2392 	[VOP2_WIN_DITHER_UP] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 18, 18),
2393 	[VOP2_WIN_ACT_INFO] = REG_FIELD(RK3568_CLUSTER_WIN_ACT_INFO, 0, 31),
2394 	[VOP2_WIN_DSP_INFO] = REG_FIELD(RK3568_CLUSTER_WIN_DSP_INFO, 0, 31),
2395 	[VOP2_WIN_DSP_ST] = REG_FIELD(RK3568_CLUSTER_WIN_DSP_ST, 0, 31),
2396 	[VOP2_WIN_YRGB_MST] = REG_FIELD(RK3568_CLUSTER_WIN_YRGB_MST, 0, 31),
2397 	[VOP2_WIN_UV_MST] = REG_FIELD(RK3568_CLUSTER_WIN_CBR_MST, 0, 31),
2398 	[VOP2_WIN_YUV_CLIP] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 19, 19),
2399 	[VOP2_WIN_YRGB_VIR] = REG_FIELD(RK3568_CLUSTER_WIN_VIR, 0, 15),
2400 	[VOP2_WIN_UV_VIR] = REG_FIELD(RK3568_CLUSTER_WIN_VIR, 16, 31),
2401 	[VOP2_WIN_Y2R_EN] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 8, 8),
2402 	[VOP2_WIN_R2Y_EN] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 9, 9),
2403 	[VOP2_WIN_CSC_MODE] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 10, 11),
2404 
2405 	/* Scale */
2406 	[VOP2_WIN_SCALE_YRGB_X] = REG_FIELD(RK3568_CLUSTER_WIN_SCL_FACTOR_YRGB, 0, 15),
2407 	[VOP2_WIN_SCALE_YRGB_Y] = REG_FIELD(RK3568_CLUSTER_WIN_SCL_FACTOR_YRGB, 16, 31),
2408 	[VOP2_WIN_YRGB_VER_SCL_MODE] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL1, 14, 15),
2409 	[VOP2_WIN_YRGB_HOR_SCL_MODE] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL1, 12, 13),
2410 	[VOP2_WIN_BIC_COE_SEL] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL1, 2, 3),
2411 	[VOP2_WIN_VSD_YRGB_GT2] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL1, 28, 28),
2412 	[VOP2_WIN_VSD_YRGB_GT4] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL1, 29, 29),
2413 
2414 	/* cluster regs */
2415 	[VOP2_WIN_AFBC_ENABLE] = REG_FIELD(RK3568_CLUSTER_CTRL, 1, 1),
2416 	[VOP2_WIN_CLUSTER_ENABLE] = REG_FIELD(RK3568_CLUSTER_CTRL, 0, 0),
2417 	[VOP2_WIN_CLUSTER_LB_MODE] = REG_FIELD(RK3568_CLUSTER_CTRL, 4, 7),
2418 
2419 	/* afbc regs */
2420 	[VOP2_WIN_AFBC_FORMAT] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_CTRL, 2, 6),
2421 	[VOP2_WIN_AFBC_RB_SWAP] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_CTRL, 9, 9),
2422 	[VOP2_WIN_AFBC_UV_SWAP] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_CTRL, 10, 10),
2423 	[VOP2_WIN_AFBC_AUTO_GATING_EN] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_OUTPUT_CTRL, 4, 4),
2424 	[VOP2_WIN_AFBC_HALF_BLOCK_EN] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_CTRL, 7, 7),
2425 	[VOP2_WIN_AFBC_BLOCK_SPLIT_EN] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_CTRL, 8, 8),
2426 	[VOP2_WIN_AFBC_HDR_PTR] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_HDR_PTR, 0, 31),
2427 	[VOP2_WIN_AFBC_PIC_SIZE] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_PIC_SIZE, 0, 31),
2428 	[VOP2_WIN_AFBC_PIC_VIR_WIDTH] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_VIR_WIDTH, 0, 15),
2429 	[VOP2_WIN_AFBC_TILE_NUM] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_VIR_WIDTH, 16, 31),
2430 	[VOP2_WIN_AFBC_PIC_OFFSET] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_PIC_OFFSET, 0, 31),
2431 	[VOP2_WIN_AFBC_DSP_OFFSET] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_DSP_OFFSET, 0, 31),
2432 	[VOP2_WIN_AFBC_TRANSFORM_OFFSET] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_TRANSFORM_OFFSET, 0, 31),
2433 	[VOP2_WIN_AFBC_ROTATE_90] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_ROTATE_MODE, 0, 0),
2434 	[VOP2_WIN_AFBC_ROTATE_270] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_ROTATE_MODE, 1, 1),
2435 	[VOP2_WIN_XMIRROR] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_ROTATE_MODE, 2, 2),
2436 	[VOP2_WIN_YMIRROR] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_ROTATE_MODE, 3, 3),
2437 	[VOP2_WIN_UV_SWAP] = { .reg = 0xffffffff },
2438 	[VOP2_WIN_COLOR_KEY] = { .reg = 0xffffffff },
2439 	[VOP2_WIN_COLOR_KEY_EN] = { .reg = 0xffffffff },
2440 	[VOP2_WIN_SCALE_CBCR_X] = { .reg = 0xffffffff },
2441 	[VOP2_WIN_SCALE_CBCR_Y] = { .reg = 0xffffffff },
2442 	[VOP2_WIN_YRGB_HSCL_FILTER_MODE] = { .reg = 0xffffffff },
2443 	[VOP2_WIN_YRGB_VSCL_FILTER_MODE] = { .reg = 0xffffffff },
2444 	[VOP2_WIN_CBCR_VER_SCL_MODE] = { .reg = 0xffffffff },
2445 	[VOP2_WIN_CBCR_HSCL_FILTER_MODE] = { .reg = 0xffffffff },
2446 	[VOP2_WIN_CBCR_HOR_SCL_MODE] = { .reg = 0xffffffff },
2447 	[VOP2_WIN_CBCR_VSCL_FILTER_MODE] = { .reg = 0xffffffff },
2448 	[VOP2_WIN_VSD_CBCR_GT2] = { .reg = 0xffffffff },
2449 	[VOP2_WIN_VSD_CBCR_GT4] = { .reg = 0xffffffff },
2450 };
2451 
2452 static int vop2_cluster_init(struct vop2_win *win)
2453 {
2454 	struct vop2 *vop2 = win->vop2;
2455 	struct reg_field *cluster_regs;
2456 	int ret, i;
2457 
2458 	cluster_regs = kmemdup(vop2_cluster_regs, sizeof(vop2_cluster_regs),
2459 			       GFP_KERNEL);
2460 	if (!cluster_regs)
2461 		return -ENOMEM;
2462 
2463 	for (i = 0; i < ARRAY_SIZE(vop2_cluster_regs); i++)
2464 		if (cluster_regs[i].reg != 0xffffffff)
2465 			cluster_regs[i].reg += win->offset;
2466 
2467 	ret = devm_regmap_field_bulk_alloc(vop2->dev, vop2->map, win->reg,
2468 					   cluster_regs,
2469 					   ARRAY_SIZE(vop2_cluster_regs));
2470 
2471 	kfree(cluster_regs);
2472 
2473 	return ret;
2474 };
2475 
2476 static struct reg_field vop2_esmart_regs[VOP2_WIN_MAX_REG] = {
2477 	[VOP2_WIN_ENABLE] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 0, 0),
2478 	[VOP2_WIN_FORMAT] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 1, 5),
2479 	[VOP2_WIN_DITHER_UP] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 12, 12),
2480 	[VOP2_WIN_RB_SWAP] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 14, 14),
2481 	[VOP2_WIN_UV_SWAP] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 16, 16),
2482 	[VOP2_WIN_ACT_INFO] = REG_FIELD(RK3568_SMART_REGION0_ACT_INFO, 0, 31),
2483 	[VOP2_WIN_DSP_INFO] = REG_FIELD(RK3568_SMART_REGION0_DSP_INFO, 0, 31),
2484 	[VOP2_WIN_DSP_ST] = REG_FIELD(RK3568_SMART_REGION0_DSP_ST, 0, 28),
2485 	[VOP2_WIN_YRGB_MST] = REG_FIELD(RK3568_SMART_REGION0_YRGB_MST, 0, 31),
2486 	[VOP2_WIN_UV_MST] = REG_FIELD(RK3568_SMART_REGION0_CBR_MST, 0, 31),
2487 	[VOP2_WIN_YUV_CLIP] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 17, 17),
2488 	[VOP2_WIN_YRGB_VIR] = REG_FIELD(RK3568_SMART_REGION0_VIR, 0, 15),
2489 	[VOP2_WIN_UV_VIR] = REG_FIELD(RK3568_SMART_REGION0_VIR, 16, 31),
2490 	[VOP2_WIN_Y2R_EN] = REG_FIELD(RK3568_SMART_CTRL0, 0, 0),
2491 	[VOP2_WIN_R2Y_EN] = REG_FIELD(RK3568_SMART_CTRL0, 1, 1),
2492 	[VOP2_WIN_CSC_MODE] = REG_FIELD(RK3568_SMART_CTRL0, 2, 3),
2493 	[VOP2_WIN_YMIRROR] = REG_FIELD(RK3568_SMART_CTRL1, 31, 31),
2494 	[VOP2_WIN_COLOR_KEY] = REG_FIELD(RK3568_SMART_COLOR_KEY_CTRL, 0, 29),
2495 	[VOP2_WIN_COLOR_KEY_EN] = REG_FIELD(RK3568_SMART_COLOR_KEY_CTRL, 31, 31),
2496 
2497 	/* Scale */
2498 	[VOP2_WIN_SCALE_YRGB_X] = REG_FIELD(RK3568_SMART_REGION0_SCL_FACTOR_YRGB, 0, 15),
2499 	[VOP2_WIN_SCALE_YRGB_Y] = REG_FIELD(RK3568_SMART_REGION0_SCL_FACTOR_YRGB, 16, 31),
2500 	[VOP2_WIN_SCALE_CBCR_X] = REG_FIELD(RK3568_SMART_REGION0_SCL_FACTOR_CBR, 0, 15),
2501 	[VOP2_WIN_SCALE_CBCR_Y] = REG_FIELD(RK3568_SMART_REGION0_SCL_FACTOR_CBR, 16, 31),
2502 	[VOP2_WIN_YRGB_HOR_SCL_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 0, 1),
2503 	[VOP2_WIN_YRGB_HSCL_FILTER_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 2, 3),
2504 	[VOP2_WIN_YRGB_VER_SCL_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 4, 5),
2505 	[VOP2_WIN_YRGB_VSCL_FILTER_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 6, 7),
2506 	[VOP2_WIN_CBCR_HOR_SCL_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 8, 9),
2507 	[VOP2_WIN_CBCR_HSCL_FILTER_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 10, 11),
2508 	[VOP2_WIN_CBCR_VER_SCL_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 12, 13),
2509 	[VOP2_WIN_CBCR_VSCL_FILTER_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 14, 15),
2510 	[VOP2_WIN_BIC_COE_SEL] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 16, 17),
2511 	[VOP2_WIN_VSD_YRGB_GT2] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 8, 8),
2512 	[VOP2_WIN_VSD_YRGB_GT4] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 9, 9),
2513 	[VOP2_WIN_VSD_CBCR_GT2] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 10, 10),
2514 	[VOP2_WIN_VSD_CBCR_GT4] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 11, 11),
2515 	[VOP2_WIN_XMIRROR] = { .reg = 0xffffffff },
2516 	[VOP2_WIN_CLUSTER_ENABLE] = { .reg = 0xffffffff },
2517 	[VOP2_WIN_AFBC_ENABLE] = { .reg = 0xffffffff },
2518 	[VOP2_WIN_CLUSTER_LB_MODE] = { .reg = 0xffffffff },
2519 	[VOP2_WIN_AFBC_FORMAT] = { .reg = 0xffffffff },
2520 	[VOP2_WIN_AFBC_RB_SWAP] = { .reg = 0xffffffff },
2521 	[VOP2_WIN_AFBC_UV_SWAP] = { .reg = 0xffffffff },
2522 	[VOP2_WIN_AFBC_AUTO_GATING_EN] = { .reg = 0xffffffff },
2523 	[VOP2_WIN_AFBC_BLOCK_SPLIT_EN] = { .reg = 0xffffffff },
2524 	[VOP2_WIN_AFBC_PIC_VIR_WIDTH] = { .reg = 0xffffffff },
2525 	[VOP2_WIN_AFBC_TILE_NUM] = { .reg = 0xffffffff },
2526 	[VOP2_WIN_AFBC_PIC_OFFSET] = { .reg = 0xffffffff },
2527 	[VOP2_WIN_AFBC_PIC_SIZE] = { .reg = 0xffffffff },
2528 	[VOP2_WIN_AFBC_DSP_OFFSET] = { .reg = 0xffffffff },
2529 	[VOP2_WIN_AFBC_TRANSFORM_OFFSET] = { .reg = 0xffffffff },
2530 	[VOP2_WIN_AFBC_HDR_PTR] = { .reg = 0xffffffff },
2531 	[VOP2_WIN_AFBC_HALF_BLOCK_EN] = { .reg = 0xffffffff },
2532 	[VOP2_WIN_AFBC_ROTATE_270] = { .reg = 0xffffffff },
2533 	[VOP2_WIN_AFBC_ROTATE_90] = { .reg = 0xffffffff },
2534 };
2535 
2536 static int vop2_esmart_init(struct vop2_win *win)
2537 {
2538 	struct vop2 *vop2 = win->vop2;
2539 	struct reg_field *esmart_regs;
2540 	int ret, i;
2541 
2542 	esmart_regs = kmemdup(vop2_esmart_regs, sizeof(vop2_esmart_regs),
2543 			      GFP_KERNEL);
2544 	if (!esmart_regs)
2545 		return -ENOMEM;
2546 
2547 	for (i = 0; i < ARRAY_SIZE(vop2_esmart_regs); i++)
2548 		if (esmart_regs[i].reg != 0xffffffff)
2549 			esmart_regs[i].reg += win->offset;
2550 
2551 	ret = devm_regmap_field_bulk_alloc(vop2->dev, vop2->map, win->reg,
2552 					   esmart_regs,
2553 					   ARRAY_SIZE(vop2_esmart_regs));
2554 
2555 	kfree(esmart_regs);
2556 
2557 	return ret;
2558 };
2559 
2560 static int vop2_win_init(struct vop2 *vop2)
2561 {
2562 	const struct vop2_data *vop2_data = vop2->data;
2563 	struct vop2_win *win;
2564 	int i, ret;
2565 
2566 	for (i = 0; i < vop2_data->win_size; i++) {
2567 		const struct vop2_win_data *win_data = &vop2_data->win[i];
2568 
2569 		win = &vop2->win[i];
2570 		win->data = win_data;
2571 		win->type = win_data->type;
2572 		win->offset = win_data->base;
2573 		win->win_id = i;
2574 		win->vop2 = vop2;
2575 		if (vop2_cluster_window(win))
2576 			ret = vop2_cluster_init(win);
2577 		else
2578 			ret = vop2_esmart_init(win);
2579 		if (ret)
2580 			return ret;
2581 	}
2582 
2583 	vop2->registered_num_wins = vop2_data->win_size;
2584 
2585 	return 0;
2586 }
2587 
2588 /*
2589  * The window registers are only updated when config done is written.
2590  * Until that they read back the old value. As we read-modify-write
2591  * these registers mark them as non-volatile. This makes sure we read
2592  * the new values from the regmap register cache.
2593  */
2594 static const struct regmap_range vop2_nonvolatile_range[] = {
2595 	regmap_reg_range(0x1000, 0x23ff),
2596 };
2597 
2598 static const struct regmap_access_table vop2_volatile_table = {
2599 	.no_ranges = vop2_nonvolatile_range,
2600 	.n_no_ranges = ARRAY_SIZE(vop2_nonvolatile_range),
2601 };
2602 
2603 static const struct regmap_config vop2_regmap_config = {
2604 	.reg_bits	= 32,
2605 	.val_bits	= 32,
2606 	.reg_stride	= 4,
2607 	.max_register	= 0x3000,
2608 	.name		= "vop2",
2609 	.volatile_table	= &vop2_volatile_table,
2610 	.cache_type	= REGCACHE_RBTREE,
2611 };
2612 
2613 static int vop2_bind(struct device *dev, struct device *master, void *data)
2614 {
2615 	struct platform_device *pdev = to_platform_device(dev);
2616 	const struct vop2_data *vop2_data;
2617 	struct drm_device *drm = data;
2618 	struct vop2 *vop2;
2619 	struct resource *res;
2620 	size_t alloc_size;
2621 	int ret;
2622 
2623 	vop2_data = of_device_get_match_data(dev);
2624 	if (!vop2_data)
2625 		return -ENODEV;
2626 
2627 	/* Allocate vop2 struct and its vop2_win array */
2628 	alloc_size = sizeof(*vop2) + sizeof(*vop2->win) * vop2_data->win_size;
2629 	vop2 = devm_kzalloc(dev, alloc_size, GFP_KERNEL);
2630 	if (!vop2)
2631 		return -ENOMEM;
2632 
2633 	vop2->dev = dev;
2634 	vop2->data = vop2_data;
2635 	vop2->drm = drm;
2636 
2637 	dev_set_drvdata(dev, vop2);
2638 
2639 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "vop");
2640 	if (!res) {
2641 		drm_err(vop2->drm, "failed to get vop2 register byname\n");
2642 		return -EINVAL;
2643 	}
2644 
2645 	vop2->regs = devm_ioremap_resource(dev, res);
2646 	if (IS_ERR(vop2->regs))
2647 		return PTR_ERR(vop2->regs);
2648 	vop2->len = resource_size(res);
2649 
2650 	vop2->map = devm_regmap_init_mmio(dev, vop2->regs, &vop2_regmap_config);
2651 
2652 	ret = vop2_win_init(vop2);
2653 	if (ret)
2654 		return ret;
2655 
2656 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "gamma-lut");
2657 	if (res) {
2658 		vop2->lut_regs = devm_ioremap_resource(dev, res);
2659 		if (IS_ERR(vop2->lut_regs))
2660 			return PTR_ERR(vop2->lut_regs);
2661 	}
2662 
2663 	vop2->grf = syscon_regmap_lookup_by_phandle(dev->of_node, "rockchip,grf");
2664 
2665 	vop2->hclk = devm_clk_get(vop2->dev, "hclk");
2666 	if (IS_ERR(vop2->hclk)) {
2667 		drm_err(vop2->drm, "failed to get hclk source\n");
2668 		return PTR_ERR(vop2->hclk);
2669 	}
2670 
2671 	vop2->aclk = devm_clk_get(vop2->dev, "aclk");
2672 	if (IS_ERR(vop2->aclk)) {
2673 		drm_err(vop2->drm, "failed to get aclk source\n");
2674 		return PTR_ERR(vop2->aclk);
2675 	}
2676 
2677 	vop2->irq = platform_get_irq(pdev, 0);
2678 	if (vop2->irq < 0) {
2679 		drm_err(vop2->drm, "cannot find irq for vop2\n");
2680 		return vop2->irq;
2681 	}
2682 
2683 	mutex_init(&vop2->vop2_lock);
2684 
2685 	ret = devm_request_irq(dev, vop2->irq, vop2_isr, IRQF_SHARED, dev_name(dev), vop2);
2686 	if (ret)
2687 		return ret;
2688 
2689 	ret = vop2_create_crtc(vop2);
2690 	if (ret)
2691 		return ret;
2692 
2693 	rockchip_drm_dma_init_device(vop2->drm, vop2->dev);
2694 
2695 	pm_runtime_enable(&pdev->dev);
2696 
2697 	return 0;
2698 }
2699 
2700 static void vop2_unbind(struct device *dev, struct device *master, void *data)
2701 {
2702 	struct vop2 *vop2 = dev_get_drvdata(dev);
2703 	struct drm_device *drm = vop2->drm;
2704 	struct list_head *plane_list = &drm->mode_config.plane_list;
2705 	struct list_head *crtc_list = &drm->mode_config.crtc_list;
2706 	struct drm_crtc *crtc, *tmpc;
2707 	struct drm_plane *plane, *tmpp;
2708 
2709 	pm_runtime_disable(dev);
2710 
2711 	list_for_each_entry_safe(plane, tmpp, plane_list, head)
2712 		drm_plane_cleanup(plane);
2713 
2714 	list_for_each_entry_safe(crtc, tmpc, crtc_list, head)
2715 		vop2_destroy_crtc(crtc);
2716 }
2717 
2718 const struct component_ops vop2_component_ops = {
2719 	.bind = vop2_bind,
2720 	.unbind = vop2_unbind,
2721 };
2722 EXPORT_SYMBOL_GPL(vop2_component_ops);
2723