1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2 /* 3 * Copyright (c) 2020 Rockchip Electronics Co., Ltd. 4 * Author: Andy Yan <andy.yan@rock-chips.com> 5 */ 6 #include <linux/bitfield.h> 7 #include <linux/clk.h> 8 #include <linux/component.h> 9 #include <linux/delay.h> 10 #include <linux/iopoll.h> 11 #include <linux/kernel.h> 12 #include <linux/media-bus-format.h> 13 #include <linux/mfd/syscon.h> 14 #include <linux/module.h> 15 #include <linux/of.h> 16 #include <linux/of_device.h> 17 #include <linux/of_graph.h> 18 #include <linux/platform_device.h> 19 #include <linux/pm_runtime.h> 20 #include <linux/regmap.h> 21 #include <linux/swab.h> 22 23 #include <drm/drm.h> 24 #include <drm/drm_atomic.h> 25 #include <drm/drm_atomic_uapi.h> 26 #include <drm/drm_blend.h> 27 #include <drm/drm_crtc.h> 28 #include <drm/drm_debugfs.h> 29 #include <drm/drm_flip_work.h> 30 #include <drm/drm_framebuffer.h> 31 #include <drm/drm_probe_helper.h> 32 #include <drm/drm_vblank.h> 33 34 #include <uapi/linux/videodev2.h> 35 #include <dt-bindings/soc/rockchip,vop2.h> 36 37 #include "rockchip_drm_drv.h" 38 #include "rockchip_drm_gem.h" 39 #include "rockchip_drm_fb.h" 40 #include "rockchip_drm_vop2.h" 41 #include "rockchip_rgb.h" 42 43 /* 44 * VOP2 architecture 45 * 46 +----------+ +-------------+ +-----------+ 47 | Cluster | | Sel 1 from 6| | 1 from 3 | 48 | window0 | | Layer0 | | RGB | 49 +----------+ +-------------+ +---------------+ +-------------+ +-----------+ 50 +----------+ +-------------+ |N from 6 layers| | | 51 | Cluster | | Sel 1 from 6| | Overlay0 +--->| Video Port0 | +-----------+ 52 | window1 | | Layer1 | | | | | | 1 from 3 | 53 +----------+ +-------------+ +---------------+ +-------------+ | LVDS | 54 +----------+ +-------------+ +-----------+ 55 | Esmart | | Sel 1 from 6| 56 | window0 | | Layer2 | +---------------+ +-------------+ +-----------+ 57 +----------+ +-------------+ |N from 6 Layers| | | +--> | 1 from 3 | 58 +----------+ +-------------+ --------> | Overlay1 +--->| Video Port1 | | MIPI | 59 | Esmart | | Sel 1 from 6| --------> | | | | +-----------+ 60 | Window1 | | Layer3 | +---------------+ +-------------+ 61 +----------+ +-------------+ +-----------+ 62 +----------+ +-------------+ | 1 from 3 | 63 | Smart | | Sel 1 from 6| +---------------+ +-------------+ | HDMI | 64 | Window0 | | Layer4 | |N from 6 Layers| | | +-----------+ 65 +----------+ +-------------+ | Overlay2 +--->| Video Port2 | 66 +----------+ +-------------+ | | | | +-----------+ 67 | Smart | | Sel 1 from 6| +---------------+ +-------------+ | 1 from 3 | 68 | Window1 | | Layer5 | | eDP | 69 +----------+ +-------------+ +-----------+ 70 * 71 */ 72 73 enum vop2_data_format { 74 VOP2_FMT_ARGB8888 = 0, 75 VOP2_FMT_RGB888, 76 VOP2_FMT_RGB565, 77 VOP2_FMT_XRGB101010, 78 VOP2_FMT_YUV420SP, 79 VOP2_FMT_YUV422SP, 80 VOP2_FMT_YUV444SP, 81 VOP2_FMT_YUYV422 = 8, 82 VOP2_FMT_YUYV420, 83 VOP2_FMT_VYUY422, 84 VOP2_FMT_VYUY420, 85 VOP2_FMT_YUV420SP_TILE_8x4 = 0x10, 86 VOP2_FMT_YUV420SP_TILE_16x2, 87 VOP2_FMT_YUV422SP_TILE_8x4, 88 VOP2_FMT_YUV422SP_TILE_16x2, 89 VOP2_FMT_YUV420SP_10, 90 VOP2_FMT_YUV422SP_10, 91 VOP2_FMT_YUV444SP_10, 92 }; 93 94 enum vop2_afbc_format { 95 VOP2_AFBC_FMT_RGB565, 96 VOP2_AFBC_FMT_ARGB2101010 = 2, 97 VOP2_AFBC_FMT_YUV420_10BIT, 98 VOP2_AFBC_FMT_RGB888, 99 VOP2_AFBC_FMT_ARGB8888, 100 VOP2_AFBC_FMT_YUV420 = 9, 101 VOP2_AFBC_FMT_YUV422 = 0xb, 102 VOP2_AFBC_FMT_YUV422_10BIT = 0xe, 103 VOP2_AFBC_FMT_INVALID = -1, 104 }; 105 106 union vop2_alpha_ctrl { 107 u32 val; 108 struct { 109 /* [0:1] */ 110 u32 color_mode:1; 111 u32 alpha_mode:1; 112 /* [2:3] */ 113 u32 blend_mode:2; 114 u32 alpha_cal_mode:1; 115 /* [5:7] */ 116 u32 factor_mode:3; 117 /* [8:9] */ 118 u32 alpha_en:1; 119 u32 src_dst_swap:1; 120 u32 reserved:6; 121 /* [16:23] */ 122 u32 glb_alpha:8; 123 } bits; 124 }; 125 126 struct vop2_alpha { 127 union vop2_alpha_ctrl src_color_ctrl; 128 union vop2_alpha_ctrl dst_color_ctrl; 129 union vop2_alpha_ctrl src_alpha_ctrl; 130 union vop2_alpha_ctrl dst_alpha_ctrl; 131 }; 132 133 struct vop2_alpha_config { 134 bool src_premulti_en; 135 bool dst_premulti_en; 136 bool src_pixel_alpha_en; 137 bool dst_pixel_alpha_en; 138 u16 src_glb_alpha_value; 139 u16 dst_glb_alpha_value; 140 }; 141 142 struct vop2_win { 143 struct vop2 *vop2; 144 struct drm_plane base; 145 const struct vop2_win_data *data; 146 struct regmap_field *reg[VOP2_WIN_MAX_REG]; 147 148 /** 149 * @win_id: graphic window id, a cluster may be split into two 150 * graphics windows. 151 */ 152 u8 win_id; 153 u8 delay; 154 u32 offset; 155 156 enum drm_plane_type type; 157 }; 158 159 struct vop2_video_port { 160 struct drm_crtc crtc; 161 struct vop2 *vop2; 162 struct clk *dclk; 163 unsigned int id; 164 const struct vop2_video_port_regs *regs; 165 const struct vop2_video_port_data *data; 166 167 struct completion dsp_hold_completion; 168 169 /** 170 * @win_mask: Bitmask of windows attached to the video port; 171 */ 172 u32 win_mask; 173 174 struct vop2_win *primary_plane; 175 struct drm_pending_vblank_event *event; 176 177 unsigned int nlayers; 178 }; 179 180 struct vop2 { 181 struct device *dev; 182 struct drm_device *drm; 183 struct vop2_video_port vps[ROCKCHIP_MAX_CRTC]; 184 185 const struct vop2_data *data; 186 /* 187 * Number of windows that are registered as plane, may be less than the 188 * total number of hardware windows. 189 */ 190 u32 registered_num_wins; 191 192 void __iomem *regs; 193 struct regmap *map; 194 195 struct regmap *grf; 196 197 /* physical map length of vop2 register */ 198 u32 len; 199 200 void __iomem *lut_regs; 201 202 /* protects crtc enable/disable */ 203 struct mutex vop2_lock; 204 205 int irq; 206 207 /* 208 * Some global resources are shared between all video ports(crtcs), so 209 * we need a ref counter here. 210 */ 211 unsigned int enable_count; 212 struct clk *hclk; 213 struct clk *aclk; 214 215 /* optional internal rgb encoder */ 216 struct rockchip_rgb *rgb; 217 218 /* must be put at the end of the struct */ 219 struct vop2_win win[]; 220 }; 221 222 static struct vop2_video_port *to_vop2_video_port(struct drm_crtc *crtc) 223 { 224 return container_of(crtc, struct vop2_video_port, crtc); 225 } 226 227 static struct vop2_win *to_vop2_win(struct drm_plane *p) 228 { 229 return container_of(p, struct vop2_win, base); 230 } 231 232 static void vop2_lock(struct vop2 *vop2) 233 { 234 mutex_lock(&vop2->vop2_lock); 235 } 236 237 static void vop2_unlock(struct vop2 *vop2) 238 { 239 mutex_unlock(&vop2->vop2_lock); 240 } 241 242 static void vop2_writel(struct vop2 *vop2, u32 offset, u32 v) 243 { 244 regmap_write(vop2->map, offset, v); 245 } 246 247 static void vop2_vp_write(struct vop2_video_port *vp, u32 offset, u32 v) 248 { 249 regmap_write(vp->vop2->map, vp->data->offset + offset, v); 250 } 251 252 static u32 vop2_readl(struct vop2 *vop2, u32 offset) 253 { 254 u32 val; 255 256 regmap_read(vop2->map, offset, &val); 257 258 return val; 259 } 260 261 static void vop2_win_write(const struct vop2_win *win, unsigned int reg, u32 v) 262 { 263 regmap_field_write(win->reg[reg], v); 264 } 265 266 static bool vop2_cluster_window(const struct vop2_win *win) 267 { 268 return win->data->feature & WIN_FEATURE_CLUSTER; 269 } 270 271 static void vop2_cfg_done(struct vop2_video_port *vp) 272 { 273 struct vop2 *vop2 = vp->vop2; 274 275 regmap_set_bits(vop2->map, RK3568_REG_CFG_DONE, 276 BIT(vp->id) | RK3568_REG_CFG_DONE__GLB_CFG_DONE_EN); 277 } 278 279 static void vop2_win_disable(struct vop2_win *win) 280 { 281 vop2_win_write(win, VOP2_WIN_ENABLE, 0); 282 283 if (vop2_cluster_window(win)) 284 vop2_win_write(win, VOP2_WIN_CLUSTER_ENABLE, 0); 285 } 286 287 static enum vop2_data_format vop2_convert_format(u32 format) 288 { 289 switch (format) { 290 case DRM_FORMAT_XRGB8888: 291 case DRM_FORMAT_ARGB8888: 292 case DRM_FORMAT_XBGR8888: 293 case DRM_FORMAT_ABGR8888: 294 return VOP2_FMT_ARGB8888; 295 case DRM_FORMAT_RGB888: 296 case DRM_FORMAT_BGR888: 297 return VOP2_FMT_RGB888; 298 case DRM_FORMAT_RGB565: 299 case DRM_FORMAT_BGR565: 300 return VOP2_FMT_RGB565; 301 case DRM_FORMAT_NV12: 302 return VOP2_FMT_YUV420SP; 303 case DRM_FORMAT_NV16: 304 return VOP2_FMT_YUV422SP; 305 case DRM_FORMAT_NV24: 306 return VOP2_FMT_YUV444SP; 307 case DRM_FORMAT_YUYV: 308 case DRM_FORMAT_YVYU: 309 return VOP2_FMT_VYUY422; 310 case DRM_FORMAT_VYUY: 311 case DRM_FORMAT_UYVY: 312 return VOP2_FMT_YUYV422; 313 default: 314 DRM_ERROR("unsupported format[%08x]\n", format); 315 return -EINVAL; 316 } 317 } 318 319 static enum vop2_afbc_format vop2_convert_afbc_format(u32 format) 320 { 321 switch (format) { 322 case DRM_FORMAT_XRGB8888: 323 case DRM_FORMAT_ARGB8888: 324 case DRM_FORMAT_XBGR8888: 325 case DRM_FORMAT_ABGR8888: 326 return VOP2_AFBC_FMT_ARGB8888; 327 case DRM_FORMAT_RGB888: 328 case DRM_FORMAT_BGR888: 329 return VOP2_AFBC_FMT_RGB888; 330 case DRM_FORMAT_RGB565: 331 case DRM_FORMAT_BGR565: 332 return VOP2_AFBC_FMT_RGB565; 333 case DRM_FORMAT_NV12: 334 return VOP2_AFBC_FMT_YUV420; 335 case DRM_FORMAT_NV16: 336 return VOP2_AFBC_FMT_YUV422; 337 default: 338 return VOP2_AFBC_FMT_INVALID; 339 } 340 341 return VOP2_AFBC_FMT_INVALID; 342 } 343 344 static bool vop2_win_rb_swap(u32 format) 345 { 346 switch (format) { 347 case DRM_FORMAT_XBGR8888: 348 case DRM_FORMAT_ABGR8888: 349 case DRM_FORMAT_BGR888: 350 case DRM_FORMAT_BGR565: 351 return true; 352 default: 353 return false; 354 } 355 } 356 357 static bool vop2_afbc_rb_swap(u32 format) 358 { 359 switch (format) { 360 case DRM_FORMAT_NV24: 361 return true; 362 default: 363 return false; 364 } 365 } 366 367 static bool vop2_afbc_uv_swap(u32 format) 368 { 369 switch (format) { 370 case DRM_FORMAT_NV12: 371 case DRM_FORMAT_NV16: 372 return true; 373 default: 374 return false; 375 } 376 } 377 378 static bool vop2_win_uv_swap(u32 format) 379 { 380 switch (format) { 381 case DRM_FORMAT_NV12: 382 case DRM_FORMAT_NV16: 383 case DRM_FORMAT_NV24: 384 return true; 385 default: 386 return false; 387 } 388 } 389 390 static bool vop2_win_dither_up(u32 format) 391 { 392 switch (format) { 393 case DRM_FORMAT_BGR565: 394 case DRM_FORMAT_RGB565: 395 return true; 396 default: 397 return false; 398 } 399 } 400 401 static bool vop2_output_uv_swap(u32 bus_format, u32 output_mode) 402 { 403 /* 404 * FIXME: 405 * 406 * There is no media type for YUV444 output, 407 * so when out_mode is AAAA or P888, assume output is YUV444 on 408 * yuv format. 409 * 410 * From H/W testing, YUV444 mode need a rb swap. 411 */ 412 if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 || 413 bus_format == MEDIA_BUS_FMT_VYUY8_1X16 || 414 bus_format == MEDIA_BUS_FMT_YVYU8_2X8 || 415 bus_format == MEDIA_BUS_FMT_VYUY8_2X8 || 416 ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 417 bus_format == MEDIA_BUS_FMT_YUV10_1X30) && 418 (output_mode == ROCKCHIP_OUT_MODE_AAAA || 419 output_mode == ROCKCHIP_OUT_MODE_P888))) 420 return true; 421 else 422 return false; 423 } 424 425 static bool is_yuv_output(u32 bus_format) 426 { 427 switch (bus_format) { 428 case MEDIA_BUS_FMT_YUV8_1X24: 429 case MEDIA_BUS_FMT_YUV10_1X30: 430 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 431 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 432 case MEDIA_BUS_FMT_YUYV8_2X8: 433 case MEDIA_BUS_FMT_YVYU8_2X8: 434 case MEDIA_BUS_FMT_UYVY8_2X8: 435 case MEDIA_BUS_FMT_VYUY8_2X8: 436 case MEDIA_BUS_FMT_YUYV8_1X16: 437 case MEDIA_BUS_FMT_YVYU8_1X16: 438 case MEDIA_BUS_FMT_UYVY8_1X16: 439 case MEDIA_BUS_FMT_VYUY8_1X16: 440 return true; 441 default: 442 return false; 443 } 444 } 445 446 static bool rockchip_afbc(struct drm_plane *plane, u64 modifier) 447 { 448 int i; 449 450 if (modifier == DRM_FORMAT_MOD_LINEAR) 451 return false; 452 453 for (i = 0 ; i < plane->modifier_count; i++) 454 if (plane->modifiers[i] == modifier) 455 return true; 456 457 return false; 458 } 459 460 static bool rockchip_vop2_mod_supported(struct drm_plane *plane, u32 format, 461 u64 modifier) 462 { 463 struct vop2_win *win = to_vop2_win(plane); 464 struct vop2 *vop2 = win->vop2; 465 466 if (modifier == DRM_FORMAT_MOD_INVALID) 467 return false; 468 469 if (modifier == DRM_FORMAT_MOD_LINEAR) 470 return true; 471 472 if (!rockchip_afbc(plane, modifier)) { 473 drm_err(vop2->drm, "Unsupported format modifier 0x%llx\n", 474 modifier); 475 476 return false; 477 } 478 479 return vop2_convert_afbc_format(format) >= 0; 480 } 481 482 static u32 vop2_afbc_transform_offset(struct drm_plane_state *pstate, 483 bool afbc_half_block_en) 484 { 485 struct drm_rect *src = &pstate->src; 486 struct drm_framebuffer *fb = pstate->fb; 487 u32 bpp = fb->format->cpp[0] * 8; 488 u32 vir_width = (fb->pitches[0] << 3) / bpp; 489 u32 width = drm_rect_width(src) >> 16; 490 u32 height = drm_rect_height(src) >> 16; 491 u32 act_xoffset = src->x1 >> 16; 492 u32 act_yoffset = src->y1 >> 16; 493 u32 align16_crop = 0; 494 u32 align64_crop = 0; 495 u32 height_tmp; 496 u8 tx, ty; 497 u8 bottom_crop_line_num = 0; 498 499 /* 16 pixel align */ 500 if (height & 0xf) 501 align16_crop = 16 - (height & 0xf); 502 503 height_tmp = height + align16_crop; 504 505 /* 64 pixel align */ 506 if (height_tmp & 0x3f) 507 align64_crop = 64 - (height_tmp & 0x3f); 508 509 bottom_crop_line_num = align16_crop + align64_crop; 510 511 switch (pstate->rotation & 512 (DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y | 513 DRM_MODE_ROTATE_90 | DRM_MODE_ROTATE_270)) { 514 case DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y: 515 tx = 16 - ((act_xoffset + width) & 0xf); 516 ty = bottom_crop_line_num - act_yoffset; 517 break; 518 case DRM_MODE_REFLECT_X | DRM_MODE_ROTATE_90: 519 tx = bottom_crop_line_num - act_yoffset; 520 ty = vir_width - width - act_xoffset; 521 break; 522 case DRM_MODE_REFLECT_X | DRM_MODE_ROTATE_270: 523 tx = act_yoffset; 524 ty = act_xoffset; 525 break; 526 case DRM_MODE_REFLECT_X: 527 tx = 16 - ((act_xoffset + width) & 0xf); 528 ty = act_yoffset; 529 break; 530 case DRM_MODE_REFLECT_Y: 531 tx = act_xoffset; 532 ty = bottom_crop_line_num - act_yoffset; 533 break; 534 case DRM_MODE_ROTATE_90: 535 tx = bottom_crop_line_num - act_yoffset; 536 ty = act_xoffset; 537 break; 538 case DRM_MODE_ROTATE_270: 539 tx = act_yoffset; 540 ty = vir_width - width - act_xoffset; 541 break; 542 case 0: 543 tx = act_xoffset; 544 ty = act_yoffset; 545 break; 546 } 547 548 if (afbc_half_block_en) 549 ty &= 0x7f; 550 551 #define TRANSFORM_XOFFSET GENMASK(7, 0) 552 #define TRANSFORM_YOFFSET GENMASK(23, 16) 553 return FIELD_PREP(TRANSFORM_XOFFSET, tx) | 554 FIELD_PREP(TRANSFORM_YOFFSET, ty); 555 } 556 557 /* 558 * A Cluster window has 2048 x 16 line buffer, which can 559 * works at 2048 x 16(Full) or 4096 x 8 (Half) mode. 560 * for Cluster_lb_mode register: 561 * 0: half mode, for plane input width range 2048 ~ 4096 562 * 1: half mode, for cluster work at 2 * 2048 plane mode 563 * 2: half mode, for rotate_90/270 mode 564 * 565 */ 566 static int vop2_get_cluster_lb_mode(struct vop2_win *win, 567 struct drm_plane_state *pstate) 568 { 569 if ((pstate->rotation & DRM_MODE_ROTATE_270) || 570 (pstate->rotation & DRM_MODE_ROTATE_90)) 571 return 2; 572 else 573 return 0; 574 } 575 576 static u16 vop2_scale_factor(u32 src, u32 dst) 577 { 578 u32 fac; 579 int shift; 580 581 if (src == dst) 582 return 0; 583 584 if (dst < 2) 585 return U16_MAX; 586 587 if (src < 2) 588 return 0; 589 590 if (src > dst) 591 shift = 12; 592 else 593 shift = 16; 594 595 src--; 596 dst--; 597 598 fac = DIV_ROUND_UP(src << shift, dst) - 1; 599 600 if (fac > U16_MAX) 601 return U16_MAX; 602 603 return fac; 604 } 605 606 static void vop2_setup_scale(struct vop2 *vop2, const struct vop2_win *win, 607 u32 src_w, u32 src_h, u32 dst_w, 608 u32 dst_h, u32 pixel_format) 609 { 610 const struct drm_format_info *info; 611 u16 hor_scl_mode, ver_scl_mode; 612 u16 hscl_filter_mode, vscl_filter_mode; 613 u8 gt2 = 0; 614 u8 gt4 = 0; 615 u32 val; 616 617 info = drm_format_info(pixel_format); 618 619 if (src_h >= (4 * dst_h)) { 620 gt4 = 1; 621 src_h >>= 2; 622 } else if (src_h >= (2 * dst_h)) { 623 gt2 = 1; 624 src_h >>= 1; 625 } 626 627 hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 628 ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 629 630 if (hor_scl_mode == SCALE_UP) 631 hscl_filter_mode = VOP2_SCALE_UP_BIC; 632 else 633 hscl_filter_mode = VOP2_SCALE_DOWN_BIL; 634 635 if (ver_scl_mode == SCALE_UP) 636 vscl_filter_mode = VOP2_SCALE_UP_BIL; 637 else 638 vscl_filter_mode = VOP2_SCALE_DOWN_BIL; 639 640 /* 641 * RK3568 VOP Esmart/Smart dsp_w should be even pixel 642 * at scale down mode 643 */ 644 if (!(win->data->feature & WIN_FEATURE_AFBDC)) { 645 if ((hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1)) { 646 drm_dbg(vop2->drm, "%s dst_w[%d] should align as 2 pixel\n", 647 win->data->name, dst_w); 648 dst_w++; 649 } 650 } 651 652 val = vop2_scale_factor(src_w, dst_w); 653 vop2_win_write(win, VOP2_WIN_SCALE_YRGB_X, val); 654 val = vop2_scale_factor(src_h, dst_h); 655 vop2_win_write(win, VOP2_WIN_SCALE_YRGB_Y, val); 656 657 vop2_win_write(win, VOP2_WIN_VSD_YRGB_GT4, gt4); 658 vop2_win_write(win, VOP2_WIN_VSD_YRGB_GT2, gt2); 659 660 vop2_win_write(win, VOP2_WIN_YRGB_HOR_SCL_MODE, hor_scl_mode); 661 vop2_win_write(win, VOP2_WIN_YRGB_VER_SCL_MODE, ver_scl_mode); 662 663 if (vop2_cluster_window(win)) 664 return; 665 666 vop2_win_write(win, VOP2_WIN_YRGB_HSCL_FILTER_MODE, hscl_filter_mode); 667 vop2_win_write(win, VOP2_WIN_YRGB_VSCL_FILTER_MODE, vscl_filter_mode); 668 669 if (info->is_yuv) { 670 src_w /= info->hsub; 671 src_h /= info->vsub; 672 673 gt4 = 0; 674 gt2 = 0; 675 676 if (src_h >= (4 * dst_h)) { 677 gt4 = 1; 678 src_h >>= 2; 679 } else if (src_h >= (2 * dst_h)) { 680 gt2 = 1; 681 src_h >>= 1; 682 } 683 684 hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 685 ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 686 687 val = vop2_scale_factor(src_w, dst_w); 688 vop2_win_write(win, VOP2_WIN_SCALE_CBCR_X, val); 689 690 val = vop2_scale_factor(src_h, dst_h); 691 vop2_win_write(win, VOP2_WIN_SCALE_CBCR_Y, val); 692 693 vop2_win_write(win, VOP2_WIN_VSD_CBCR_GT4, gt4); 694 vop2_win_write(win, VOP2_WIN_VSD_CBCR_GT2, gt2); 695 vop2_win_write(win, VOP2_WIN_CBCR_HOR_SCL_MODE, hor_scl_mode); 696 vop2_win_write(win, VOP2_WIN_CBCR_VER_SCL_MODE, ver_scl_mode); 697 vop2_win_write(win, VOP2_WIN_CBCR_HSCL_FILTER_MODE, hscl_filter_mode); 698 vop2_win_write(win, VOP2_WIN_CBCR_VSCL_FILTER_MODE, vscl_filter_mode); 699 } 700 } 701 702 static int vop2_convert_csc_mode(int csc_mode) 703 { 704 switch (csc_mode) { 705 case V4L2_COLORSPACE_SMPTE170M: 706 case V4L2_COLORSPACE_470_SYSTEM_M: 707 case V4L2_COLORSPACE_470_SYSTEM_BG: 708 return CSC_BT601L; 709 case V4L2_COLORSPACE_REC709: 710 case V4L2_COLORSPACE_SMPTE240M: 711 case V4L2_COLORSPACE_DEFAULT: 712 return CSC_BT709L; 713 case V4L2_COLORSPACE_JPEG: 714 return CSC_BT601F; 715 case V4L2_COLORSPACE_BT2020: 716 return CSC_BT2020; 717 default: 718 return CSC_BT709L; 719 } 720 } 721 722 /* 723 * colorspace path: 724 * Input Win csc Output 725 * 1. YUV(2020) --> Y2R->2020To709->R2Y --> YUV_OUTPUT(601/709) 726 * RGB --> R2Y __/ 727 * 728 * 2. YUV(2020) --> bypasss --> YUV_OUTPUT(2020) 729 * RGB --> 709To2020->R2Y __/ 730 * 731 * 3. YUV(2020) --> Y2R->2020To709 --> RGB_OUTPUT(709) 732 * RGB --> R2Y __/ 733 * 734 * 4. YUV(601/709)-> Y2R->709To2020->R2Y --> YUV_OUTPUT(2020) 735 * RGB --> 709To2020->R2Y __/ 736 * 737 * 5. YUV(601/709)-> bypass --> YUV_OUTPUT(709) 738 * RGB --> R2Y __/ 739 * 740 * 6. YUV(601/709)-> bypass --> YUV_OUTPUT(601) 741 * RGB --> R2Y(601) __/ 742 * 743 * 7. YUV --> Y2R(709) --> RGB_OUTPUT(709) 744 * RGB --> bypass __/ 745 * 746 * 8. RGB --> 709To2020->R2Y --> YUV_OUTPUT(2020) 747 * 748 * 9. RGB --> R2Y(709) --> YUV_OUTPUT(709) 749 * 750 * 10. RGB --> R2Y(601) --> YUV_OUTPUT(601) 751 * 752 * 11. RGB --> bypass --> RGB_OUTPUT(709) 753 */ 754 755 static void vop2_setup_csc_mode(struct vop2_video_port *vp, 756 struct vop2_win *win, 757 struct drm_plane_state *pstate) 758 { 759 struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(vp->crtc.state); 760 int is_input_yuv = pstate->fb->format->is_yuv; 761 int is_output_yuv = is_yuv_output(vcstate->bus_format); 762 int input_csc = V4L2_COLORSPACE_DEFAULT; 763 int output_csc = vcstate->color_space; 764 bool r2y_en, y2r_en; 765 int csc_mode; 766 767 if (is_input_yuv && !is_output_yuv) { 768 y2r_en = true; 769 r2y_en = false; 770 csc_mode = vop2_convert_csc_mode(input_csc); 771 } else if (!is_input_yuv && is_output_yuv) { 772 y2r_en = false; 773 r2y_en = true; 774 csc_mode = vop2_convert_csc_mode(output_csc); 775 } else { 776 y2r_en = false; 777 r2y_en = false; 778 csc_mode = false; 779 } 780 781 vop2_win_write(win, VOP2_WIN_Y2R_EN, y2r_en); 782 vop2_win_write(win, VOP2_WIN_R2Y_EN, r2y_en); 783 vop2_win_write(win, VOP2_WIN_CSC_MODE, csc_mode); 784 } 785 786 static void vop2_crtc_enable_irq(struct vop2_video_port *vp, u32 irq) 787 { 788 struct vop2 *vop2 = vp->vop2; 789 790 vop2_writel(vop2, RK3568_VP_INT_CLR(vp->id), irq << 16 | irq); 791 vop2_writel(vop2, RK3568_VP_INT_EN(vp->id), irq << 16 | irq); 792 } 793 794 static void vop2_crtc_disable_irq(struct vop2_video_port *vp, u32 irq) 795 { 796 struct vop2 *vop2 = vp->vop2; 797 798 vop2_writel(vop2, RK3568_VP_INT_EN(vp->id), irq << 16); 799 } 800 801 static int vop2_core_clks_prepare_enable(struct vop2 *vop2) 802 { 803 int ret; 804 805 ret = clk_prepare_enable(vop2->hclk); 806 if (ret < 0) { 807 drm_err(vop2->drm, "failed to enable hclk - %d\n", ret); 808 return ret; 809 } 810 811 ret = clk_prepare_enable(vop2->aclk); 812 if (ret < 0) { 813 drm_err(vop2->drm, "failed to enable aclk - %d\n", ret); 814 goto err; 815 } 816 817 return 0; 818 err: 819 clk_disable_unprepare(vop2->hclk); 820 821 return ret; 822 } 823 824 static void vop2_enable(struct vop2 *vop2) 825 { 826 int ret; 827 828 ret = pm_runtime_resume_and_get(vop2->dev); 829 if (ret < 0) { 830 drm_err(vop2->drm, "failed to get pm runtime: %d\n", ret); 831 return; 832 } 833 834 ret = vop2_core_clks_prepare_enable(vop2); 835 if (ret) { 836 pm_runtime_put_sync(vop2->dev); 837 return; 838 } 839 840 ret = rockchip_drm_dma_attach_device(vop2->drm, vop2->dev); 841 if (ret) { 842 drm_err(vop2->drm, "failed to attach dma mapping, %d\n", ret); 843 return; 844 } 845 846 if (vop2->data->soc_id == 3566) 847 vop2_writel(vop2, RK3568_OTP_WIN_EN, 1); 848 849 vop2_writel(vop2, RK3568_REG_CFG_DONE, RK3568_REG_CFG_DONE__GLB_CFG_DONE_EN); 850 851 /* 852 * Disable auto gating, this is a workaround to 853 * avoid display image shift when a window enabled. 854 */ 855 regmap_clear_bits(vop2->map, RK3568_SYS_AUTO_GATING_CTRL, 856 RK3568_SYS_AUTO_GATING_CTRL__AUTO_GATING_EN); 857 858 vop2_writel(vop2, RK3568_SYS0_INT_CLR, 859 VOP2_INT_BUS_ERRPR << 16 | VOP2_INT_BUS_ERRPR); 860 vop2_writel(vop2, RK3568_SYS0_INT_EN, 861 VOP2_INT_BUS_ERRPR << 16 | VOP2_INT_BUS_ERRPR); 862 vop2_writel(vop2, RK3568_SYS1_INT_CLR, 863 VOP2_INT_BUS_ERRPR << 16 | VOP2_INT_BUS_ERRPR); 864 vop2_writel(vop2, RK3568_SYS1_INT_EN, 865 VOP2_INT_BUS_ERRPR << 16 | VOP2_INT_BUS_ERRPR); 866 } 867 868 static void vop2_disable(struct vop2 *vop2) 869 { 870 rockchip_drm_dma_detach_device(vop2->drm, vop2->dev); 871 872 pm_runtime_put_sync(vop2->dev); 873 874 clk_disable_unprepare(vop2->aclk); 875 clk_disable_unprepare(vop2->hclk); 876 } 877 878 static void vop2_crtc_atomic_disable(struct drm_crtc *crtc, 879 struct drm_atomic_state *state) 880 { 881 struct vop2_video_port *vp = to_vop2_video_port(crtc); 882 struct vop2 *vop2 = vp->vop2; 883 struct drm_crtc_state *old_crtc_state; 884 int ret; 885 886 vop2_lock(vop2); 887 888 old_crtc_state = drm_atomic_get_old_crtc_state(state, crtc); 889 drm_atomic_helper_disable_planes_on_crtc(old_crtc_state, false); 890 891 drm_crtc_vblank_off(crtc); 892 893 /* 894 * Vop standby will take effect at end of current frame, 895 * if dsp hold valid irq happen, it means standby complete. 896 * 897 * we must wait standby complete when we want to disable aclk, 898 * if not, memory bus maybe dead. 899 */ 900 reinit_completion(&vp->dsp_hold_completion); 901 902 vop2_crtc_enable_irq(vp, VP_INT_DSP_HOLD_VALID); 903 904 vop2_vp_write(vp, RK3568_VP_DSP_CTRL, RK3568_VP_DSP_CTRL__STANDBY); 905 906 ret = wait_for_completion_timeout(&vp->dsp_hold_completion, 907 msecs_to_jiffies(50)); 908 if (!ret) 909 drm_info(vop2->drm, "wait for vp%d dsp_hold timeout\n", vp->id); 910 911 vop2_crtc_disable_irq(vp, VP_INT_DSP_HOLD_VALID); 912 913 clk_disable_unprepare(vp->dclk); 914 915 vop2->enable_count--; 916 917 if (!vop2->enable_count) 918 vop2_disable(vop2); 919 920 vop2_unlock(vop2); 921 922 if (crtc->state->event && !crtc->state->active) { 923 spin_lock_irq(&crtc->dev->event_lock); 924 drm_crtc_send_vblank_event(crtc, crtc->state->event); 925 spin_unlock_irq(&crtc->dev->event_lock); 926 927 crtc->state->event = NULL; 928 } 929 } 930 931 static int vop2_plane_atomic_check(struct drm_plane *plane, 932 struct drm_atomic_state *astate) 933 { 934 struct drm_plane_state *pstate = drm_atomic_get_new_plane_state(astate, plane); 935 struct drm_framebuffer *fb = pstate->fb; 936 struct drm_crtc *crtc = pstate->crtc; 937 struct drm_crtc_state *cstate; 938 struct vop2_video_port *vp; 939 struct vop2 *vop2; 940 const struct vop2_data *vop2_data; 941 struct drm_rect *dest = &pstate->dst; 942 struct drm_rect *src = &pstate->src; 943 int min_scale = FRAC_16_16(1, 8); 944 int max_scale = FRAC_16_16(8, 1); 945 int format; 946 int ret; 947 948 if (!crtc) 949 return 0; 950 951 vp = to_vop2_video_port(crtc); 952 vop2 = vp->vop2; 953 vop2_data = vop2->data; 954 955 cstate = drm_atomic_get_existing_crtc_state(pstate->state, crtc); 956 if (WARN_ON(!cstate)) 957 return -EINVAL; 958 959 ret = drm_atomic_helper_check_plane_state(pstate, cstate, 960 min_scale, max_scale, 961 true, true); 962 if (ret) 963 return ret; 964 965 if (!pstate->visible) 966 return 0; 967 968 format = vop2_convert_format(fb->format->format); 969 if (format < 0) 970 return format; 971 972 if (drm_rect_width(src) >> 16 < 4 || drm_rect_height(src) >> 16 < 4 || 973 drm_rect_width(dest) < 4 || drm_rect_width(dest) < 4) { 974 drm_err(vop2->drm, "Invalid size: %dx%d->%dx%d, min size is 4x4\n", 975 drm_rect_width(src) >> 16, drm_rect_height(src) >> 16, 976 drm_rect_width(dest), drm_rect_height(dest)); 977 pstate->visible = false; 978 return 0; 979 } 980 981 if (drm_rect_width(src) >> 16 > vop2_data->max_input.width || 982 drm_rect_height(src) >> 16 > vop2_data->max_input.height) { 983 drm_err(vop2->drm, "Invalid source: %dx%d. max input: %dx%d\n", 984 drm_rect_width(src) >> 16, 985 drm_rect_height(src) >> 16, 986 vop2_data->max_input.width, 987 vop2_data->max_input.height); 988 return -EINVAL; 989 } 990 991 /* 992 * Src.x1 can be odd when do clip, but yuv plane start point 993 * need align with 2 pixel. 994 */ 995 if (fb->format->is_yuv && ((pstate->src.x1 >> 16) % 2)) { 996 drm_err(vop2->drm, "Invalid Source: Yuv format not support odd xpos\n"); 997 return -EINVAL; 998 } 999 1000 return 0; 1001 } 1002 1003 static void vop2_plane_atomic_disable(struct drm_plane *plane, 1004 struct drm_atomic_state *state) 1005 { 1006 struct drm_plane_state *old_pstate = NULL; 1007 struct vop2_win *win = to_vop2_win(plane); 1008 struct vop2 *vop2 = win->vop2; 1009 1010 drm_dbg(vop2->drm, "%s disable\n", win->data->name); 1011 1012 if (state) 1013 old_pstate = drm_atomic_get_old_plane_state(state, plane); 1014 if (old_pstate && !old_pstate->crtc) 1015 return; 1016 1017 vop2_win_disable(win); 1018 vop2_win_write(win, VOP2_WIN_YUV_CLIP, 0); 1019 } 1020 1021 /* 1022 * The color key is 10 bit, so all format should 1023 * convert to 10 bit here. 1024 */ 1025 static void vop2_plane_setup_color_key(struct drm_plane *plane, u32 color_key) 1026 { 1027 struct drm_plane_state *pstate = plane->state; 1028 struct drm_framebuffer *fb = pstate->fb; 1029 struct vop2_win *win = to_vop2_win(plane); 1030 u32 color_key_en = 0; 1031 u32 r = 0; 1032 u32 g = 0; 1033 u32 b = 0; 1034 1035 if (!(color_key & VOP2_COLOR_KEY_MASK) || fb->format->is_yuv) { 1036 vop2_win_write(win, VOP2_WIN_COLOR_KEY_EN, 0); 1037 return; 1038 } 1039 1040 switch (fb->format->format) { 1041 case DRM_FORMAT_RGB565: 1042 case DRM_FORMAT_BGR565: 1043 r = (color_key & 0xf800) >> 11; 1044 g = (color_key & 0x7e0) >> 5; 1045 b = (color_key & 0x1f); 1046 r <<= 5; 1047 g <<= 4; 1048 b <<= 5; 1049 color_key_en = 1; 1050 break; 1051 case DRM_FORMAT_XRGB8888: 1052 case DRM_FORMAT_ARGB8888: 1053 case DRM_FORMAT_XBGR8888: 1054 case DRM_FORMAT_ABGR8888: 1055 case DRM_FORMAT_RGB888: 1056 case DRM_FORMAT_BGR888: 1057 r = (color_key & 0xff0000) >> 16; 1058 g = (color_key & 0xff00) >> 8; 1059 b = (color_key & 0xff); 1060 r <<= 2; 1061 g <<= 2; 1062 b <<= 2; 1063 color_key_en = 1; 1064 break; 1065 } 1066 1067 vop2_win_write(win, VOP2_WIN_COLOR_KEY_EN, color_key_en); 1068 vop2_win_write(win, VOP2_WIN_COLOR_KEY, (r << 20) | (g << 10) | b); 1069 } 1070 1071 static void vop2_plane_atomic_update(struct drm_plane *plane, 1072 struct drm_atomic_state *state) 1073 { 1074 struct drm_plane_state *pstate = plane->state; 1075 struct drm_crtc *crtc = pstate->crtc; 1076 struct vop2_win *win = to_vop2_win(plane); 1077 struct vop2_video_port *vp = to_vop2_video_port(crtc); 1078 struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode; 1079 struct vop2 *vop2 = win->vop2; 1080 struct drm_framebuffer *fb = pstate->fb; 1081 u32 bpp = fb->format->cpp[0] * 8; 1082 u32 actual_w, actual_h, dsp_w, dsp_h; 1083 u32 act_info, dsp_info; 1084 u32 format; 1085 u32 afbc_format; 1086 u32 rb_swap; 1087 u32 uv_swap; 1088 struct drm_rect *src = &pstate->src; 1089 struct drm_rect *dest = &pstate->dst; 1090 u32 afbc_tile_num; 1091 u32 transform_offset; 1092 bool dither_up; 1093 bool xmirror = pstate->rotation & DRM_MODE_REFLECT_X ? true : false; 1094 bool ymirror = pstate->rotation & DRM_MODE_REFLECT_Y ? true : false; 1095 bool rotate_270 = pstate->rotation & DRM_MODE_ROTATE_270; 1096 bool rotate_90 = pstate->rotation & DRM_MODE_ROTATE_90; 1097 struct rockchip_gem_object *rk_obj; 1098 unsigned long offset; 1099 bool afbc_en; 1100 dma_addr_t yrgb_mst; 1101 dma_addr_t uv_mst; 1102 1103 /* 1104 * can't update plane when vop2 is disabled. 1105 */ 1106 if (WARN_ON(!crtc)) 1107 return; 1108 1109 if (!pstate->visible) { 1110 vop2_plane_atomic_disable(plane, state); 1111 return; 1112 } 1113 1114 afbc_en = rockchip_afbc(plane, fb->modifier); 1115 1116 offset = (src->x1 >> 16) * fb->format->cpp[0]; 1117 1118 /* 1119 * AFBC HDR_PTR must set to the zero offset of the framebuffer. 1120 */ 1121 if (afbc_en) 1122 offset = 0; 1123 else if (pstate->rotation & DRM_MODE_REFLECT_Y) 1124 offset += ((src->y2 >> 16) - 1) * fb->pitches[0]; 1125 else 1126 offset += (src->y1 >> 16) * fb->pitches[0]; 1127 1128 rk_obj = to_rockchip_obj(fb->obj[0]); 1129 1130 yrgb_mst = rk_obj->dma_addr + offset + fb->offsets[0]; 1131 if (fb->format->is_yuv) { 1132 int hsub = fb->format->hsub; 1133 int vsub = fb->format->vsub; 1134 1135 offset = (src->x1 >> 16) * fb->format->cpp[1] / hsub; 1136 offset += (src->y1 >> 16) * fb->pitches[1] / vsub; 1137 1138 if ((pstate->rotation & DRM_MODE_REFLECT_Y) && !afbc_en) 1139 offset += fb->pitches[1] * ((pstate->src_h >> 16) - 2) / vsub; 1140 1141 rk_obj = to_rockchip_obj(fb->obj[0]); 1142 uv_mst = rk_obj->dma_addr + offset + fb->offsets[1]; 1143 } 1144 1145 actual_w = drm_rect_width(src) >> 16; 1146 actual_h = drm_rect_height(src) >> 16; 1147 dsp_w = drm_rect_width(dest); 1148 1149 if (dest->x1 + dsp_w > adjusted_mode->hdisplay) { 1150 drm_err(vop2->drm, "vp%d %s dest->x1[%d] + dsp_w[%d] exceed mode hdisplay[%d]\n", 1151 vp->id, win->data->name, dest->x1, dsp_w, adjusted_mode->hdisplay); 1152 dsp_w = adjusted_mode->hdisplay - dest->x1; 1153 if (dsp_w < 4) 1154 dsp_w = 4; 1155 actual_w = dsp_w * actual_w / drm_rect_width(dest); 1156 } 1157 1158 dsp_h = drm_rect_height(dest); 1159 1160 if (dest->y1 + dsp_h > adjusted_mode->vdisplay) { 1161 drm_err(vop2->drm, "vp%d %s dest->y1[%d] + dsp_h[%d] exceed mode vdisplay[%d]\n", 1162 vp->id, win->data->name, dest->y1, dsp_h, adjusted_mode->vdisplay); 1163 dsp_h = adjusted_mode->vdisplay - dest->y1; 1164 if (dsp_h < 4) 1165 dsp_h = 4; 1166 actual_h = dsp_h * actual_h / drm_rect_height(dest); 1167 } 1168 1169 /* 1170 * This is workaround solution for IC design: 1171 * esmart can't support scale down when actual_w % 16 == 1. 1172 */ 1173 if (!(win->data->feature & WIN_FEATURE_AFBDC)) { 1174 if (actual_w > dsp_w && (actual_w & 0xf) == 1) { 1175 drm_err(vop2->drm, "vp%d %s act_w[%d] MODE 16 == 1\n", 1176 vp->id, win->data->name, actual_w); 1177 actual_w -= 1; 1178 } 1179 } 1180 1181 if (afbc_en && actual_w % 4) { 1182 drm_err(vop2->drm, "vp%d %s actual_w[%d] not 4 pixel aligned\n", 1183 vp->id, win->data->name, actual_w); 1184 actual_w = ALIGN_DOWN(actual_w, 4); 1185 } 1186 1187 act_info = (actual_h - 1) << 16 | ((actual_w - 1) & 0xffff); 1188 dsp_info = (dsp_h - 1) << 16 | ((dsp_w - 1) & 0xffff); 1189 1190 format = vop2_convert_format(fb->format->format); 1191 1192 drm_dbg(vop2->drm, "vp%d update %s[%dx%d->%dx%d@%dx%d] fmt[%p4cc_%s] addr[%pad]\n", 1193 vp->id, win->data->name, actual_w, actual_h, dsp_w, dsp_h, 1194 dest->x1, dest->y1, 1195 &fb->format->format, 1196 afbc_en ? "AFBC" : "", &yrgb_mst); 1197 1198 if (afbc_en) { 1199 u32 stride; 1200 1201 /* the afbc superblock is 16 x 16 */ 1202 afbc_format = vop2_convert_afbc_format(fb->format->format); 1203 1204 /* Enable color transform for YTR */ 1205 if (fb->modifier & AFBC_FORMAT_MOD_YTR) 1206 afbc_format |= (1 << 4); 1207 1208 afbc_tile_num = ALIGN(actual_w, 16) >> 4; 1209 1210 /* 1211 * AFBC pic_vir_width is count by pixel, this is different 1212 * with WIN_VIR_STRIDE. 1213 */ 1214 stride = (fb->pitches[0] << 3) / bpp; 1215 if ((stride & 0x3f) && (xmirror || rotate_90 || rotate_270)) 1216 drm_err(vop2->drm, "vp%d %s stride[%d] not 64 pixel aligned\n", 1217 vp->id, win->data->name, stride); 1218 1219 rb_swap = vop2_afbc_rb_swap(fb->format->format); 1220 uv_swap = vop2_afbc_uv_swap(fb->format->format); 1221 /* 1222 * This is a workaround for crazy IC design, Cluster 1223 * and Esmart/Smart use different format configuration map: 1224 * YUV420_10BIT: 0x10 for Cluster, 0x14 for Esmart/Smart. 1225 * 1226 * This is one thing we can make the convert simple: 1227 * AFBCD decode all the YUV data to YUV444. So we just 1228 * set all the yuv 10 bit to YUV444_10. 1229 */ 1230 if (fb->format->is_yuv && bpp == 10) 1231 format = VOP2_CLUSTER_YUV444_10; 1232 1233 if (vop2_cluster_window(win)) 1234 vop2_win_write(win, VOP2_WIN_AFBC_ENABLE, 1); 1235 vop2_win_write(win, VOP2_WIN_AFBC_FORMAT, afbc_format); 1236 vop2_win_write(win, VOP2_WIN_AFBC_RB_SWAP, rb_swap); 1237 vop2_win_write(win, VOP2_WIN_AFBC_UV_SWAP, uv_swap); 1238 vop2_win_write(win, VOP2_WIN_AFBC_AUTO_GATING_EN, 0); 1239 vop2_win_write(win, VOP2_WIN_AFBC_BLOCK_SPLIT_EN, 0); 1240 if (pstate->rotation & (DRM_MODE_ROTATE_270 | DRM_MODE_ROTATE_90)) { 1241 vop2_win_write(win, VOP2_WIN_AFBC_HALF_BLOCK_EN, 0); 1242 transform_offset = vop2_afbc_transform_offset(pstate, false); 1243 } else { 1244 vop2_win_write(win, VOP2_WIN_AFBC_HALF_BLOCK_EN, 1); 1245 transform_offset = vop2_afbc_transform_offset(pstate, true); 1246 } 1247 vop2_win_write(win, VOP2_WIN_AFBC_HDR_PTR, yrgb_mst); 1248 vop2_win_write(win, VOP2_WIN_AFBC_PIC_SIZE, act_info); 1249 vop2_win_write(win, VOP2_WIN_AFBC_TRANSFORM_OFFSET, transform_offset); 1250 vop2_win_write(win, VOP2_WIN_AFBC_PIC_OFFSET, ((src->x1 >> 16) | src->y1)); 1251 vop2_win_write(win, VOP2_WIN_AFBC_DSP_OFFSET, (dest->x1 | (dest->y1 << 16))); 1252 vop2_win_write(win, VOP2_WIN_AFBC_PIC_VIR_WIDTH, stride); 1253 vop2_win_write(win, VOP2_WIN_AFBC_TILE_NUM, afbc_tile_num); 1254 vop2_win_write(win, VOP2_WIN_XMIRROR, xmirror); 1255 vop2_win_write(win, VOP2_WIN_AFBC_ROTATE_270, rotate_270); 1256 vop2_win_write(win, VOP2_WIN_AFBC_ROTATE_90, rotate_90); 1257 } else { 1258 vop2_win_write(win, VOP2_WIN_YRGB_VIR, DIV_ROUND_UP(fb->pitches[0], 4)); 1259 } 1260 1261 vop2_win_write(win, VOP2_WIN_YMIRROR, ymirror); 1262 1263 if (rotate_90 || rotate_270) { 1264 act_info = swahw32(act_info); 1265 actual_w = drm_rect_height(src) >> 16; 1266 actual_h = drm_rect_width(src) >> 16; 1267 } 1268 1269 vop2_win_write(win, VOP2_WIN_FORMAT, format); 1270 vop2_win_write(win, VOP2_WIN_YRGB_MST, yrgb_mst); 1271 1272 rb_swap = vop2_win_rb_swap(fb->format->format); 1273 vop2_win_write(win, VOP2_WIN_RB_SWAP, rb_swap); 1274 if (!vop2_cluster_window(win)) { 1275 uv_swap = vop2_win_uv_swap(fb->format->format); 1276 vop2_win_write(win, VOP2_WIN_UV_SWAP, uv_swap); 1277 } 1278 1279 if (fb->format->is_yuv) { 1280 vop2_win_write(win, VOP2_WIN_UV_VIR, DIV_ROUND_UP(fb->pitches[1], 4)); 1281 vop2_win_write(win, VOP2_WIN_UV_MST, uv_mst); 1282 } 1283 1284 vop2_setup_scale(vop2, win, actual_w, actual_h, dsp_w, dsp_h, fb->format->format); 1285 if (!vop2_cluster_window(win)) 1286 vop2_plane_setup_color_key(plane, 0); 1287 vop2_win_write(win, VOP2_WIN_ACT_INFO, act_info); 1288 vop2_win_write(win, VOP2_WIN_DSP_INFO, dsp_info); 1289 vop2_win_write(win, VOP2_WIN_DSP_ST, dest->y1 << 16 | (dest->x1 & 0xffff)); 1290 1291 vop2_setup_csc_mode(vp, win, pstate); 1292 1293 dither_up = vop2_win_dither_up(fb->format->format); 1294 vop2_win_write(win, VOP2_WIN_DITHER_UP, dither_up); 1295 1296 vop2_win_write(win, VOP2_WIN_ENABLE, 1); 1297 1298 if (vop2_cluster_window(win)) { 1299 int lb_mode = vop2_get_cluster_lb_mode(win, pstate); 1300 1301 vop2_win_write(win, VOP2_WIN_CLUSTER_LB_MODE, lb_mode); 1302 vop2_win_write(win, VOP2_WIN_CLUSTER_ENABLE, 1); 1303 } 1304 } 1305 1306 static const struct drm_plane_helper_funcs vop2_plane_helper_funcs = { 1307 .atomic_check = vop2_plane_atomic_check, 1308 .atomic_update = vop2_plane_atomic_update, 1309 .atomic_disable = vop2_plane_atomic_disable, 1310 }; 1311 1312 static const struct drm_plane_funcs vop2_plane_funcs = { 1313 .update_plane = drm_atomic_helper_update_plane, 1314 .disable_plane = drm_atomic_helper_disable_plane, 1315 .destroy = drm_plane_cleanup, 1316 .reset = drm_atomic_helper_plane_reset, 1317 .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state, 1318 .atomic_destroy_state = drm_atomic_helper_plane_destroy_state, 1319 .format_mod_supported = rockchip_vop2_mod_supported, 1320 }; 1321 1322 static int vop2_crtc_enable_vblank(struct drm_crtc *crtc) 1323 { 1324 struct vop2_video_port *vp = to_vop2_video_port(crtc); 1325 1326 vop2_crtc_enable_irq(vp, VP_INT_FS_FIELD); 1327 1328 return 0; 1329 } 1330 1331 static void vop2_crtc_disable_vblank(struct drm_crtc *crtc) 1332 { 1333 struct vop2_video_port *vp = to_vop2_video_port(crtc); 1334 1335 vop2_crtc_disable_irq(vp, VP_INT_FS_FIELD); 1336 } 1337 1338 static bool vop2_crtc_mode_fixup(struct drm_crtc *crtc, 1339 const struct drm_display_mode *mode, 1340 struct drm_display_mode *adj_mode) 1341 { 1342 drm_mode_set_crtcinfo(adj_mode, CRTC_INTERLACE_HALVE_V | 1343 CRTC_STEREO_DOUBLE); 1344 1345 return true; 1346 } 1347 1348 static void vop2_dither_setup(struct drm_crtc *crtc, u32 *dsp_ctrl) 1349 { 1350 struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(crtc->state); 1351 1352 switch (vcstate->bus_format) { 1353 case MEDIA_BUS_FMT_RGB565_1X16: 1354 *dsp_ctrl |= RK3568_VP_DSP_CTRL__DITHER_DOWN_EN; 1355 break; 1356 case MEDIA_BUS_FMT_RGB666_1X18: 1357 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI: 1358 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 1359 *dsp_ctrl |= RK3568_VP_DSP_CTRL__DITHER_DOWN_EN; 1360 *dsp_ctrl |= RGB888_TO_RGB666; 1361 break; 1362 case MEDIA_BUS_FMT_YUV8_1X24: 1363 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 1364 *dsp_ctrl |= RK3568_VP_DSP_CTRL__PRE_DITHER_DOWN_EN; 1365 break; 1366 default: 1367 break; 1368 } 1369 1370 if (vcstate->output_mode != ROCKCHIP_OUT_MODE_AAAA) 1371 *dsp_ctrl |= RK3568_VP_DSP_CTRL__PRE_DITHER_DOWN_EN; 1372 1373 *dsp_ctrl |= FIELD_PREP(RK3568_VP_DSP_CTRL__DITHER_DOWN_SEL, 1374 DITHER_DOWN_ALLEGRO); 1375 } 1376 1377 static void vop2_post_config(struct drm_crtc *crtc) 1378 { 1379 struct vop2_video_port *vp = to_vop2_video_port(crtc); 1380 struct drm_display_mode *mode = &crtc->state->adjusted_mode; 1381 u16 vtotal = mode->crtc_vtotal; 1382 u16 hdisplay = mode->crtc_hdisplay; 1383 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 1384 u16 vdisplay = mode->crtc_vdisplay; 1385 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 1386 u32 left_margin = 100, right_margin = 100; 1387 u32 top_margin = 100, bottom_margin = 100; 1388 u16 hsize = hdisplay * (left_margin + right_margin) / 200; 1389 u16 vsize = vdisplay * (top_margin + bottom_margin) / 200; 1390 u16 hact_end, vact_end; 1391 u32 val; 1392 1393 vsize = rounddown(vsize, 2); 1394 hsize = rounddown(hsize, 2); 1395 hact_st += hdisplay * (100 - left_margin) / 200; 1396 hact_end = hact_st + hsize; 1397 val = hact_st << 16; 1398 val |= hact_end; 1399 vop2_vp_write(vp, RK3568_VP_POST_DSP_HACT_INFO, val); 1400 vact_st += vdisplay * (100 - top_margin) / 200; 1401 vact_end = vact_st + vsize; 1402 val = vact_st << 16; 1403 val |= vact_end; 1404 vop2_vp_write(vp, RK3568_VP_POST_DSP_VACT_INFO, val); 1405 val = scl_cal_scale2(vdisplay, vsize) << 16; 1406 val |= scl_cal_scale2(hdisplay, hsize); 1407 vop2_vp_write(vp, RK3568_VP_POST_SCL_FACTOR_YRGB, val); 1408 1409 val = 0; 1410 if (hdisplay != hsize) 1411 val |= RK3568_VP_POST_SCL_CTRL__HSCALEDOWN; 1412 if (vdisplay != vsize) 1413 val |= RK3568_VP_POST_SCL_CTRL__VSCALEDOWN; 1414 vop2_vp_write(vp, RK3568_VP_POST_SCL_CTRL, val); 1415 1416 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1417 u16 vact_st_f1 = vtotal + vact_st + 1; 1418 u16 vact_end_f1 = vact_st_f1 + vsize; 1419 1420 val = vact_st_f1 << 16 | vact_end_f1; 1421 vop2_vp_write(vp, RK3568_VP_POST_DSP_VACT_INFO_F1, val); 1422 } 1423 1424 vop2_vp_write(vp, RK3568_VP_DSP_BG, 0); 1425 } 1426 1427 static void rk3568_set_intf_mux(struct vop2_video_port *vp, int id, 1428 u32 polflags) 1429 { 1430 struct vop2 *vop2 = vp->vop2; 1431 u32 die, dip; 1432 1433 die = vop2_readl(vop2, RK3568_DSP_IF_EN); 1434 dip = vop2_readl(vop2, RK3568_DSP_IF_POL); 1435 1436 switch (id) { 1437 case ROCKCHIP_VOP2_EP_RGB0: 1438 die &= ~RK3568_SYS_DSP_INFACE_EN_RGB_MUX; 1439 die |= RK3568_SYS_DSP_INFACE_EN_RGB | 1440 FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_RGB_MUX, vp->id); 1441 dip &= ~RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL; 1442 dip |= FIELD_PREP(RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL, polflags); 1443 if (polflags & POLFLAG_DCLK_INV) 1444 regmap_write(vop2->grf, RK3568_GRF_VO_CON1, BIT(3 + 16) | BIT(3)); 1445 else 1446 regmap_write(vop2->grf, RK3568_GRF_VO_CON1, BIT(3 + 16)); 1447 break; 1448 case ROCKCHIP_VOP2_EP_HDMI0: 1449 die &= ~RK3568_SYS_DSP_INFACE_EN_HDMI_MUX; 1450 die |= RK3568_SYS_DSP_INFACE_EN_HDMI | 1451 FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_HDMI_MUX, vp->id); 1452 dip &= ~RK3568_DSP_IF_POL__HDMI_PIN_POL; 1453 dip |= FIELD_PREP(RK3568_DSP_IF_POL__HDMI_PIN_POL, polflags); 1454 break; 1455 case ROCKCHIP_VOP2_EP_EDP0: 1456 die &= ~RK3568_SYS_DSP_INFACE_EN_EDP_MUX; 1457 die |= RK3568_SYS_DSP_INFACE_EN_EDP | 1458 FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_EDP_MUX, vp->id); 1459 dip &= ~RK3568_DSP_IF_POL__EDP_PIN_POL; 1460 dip |= FIELD_PREP(RK3568_DSP_IF_POL__EDP_PIN_POL, polflags); 1461 break; 1462 case ROCKCHIP_VOP2_EP_MIPI0: 1463 die &= ~RK3568_SYS_DSP_INFACE_EN_MIPI0_MUX; 1464 die |= RK3568_SYS_DSP_INFACE_EN_MIPI0 | 1465 FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_MIPI0_MUX, vp->id); 1466 dip &= ~RK3568_DSP_IF_POL__MIPI_PIN_POL; 1467 dip |= FIELD_PREP(RK3568_DSP_IF_POL__MIPI_PIN_POL, polflags); 1468 break; 1469 case ROCKCHIP_VOP2_EP_MIPI1: 1470 die &= ~RK3568_SYS_DSP_INFACE_EN_MIPI1_MUX; 1471 die |= RK3568_SYS_DSP_INFACE_EN_MIPI1 | 1472 FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_MIPI1_MUX, vp->id); 1473 dip &= ~RK3568_DSP_IF_POL__MIPI_PIN_POL; 1474 dip |= FIELD_PREP(RK3568_DSP_IF_POL__MIPI_PIN_POL, polflags); 1475 break; 1476 case ROCKCHIP_VOP2_EP_LVDS0: 1477 die &= ~RK3568_SYS_DSP_INFACE_EN_LVDS0_MUX; 1478 die |= RK3568_SYS_DSP_INFACE_EN_LVDS0 | 1479 FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_LVDS0_MUX, vp->id); 1480 dip &= ~RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL; 1481 dip |= FIELD_PREP(RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL, polflags); 1482 break; 1483 case ROCKCHIP_VOP2_EP_LVDS1: 1484 die &= ~RK3568_SYS_DSP_INFACE_EN_LVDS1_MUX; 1485 die |= RK3568_SYS_DSP_INFACE_EN_LVDS1 | 1486 FIELD_PREP(RK3568_SYS_DSP_INFACE_EN_LVDS1_MUX, vp->id); 1487 dip &= ~RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL; 1488 dip |= FIELD_PREP(RK3568_DSP_IF_POL__RGB_LVDS_PIN_POL, polflags); 1489 break; 1490 default: 1491 drm_err(vop2->drm, "Invalid interface id %d on vp%d\n", id, vp->id); 1492 return; 1493 } 1494 1495 dip |= RK3568_DSP_IF_POL__CFG_DONE_IMD; 1496 1497 vop2_writel(vop2, RK3568_DSP_IF_EN, die); 1498 vop2_writel(vop2, RK3568_DSP_IF_POL, dip); 1499 } 1500 1501 static int us_to_vertical_line(struct drm_display_mode *mode, int us) 1502 { 1503 return us * mode->clock / mode->htotal / 1000; 1504 } 1505 1506 static void vop2_crtc_atomic_enable(struct drm_crtc *crtc, 1507 struct drm_atomic_state *state) 1508 { 1509 struct vop2_video_port *vp = to_vop2_video_port(crtc); 1510 struct vop2 *vop2 = vp->vop2; 1511 const struct vop2_data *vop2_data = vop2->data; 1512 const struct vop2_video_port_data *vp_data = &vop2_data->vp[vp->id]; 1513 struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 1514 struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(crtc->state); 1515 struct drm_display_mode *mode = &crtc->state->adjusted_mode; 1516 unsigned long clock = mode->crtc_clock * 1000; 1517 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 1518 u16 hdisplay = mode->crtc_hdisplay; 1519 u16 htotal = mode->crtc_htotal; 1520 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 1521 u16 hact_end = hact_st + hdisplay; 1522 u16 vdisplay = mode->crtc_vdisplay; 1523 u16 vtotal = mode->crtc_vtotal; 1524 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 1525 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 1526 u16 vact_end = vact_st + vdisplay; 1527 u8 out_mode; 1528 u32 dsp_ctrl = 0; 1529 int act_end; 1530 u32 val, polflags; 1531 int ret; 1532 struct drm_encoder *encoder; 1533 1534 drm_dbg(vop2->drm, "Update mode to %dx%d%s%d, type: %d for vp%d\n", 1535 hdisplay, vdisplay, mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p", 1536 drm_mode_vrefresh(mode), vcstate->output_type, vp->id); 1537 1538 vop2_lock(vop2); 1539 1540 ret = clk_prepare_enable(vp->dclk); 1541 if (ret < 0) { 1542 drm_err(vop2->drm, "failed to enable dclk for video port%d - %d\n", 1543 vp->id, ret); 1544 vop2_unlock(vop2); 1545 return; 1546 } 1547 1548 if (!vop2->enable_count) 1549 vop2_enable(vop2); 1550 1551 vop2->enable_count++; 1552 1553 vop2_crtc_enable_irq(vp, VP_INT_POST_BUF_EMPTY); 1554 1555 polflags = 0; 1556 if (vcstate->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) 1557 polflags |= POLFLAG_DCLK_INV; 1558 if (mode->flags & DRM_MODE_FLAG_PHSYNC) 1559 polflags |= BIT(HSYNC_POSITIVE); 1560 if (mode->flags & DRM_MODE_FLAG_PVSYNC) 1561 polflags |= BIT(VSYNC_POSITIVE); 1562 1563 drm_for_each_encoder_mask(encoder, crtc->dev, crtc_state->encoder_mask) { 1564 struct rockchip_encoder *rkencoder = to_rockchip_encoder(encoder); 1565 1566 rk3568_set_intf_mux(vp, rkencoder->crtc_endpoint_id, polflags); 1567 } 1568 1569 if (vcstate->output_mode == ROCKCHIP_OUT_MODE_AAAA && 1570 !(vp_data->feature & VOP_FEATURE_OUTPUT_10BIT)) 1571 out_mode = ROCKCHIP_OUT_MODE_P888; 1572 else 1573 out_mode = vcstate->output_mode; 1574 1575 dsp_ctrl |= FIELD_PREP(RK3568_VP_DSP_CTRL__OUT_MODE, out_mode); 1576 1577 if (vop2_output_uv_swap(vcstate->bus_format, vcstate->output_mode)) 1578 dsp_ctrl |= RK3568_VP_DSP_CTRL__DSP_RB_SWAP; 1579 1580 if (is_yuv_output(vcstate->bus_format)) 1581 dsp_ctrl |= RK3568_VP_DSP_CTRL__POST_DSP_OUT_R2Y; 1582 1583 vop2_dither_setup(crtc, &dsp_ctrl); 1584 1585 vop2_vp_write(vp, RK3568_VP_DSP_HTOTAL_HS_END, (htotal << 16) | hsync_len); 1586 val = hact_st << 16; 1587 val |= hact_end; 1588 vop2_vp_write(vp, RK3568_VP_DSP_HACT_ST_END, val); 1589 1590 val = vact_st << 16; 1591 val |= vact_end; 1592 vop2_vp_write(vp, RK3568_VP_DSP_VACT_ST_END, val); 1593 1594 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1595 u16 vact_st_f1 = vtotal + vact_st + 1; 1596 u16 vact_end_f1 = vact_st_f1 + vdisplay; 1597 1598 val = vact_st_f1 << 16 | vact_end_f1; 1599 vop2_vp_write(vp, RK3568_VP_DSP_VACT_ST_END_F1, val); 1600 1601 val = vtotal << 16 | (vtotal + vsync_len); 1602 vop2_vp_write(vp, RK3568_VP_DSP_VS_ST_END_F1, val); 1603 dsp_ctrl |= RK3568_VP_DSP_CTRL__DSP_INTERLACE; 1604 dsp_ctrl |= RK3568_VP_DSP_CTRL__DSP_FILED_POL; 1605 dsp_ctrl |= RK3568_VP_DSP_CTRL__P2I_EN; 1606 vtotal += vtotal + 1; 1607 act_end = vact_end_f1; 1608 } else { 1609 act_end = vact_end; 1610 } 1611 1612 vop2_writel(vop2, RK3568_VP_LINE_FLAG(vp->id), 1613 (act_end - us_to_vertical_line(mode, 0)) << 16 | act_end); 1614 1615 vop2_vp_write(vp, RK3568_VP_DSP_VTOTAL_VS_END, vtotal << 16 | vsync_len); 1616 1617 if (mode->flags & DRM_MODE_FLAG_DBLCLK) { 1618 dsp_ctrl |= RK3568_VP_DSP_CTRL__CORE_DCLK_DIV; 1619 clock *= 2; 1620 } 1621 1622 vop2_vp_write(vp, RK3568_VP_MIPI_CTRL, 0); 1623 1624 clk_set_rate(vp->dclk, clock); 1625 1626 vop2_post_config(crtc); 1627 1628 vop2_cfg_done(vp); 1629 1630 vop2_vp_write(vp, RK3568_VP_DSP_CTRL, dsp_ctrl); 1631 1632 drm_crtc_vblank_on(crtc); 1633 1634 vop2_unlock(vop2); 1635 } 1636 1637 static int vop2_crtc_atomic_check(struct drm_crtc *crtc, 1638 struct drm_atomic_state *state) 1639 { 1640 struct vop2_video_port *vp = to_vop2_video_port(crtc); 1641 struct drm_plane *plane; 1642 int nplanes = 0; 1643 struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, crtc); 1644 1645 drm_atomic_crtc_state_for_each_plane(plane, crtc_state) 1646 nplanes++; 1647 1648 if (nplanes > vp->nlayers) 1649 return -EINVAL; 1650 1651 return 0; 1652 } 1653 1654 static bool is_opaque(u16 alpha) 1655 { 1656 return (alpha >> 8) == 0xff; 1657 } 1658 1659 static void vop2_parse_alpha(struct vop2_alpha_config *alpha_config, 1660 struct vop2_alpha *alpha) 1661 { 1662 int src_glb_alpha_en = is_opaque(alpha_config->src_glb_alpha_value) ? 0 : 1; 1663 int dst_glb_alpha_en = is_opaque(alpha_config->dst_glb_alpha_value) ? 0 : 1; 1664 int src_color_mode = alpha_config->src_premulti_en ? 1665 ALPHA_SRC_PRE_MUL : ALPHA_SRC_NO_PRE_MUL; 1666 int dst_color_mode = alpha_config->dst_premulti_en ? 1667 ALPHA_SRC_PRE_MUL : ALPHA_SRC_NO_PRE_MUL; 1668 1669 alpha->src_color_ctrl.val = 0; 1670 alpha->dst_color_ctrl.val = 0; 1671 alpha->src_alpha_ctrl.val = 0; 1672 alpha->dst_alpha_ctrl.val = 0; 1673 1674 if (!alpha_config->src_pixel_alpha_en) 1675 alpha->src_color_ctrl.bits.blend_mode = ALPHA_GLOBAL; 1676 else if (alpha_config->src_pixel_alpha_en && !src_glb_alpha_en) 1677 alpha->src_color_ctrl.bits.blend_mode = ALPHA_PER_PIX; 1678 else 1679 alpha->src_color_ctrl.bits.blend_mode = ALPHA_PER_PIX_GLOBAL; 1680 1681 alpha->src_color_ctrl.bits.alpha_en = 1; 1682 1683 if (alpha->src_color_ctrl.bits.blend_mode == ALPHA_GLOBAL) { 1684 alpha->src_color_ctrl.bits.color_mode = src_color_mode; 1685 alpha->src_color_ctrl.bits.factor_mode = SRC_FAC_ALPHA_SRC_GLOBAL; 1686 } else if (alpha->src_color_ctrl.bits.blend_mode == ALPHA_PER_PIX) { 1687 alpha->src_color_ctrl.bits.color_mode = src_color_mode; 1688 alpha->src_color_ctrl.bits.factor_mode = SRC_FAC_ALPHA_ONE; 1689 } else { 1690 alpha->src_color_ctrl.bits.color_mode = ALPHA_SRC_PRE_MUL; 1691 alpha->src_color_ctrl.bits.factor_mode = SRC_FAC_ALPHA_SRC_GLOBAL; 1692 } 1693 alpha->src_color_ctrl.bits.glb_alpha = alpha_config->src_glb_alpha_value >> 8; 1694 alpha->src_color_ctrl.bits.alpha_mode = ALPHA_STRAIGHT; 1695 alpha->src_color_ctrl.bits.alpha_cal_mode = ALPHA_SATURATION; 1696 1697 alpha->dst_color_ctrl.bits.alpha_mode = ALPHA_STRAIGHT; 1698 alpha->dst_color_ctrl.bits.alpha_cal_mode = ALPHA_SATURATION; 1699 alpha->dst_color_ctrl.bits.blend_mode = ALPHA_GLOBAL; 1700 alpha->dst_color_ctrl.bits.glb_alpha = alpha_config->dst_glb_alpha_value >> 8; 1701 alpha->dst_color_ctrl.bits.color_mode = dst_color_mode; 1702 alpha->dst_color_ctrl.bits.factor_mode = ALPHA_SRC_INVERSE; 1703 1704 alpha->src_alpha_ctrl.bits.alpha_mode = ALPHA_STRAIGHT; 1705 alpha->src_alpha_ctrl.bits.blend_mode = alpha->src_color_ctrl.bits.blend_mode; 1706 alpha->src_alpha_ctrl.bits.alpha_cal_mode = ALPHA_SATURATION; 1707 alpha->src_alpha_ctrl.bits.factor_mode = ALPHA_ONE; 1708 1709 alpha->dst_alpha_ctrl.bits.alpha_mode = ALPHA_STRAIGHT; 1710 if (alpha_config->dst_pixel_alpha_en && !dst_glb_alpha_en) 1711 alpha->dst_alpha_ctrl.bits.blend_mode = ALPHA_PER_PIX; 1712 else 1713 alpha->dst_alpha_ctrl.bits.blend_mode = ALPHA_PER_PIX_GLOBAL; 1714 alpha->dst_alpha_ctrl.bits.alpha_cal_mode = ALPHA_NO_SATURATION; 1715 alpha->dst_alpha_ctrl.bits.factor_mode = ALPHA_SRC_INVERSE; 1716 } 1717 1718 static int vop2_find_start_mixer_id_for_vp(struct vop2 *vop2, u8 port_id) 1719 { 1720 struct vop2_video_port *vp; 1721 int used_layer = 0; 1722 int i; 1723 1724 for (i = 0; i < port_id; i++) { 1725 vp = &vop2->vps[i]; 1726 used_layer += hweight32(vp->win_mask); 1727 } 1728 1729 return used_layer; 1730 } 1731 1732 static void vop2_setup_cluster_alpha(struct vop2 *vop2, struct vop2_win *main_win) 1733 { 1734 u32 offset = (main_win->data->phys_id * 0x10); 1735 struct vop2_alpha_config alpha_config; 1736 struct vop2_alpha alpha; 1737 struct drm_plane_state *bottom_win_pstate; 1738 bool src_pixel_alpha_en = false; 1739 u16 src_glb_alpha_val, dst_glb_alpha_val; 1740 bool premulti_en = false; 1741 bool swap = false; 1742 1743 /* At one win mode, win0 is dst/bottom win, and win1 is a all zero src/top win */ 1744 bottom_win_pstate = main_win->base.state; 1745 src_glb_alpha_val = 0; 1746 dst_glb_alpha_val = main_win->base.state->alpha; 1747 1748 if (!bottom_win_pstate->fb) 1749 return; 1750 1751 alpha_config.src_premulti_en = premulti_en; 1752 alpha_config.dst_premulti_en = false; 1753 alpha_config.src_pixel_alpha_en = src_pixel_alpha_en; 1754 alpha_config.dst_pixel_alpha_en = true; /* alpha value need transfer to next mix */ 1755 alpha_config.src_glb_alpha_value = src_glb_alpha_val; 1756 alpha_config.dst_glb_alpha_value = dst_glb_alpha_val; 1757 vop2_parse_alpha(&alpha_config, &alpha); 1758 1759 alpha.src_color_ctrl.bits.src_dst_swap = swap; 1760 vop2_writel(vop2, RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL + offset, 1761 alpha.src_color_ctrl.val); 1762 vop2_writel(vop2, RK3568_CLUSTER0_MIX_DST_COLOR_CTRL + offset, 1763 alpha.dst_color_ctrl.val); 1764 vop2_writel(vop2, RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL + offset, 1765 alpha.src_alpha_ctrl.val); 1766 vop2_writel(vop2, RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL + offset, 1767 alpha.dst_alpha_ctrl.val); 1768 } 1769 1770 static void vop2_setup_alpha(struct vop2_video_port *vp) 1771 { 1772 struct vop2 *vop2 = vp->vop2; 1773 struct drm_framebuffer *fb; 1774 struct vop2_alpha_config alpha_config; 1775 struct vop2_alpha alpha; 1776 struct drm_plane *plane; 1777 int pixel_alpha_en; 1778 int premulti_en, gpremulti_en = 0; 1779 int mixer_id; 1780 u32 offset; 1781 bool bottom_layer_alpha_en = false; 1782 u32 dst_global_alpha = DRM_BLEND_ALPHA_OPAQUE; 1783 1784 mixer_id = vop2_find_start_mixer_id_for_vp(vop2, vp->id); 1785 alpha_config.dst_pixel_alpha_en = true; /* alpha value need transfer to next mix */ 1786 1787 drm_atomic_crtc_for_each_plane(plane, &vp->crtc) { 1788 struct vop2_win *win = to_vop2_win(plane); 1789 1790 if (plane->state->normalized_zpos == 0 && 1791 !is_opaque(plane->state->alpha) && 1792 !vop2_cluster_window(win)) { 1793 /* 1794 * If bottom layer have global alpha effect [except cluster layer, 1795 * because cluster have deal with bottom layer global alpha value 1796 * at cluster mix], bottom layer mix need deal with global alpha. 1797 */ 1798 bottom_layer_alpha_en = true; 1799 dst_global_alpha = plane->state->alpha; 1800 } 1801 } 1802 1803 drm_atomic_crtc_for_each_plane(plane, &vp->crtc) { 1804 struct vop2_win *win = to_vop2_win(plane); 1805 int zpos = plane->state->normalized_zpos; 1806 1807 if (plane->state->pixel_blend_mode == DRM_MODE_BLEND_PREMULTI) 1808 premulti_en = 1; 1809 else 1810 premulti_en = 0; 1811 1812 plane = &win->base; 1813 fb = plane->state->fb; 1814 1815 pixel_alpha_en = fb->format->has_alpha; 1816 1817 alpha_config.src_premulti_en = premulti_en; 1818 1819 if (bottom_layer_alpha_en && zpos == 1) { 1820 gpremulti_en = premulti_en; 1821 /* Cd = Cs + (1 - As) * Cd * Agd */ 1822 alpha_config.dst_premulti_en = false; 1823 alpha_config.src_pixel_alpha_en = pixel_alpha_en; 1824 alpha_config.src_glb_alpha_value = plane->state->alpha; 1825 alpha_config.dst_glb_alpha_value = dst_global_alpha; 1826 } else if (vop2_cluster_window(win)) { 1827 /* Mix output data only have pixel alpha */ 1828 alpha_config.dst_premulti_en = true; 1829 alpha_config.src_pixel_alpha_en = true; 1830 alpha_config.src_glb_alpha_value = DRM_BLEND_ALPHA_OPAQUE; 1831 alpha_config.dst_glb_alpha_value = DRM_BLEND_ALPHA_OPAQUE; 1832 } else { 1833 /* Cd = Cs + (1 - As) * Cd */ 1834 alpha_config.dst_premulti_en = true; 1835 alpha_config.src_pixel_alpha_en = pixel_alpha_en; 1836 alpha_config.src_glb_alpha_value = plane->state->alpha; 1837 alpha_config.dst_glb_alpha_value = DRM_BLEND_ALPHA_OPAQUE; 1838 } 1839 1840 vop2_parse_alpha(&alpha_config, &alpha); 1841 1842 offset = (mixer_id + zpos - 1) * 0x10; 1843 vop2_writel(vop2, RK3568_MIX0_SRC_COLOR_CTRL + offset, 1844 alpha.src_color_ctrl.val); 1845 vop2_writel(vop2, RK3568_MIX0_DST_COLOR_CTRL + offset, 1846 alpha.dst_color_ctrl.val); 1847 vop2_writel(vop2, RK3568_MIX0_SRC_ALPHA_CTRL + offset, 1848 alpha.src_alpha_ctrl.val); 1849 vop2_writel(vop2, RK3568_MIX0_DST_ALPHA_CTRL + offset, 1850 alpha.dst_alpha_ctrl.val); 1851 } 1852 1853 if (vp->id == 0) { 1854 if (bottom_layer_alpha_en) { 1855 /* Transfer pixel alpha to hdr mix */ 1856 alpha_config.src_premulti_en = gpremulti_en; 1857 alpha_config.dst_premulti_en = true; 1858 alpha_config.src_pixel_alpha_en = true; 1859 alpha_config.src_glb_alpha_value = DRM_BLEND_ALPHA_OPAQUE; 1860 alpha_config.dst_glb_alpha_value = DRM_BLEND_ALPHA_OPAQUE; 1861 vop2_parse_alpha(&alpha_config, &alpha); 1862 1863 vop2_writel(vop2, RK3568_HDR0_SRC_COLOR_CTRL, 1864 alpha.src_color_ctrl.val); 1865 vop2_writel(vop2, RK3568_HDR0_DST_COLOR_CTRL, 1866 alpha.dst_color_ctrl.val); 1867 vop2_writel(vop2, RK3568_HDR0_SRC_ALPHA_CTRL, 1868 alpha.src_alpha_ctrl.val); 1869 vop2_writel(vop2, RK3568_HDR0_DST_ALPHA_CTRL, 1870 alpha.dst_alpha_ctrl.val); 1871 } else { 1872 vop2_writel(vop2, RK3568_HDR0_SRC_COLOR_CTRL, 0); 1873 } 1874 } 1875 } 1876 1877 static void vop2_setup_layer_mixer(struct vop2_video_port *vp) 1878 { 1879 struct vop2 *vop2 = vp->vop2; 1880 struct drm_plane *plane; 1881 u32 layer_sel = 0; 1882 u32 port_sel; 1883 unsigned int nlayer, ofs; 1884 struct drm_display_mode *adjusted_mode; 1885 u16 hsync_len; 1886 u16 hdisplay; 1887 u32 bg_dly; 1888 u32 pre_scan_dly; 1889 int i; 1890 struct vop2_video_port *vp0 = &vop2->vps[0]; 1891 struct vop2_video_port *vp1 = &vop2->vps[1]; 1892 struct vop2_video_port *vp2 = &vop2->vps[2]; 1893 1894 adjusted_mode = &vp->crtc.state->adjusted_mode; 1895 hsync_len = adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start; 1896 hdisplay = adjusted_mode->crtc_hdisplay; 1897 1898 bg_dly = vp->data->pre_scan_max_dly[3]; 1899 vop2_writel(vop2, RK3568_VP_BG_MIX_CTRL(vp->id), 1900 FIELD_PREP(RK3568_VP_BG_MIX_CTRL__BG_DLY, bg_dly)); 1901 1902 pre_scan_dly = ((bg_dly + (hdisplay >> 1) - 1) << 16) | hsync_len; 1903 vop2_vp_write(vp, RK3568_VP_PRE_SCAN_HTIMING, pre_scan_dly); 1904 1905 vop2_writel(vop2, RK3568_OVL_CTRL, 0); 1906 port_sel = vop2_readl(vop2, RK3568_OVL_PORT_SEL); 1907 port_sel &= RK3568_OVL_PORT_SEL__SEL_PORT; 1908 1909 if (vp0->nlayers) 1910 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT0_MUX, 1911 vp0->nlayers - 1); 1912 else 1913 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT0_MUX, 8); 1914 1915 if (vp1->nlayers) 1916 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT1_MUX, 1917 (vp0->nlayers + vp1->nlayers - 1)); 1918 else 1919 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT1_MUX, 8); 1920 1921 if (vp2->nlayers) 1922 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT2_MUX, 1923 (vp2->nlayers + vp1->nlayers + vp0->nlayers - 1)); 1924 else 1925 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SET__PORT1_MUX, 8); 1926 1927 layer_sel = vop2_readl(vop2, RK3568_OVL_LAYER_SEL); 1928 1929 ofs = 0; 1930 for (i = 0; i < vp->id; i++) 1931 ofs += vop2->vps[i].nlayers; 1932 1933 nlayer = 0; 1934 drm_atomic_crtc_for_each_plane(plane, &vp->crtc) { 1935 struct vop2_win *win = to_vop2_win(plane); 1936 1937 switch (win->data->phys_id) { 1938 case ROCKCHIP_VOP2_CLUSTER0: 1939 port_sel &= ~RK3568_OVL_PORT_SEL__CLUSTER0; 1940 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__CLUSTER0, vp->id); 1941 break; 1942 case ROCKCHIP_VOP2_CLUSTER1: 1943 port_sel &= ~RK3568_OVL_PORT_SEL__CLUSTER1; 1944 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__CLUSTER1, vp->id); 1945 break; 1946 case ROCKCHIP_VOP2_ESMART0: 1947 port_sel &= ~RK3568_OVL_PORT_SEL__ESMART0; 1948 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__ESMART0, vp->id); 1949 break; 1950 case ROCKCHIP_VOP2_ESMART1: 1951 port_sel &= ~RK3568_OVL_PORT_SEL__ESMART1; 1952 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__ESMART1, vp->id); 1953 break; 1954 case ROCKCHIP_VOP2_SMART0: 1955 port_sel &= ~RK3568_OVL_PORT_SEL__SMART0; 1956 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__SMART0, vp->id); 1957 break; 1958 case ROCKCHIP_VOP2_SMART1: 1959 port_sel &= ~RK3568_OVL_PORT_SEL__SMART1; 1960 port_sel |= FIELD_PREP(RK3568_OVL_PORT_SEL__SMART1, vp->id); 1961 break; 1962 } 1963 1964 layer_sel &= ~RK3568_OVL_LAYER_SEL__LAYER(plane->state->normalized_zpos + ofs, 1965 0x7); 1966 layer_sel |= RK3568_OVL_LAYER_SEL__LAYER(plane->state->normalized_zpos + ofs, 1967 win->data->layer_sel_id); 1968 nlayer++; 1969 } 1970 1971 /* configure unused layers to 0x5 (reserved) */ 1972 for (; nlayer < vp->nlayers; nlayer++) { 1973 layer_sel &= ~RK3568_OVL_LAYER_SEL__LAYER(nlayer + ofs, 0x7); 1974 layer_sel |= RK3568_OVL_LAYER_SEL__LAYER(nlayer + ofs, 5); 1975 } 1976 1977 vop2_writel(vop2, RK3568_OVL_LAYER_SEL, layer_sel); 1978 vop2_writel(vop2, RK3568_OVL_PORT_SEL, port_sel); 1979 vop2_writel(vop2, RK3568_OVL_CTRL, RK3568_OVL_CTRL__LAYERSEL_REGDONE_IMD); 1980 } 1981 1982 static void vop2_setup_dly_for_windows(struct vop2 *vop2) 1983 { 1984 struct vop2_win *win; 1985 int i = 0; 1986 u32 cdly = 0, sdly = 0; 1987 1988 for (i = 0; i < vop2->data->win_size; i++) { 1989 u32 dly; 1990 1991 win = &vop2->win[i]; 1992 dly = win->delay; 1993 1994 switch (win->data->phys_id) { 1995 case ROCKCHIP_VOP2_CLUSTER0: 1996 cdly |= FIELD_PREP(RK3568_CLUSTER_DLY_NUM__CLUSTER0_0, dly); 1997 cdly |= FIELD_PREP(RK3568_CLUSTER_DLY_NUM__CLUSTER0_1, dly); 1998 break; 1999 case ROCKCHIP_VOP2_CLUSTER1: 2000 cdly |= FIELD_PREP(RK3568_CLUSTER_DLY_NUM__CLUSTER1_0, dly); 2001 cdly |= FIELD_PREP(RK3568_CLUSTER_DLY_NUM__CLUSTER1_1, dly); 2002 break; 2003 case ROCKCHIP_VOP2_ESMART0: 2004 sdly |= FIELD_PREP(RK3568_SMART_DLY_NUM__ESMART0, dly); 2005 break; 2006 case ROCKCHIP_VOP2_ESMART1: 2007 sdly |= FIELD_PREP(RK3568_SMART_DLY_NUM__ESMART1, dly); 2008 break; 2009 case ROCKCHIP_VOP2_SMART0: 2010 sdly |= FIELD_PREP(RK3568_SMART_DLY_NUM__SMART0, dly); 2011 break; 2012 case ROCKCHIP_VOP2_SMART1: 2013 sdly |= FIELD_PREP(RK3568_SMART_DLY_NUM__SMART1, dly); 2014 break; 2015 } 2016 } 2017 2018 vop2_writel(vop2, RK3568_CLUSTER_DLY_NUM, cdly); 2019 vop2_writel(vop2, RK3568_SMART_DLY_NUM, sdly); 2020 } 2021 2022 static void vop2_crtc_atomic_begin(struct drm_crtc *crtc, 2023 struct drm_atomic_state *state) 2024 { 2025 struct vop2_video_port *vp = to_vop2_video_port(crtc); 2026 struct vop2 *vop2 = vp->vop2; 2027 struct drm_plane *plane; 2028 2029 vp->win_mask = 0; 2030 2031 drm_atomic_crtc_for_each_plane(plane, crtc) { 2032 struct vop2_win *win = to_vop2_win(plane); 2033 2034 win->delay = win->data->dly[VOP2_DLY_MODE_DEFAULT]; 2035 2036 vp->win_mask |= BIT(win->data->phys_id); 2037 2038 if (vop2_cluster_window(win)) 2039 vop2_setup_cluster_alpha(vop2, win); 2040 } 2041 2042 if (!vp->win_mask) 2043 return; 2044 2045 vop2_setup_layer_mixer(vp); 2046 vop2_setup_alpha(vp); 2047 vop2_setup_dly_for_windows(vop2); 2048 } 2049 2050 static void vop2_crtc_atomic_flush(struct drm_crtc *crtc, 2051 struct drm_atomic_state *state) 2052 { 2053 struct vop2_video_port *vp = to_vop2_video_port(crtc); 2054 2055 vop2_post_config(crtc); 2056 2057 vop2_cfg_done(vp); 2058 2059 spin_lock_irq(&crtc->dev->event_lock); 2060 2061 if (crtc->state->event) { 2062 WARN_ON(drm_crtc_vblank_get(crtc)); 2063 vp->event = crtc->state->event; 2064 crtc->state->event = NULL; 2065 } 2066 2067 spin_unlock_irq(&crtc->dev->event_lock); 2068 } 2069 2070 static const struct drm_crtc_helper_funcs vop2_crtc_helper_funcs = { 2071 .mode_fixup = vop2_crtc_mode_fixup, 2072 .atomic_check = vop2_crtc_atomic_check, 2073 .atomic_begin = vop2_crtc_atomic_begin, 2074 .atomic_flush = vop2_crtc_atomic_flush, 2075 .atomic_enable = vop2_crtc_atomic_enable, 2076 .atomic_disable = vop2_crtc_atomic_disable, 2077 }; 2078 2079 static void vop2_crtc_reset(struct drm_crtc *crtc) 2080 { 2081 struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(crtc->state); 2082 2083 if (crtc->state) { 2084 __drm_atomic_helper_crtc_destroy_state(crtc->state); 2085 kfree(vcstate); 2086 } 2087 2088 vcstate = kzalloc(sizeof(*vcstate), GFP_KERNEL); 2089 if (!vcstate) 2090 return; 2091 2092 crtc->state = &vcstate->base; 2093 crtc->state->crtc = crtc; 2094 } 2095 2096 static struct drm_crtc_state *vop2_crtc_duplicate_state(struct drm_crtc *crtc) 2097 { 2098 struct rockchip_crtc_state *vcstate, *old_vcstate; 2099 2100 old_vcstate = to_rockchip_crtc_state(crtc->state); 2101 2102 vcstate = kmemdup(old_vcstate, sizeof(*old_vcstate), GFP_KERNEL); 2103 if (!vcstate) 2104 return NULL; 2105 2106 __drm_atomic_helper_crtc_duplicate_state(crtc, &vcstate->base); 2107 2108 return &vcstate->base; 2109 } 2110 2111 static void vop2_crtc_destroy_state(struct drm_crtc *crtc, 2112 struct drm_crtc_state *state) 2113 { 2114 struct rockchip_crtc_state *vcstate = to_rockchip_crtc_state(state); 2115 2116 __drm_atomic_helper_crtc_destroy_state(&vcstate->base); 2117 kfree(vcstate); 2118 } 2119 2120 static const struct drm_crtc_funcs vop2_crtc_funcs = { 2121 .set_config = drm_atomic_helper_set_config, 2122 .page_flip = drm_atomic_helper_page_flip, 2123 .destroy = drm_crtc_cleanup, 2124 .reset = vop2_crtc_reset, 2125 .atomic_duplicate_state = vop2_crtc_duplicate_state, 2126 .atomic_destroy_state = vop2_crtc_destroy_state, 2127 .enable_vblank = vop2_crtc_enable_vblank, 2128 .disable_vblank = vop2_crtc_disable_vblank, 2129 }; 2130 2131 static irqreturn_t vop2_isr(int irq, void *data) 2132 { 2133 struct vop2 *vop2 = data; 2134 const struct vop2_data *vop2_data = vop2->data; 2135 u32 axi_irqs[VOP2_SYS_AXI_BUS_NUM]; 2136 int ret = IRQ_NONE; 2137 int i; 2138 2139 /* 2140 * The irq is shared with the iommu. If the runtime-pm state of the 2141 * vop2-device is disabled the irq has to be targeted at the iommu. 2142 */ 2143 if (!pm_runtime_get_if_in_use(vop2->dev)) 2144 return IRQ_NONE; 2145 2146 for (i = 0; i < vop2_data->nr_vps; i++) { 2147 struct vop2_video_port *vp = &vop2->vps[i]; 2148 struct drm_crtc *crtc = &vp->crtc; 2149 u32 irqs; 2150 2151 irqs = vop2_readl(vop2, RK3568_VP_INT_STATUS(vp->id)); 2152 vop2_writel(vop2, RK3568_VP_INT_CLR(vp->id), irqs << 16 | irqs); 2153 2154 if (irqs & VP_INT_DSP_HOLD_VALID) { 2155 complete(&vp->dsp_hold_completion); 2156 ret = IRQ_HANDLED; 2157 } 2158 2159 if (irqs & VP_INT_FS_FIELD) { 2160 drm_crtc_handle_vblank(crtc); 2161 spin_lock(&crtc->dev->event_lock); 2162 if (vp->event) { 2163 u32 val = vop2_readl(vop2, RK3568_REG_CFG_DONE); 2164 2165 if (!(val & BIT(vp->id))) { 2166 drm_crtc_send_vblank_event(crtc, vp->event); 2167 vp->event = NULL; 2168 drm_crtc_vblank_put(crtc); 2169 } 2170 } 2171 spin_unlock(&crtc->dev->event_lock); 2172 2173 ret = IRQ_HANDLED; 2174 } 2175 2176 if (irqs & VP_INT_POST_BUF_EMPTY) { 2177 drm_err_ratelimited(vop2->drm, 2178 "POST_BUF_EMPTY irq err at vp%d\n", 2179 vp->id); 2180 ret = IRQ_HANDLED; 2181 } 2182 } 2183 2184 axi_irqs[0] = vop2_readl(vop2, RK3568_SYS0_INT_STATUS); 2185 vop2_writel(vop2, RK3568_SYS0_INT_CLR, axi_irqs[0] << 16 | axi_irqs[0]); 2186 axi_irqs[1] = vop2_readl(vop2, RK3568_SYS1_INT_STATUS); 2187 vop2_writel(vop2, RK3568_SYS1_INT_CLR, axi_irqs[1] << 16 | axi_irqs[1]); 2188 2189 for (i = 0; i < ARRAY_SIZE(axi_irqs); i++) { 2190 if (axi_irqs[i] & VOP2_INT_BUS_ERRPR) { 2191 drm_err_ratelimited(vop2->drm, "BUS_ERROR irq err\n"); 2192 ret = IRQ_HANDLED; 2193 } 2194 } 2195 2196 pm_runtime_put(vop2->dev); 2197 2198 return ret; 2199 } 2200 2201 static int vop2_plane_init(struct vop2 *vop2, struct vop2_win *win, 2202 unsigned long possible_crtcs) 2203 { 2204 const struct vop2_win_data *win_data = win->data; 2205 unsigned int blend_caps = BIT(DRM_MODE_BLEND_PIXEL_NONE) | 2206 BIT(DRM_MODE_BLEND_PREMULTI) | 2207 BIT(DRM_MODE_BLEND_COVERAGE); 2208 int ret; 2209 2210 ret = drm_universal_plane_init(vop2->drm, &win->base, possible_crtcs, 2211 &vop2_plane_funcs, win_data->formats, 2212 win_data->nformats, 2213 win_data->format_modifiers, 2214 win->type, win_data->name); 2215 if (ret) { 2216 drm_err(vop2->drm, "failed to initialize plane %d\n", ret); 2217 return ret; 2218 } 2219 2220 drm_plane_helper_add(&win->base, &vop2_plane_helper_funcs); 2221 2222 if (win->data->supported_rotations) 2223 drm_plane_create_rotation_property(&win->base, DRM_MODE_ROTATE_0, 2224 DRM_MODE_ROTATE_0 | 2225 win->data->supported_rotations); 2226 drm_plane_create_alpha_property(&win->base); 2227 drm_plane_create_blend_mode_property(&win->base, blend_caps); 2228 drm_plane_create_zpos_property(&win->base, win->win_id, 0, 2229 vop2->registered_num_wins - 1); 2230 2231 return 0; 2232 } 2233 2234 static struct vop2_video_port *find_vp_without_primary(struct vop2 *vop2) 2235 { 2236 int i; 2237 2238 for (i = 0; i < vop2->data->nr_vps; i++) { 2239 struct vop2_video_port *vp = &vop2->vps[i]; 2240 2241 if (!vp->crtc.port) 2242 continue; 2243 if (vp->primary_plane) 2244 continue; 2245 2246 return vp; 2247 } 2248 2249 return NULL; 2250 } 2251 2252 #define NR_LAYERS 6 2253 2254 static int vop2_create_crtcs(struct vop2 *vop2) 2255 { 2256 const struct vop2_data *vop2_data = vop2->data; 2257 struct drm_device *drm = vop2->drm; 2258 struct device *dev = vop2->dev; 2259 struct drm_plane *plane; 2260 struct device_node *port; 2261 struct vop2_video_port *vp; 2262 int i, nvp, nvps = 0; 2263 int ret; 2264 2265 for (i = 0; i < vop2_data->nr_vps; i++) { 2266 const struct vop2_video_port_data *vp_data; 2267 struct device_node *np; 2268 char dclk_name[9]; 2269 2270 vp_data = &vop2_data->vp[i]; 2271 vp = &vop2->vps[i]; 2272 vp->vop2 = vop2; 2273 vp->id = vp_data->id; 2274 vp->regs = vp_data->regs; 2275 vp->data = vp_data; 2276 2277 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", vp->id); 2278 vp->dclk = devm_clk_get(vop2->dev, dclk_name); 2279 if (IS_ERR(vp->dclk)) { 2280 drm_err(vop2->drm, "failed to get %s\n", dclk_name); 2281 return PTR_ERR(vp->dclk); 2282 } 2283 2284 np = of_graph_get_remote_node(dev->of_node, i, -1); 2285 if (!np) { 2286 drm_dbg(vop2->drm, "%s: No remote for vp%d\n", __func__, i); 2287 continue; 2288 } 2289 of_node_put(np); 2290 2291 port = of_graph_get_port_by_id(dev->of_node, i); 2292 if (!port) { 2293 drm_err(vop2->drm, "no port node found for video_port%d\n", i); 2294 return -ENOENT; 2295 } 2296 2297 vp->crtc.port = port; 2298 nvps++; 2299 } 2300 2301 nvp = 0; 2302 for (i = 0; i < vop2->registered_num_wins; i++) { 2303 struct vop2_win *win = &vop2->win[i]; 2304 u32 possible_crtcs = 0; 2305 2306 if (vop2->data->soc_id == 3566) { 2307 /* 2308 * On RK3566 these windows don't have an independent 2309 * framebuffer. They share the framebuffer with smart0, 2310 * esmart0 and cluster0 respectively. 2311 */ 2312 switch (win->data->phys_id) { 2313 case ROCKCHIP_VOP2_SMART1: 2314 case ROCKCHIP_VOP2_ESMART1: 2315 case ROCKCHIP_VOP2_CLUSTER1: 2316 continue; 2317 } 2318 } 2319 2320 if (win->type == DRM_PLANE_TYPE_PRIMARY) { 2321 vp = find_vp_without_primary(vop2); 2322 if (vp) { 2323 possible_crtcs = BIT(nvp); 2324 vp->primary_plane = win; 2325 nvp++; 2326 } else { 2327 /* change the unused primary window to overlay window */ 2328 win->type = DRM_PLANE_TYPE_OVERLAY; 2329 } 2330 } 2331 2332 if (win->type == DRM_PLANE_TYPE_OVERLAY) 2333 possible_crtcs = (1 << nvps) - 1; 2334 2335 ret = vop2_plane_init(vop2, win, possible_crtcs); 2336 if (ret) { 2337 drm_err(vop2->drm, "failed to init plane %s: %d\n", 2338 win->data->name, ret); 2339 return ret; 2340 } 2341 } 2342 2343 for (i = 0; i < vop2_data->nr_vps; i++) { 2344 vp = &vop2->vps[i]; 2345 2346 if (!vp->crtc.port) 2347 continue; 2348 2349 plane = &vp->primary_plane->base; 2350 2351 ret = drm_crtc_init_with_planes(drm, &vp->crtc, plane, NULL, 2352 &vop2_crtc_funcs, 2353 "video_port%d", vp->id); 2354 if (ret) { 2355 drm_err(vop2->drm, "crtc init for video_port%d failed\n", i); 2356 return ret; 2357 } 2358 2359 drm_crtc_helper_add(&vp->crtc, &vop2_crtc_helper_funcs); 2360 2361 init_completion(&vp->dsp_hold_completion); 2362 } 2363 2364 /* 2365 * On the VOP2 it's very hard to change the number of layers on a VP 2366 * during runtime, so we distribute the layers equally over the used 2367 * VPs 2368 */ 2369 for (i = 0; i < vop2->data->nr_vps; i++) { 2370 struct vop2_video_port *vp = &vop2->vps[i]; 2371 2372 if (vp->crtc.port) 2373 vp->nlayers = NR_LAYERS / nvps; 2374 } 2375 2376 return 0; 2377 } 2378 2379 static void vop2_destroy_crtcs(struct vop2 *vop2) 2380 { 2381 struct drm_device *drm = vop2->drm; 2382 struct list_head *crtc_list = &drm->mode_config.crtc_list; 2383 struct list_head *plane_list = &drm->mode_config.plane_list; 2384 struct drm_crtc *crtc, *tmpc; 2385 struct drm_plane *plane, *tmpp; 2386 2387 list_for_each_entry_safe(plane, tmpp, plane_list, head) 2388 drm_plane_cleanup(plane); 2389 2390 /* 2391 * Destroy CRTC after vop2_plane_destroy() since vop2_disable_plane() 2392 * references the CRTC. 2393 */ 2394 list_for_each_entry_safe(crtc, tmpc, crtc_list, head) { 2395 of_node_put(crtc->port); 2396 drm_crtc_cleanup(crtc); 2397 } 2398 } 2399 2400 static int vop2_find_rgb_encoder(struct vop2 *vop2) 2401 { 2402 struct device_node *node = vop2->dev->of_node; 2403 struct device_node *endpoint; 2404 int i; 2405 2406 for (i = 0; i < vop2->data->nr_vps; i++) { 2407 endpoint = of_graph_get_endpoint_by_regs(node, i, 2408 ROCKCHIP_VOP2_EP_RGB0); 2409 if (!endpoint) 2410 continue; 2411 2412 of_node_put(endpoint); 2413 return i; 2414 } 2415 2416 return -ENOENT; 2417 } 2418 2419 static struct reg_field vop2_cluster_regs[VOP2_WIN_MAX_REG] = { 2420 [VOP2_WIN_ENABLE] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 0, 0), 2421 [VOP2_WIN_FORMAT] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 1, 5), 2422 [VOP2_WIN_RB_SWAP] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 14, 14), 2423 [VOP2_WIN_DITHER_UP] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 18, 18), 2424 [VOP2_WIN_ACT_INFO] = REG_FIELD(RK3568_CLUSTER_WIN_ACT_INFO, 0, 31), 2425 [VOP2_WIN_DSP_INFO] = REG_FIELD(RK3568_CLUSTER_WIN_DSP_INFO, 0, 31), 2426 [VOP2_WIN_DSP_ST] = REG_FIELD(RK3568_CLUSTER_WIN_DSP_ST, 0, 31), 2427 [VOP2_WIN_YRGB_MST] = REG_FIELD(RK3568_CLUSTER_WIN_YRGB_MST, 0, 31), 2428 [VOP2_WIN_UV_MST] = REG_FIELD(RK3568_CLUSTER_WIN_CBR_MST, 0, 31), 2429 [VOP2_WIN_YUV_CLIP] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 19, 19), 2430 [VOP2_WIN_YRGB_VIR] = REG_FIELD(RK3568_CLUSTER_WIN_VIR, 0, 15), 2431 [VOP2_WIN_UV_VIR] = REG_FIELD(RK3568_CLUSTER_WIN_VIR, 16, 31), 2432 [VOP2_WIN_Y2R_EN] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 8, 8), 2433 [VOP2_WIN_R2Y_EN] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 9, 9), 2434 [VOP2_WIN_CSC_MODE] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL0, 10, 11), 2435 2436 /* Scale */ 2437 [VOP2_WIN_SCALE_YRGB_X] = REG_FIELD(RK3568_CLUSTER_WIN_SCL_FACTOR_YRGB, 0, 15), 2438 [VOP2_WIN_SCALE_YRGB_Y] = REG_FIELD(RK3568_CLUSTER_WIN_SCL_FACTOR_YRGB, 16, 31), 2439 [VOP2_WIN_YRGB_VER_SCL_MODE] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL1, 14, 15), 2440 [VOP2_WIN_YRGB_HOR_SCL_MODE] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL1, 12, 13), 2441 [VOP2_WIN_BIC_COE_SEL] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL1, 2, 3), 2442 [VOP2_WIN_VSD_YRGB_GT2] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL1, 28, 28), 2443 [VOP2_WIN_VSD_YRGB_GT4] = REG_FIELD(RK3568_CLUSTER_WIN_CTRL1, 29, 29), 2444 2445 /* cluster regs */ 2446 [VOP2_WIN_AFBC_ENABLE] = REG_FIELD(RK3568_CLUSTER_CTRL, 1, 1), 2447 [VOP2_WIN_CLUSTER_ENABLE] = REG_FIELD(RK3568_CLUSTER_CTRL, 0, 0), 2448 [VOP2_WIN_CLUSTER_LB_MODE] = REG_FIELD(RK3568_CLUSTER_CTRL, 4, 7), 2449 2450 /* afbc regs */ 2451 [VOP2_WIN_AFBC_FORMAT] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_CTRL, 2, 6), 2452 [VOP2_WIN_AFBC_RB_SWAP] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_CTRL, 9, 9), 2453 [VOP2_WIN_AFBC_UV_SWAP] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_CTRL, 10, 10), 2454 [VOP2_WIN_AFBC_AUTO_GATING_EN] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_OUTPUT_CTRL, 4, 4), 2455 [VOP2_WIN_AFBC_HALF_BLOCK_EN] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_CTRL, 7, 7), 2456 [VOP2_WIN_AFBC_BLOCK_SPLIT_EN] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_CTRL, 8, 8), 2457 [VOP2_WIN_AFBC_HDR_PTR] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_HDR_PTR, 0, 31), 2458 [VOP2_WIN_AFBC_PIC_SIZE] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_PIC_SIZE, 0, 31), 2459 [VOP2_WIN_AFBC_PIC_VIR_WIDTH] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_VIR_WIDTH, 0, 15), 2460 [VOP2_WIN_AFBC_TILE_NUM] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_VIR_WIDTH, 16, 31), 2461 [VOP2_WIN_AFBC_PIC_OFFSET] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_PIC_OFFSET, 0, 31), 2462 [VOP2_WIN_AFBC_DSP_OFFSET] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_DSP_OFFSET, 0, 31), 2463 [VOP2_WIN_AFBC_TRANSFORM_OFFSET] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_TRANSFORM_OFFSET, 0, 31), 2464 [VOP2_WIN_AFBC_ROTATE_90] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_ROTATE_MODE, 0, 0), 2465 [VOP2_WIN_AFBC_ROTATE_270] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_ROTATE_MODE, 1, 1), 2466 [VOP2_WIN_XMIRROR] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_ROTATE_MODE, 2, 2), 2467 [VOP2_WIN_YMIRROR] = REG_FIELD(RK3568_CLUSTER_WIN_AFBCD_ROTATE_MODE, 3, 3), 2468 [VOP2_WIN_UV_SWAP] = { .reg = 0xffffffff }, 2469 [VOP2_WIN_COLOR_KEY] = { .reg = 0xffffffff }, 2470 [VOP2_WIN_COLOR_KEY_EN] = { .reg = 0xffffffff }, 2471 [VOP2_WIN_SCALE_CBCR_X] = { .reg = 0xffffffff }, 2472 [VOP2_WIN_SCALE_CBCR_Y] = { .reg = 0xffffffff }, 2473 [VOP2_WIN_YRGB_HSCL_FILTER_MODE] = { .reg = 0xffffffff }, 2474 [VOP2_WIN_YRGB_VSCL_FILTER_MODE] = { .reg = 0xffffffff }, 2475 [VOP2_WIN_CBCR_VER_SCL_MODE] = { .reg = 0xffffffff }, 2476 [VOP2_WIN_CBCR_HSCL_FILTER_MODE] = { .reg = 0xffffffff }, 2477 [VOP2_WIN_CBCR_HOR_SCL_MODE] = { .reg = 0xffffffff }, 2478 [VOP2_WIN_CBCR_VSCL_FILTER_MODE] = { .reg = 0xffffffff }, 2479 [VOP2_WIN_VSD_CBCR_GT2] = { .reg = 0xffffffff }, 2480 [VOP2_WIN_VSD_CBCR_GT4] = { .reg = 0xffffffff }, 2481 }; 2482 2483 static int vop2_cluster_init(struct vop2_win *win) 2484 { 2485 struct vop2 *vop2 = win->vop2; 2486 struct reg_field *cluster_regs; 2487 int ret, i; 2488 2489 cluster_regs = kmemdup(vop2_cluster_regs, sizeof(vop2_cluster_regs), 2490 GFP_KERNEL); 2491 if (!cluster_regs) 2492 return -ENOMEM; 2493 2494 for (i = 0; i < ARRAY_SIZE(vop2_cluster_regs); i++) 2495 if (cluster_regs[i].reg != 0xffffffff) 2496 cluster_regs[i].reg += win->offset; 2497 2498 ret = devm_regmap_field_bulk_alloc(vop2->dev, vop2->map, win->reg, 2499 cluster_regs, 2500 ARRAY_SIZE(vop2_cluster_regs)); 2501 2502 kfree(cluster_regs); 2503 2504 return ret; 2505 }; 2506 2507 static struct reg_field vop2_esmart_regs[VOP2_WIN_MAX_REG] = { 2508 [VOP2_WIN_ENABLE] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 0, 0), 2509 [VOP2_WIN_FORMAT] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 1, 5), 2510 [VOP2_WIN_DITHER_UP] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 12, 12), 2511 [VOP2_WIN_RB_SWAP] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 14, 14), 2512 [VOP2_WIN_UV_SWAP] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 16, 16), 2513 [VOP2_WIN_ACT_INFO] = REG_FIELD(RK3568_SMART_REGION0_ACT_INFO, 0, 31), 2514 [VOP2_WIN_DSP_INFO] = REG_FIELD(RK3568_SMART_REGION0_DSP_INFO, 0, 31), 2515 [VOP2_WIN_DSP_ST] = REG_FIELD(RK3568_SMART_REGION0_DSP_ST, 0, 28), 2516 [VOP2_WIN_YRGB_MST] = REG_FIELD(RK3568_SMART_REGION0_YRGB_MST, 0, 31), 2517 [VOP2_WIN_UV_MST] = REG_FIELD(RK3568_SMART_REGION0_CBR_MST, 0, 31), 2518 [VOP2_WIN_YUV_CLIP] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 17, 17), 2519 [VOP2_WIN_YRGB_VIR] = REG_FIELD(RK3568_SMART_REGION0_VIR, 0, 15), 2520 [VOP2_WIN_UV_VIR] = REG_FIELD(RK3568_SMART_REGION0_VIR, 16, 31), 2521 [VOP2_WIN_Y2R_EN] = REG_FIELD(RK3568_SMART_CTRL0, 0, 0), 2522 [VOP2_WIN_R2Y_EN] = REG_FIELD(RK3568_SMART_CTRL0, 1, 1), 2523 [VOP2_WIN_CSC_MODE] = REG_FIELD(RK3568_SMART_CTRL0, 2, 3), 2524 [VOP2_WIN_YMIRROR] = REG_FIELD(RK3568_SMART_CTRL1, 31, 31), 2525 [VOP2_WIN_COLOR_KEY] = REG_FIELD(RK3568_SMART_COLOR_KEY_CTRL, 0, 29), 2526 [VOP2_WIN_COLOR_KEY_EN] = REG_FIELD(RK3568_SMART_COLOR_KEY_CTRL, 31, 31), 2527 2528 /* Scale */ 2529 [VOP2_WIN_SCALE_YRGB_X] = REG_FIELD(RK3568_SMART_REGION0_SCL_FACTOR_YRGB, 0, 15), 2530 [VOP2_WIN_SCALE_YRGB_Y] = REG_FIELD(RK3568_SMART_REGION0_SCL_FACTOR_YRGB, 16, 31), 2531 [VOP2_WIN_SCALE_CBCR_X] = REG_FIELD(RK3568_SMART_REGION0_SCL_FACTOR_CBR, 0, 15), 2532 [VOP2_WIN_SCALE_CBCR_Y] = REG_FIELD(RK3568_SMART_REGION0_SCL_FACTOR_CBR, 16, 31), 2533 [VOP2_WIN_YRGB_HOR_SCL_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 0, 1), 2534 [VOP2_WIN_YRGB_HSCL_FILTER_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 2, 3), 2535 [VOP2_WIN_YRGB_VER_SCL_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 4, 5), 2536 [VOP2_WIN_YRGB_VSCL_FILTER_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 6, 7), 2537 [VOP2_WIN_CBCR_HOR_SCL_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 8, 9), 2538 [VOP2_WIN_CBCR_HSCL_FILTER_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 10, 11), 2539 [VOP2_WIN_CBCR_VER_SCL_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 12, 13), 2540 [VOP2_WIN_CBCR_VSCL_FILTER_MODE] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 14, 15), 2541 [VOP2_WIN_BIC_COE_SEL] = REG_FIELD(RK3568_SMART_REGION0_SCL_CTRL, 16, 17), 2542 [VOP2_WIN_VSD_YRGB_GT2] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 8, 8), 2543 [VOP2_WIN_VSD_YRGB_GT4] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 9, 9), 2544 [VOP2_WIN_VSD_CBCR_GT2] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 10, 10), 2545 [VOP2_WIN_VSD_CBCR_GT4] = REG_FIELD(RK3568_SMART_REGION0_CTRL, 11, 11), 2546 [VOP2_WIN_XMIRROR] = { .reg = 0xffffffff }, 2547 [VOP2_WIN_CLUSTER_ENABLE] = { .reg = 0xffffffff }, 2548 [VOP2_WIN_AFBC_ENABLE] = { .reg = 0xffffffff }, 2549 [VOP2_WIN_CLUSTER_LB_MODE] = { .reg = 0xffffffff }, 2550 [VOP2_WIN_AFBC_FORMAT] = { .reg = 0xffffffff }, 2551 [VOP2_WIN_AFBC_RB_SWAP] = { .reg = 0xffffffff }, 2552 [VOP2_WIN_AFBC_UV_SWAP] = { .reg = 0xffffffff }, 2553 [VOP2_WIN_AFBC_AUTO_GATING_EN] = { .reg = 0xffffffff }, 2554 [VOP2_WIN_AFBC_BLOCK_SPLIT_EN] = { .reg = 0xffffffff }, 2555 [VOP2_WIN_AFBC_PIC_VIR_WIDTH] = { .reg = 0xffffffff }, 2556 [VOP2_WIN_AFBC_TILE_NUM] = { .reg = 0xffffffff }, 2557 [VOP2_WIN_AFBC_PIC_OFFSET] = { .reg = 0xffffffff }, 2558 [VOP2_WIN_AFBC_PIC_SIZE] = { .reg = 0xffffffff }, 2559 [VOP2_WIN_AFBC_DSP_OFFSET] = { .reg = 0xffffffff }, 2560 [VOP2_WIN_AFBC_TRANSFORM_OFFSET] = { .reg = 0xffffffff }, 2561 [VOP2_WIN_AFBC_HDR_PTR] = { .reg = 0xffffffff }, 2562 [VOP2_WIN_AFBC_HALF_BLOCK_EN] = { .reg = 0xffffffff }, 2563 [VOP2_WIN_AFBC_ROTATE_270] = { .reg = 0xffffffff }, 2564 [VOP2_WIN_AFBC_ROTATE_90] = { .reg = 0xffffffff }, 2565 }; 2566 2567 static int vop2_esmart_init(struct vop2_win *win) 2568 { 2569 struct vop2 *vop2 = win->vop2; 2570 struct reg_field *esmart_regs; 2571 int ret, i; 2572 2573 esmart_regs = kmemdup(vop2_esmart_regs, sizeof(vop2_esmart_regs), 2574 GFP_KERNEL); 2575 if (!esmart_regs) 2576 return -ENOMEM; 2577 2578 for (i = 0; i < ARRAY_SIZE(vop2_esmart_regs); i++) 2579 if (esmart_regs[i].reg != 0xffffffff) 2580 esmart_regs[i].reg += win->offset; 2581 2582 ret = devm_regmap_field_bulk_alloc(vop2->dev, vop2->map, win->reg, 2583 esmart_regs, 2584 ARRAY_SIZE(vop2_esmart_regs)); 2585 2586 kfree(esmart_regs); 2587 2588 return ret; 2589 }; 2590 2591 static int vop2_win_init(struct vop2 *vop2) 2592 { 2593 const struct vop2_data *vop2_data = vop2->data; 2594 struct vop2_win *win; 2595 int i, ret; 2596 2597 for (i = 0; i < vop2_data->win_size; i++) { 2598 const struct vop2_win_data *win_data = &vop2_data->win[i]; 2599 2600 win = &vop2->win[i]; 2601 win->data = win_data; 2602 win->type = win_data->type; 2603 win->offset = win_data->base; 2604 win->win_id = i; 2605 win->vop2 = vop2; 2606 if (vop2_cluster_window(win)) 2607 ret = vop2_cluster_init(win); 2608 else 2609 ret = vop2_esmart_init(win); 2610 if (ret) 2611 return ret; 2612 } 2613 2614 vop2->registered_num_wins = vop2_data->win_size; 2615 2616 return 0; 2617 } 2618 2619 /* 2620 * The window registers are only updated when config done is written. 2621 * Until that they read back the old value. As we read-modify-write 2622 * these registers mark them as non-volatile. This makes sure we read 2623 * the new values from the regmap register cache. 2624 */ 2625 static const struct regmap_range vop2_nonvolatile_range[] = { 2626 regmap_reg_range(0x1000, 0x23ff), 2627 }; 2628 2629 static const struct regmap_access_table vop2_volatile_table = { 2630 .no_ranges = vop2_nonvolatile_range, 2631 .n_no_ranges = ARRAY_SIZE(vop2_nonvolatile_range), 2632 }; 2633 2634 static const struct regmap_config vop2_regmap_config = { 2635 .reg_bits = 32, 2636 .val_bits = 32, 2637 .reg_stride = 4, 2638 .max_register = 0x3000, 2639 .name = "vop2", 2640 .volatile_table = &vop2_volatile_table, 2641 .cache_type = REGCACHE_RBTREE, 2642 }; 2643 2644 static int vop2_bind(struct device *dev, struct device *master, void *data) 2645 { 2646 struct platform_device *pdev = to_platform_device(dev); 2647 const struct vop2_data *vop2_data; 2648 struct drm_device *drm = data; 2649 struct vop2 *vop2; 2650 struct resource *res; 2651 size_t alloc_size; 2652 int ret; 2653 2654 vop2_data = of_device_get_match_data(dev); 2655 if (!vop2_data) 2656 return -ENODEV; 2657 2658 /* Allocate vop2 struct and its vop2_win array */ 2659 alloc_size = struct_size(vop2, win, vop2_data->win_size); 2660 vop2 = devm_kzalloc(dev, alloc_size, GFP_KERNEL); 2661 if (!vop2) 2662 return -ENOMEM; 2663 2664 vop2->dev = dev; 2665 vop2->data = vop2_data; 2666 vop2->drm = drm; 2667 2668 dev_set_drvdata(dev, vop2); 2669 2670 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "vop"); 2671 if (!res) { 2672 drm_err(vop2->drm, "failed to get vop2 register byname\n"); 2673 return -EINVAL; 2674 } 2675 2676 vop2->regs = devm_ioremap_resource(dev, res); 2677 if (IS_ERR(vop2->regs)) 2678 return PTR_ERR(vop2->regs); 2679 vop2->len = resource_size(res); 2680 2681 vop2->map = devm_regmap_init_mmio(dev, vop2->regs, &vop2_regmap_config); 2682 if (IS_ERR(vop2->map)) 2683 return PTR_ERR(vop2->map); 2684 2685 ret = vop2_win_init(vop2); 2686 if (ret) 2687 return ret; 2688 2689 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "gamma-lut"); 2690 if (res) { 2691 vop2->lut_regs = devm_ioremap_resource(dev, res); 2692 if (IS_ERR(vop2->lut_regs)) 2693 return PTR_ERR(vop2->lut_regs); 2694 } 2695 2696 vop2->grf = syscon_regmap_lookup_by_phandle(dev->of_node, "rockchip,grf"); 2697 2698 vop2->hclk = devm_clk_get(vop2->dev, "hclk"); 2699 if (IS_ERR(vop2->hclk)) { 2700 drm_err(vop2->drm, "failed to get hclk source\n"); 2701 return PTR_ERR(vop2->hclk); 2702 } 2703 2704 vop2->aclk = devm_clk_get(vop2->dev, "aclk"); 2705 if (IS_ERR(vop2->aclk)) { 2706 drm_err(vop2->drm, "failed to get aclk source\n"); 2707 return PTR_ERR(vop2->aclk); 2708 } 2709 2710 vop2->irq = platform_get_irq(pdev, 0); 2711 if (vop2->irq < 0) { 2712 drm_err(vop2->drm, "cannot find irq for vop2\n"); 2713 return vop2->irq; 2714 } 2715 2716 mutex_init(&vop2->vop2_lock); 2717 2718 ret = devm_request_irq(dev, vop2->irq, vop2_isr, IRQF_SHARED, dev_name(dev), vop2); 2719 if (ret) 2720 return ret; 2721 2722 ret = vop2_create_crtcs(vop2); 2723 if (ret) 2724 return ret; 2725 2726 ret = vop2_find_rgb_encoder(vop2); 2727 if (ret >= 0) { 2728 vop2->rgb = rockchip_rgb_init(dev, &vop2->vps[ret].crtc, 2729 vop2->drm, ret); 2730 if (IS_ERR(vop2->rgb)) { 2731 if (PTR_ERR(vop2->rgb) == -EPROBE_DEFER) { 2732 ret = PTR_ERR(vop2->rgb); 2733 goto err_crtcs; 2734 } 2735 vop2->rgb = NULL; 2736 } 2737 } 2738 2739 rockchip_drm_dma_init_device(vop2->drm, vop2->dev); 2740 2741 pm_runtime_enable(&pdev->dev); 2742 2743 return 0; 2744 2745 err_crtcs: 2746 vop2_destroy_crtcs(vop2); 2747 2748 return ret; 2749 } 2750 2751 static void vop2_unbind(struct device *dev, struct device *master, void *data) 2752 { 2753 struct vop2 *vop2 = dev_get_drvdata(dev); 2754 2755 pm_runtime_disable(dev); 2756 2757 if (vop2->rgb) 2758 rockchip_rgb_fini(vop2->rgb); 2759 2760 vop2_destroy_crtcs(vop2); 2761 } 2762 2763 const struct component_ops vop2_component_ops = { 2764 .bind = vop2_bind, 2765 .unbind = vop2_unbind, 2766 }; 2767 EXPORT_SYMBOL_GPL(vop2_component_ops); 2768