12048e328SMark Yao /*
22048e328SMark Yao  * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
32048e328SMark Yao  * Author:Mark Yao <mark.yao@rock-chips.com>
42048e328SMark Yao  *
52048e328SMark Yao  * This software is licensed under the terms of the GNU General Public
62048e328SMark Yao  * License version 2, as published by the Free Software Foundation, and
72048e328SMark Yao  * may be copied, distributed, and modified under those terms.
82048e328SMark Yao  *
92048e328SMark Yao  * This program is distributed in the hope that it will be useful,
102048e328SMark Yao  * but WITHOUT ANY WARRANTY; without even the implied warranty of
112048e328SMark Yao  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
122048e328SMark Yao  * GNU General Public License for more details.
132048e328SMark Yao  */
142048e328SMark Yao 
152048e328SMark Yao #include <drm/drm.h>
162048e328SMark Yao #include <drm/drmP.h>
1763ebb9faSMark Yao #include <drm/drm_atomic.h>
182048e328SMark Yao #include <drm/drm_crtc.h>
192048e328SMark Yao #include <drm/drm_crtc_helper.h>
2047a7eb45STomasz Figa #include <drm/drm_flip_work.h>
212048e328SMark Yao #include <drm/drm_plane_helper.h>
226cca3869SSean Paul #ifdef CONFIG_DRM_ANALOGIX_DP
233190e58dSTomeu Vizoso #include <drm/bridge/analogix_dp.h>
246cca3869SSean Paul #endif
252048e328SMark Yao 
262048e328SMark Yao #include <linux/kernel.h>
2700fe6148SPaul Gortmaker #include <linux/module.h>
282048e328SMark Yao #include <linux/platform_device.h>
292048e328SMark Yao #include <linux/clk.h>
307caecdbeSTomasz Figa #include <linux/iopoll.h>
312048e328SMark Yao #include <linux/of.h>
322048e328SMark Yao #include <linux/of_device.h>
332048e328SMark Yao #include <linux/pm_runtime.h>
342048e328SMark Yao #include <linux/component.h>
352048e328SMark Yao 
362048e328SMark Yao #include <linux/reset.h>
372048e328SMark Yao #include <linux/delay.h>
382048e328SMark Yao 
392048e328SMark Yao #include "rockchip_drm_drv.h"
402048e328SMark Yao #include "rockchip_drm_gem.h"
412048e328SMark Yao #include "rockchip_drm_fb.h"
425182c1a5SYakir Yang #include "rockchip_drm_psr.h"
432048e328SMark Yao #include "rockchip_drm_vop.h"
442048e328SMark Yao 
452048e328SMark Yao #define VOP_WIN_SET(x, win, name, v) \
469a61c54bSMark yao 		vop_reg_set(vop, &win->phy->name, win->base, ~0, v, #name)
474c156c21SMark Yao #define VOP_SCL_SET(x, win, name, v) \
489a61c54bSMark yao 		vop_reg_set(vop, &win->phy->scl->name, win->base, ~0, v, #name)
491194fffbSMark Yao #define VOP_SCL_SET_EXT(x, win, name, v) \
509a61c54bSMark yao 		vop_reg_set(vop, &win->phy->scl->ext->name, \
519a61c54bSMark yao 			    win->base, ~0, v, #name)
52ac6560dfSMark yao 
53ac6560dfSMark yao #define VOP_INTR_SET_MASK(vop, name, mask, v) \
549a61c54bSMark yao 		vop_reg_set(vop, &vop->data->intr->name, 0, mask, v, #name)
559a61c54bSMark yao 
569a61c54bSMark yao #define VOP_REG_SET(vop, group, name, v) \
579a61c54bSMark yao 		    vop_reg_set(vop, &vop->data->group->name, 0, ~0, v, #name)
58ac6560dfSMark yao 
59dbb3d944SMark Yao #define VOP_INTR_SET_TYPE(vop, name, type, v) \
60dbb3d944SMark Yao 	do { \
61c7647f86SJohn Keeping 		int i, reg = 0, mask = 0; \
62dbb3d944SMark Yao 		for (i = 0; i < vop->data->intr->nintrs; i++) { \
63c7647f86SJohn Keeping 			if (vop->data->intr->intrs[i] & type) { \
64dbb3d944SMark Yao 				reg |= (v) << i; \
65c7647f86SJohn Keeping 				mask |= 1 << i; \
66dbb3d944SMark Yao 			} \
67c7647f86SJohn Keeping 		} \
68ac6560dfSMark yao 		VOP_INTR_SET_MASK(vop, name, mask, reg); \
69dbb3d944SMark Yao 	} while (0)
70dbb3d944SMark Yao #define VOP_INTR_GET_TYPE(vop, name, type) \
71dbb3d944SMark Yao 		vop_get_intr_type(vop, &vop->data->intr->name, type)
72dbb3d944SMark Yao 
732048e328SMark Yao #define VOP_WIN_GET(x, win, name) \
749a61c54bSMark yao 		vop_read_reg(x, win->offset, win->phy->name)
752048e328SMark Yao 
762048e328SMark Yao #define VOP_WIN_GET_YRGBADDR(vop, win) \
772048e328SMark Yao 		vop_readl(vop, win->base + win->phy->yrgb_mst.offset)
782048e328SMark Yao 
792048e328SMark Yao #define to_vop(x) container_of(x, struct vop, crtc)
802048e328SMark Yao #define to_vop_win(x) container_of(x, struct vop_win, base)
812048e328SMark Yao 
8247a7eb45STomasz Figa enum vop_pending {
8347a7eb45STomasz Figa 	VOP_PENDING_FB_UNREF,
8447a7eb45STomasz Figa };
8547a7eb45STomasz Figa 
862048e328SMark Yao struct vop_win {
872048e328SMark Yao 	struct drm_plane base;
882048e328SMark Yao 	const struct vop_win_data *data;
892048e328SMark Yao 	struct vop *vop;
902048e328SMark Yao };
912048e328SMark Yao 
922048e328SMark Yao struct vop {
932048e328SMark Yao 	struct drm_crtc crtc;
942048e328SMark Yao 	struct device *dev;
952048e328SMark Yao 	struct drm_device *drm_dev;
9631e980c5SMark Yao 	bool is_enabled;
972048e328SMark Yao 
981067219bSMark Yao 	struct completion dsp_hold_completion;
994f9d39a7SDaniel Vetter 
1004f9d39a7SDaniel Vetter 	/* protected by dev->event_lock */
10163ebb9faSMark Yao 	struct drm_pending_vblank_event *event;
1022048e328SMark Yao 
10347a7eb45STomasz Figa 	struct drm_flip_work fb_unref_work;
10447a7eb45STomasz Figa 	unsigned long pending;
10547a7eb45STomasz Figa 
10669c34e41SYakir Yang 	struct completion line_flag_completion;
10769c34e41SYakir Yang 
1082048e328SMark Yao 	const struct vop_data *data;
1092048e328SMark Yao 
1102048e328SMark Yao 	uint32_t *regsbak;
1112048e328SMark Yao 	void __iomem *regs;
1122048e328SMark Yao 
1132048e328SMark Yao 	/* physical map length of vop register */
1142048e328SMark Yao 	uint32_t len;
1152048e328SMark Yao 
1162048e328SMark Yao 	/* one time only one process allowed to config the register */
1172048e328SMark Yao 	spinlock_t reg_lock;
1182048e328SMark Yao 	/* lock vop irq reg */
1192048e328SMark Yao 	spinlock_t irq_lock;
120e334d48bSzain wang 	/* protects crtc enable/disable */
121e334d48bSzain wang 	struct mutex vop_lock;
1222048e328SMark Yao 
1232048e328SMark Yao 	unsigned int irq;
1242048e328SMark Yao 
1252048e328SMark Yao 	/* vop AHP clk */
1262048e328SMark Yao 	struct clk *hclk;
1272048e328SMark Yao 	/* vop dclk */
1282048e328SMark Yao 	struct clk *dclk;
1292048e328SMark Yao 	/* vop share memory frequency */
1302048e328SMark Yao 	struct clk *aclk;
1312048e328SMark Yao 
1322048e328SMark Yao 	/* vop dclk reset */
1332048e328SMark Yao 	struct reset_control *dclk_rst;
1342048e328SMark Yao 
1352048e328SMark Yao 	struct vop_win win[];
1362048e328SMark Yao };
1372048e328SMark Yao 
1382048e328SMark Yao static inline void vop_writel(struct vop *vop, uint32_t offset, uint32_t v)
1392048e328SMark Yao {
1402048e328SMark Yao 	writel(v, vop->regs + offset);
1412048e328SMark Yao 	vop->regsbak[offset >> 2] = v;
1422048e328SMark Yao }
1432048e328SMark Yao 
1442048e328SMark Yao static inline uint32_t vop_readl(struct vop *vop, uint32_t offset)
1452048e328SMark Yao {
1462048e328SMark Yao 	return readl(vop->regs + offset);
1472048e328SMark Yao }
1482048e328SMark Yao 
1492048e328SMark Yao static inline uint32_t vop_read_reg(struct vop *vop, uint32_t base,
1502048e328SMark Yao 				    const struct vop_reg *reg)
1512048e328SMark Yao {
1522048e328SMark Yao 	return (vop_readl(vop, base + reg->offset) >> reg->shift) & reg->mask;
1532048e328SMark Yao }
1542048e328SMark Yao 
1559a61c54bSMark yao static void vop_reg_set(struct vop *vop, const struct vop_reg *reg,
1569a61c54bSMark yao 			uint32_t _offset, uint32_t _mask, uint32_t v,
1579a61c54bSMark yao 			const char *reg_name)
1582048e328SMark Yao {
1599a61c54bSMark yao 	int offset, mask, shift;
160d49463ecSMark Yao 
1619a61c54bSMark yao 	if (!reg || !reg->mask) {
162d8dd6804SHaneen Mohammed 		DRM_DEV_DEBUG(vop->dev, "Warning: not support %s\n", reg_name);
1639a61c54bSMark yao 		return;
1649a61c54bSMark yao 	}
1659a61c54bSMark yao 
1669a61c54bSMark yao 	offset = reg->offset + _offset;
1679a61c54bSMark yao 	mask = reg->mask & _mask;
1689a61c54bSMark yao 	shift = reg->shift;
1699a61c54bSMark yao 
1709a61c54bSMark yao 	if (reg->write_mask) {
171d49463ecSMark Yao 		v = ((v << shift) & 0xffff) | (mask << (shift + 16));
172d49463ecSMark Yao 	} else {
1732048e328SMark Yao 		uint32_t cached_val = vop->regsbak[offset >> 2];
1742048e328SMark Yao 
175d49463ecSMark Yao 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
176d49463ecSMark Yao 		vop->regsbak[offset >> 2] = v;
1772048e328SMark Yao 	}
1782048e328SMark Yao 
1799a61c54bSMark yao 	if (reg->relaxed)
180d49463ecSMark Yao 		writel_relaxed(v, vop->regs + offset);
181d49463ecSMark Yao 	else
182d49463ecSMark Yao 		writel(v, vop->regs + offset);
1832048e328SMark Yao }
1842048e328SMark Yao 
185dbb3d944SMark Yao static inline uint32_t vop_get_intr_type(struct vop *vop,
186dbb3d944SMark Yao 					 const struct vop_reg *reg, int type)
187dbb3d944SMark Yao {
188dbb3d944SMark Yao 	uint32_t i, ret = 0;
189dbb3d944SMark Yao 	uint32_t regs = vop_read_reg(vop, 0, reg);
190dbb3d944SMark Yao 
191dbb3d944SMark Yao 	for (i = 0; i < vop->data->intr->nintrs; i++) {
192dbb3d944SMark Yao 		if ((type & vop->data->intr->intrs[i]) && (regs & 1 << i))
193dbb3d944SMark Yao 			ret |= vop->data->intr->intrs[i];
194dbb3d944SMark Yao 	}
195dbb3d944SMark Yao 
196dbb3d944SMark Yao 	return ret;
197dbb3d944SMark Yao }
198dbb3d944SMark Yao 
1990cf33fe3SMark Yao static inline void vop_cfg_done(struct vop *vop)
2000cf33fe3SMark Yao {
2019a61c54bSMark yao 	VOP_REG_SET(vop, common, cfg_done, 1);
2020cf33fe3SMark Yao }
2030cf33fe3SMark Yao 
20485a359f2STomasz Figa static bool has_rb_swapped(uint32_t format)
20585a359f2STomasz Figa {
20685a359f2STomasz Figa 	switch (format) {
20785a359f2STomasz Figa 	case DRM_FORMAT_XBGR8888:
20885a359f2STomasz Figa 	case DRM_FORMAT_ABGR8888:
20985a359f2STomasz Figa 	case DRM_FORMAT_BGR888:
21085a359f2STomasz Figa 	case DRM_FORMAT_BGR565:
21185a359f2STomasz Figa 		return true;
21285a359f2STomasz Figa 	default:
21385a359f2STomasz Figa 		return false;
21485a359f2STomasz Figa 	}
21585a359f2STomasz Figa }
21685a359f2STomasz Figa 
2172048e328SMark Yao static enum vop_data_format vop_convert_format(uint32_t format)
2182048e328SMark Yao {
2192048e328SMark Yao 	switch (format) {
2202048e328SMark Yao 	case DRM_FORMAT_XRGB8888:
2212048e328SMark Yao 	case DRM_FORMAT_ARGB8888:
22285a359f2STomasz Figa 	case DRM_FORMAT_XBGR8888:
22385a359f2STomasz Figa 	case DRM_FORMAT_ABGR8888:
2242048e328SMark Yao 		return VOP_FMT_ARGB8888;
2252048e328SMark Yao 	case DRM_FORMAT_RGB888:
22685a359f2STomasz Figa 	case DRM_FORMAT_BGR888:
2272048e328SMark Yao 		return VOP_FMT_RGB888;
2282048e328SMark Yao 	case DRM_FORMAT_RGB565:
22985a359f2STomasz Figa 	case DRM_FORMAT_BGR565:
2302048e328SMark Yao 		return VOP_FMT_RGB565;
2312048e328SMark Yao 	case DRM_FORMAT_NV12:
2322048e328SMark Yao 		return VOP_FMT_YUV420SP;
2332048e328SMark Yao 	case DRM_FORMAT_NV16:
2342048e328SMark Yao 		return VOP_FMT_YUV422SP;
2352048e328SMark Yao 	case DRM_FORMAT_NV24:
2362048e328SMark Yao 		return VOP_FMT_YUV444SP;
2372048e328SMark Yao 	default:
238ee4d7899SSean Paul 		DRM_ERROR("unsupported format[%08x]\n", format);
2392048e328SMark Yao 		return -EINVAL;
2402048e328SMark Yao 	}
2412048e328SMark Yao }
2422048e328SMark Yao 
24384c7f8caSMark Yao static bool is_yuv_support(uint32_t format)
24484c7f8caSMark Yao {
24584c7f8caSMark Yao 	switch (format) {
24684c7f8caSMark Yao 	case DRM_FORMAT_NV12:
24784c7f8caSMark Yao 	case DRM_FORMAT_NV16:
24884c7f8caSMark Yao 	case DRM_FORMAT_NV24:
24984c7f8caSMark Yao 		return true;
25084c7f8caSMark Yao 	default:
25184c7f8caSMark Yao 		return false;
25284c7f8caSMark Yao 	}
25384c7f8caSMark Yao }
25484c7f8caSMark Yao 
2554c156c21SMark Yao static uint16_t scl_vop_cal_scale(enum scale_mode mode, uint32_t src,
2564c156c21SMark Yao 				  uint32_t dst, bool is_horizontal,
2574c156c21SMark Yao 				  int vsu_mode, int *vskiplines)
2584c156c21SMark Yao {
2594c156c21SMark Yao 	uint16_t val = 1 << SCL_FT_DEFAULT_FIXPOINT_SHIFT;
2604c156c21SMark Yao 
261ce91d373SJeffy Chen 	if (vskiplines)
262ce91d373SJeffy Chen 		*vskiplines = 0;
263ce91d373SJeffy Chen 
2644c156c21SMark Yao 	if (is_horizontal) {
2654c156c21SMark Yao 		if (mode == SCALE_UP)
2664c156c21SMark Yao 			val = GET_SCL_FT_BIC(src, dst);
2674c156c21SMark Yao 		else if (mode == SCALE_DOWN)
2684c156c21SMark Yao 			val = GET_SCL_FT_BILI_DN(src, dst);
2694c156c21SMark Yao 	} else {
2704c156c21SMark Yao 		if (mode == SCALE_UP) {
2714c156c21SMark Yao 			if (vsu_mode == SCALE_UP_BIL)
2724c156c21SMark Yao 				val = GET_SCL_FT_BILI_UP(src, dst);
2734c156c21SMark Yao 			else
2744c156c21SMark Yao 				val = GET_SCL_FT_BIC(src, dst);
2754c156c21SMark Yao 		} else if (mode == SCALE_DOWN) {
2764c156c21SMark Yao 			if (vskiplines) {
2774c156c21SMark Yao 				*vskiplines = scl_get_vskiplines(src, dst);
2784c156c21SMark Yao 				val = scl_get_bili_dn_vskip(src, dst,
2794c156c21SMark Yao 							    *vskiplines);
2804c156c21SMark Yao 			} else {
2814c156c21SMark Yao 				val = GET_SCL_FT_BILI_DN(src, dst);
2824c156c21SMark Yao 			}
2834c156c21SMark Yao 		}
2844c156c21SMark Yao 	}
2854c156c21SMark Yao 
2864c156c21SMark Yao 	return val;
2874c156c21SMark Yao }
2884c156c21SMark Yao 
2894c156c21SMark Yao static void scl_vop_cal_scl_fac(struct vop *vop, const struct vop_win_data *win,
2904c156c21SMark Yao 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
2914c156c21SMark Yao 			     uint32_t dst_h, uint32_t pixel_format)
2924c156c21SMark Yao {
2934c156c21SMark Yao 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
2944c156c21SMark Yao 	uint16_t cbcr_hor_scl_mode = SCALE_NONE;
2954c156c21SMark Yao 	uint16_t cbcr_ver_scl_mode = SCALE_NONE;
2964c156c21SMark Yao 	int hsub = drm_format_horz_chroma_subsampling(pixel_format);
2974c156c21SMark Yao 	int vsub = drm_format_vert_chroma_subsampling(pixel_format);
2984c156c21SMark Yao 	bool is_yuv = is_yuv_support(pixel_format);
2994c156c21SMark Yao 	uint16_t cbcr_src_w = src_w / hsub;
3004c156c21SMark Yao 	uint16_t cbcr_src_h = src_h / vsub;
3014c156c21SMark Yao 	uint16_t vsu_mode;
3024c156c21SMark Yao 	uint16_t lb_mode;
3034c156c21SMark Yao 	uint32_t val;
304ce91d373SJeffy Chen 	int vskiplines;
3054c156c21SMark Yao 
3064c156c21SMark Yao 	if (dst_w > 3840) {
307ee4d7899SSean Paul 		DRM_DEV_ERROR(vop->dev, "Maximum dst width (3840) exceeded\n");
3084c156c21SMark Yao 		return;
3094c156c21SMark Yao 	}
3104c156c21SMark Yao 
3111194fffbSMark Yao 	if (!win->phy->scl->ext) {
3121194fffbSMark Yao 		VOP_SCL_SET(vop, win, scale_yrgb_x,
3131194fffbSMark Yao 			    scl_cal_scale2(src_w, dst_w));
3141194fffbSMark Yao 		VOP_SCL_SET(vop, win, scale_yrgb_y,
3151194fffbSMark Yao 			    scl_cal_scale2(src_h, dst_h));
3161194fffbSMark Yao 		if (is_yuv) {
3171194fffbSMark Yao 			VOP_SCL_SET(vop, win, scale_cbcr_x,
318ee8662fcSMark Yao 				    scl_cal_scale2(cbcr_src_w, dst_w));
3191194fffbSMark Yao 			VOP_SCL_SET(vop, win, scale_cbcr_y,
320ee8662fcSMark Yao 				    scl_cal_scale2(cbcr_src_h, dst_h));
3211194fffbSMark Yao 		}
3221194fffbSMark Yao 		return;
3231194fffbSMark Yao 	}
3241194fffbSMark Yao 
3254c156c21SMark Yao 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
3264c156c21SMark Yao 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
3274c156c21SMark Yao 
3284c156c21SMark Yao 	if (is_yuv) {
3294c156c21SMark Yao 		cbcr_hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w);
3304c156c21SMark Yao 		cbcr_ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h);
3314c156c21SMark Yao 		if (cbcr_hor_scl_mode == SCALE_DOWN)
3324c156c21SMark Yao 			lb_mode = scl_vop_cal_lb_mode(dst_w, true);
3334c156c21SMark Yao 		else
3344c156c21SMark Yao 			lb_mode = scl_vop_cal_lb_mode(cbcr_src_w, true);
3354c156c21SMark Yao 	} else {
3364c156c21SMark Yao 		if (yrgb_hor_scl_mode == SCALE_DOWN)
3374c156c21SMark Yao 			lb_mode = scl_vop_cal_lb_mode(dst_w, false);
3384c156c21SMark Yao 		else
3394c156c21SMark Yao 			lb_mode = scl_vop_cal_lb_mode(src_w, false);
3404c156c21SMark Yao 	}
3414c156c21SMark Yao 
3421194fffbSMark Yao 	VOP_SCL_SET_EXT(vop, win, lb_mode, lb_mode);
3434c156c21SMark Yao 	if (lb_mode == LB_RGB_3840X2) {
3444c156c21SMark Yao 		if (yrgb_ver_scl_mode != SCALE_NONE) {
345ee4d7899SSean Paul 			DRM_DEV_ERROR(vop->dev, "not allow yrgb ver scale\n");
3464c156c21SMark Yao 			return;
3474c156c21SMark Yao 		}
3484c156c21SMark Yao 		if (cbcr_ver_scl_mode != SCALE_NONE) {
349ee4d7899SSean Paul 			DRM_DEV_ERROR(vop->dev, "not allow cbcr ver scale\n");
3504c156c21SMark Yao 			return;
3514c156c21SMark Yao 		}
3524c156c21SMark Yao 		vsu_mode = SCALE_UP_BIL;
3534c156c21SMark Yao 	} else if (lb_mode == LB_RGB_2560X4) {
3544c156c21SMark Yao 		vsu_mode = SCALE_UP_BIL;
3554c156c21SMark Yao 	} else {
3564c156c21SMark Yao 		vsu_mode = SCALE_UP_BIC;
3574c156c21SMark Yao 	}
3584c156c21SMark Yao 
3594c156c21SMark Yao 	val = scl_vop_cal_scale(yrgb_hor_scl_mode, src_w, dst_w,
3604c156c21SMark Yao 				true, 0, NULL);
3614c156c21SMark Yao 	VOP_SCL_SET(vop, win, scale_yrgb_x, val);
3624c156c21SMark Yao 	val = scl_vop_cal_scale(yrgb_ver_scl_mode, src_h, dst_h,
3634c156c21SMark Yao 				false, vsu_mode, &vskiplines);
3644c156c21SMark Yao 	VOP_SCL_SET(vop, win, scale_yrgb_y, val);
3654c156c21SMark Yao 
3661194fffbSMark Yao 	VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt4, vskiplines == 4);
3671194fffbSMark Yao 	VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt2, vskiplines == 2);
3684c156c21SMark Yao 
3691194fffbSMark Yao 	VOP_SCL_SET_EXT(vop, win, yrgb_hor_scl_mode, yrgb_hor_scl_mode);
3701194fffbSMark Yao 	VOP_SCL_SET_EXT(vop, win, yrgb_ver_scl_mode, yrgb_ver_scl_mode);
3711194fffbSMark Yao 	VOP_SCL_SET_EXT(vop, win, yrgb_hsd_mode, SCALE_DOWN_BIL);
3721194fffbSMark Yao 	VOP_SCL_SET_EXT(vop, win, yrgb_vsd_mode, SCALE_DOWN_BIL);
3731194fffbSMark Yao 	VOP_SCL_SET_EXT(vop, win, yrgb_vsu_mode, vsu_mode);
3744c156c21SMark Yao 	if (is_yuv) {
3754c156c21SMark Yao 		val = scl_vop_cal_scale(cbcr_hor_scl_mode, cbcr_src_w,
3764c156c21SMark Yao 					dst_w, true, 0, NULL);
3774c156c21SMark Yao 		VOP_SCL_SET(vop, win, scale_cbcr_x, val);
3784c156c21SMark Yao 		val = scl_vop_cal_scale(cbcr_ver_scl_mode, cbcr_src_h,
3794c156c21SMark Yao 					dst_h, false, vsu_mode, &vskiplines);
3804c156c21SMark Yao 		VOP_SCL_SET(vop, win, scale_cbcr_y, val);
3814c156c21SMark Yao 
3821194fffbSMark Yao 		VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt4, vskiplines == 4);
3831194fffbSMark Yao 		VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt2, vskiplines == 2);
3841194fffbSMark Yao 		VOP_SCL_SET_EXT(vop, win, cbcr_hor_scl_mode, cbcr_hor_scl_mode);
3851194fffbSMark Yao 		VOP_SCL_SET_EXT(vop, win, cbcr_ver_scl_mode, cbcr_ver_scl_mode);
3861194fffbSMark Yao 		VOP_SCL_SET_EXT(vop, win, cbcr_hsd_mode, SCALE_DOWN_BIL);
3871194fffbSMark Yao 		VOP_SCL_SET_EXT(vop, win, cbcr_vsd_mode, SCALE_DOWN_BIL);
3881194fffbSMark Yao 		VOP_SCL_SET_EXT(vop, win, cbcr_vsu_mode, vsu_mode);
3894c156c21SMark Yao 	}
3904c156c21SMark Yao }
3914c156c21SMark Yao 
3921067219bSMark Yao static void vop_dsp_hold_valid_irq_enable(struct vop *vop)
3931067219bSMark Yao {
3941067219bSMark Yao 	unsigned long flags;
3951067219bSMark Yao 
3961067219bSMark Yao 	if (WARN_ON(!vop->is_enabled))
3971067219bSMark Yao 		return;
3981067219bSMark Yao 
3991067219bSMark Yao 	spin_lock_irqsave(&vop->irq_lock, flags);
4001067219bSMark Yao 
401fa374107STomasz Figa 	VOP_INTR_SET_TYPE(vop, clear, DSP_HOLD_VALID_INTR, 1);
402dbb3d944SMark Yao 	VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 1);
4031067219bSMark Yao 
4041067219bSMark Yao 	spin_unlock_irqrestore(&vop->irq_lock, flags);
4051067219bSMark Yao }
4061067219bSMark Yao 
4071067219bSMark Yao static void vop_dsp_hold_valid_irq_disable(struct vop *vop)
4081067219bSMark Yao {
4091067219bSMark Yao 	unsigned long flags;
4101067219bSMark Yao 
4111067219bSMark Yao 	if (WARN_ON(!vop->is_enabled))
4121067219bSMark Yao 		return;
4131067219bSMark Yao 
4141067219bSMark Yao 	spin_lock_irqsave(&vop->irq_lock, flags);
4151067219bSMark Yao 
416dbb3d944SMark Yao 	VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 0);
4171067219bSMark Yao 
4181067219bSMark Yao 	spin_unlock_irqrestore(&vop->irq_lock, flags);
4191067219bSMark Yao }
4201067219bSMark Yao 
42169c34e41SYakir Yang /*
42269c34e41SYakir Yang  * (1) each frame starts at the start of the Vsync pulse which is signaled by
42369c34e41SYakir Yang  *     the "FRAME_SYNC" interrupt.
42469c34e41SYakir Yang  * (2) the active data region of each frame ends at dsp_vact_end
42569c34e41SYakir Yang  * (3) we should program this same number (dsp_vact_end) into dsp_line_frag_num,
42669c34e41SYakir Yang  *      to get "LINE_FLAG" interrupt at the end of the active on screen data.
42769c34e41SYakir Yang  *
42869c34e41SYakir Yang  * VOP_INTR_CTRL0.dsp_line_frag_num = VOP_DSP_VACT_ST_END.dsp_vact_end
42969c34e41SYakir Yang  * Interrupts
43069c34e41SYakir Yang  * LINE_FLAG -------------------------------+
43169c34e41SYakir Yang  * FRAME_SYNC ----+                         |
43269c34e41SYakir Yang  *                |                         |
43369c34e41SYakir Yang  *                v                         v
43469c34e41SYakir Yang  *                | Vsync | Vbp |  Vactive  | Vfp |
43569c34e41SYakir Yang  *                        ^     ^           ^     ^
43669c34e41SYakir Yang  *                        |     |           |     |
43769c34e41SYakir Yang  *                        |     |           |     |
43869c34e41SYakir Yang  * dsp_vs_end ------------+     |           |     |   VOP_DSP_VTOTAL_VS_END
43969c34e41SYakir Yang  * dsp_vact_start --------------+           |     |   VOP_DSP_VACT_ST_END
44069c34e41SYakir Yang  * dsp_vact_end ----------------------------+     |   VOP_DSP_VACT_ST_END
44169c34e41SYakir Yang  * dsp_total -------------------------------------+   VOP_DSP_VTOTAL_VS_END
44269c34e41SYakir Yang  */
44369c34e41SYakir Yang static bool vop_line_flag_irq_is_enabled(struct vop *vop)
44469c34e41SYakir Yang {
44569c34e41SYakir Yang 	uint32_t line_flag_irq;
44669c34e41SYakir Yang 	unsigned long flags;
44769c34e41SYakir Yang 
44869c34e41SYakir Yang 	spin_lock_irqsave(&vop->irq_lock, flags);
44969c34e41SYakir Yang 
45069c34e41SYakir Yang 	line_flag_irq = VOP_INTR_GET_TYPE(vop, enable, LINE_FLAG_INTR);
45169c34e41SYakir Yang 
45269c34e41SYakir Yang 	spin_unlock_irqrestore(&vop->irq_lock, flags);
45369c34e41SYakir Yang 
45469c34e41SYakir Yang 	return !!line_flag_irq;
45569c34e41SYakir Yang }
45669c34e41SYakir Yang 
457459b086dSJeffy Chen static void vop_line_flag_irq_enable(struct vop *vop)
45869c34e41SYakir Yang {
45969c34e41SYakir Yang 	unsigned long flags;
46069c34e41SYakir Yang 
46169c34e41SYakir Yang 	if (WARN_ON(!vop->is_enabled))
46269c34e41SYakir Yang 		return;
46369c34e41SYakir Yang 
46469c34e41SYakir Yang 	spin_lock_irqsave(&vop->irq_lock, flags);
46569c34e41SYakir Yang 
466fa374107STomasz Figa 	VOP_INTR_SET_TYPE(vop, clear, LINE_FLAG_INTR, 1);
46769c34e41SYakir Yang 	VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 1);
46869c34e41SYakir Yang 
46969c34e41SYakir Yang 	spin_unlock_irqrestore(&vop->irq_lock, flags);
47069c34e41SYakir Yang }
47169c34e41SYakir Yang 
47269c34e41SYakir Yang static void vop_line_flag_irq_disable(struct vop *vop)
47369c34e41SYakir Yang {
47469c34e41SYakir Yang 	unsigned long flags;
47569c34e41SYakir Yang 
47669c34e41SYakir Yang 	if (WARN_ON(!vop->is_enabled))
47769c34e41SYakir Yang 		return;
47869c34e41SYakir Yang 
47969c34e41SYakir Yang 	spin_lock_irqsave(&vop->irq_lock, flags);
48069c34e41SYakir Yang 
48169c34e41SYakir Yang 	VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 0);
48269c34e41SYakir Yang 
48369c34e41SYakir Yang 	spin_unlock_irqrestore(&vop->irq_lock, flags);
48469c34e41SYakir Yang }
48569c34e41SYakir Yang 
48639a9ad8fSSean Paul static int vop_enable(struct drm_crtc *crtc)
4872048e328SMark Yao {
4882048e328SMark Yao 	struct vop *vop = to_vop(crtc);
48964d77564SMark yao 	int ret, i;
4902048e328SMark Yao 
4915d82d1a7SMark Yao 	ret = pm_runtime_get_sync(vop->dev);
4925d82d1a7SMark Yao 	if (ret < 0) {
493d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "failed to get pm runtime: %d\n", ret);
4945e570373SJeffy Chen 		return ret;
4955d82d1a7SMark Yao 	}
4965d82d1a7SMark Yao 
4972048e328SMark Yao 	ret = clk_enable(vop->hclk);
49839a9ad8fSSean Paul 	if (WARN_ON(ret < 0))
49939a9ad8fSSean Paul 		goto err_put_pm_runtime;
5002048e328SMark Yao 
5012048e328SMark Yao 	ret = clk_enable(vop->dclk);
50239a9ad8fSSean Paul 	if (WARN_ON(ret < 0))
5032048e328SMark Yao 		goto err_disable_hclk;
5042048e328SMark Yao 
5052048e328SMark Yao 	ret = clk_enable(vop->aclk);
50639a9ad8fSSean Paul 	if (WARN_ON(ret < 0))
5072048e328SMark Yao 		goto err_disable_dclk;
5082048e328SMark Yao 
5092048e328SMark Yao 	/*
5102048e328SMark Yao 	 * Slave iommu shares power, irq and clock with vop.  It was associated
5112048e328SMark Yao 	 * automatically with this master device via common driver code.
5122048e328SMark Yao 	 * Now that we have enabled the clock we attach it to the shared drm
5132048e328SMark Yao 	 * mapping.
5142048e328SMark Yao 	 */
5152048e328SMark Yao 	ret = rockchip_drm_dma_attach_device(vop->drm_dev, vop->dev);
5162048e328SMark Yao 	if (ret) {
517d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev,
518d8dd6804SHaneen Mohammed 			      "failed to attach dma mapping, %d\n", ret);
5192048e328SMark Yao 		goto err_disable_aclk;
5202048e328SMark Yao 	}
5212048e328SMark Yao 
52276f1416eSMarc Zyngier 	spin_lock(&vop->reg_lock);
52376f1416eSMarc Zyngier 	for (i = 0; i < vop->len; i += 4)
52476f1416eSMarc Zyngier 		writel_relaxed(vop->regsbak[i / 4], vop->regs + i);
52576f1416eSMarc Zyngier 
52664d77564SMark yao 	/*
52764d77564SMark yao 	 * We need to make sure that all windows are disabled before we
52864d77564SMark yao 	 * enable the crtc. Otherwise we might try to scan from a destroyed
52964d77564SMark yao 	 * buffer later.
53064d77564SMark yao 	 */
53164d77564SMark yao 	for (i = 0; i < vop->data->win_size; i++) {
53264d77564SMark yao 		struct vop_win *vop_win = &vop->win[i];
53364d77564SMark yao 		const struct vop_win_data *win = vop_win->data;
53464d77564SMark yao 
53564d77564SMark yao 		VOP_WIN_SET(vop, win, enable, 0);
53664d77564SMark yao 	}
53776f1416eSMarc Zyngier 	spin_unlock(&vop->reg_lock);
53864d77564SMark yao 
53917a794d7SChris Zhong 	vop_cfg_done(vop);
54017a794d7SChris Zhong 
54152ab7891SMark Yao 	/*
54252ab7891SMark Yao 	 * At here, vop clock & iommu is enable, R/W vop regs would be safe.
54352ab7891SMark Yao 	 */
54452ab7891SMark Yao 	vop->is_enabled = true;
54552ab7891SMark Yao 
5462048e328SMark Yao 	spin_lock(&vop->reg_lock);
5472048e328SMark Yao 
5489a61c54bSMark yao 	VOP_REG_SET(vop, common, standby, 1);
5492048e328SMark Yao 
5502048e328SMark Yao 	spin_unlock(&vop->reg_lock);
5512048e328SMark Yao 
5522048e328SMark Yao 	enable_irq(vop->irq);
5532048e328SMark Yao 
554b5f7b755SMark Yao 	drm_crtc_vblank_on(crtc);
5552048e328SMark Yao 
55639a9ad8fSSean Paul 	return 0;
5572048e328SMark Yao 
5582048e328SMark Yao err_disable_aclk:
5592048e328SMark Yao 	clk_disable(vop->aclk);
5602048e328SMark Yao err_disable_dclk:
5612048e328SMark Yao 	clk_disable(vop->dclk);
5622048e328SMark Yao err_disable_hclk:
5632048e328SMark Yao 	clk_disable(vop->hclk);
56439a9ad8fSSean Paul err_put_pm_runtime:
56539a9ad8fSSean Paul 	pm_runtime_put_sync(vop->dev);
56639a9ad8fSSean Paul 	return ret;
5672048e328SMark Yao }
5682048e328SMark Yao 
56964581714SLaurent Pinchart static void vop_crtc_atomic_disable(struct drm_crtc *crtc,
57064581714SLaurent Pinchart 				    struct drm_crtc_state *old_state)
5712048e328SMark Yao {
5722048e328SMark Yao 	struct vop *vop = to_vop(crtc);
5732048e328SMark Yao 
574893b6cadSDaniel Vetter 	WARN_ON(vop->event);
575893b6cadSDaniel Vetter 
576e334d48bSzain wang 	mutex_lock(&vop->vop_lock);
577b5f7b755SMark Yao 	drm_crtc_vblank_off(crtc);
5782048e328SMark Yao 
5792048e328SMark Yao 	/*
5801067219bSMark Yao 	 * Vop standby will take effect at end of current frame,
5811067219bSMark Yao 	 * if dsp hold valid irq happen, it means standby complete.
5821067219bSMark Yao 	 *
5831067219bSMark Yao 	 * we must wait standby complete when we want to disable aclk,
5841067219bSMark Yao 	 * if not, memory bus maybe dead.
5852048e328SMark Yao 	 */
5861067219bSMark Yao 	reinit_completion(&vop->dsp_hold_completion);
5871067219bSMark Yao 	vop_dsp_hold_valid_irq_enable(vop);
5881067219bSMark Yao 
5892048e328SMark Yao 	spin_lock(&vop->reg_lock);
5902048e328SMark Yao 
5919a61c54bSMark yao 	VOP_REG_SET(vop, common, standby, 1);
5922048e328SMark Yao 
5932048e328SMark Yao 	spin_unlock(&vop->reg_lock);
59452ab7891SMark Yao 
5951067219bSMark Yao 	wait_for_completion(&vop->dsp_hold_completion);
5962048e328SMark Yao 
5971067219bSMark Yao 	vop_dsp_hold_valid_irq_disable(vop);
5981067219bSMark Yao 
5991067219bSMark Yao 	disable_irq(vop->irq);
6001067219bSMark Yao 
6011067219bSMark Yao 	vop->is_enabled = false;
6021067219bSMark Yao 
6031067219bSMark Yao 	/*
6041067219bSMark Yao 	 * vop standby complete, so iommu detach is safe.
6051067219bSMark Yao 	 */
6062048e328SMark Yao 	rockchip_drm_dma_detach_device(vop->drm_dev, vop->dev);
6072048e328SMark Yao 
6081067219bSMark Yao 	clk_disable(vop->dclk);
6092048e328SMark Yao 	clk_disable(vop->aclk);
6102048e328SMark Yao 	clk_disable(vop->hclk);
6115d82d1a7SMark Yao 	pm_runtime_put(vop->dev);
612e334d48bSzain wang 	mutex_unlock(&vop->vop_lock);
613893b6cadSDaniel Vetter 
614893b6cadSDaniel Vetter 	if (crtc->state->event && !crtc->state->active) {
615893b6cadSDaniel Vetter 		spin_lock_irq(&crtc->dev->event_lock);
616893b6cadSDaniel Vetter 		drm_crtc_send_vblank_event(crtc, crtc->state->event);
617893b6cadSDaniel Vetter 		spin_unlock_irq(&crtc->dev->event_lock);
618893b6cadSDaniel Vetter 
619893b6cadSDaniel Vetter 		crtc->state->event = NULL;
620893b6cadSDaniel Vetter 	}
6212048e328SMark Yao }
6222048e328SMark Yao 
62363ebb9faSMark Yao static void vop_plane_destroy(struct drm_plane *plane)
6242048e328SMark Yao {
62563ebb9faSMark Yao 	drm_plane_cleanup(plane);
6262048e328SMark Yao }
6272048e328SMark Yao 
62863ebb9faSMark Yao static int vop_plane_atomic_check(struct drm_plane *plane,
62963ebb9faSMark Yao 			   struct drm_plane_state *state)
6302048e328SMark Yao {
63163ebb9faSMark Yao 	struct drm_crtc *crtc = state->crtc;
63292915da6SJohn Keeping 	struct drm_crtc_state *crtc_state;
63363ebb9faSMark Yao 	struct drm_framebuffer *fb = state->fb;
6342048e328SMark Yao 	struct vop_win *vop_win = to_vop_win(plane);
6352048e328SMark Yao 	const struct vop_win_data *win = vop_win->data;
6362048e328SMark Yao 	int ret;
6374c156c21SMark Yao 	int min_scale = win->phy->scl ? FRAC_16_16(1, 8) :
6384c156c21SMark Yao 					DRM_PLANE_HELPER_NO_SCALING;
6394c156c21SMark Yao 	int max_scale = win->phy->scl ? FRAC_16_16(8, 1) :
6404c156c21SMark Yao 					DRM_PLANE_HELPER_NO_SCALING;
6412048e328SMark Yao 
64263ebb9faSMark Yao 	if (!crtc || !fb)
643d47a7246STomasz Figa 		return 0;
64492915da6SJohn Keeping 
64592915da6SJohn Keeping 	crtc_state = drm_atomic_get_existing_crtc_state(state->state, crtc);
64692915da6SJohn Keeping 	if (WARN_ON(!crtc_state))
64792915da6SJohn Keeping 		return -EINVAL;
64892915da6SJohn Keeping 
64981af63a4SVille Syrjälä 	ret = drm_atomic_helper_check_plane_state(state, crtc_state,
650f9b96be0SVille Syrjälä 						  min_scale, max_scale,
651f9b96be0SVille Syrjälä 						  true, true);
6522048e328SMark Yao 	if (ret)
6532048e328SMark Yao 		return ret;
6542048e328SMark Yao 
655f9b96be0SVille Syrjälä 	if (!state->visible)
656d47a7246STomasz Figa 		return 0;
6572048e328SMark Yao 
658438b74a5SVille Syrjälä 	ret = vop_convert_format(fb->format->format);
659d47a7246STomasz Figa 	if (ret < 0)
660d47a7246STomasz Figa 		return ret;
66184c7f8caSMark Yao 
66284c7f8caSMark Yao 	/*
66384c7f8caSMark Yao 	 * Src.x1 can be odd when do clip, but yuv plane start point
66484c7f8caSMark Yao 	 * need align with 2 pixel.
66584c7f8caSMark Yao 	 */
666d415fb87SMark yao 	if (is_yuv_support(fb->format->format) && ((state->src.x1 >> 16) % 2)) {
667d415fb87SMark yao 		DRM_ERROR("Invalid Source: Yuv format not support odd xpos\n");
66863ebb9faSMark Yao 		return -EINVAL;
669d415fb87SMark yao 	}
67063ebb9faSMark Yao 
67163ebb9faSMark Yao 	return 0;
67284c7f8caSMark Yao }
67384c7f8caSMark Yao 
67463ebb9faSMark Yao static void vop_plane_atomic_disable(struct drm_plane *plane,
67563ebb9faSMark Yao 				     struct drm_plane_state *old_state)
67663ebb9faSMark Yao {
67763ebb9faSMark Yao 	struct vop_win *vop_win = to_vop_win(plane);
67863ebb9faSMark Yao 	const struct vop_win_data *win = vop_win->data;
67963ebb9faSMark Yao 	struct vop *vop = to_vop(old_state->crtc);
6802048e328SMark Yao 
68163ebb9faSMark Yao 	if (!old_state->crtc)
68263ebb9faSMark Yao 		return;
6832048e328SMark Yao 
68463ebb9faSMark Yao 	spin_lock(&vop->reg_lock);
6852048e328SMark Yao 
68663ebb9faSMark Yao 	VOP_WIN_SET(vop, win, enable, 0);
6872048e328SMark Yao 
68863ebb9faSMark Yao 	spin_unlock(&vop->reg_lock);
68963ebb9faSMark Yao }
69063ebb9faSMark Yao 
69163ebb9faSMark Yao static void vop_plane_atomic_update(struct drm_plane *plane,
69263ebb9faSMark Yao 		struct drm_plane_state *old_state)
69363ebb9faSMark Yao {
69463ebb9faSMark Yao 	struct drm_plane_state *state = plane->state;
69563ebb9faSMark Yao 	struct drm_crtc *crtc = state->crtc;
69663ebb9faSMark Yao 	struct vop_win *vop_win = to_vop_win(plane);
69763ebb9faSMark Yao 	const struct vop_win_data *win = vop_win->data;
69863ebb9faSMark Yao 	struct vop *vop = to_vop(state->crtc);
69963ebb9faSMark Yao 	struct drm_framebuffer *fb = state->fb;
70063ebb9faSMark Yao 	unsigned int actual_w, actual_h;
70163ebb9faSMark Yao 	unsigned int dsp_stx, dsp_sty;
70263ebb9faSMark Yao 	uint32_t act_info, dsp_info, dsp_st;
703ac92028eSVille Syrjälä 	struct drm_rect *src = &state->src;
704ac92028eSVille Syrjälä 	struct drm_rect *dest = &state->dst;
70563ebb9faSMark Yao 	struct drm_gem_object *obj, *uv_obj;
70663ebb9faSMark Yao 	struct rockchip_gem_object *rk_obj, *rk_uv_obj;
70763ebb9faSMark Yao 	unsigned long offset;
70863ebb9faSMark Yao 	dma_addr_t dma_addr;
70963ebb9faSMark Yao 	uint32_t val;
71063ebb9faSMark Yao 	bool rb_swap;
711d47a7246STomasz Figa 	int format;
71263ebb9faSMark Yao 
71363ebb9faSMark Yao 	/*
71463ebb9faSMark Yao 	 * can't update plane when vop is disabled.
71563ebb9faSMark Yao 	 */
7164f9d39a7SDaniel Vetter 	if (WARN_ON(!crtc))
71763ebb9faSMark Yao 		return;
71863ebb9faSMark Yao 
71963ebb9faSMark Yao 	if (WARN_ON(!vop->is_enabled))
72063ebb9faSMark Yao 		return;
72163ebb9faSMark Yao 
722d47a7246STomasz Figa 	if (!state->visible) {
72363ebb9faSMark Yao 		vop_plane_atomic_disable(plane, old_state);
72463ebb9faSMark Yao 		return;
72563ebb9faSMark Yao 	}
72663ebb9faSMark Yao 
72763ebb9faSMark Yao 	obj = rockchip_fb_get_gem_obj(fb, 0);
72863ebb9faSMark Yao 	rk_obj = to_rockchip_obj(obj);
72963ebb9faSMark Yao 
73063ebb9faSMark Yao 	actual_w = drm_rect_width(src) >> 16;
73163ebb9faSMark Yao 	actual_h = drm_rect_height(src) >> 16;
73263ebb9faSMark Yao 	act_info = (actual_h - 1) << 16 | ((actual_w - 1) & 0xffff);
73363ebb9faSMark Yao 
73463ebb9faSMark Yao 	dsp_info = (drm_rect_height(dest) - 1) << 16;
73563ebb9faSMark Yao 	dsp_info |= (drm_rect_width(dest) - 1) & 0xffff;
73663ebb9faSMark Yao 
73763ebb9faSMark Yao 	dsp_stx = dest->x1 + crtc->mode.htotal - crtc->mode.hsync_start;
73863ebb9faSMark Yao 	dsp_sty = dest->y1 + crtc->mode.vtotal - crtc->mode.vsync_start;
73963ebb9faSMark Yao 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
74063ebb9faSMark Yao 
741353c8598SVille Syrjälä 	offset = (src->x1 >> 16) * fb->format->cpp[0];
74263ebb9faSMark Yao 	offset += (src->y1 >> 16) * fb->pitches[0];
743d47a7246STomasz Figa 	dma_addr = rk_obj->dma_addr + offset + fb->offsets[0];
744d47a7246STomasz Figa 
745438b74a5SVille Syrjälä 	format = vop_convert_format(fb->format->format);
74663ebb9faSMark Yao 
74763ebb9faSMark Yao 	spin_lock(&vop->reg_lock);
74863ebb9faSMark Yao 
749d47a7246STomasz Figa 	VOP_WIN_SET(vop, win, format, format);
750da709a7bSMark yao 	VOP_WIN_SET(vop, win, yrgb_vir, DIV_ROUND_UP(fb->pitches[0], 4));
751d47a7246STomasz Figa 	VOP_WIN_SET(vop, win, yrgb_mst, dma_addr);
752438b74a5SVille Syrjälä 	if (is_yuv_support(fb->format->format)) {
753438b74a5SVille Syrjälä 		int hsub = drm_format_horz_chroma_subsampling(fb->format->format);
754438b74a5SVille Syrjälä 		int vsub = drm_format_vert_chroma_subsampling(fb->format->format);
755353c8598SVille Syrjälä 		int bpp = fb->format->cpp[1];
75684c7f8caSMark Yao 
75784c7f8caSMark Yao 		uv_obj = rockchip_fb_get_gem_obj(fb, 1);
75884c7f8caSMark Yao 		rk_uv_obj = to_rockchip_obj(uv_obj);
75984c7f8caSMark Yao 
76063ebb9faSMark Yao 		offset = (src->x1 >> 16) * bpp / hsub;
76163ebb9faSMark Yao 		offset += (src->y1 >> 16) * fb->pitches[1] / vsub;
76284c7f8caSMark Yao 
76363ebb9faSMark Yao 		dma_addr = rk_uv_obj->dma_addr + offset + fb->offsets[1];
764da709a7bSMark yao 		VOP_WIN_SET(vop, win, uv_vir, DIV_ROUND_UP(fb->pitches[1], 4));
76563ebb9faSMark Yao 		VOP_WIN_SET(vop, win, uv_mst, dma_addr);
76684c7f8caSMark Yao 	}
7674c156c21SMark Yao 
7684c156c21SMark Yao 	if (win->phy->scl)
7694c156c21SMark Yao 		scl_vop_cal_scl_fac(vop, win, actual_w, actual_h,
77063ebb9faSMark Yao 				    drm_rect_width(dest), drm_rect_height(dest),
771438b74a5SVille Syrjälä 				    fb->format->format);
7724c156c21SMark Yao 
77363ebb9faSMark Yao 	VOP_WIN_SET(vop, win, act_info, act_info);
77463ebb9faSMark Yao 	VOP_WIN_SET(vop, win, dsp_info, dsp_info);
77563ebb9faSMark Yao 	VOP_WIN_SET(vop, win, dsp_st, dsp_st);
7764c156c21SMark Yao 
777438b74a5SVille Syrjälä 	rb_swap = has_rb_swapped(fb->format->format);
77885a359f2STomasz Figa 	VOP_WIN_SET(vop, win, rb_swap, rb_swap);
7792048e328SMark Yao 
7801f072d6aSMaxime Ripard 	if (fb->format->has_alpha) {
7812048e328SMark Yao 		VOP_WIN_SET(vop, win, dst_alpha_ctl,
7822048e328SMark Yao 			    DST_FACTOR_M0(ALPHA_SRC_INVERSE));
7832048e328SMark Yao 		val = SRC_ALPHA_EN(1) | SRC_COLOR_M0(ALPHA_SRC_PRE_MUL) |
7842048e328SMark Yao 			SRC_ALPHA_M0(ALPHA_STRAIGHT) |
7852048e328SMark Yao 			SRC_BLEND_M0(ALPHA_PER_PIX) |
7862048e328SMark Yao 			SRC_ALPHA_CAL_M0(ALPHA_NO_SATURATION) |
7872048e328SMark Yao 			SRC_FACTOR_M0(ALPHA_ONE);
7882048e328SMark Yao 		VOP_WIN_SET(vop, win, src_alpha_ctl, val);
7892048e328SMark Yao 	} else {
7902048e328SMark Yao 		VOP_WIN_SET(vop, win, src_alpha_ctl, SRC_ALPHA_EN(0));
7912048e328SMark Yao 	}
7922048e328SMark Yao 
7932048e328SMark Yao 	VOP_WIN_SET(vop, win, enable, 1);
7942048e328SMark Yao 	spin_unlock(&vop->reg_lock);
7952048e328SMark Yao }
7962048e328SMark Yao 
79763ebb9faSMark Yao static const struct drm_plane_helper_funcs plane_helper_funcs = {
79863ebb9faSMark Yao 	.atomic_check = vop_plane_atomic_check,
79963ebb9faSMark Yao 	.atomic_update = vop_plane_atomic_update,
80063ebb9faSMark Yao 	.atomic_disable = vop_plane_atomic_disable,
80163ebb9faSMark Yao };
80263ebb9faSMark Yao 
8032048e328SMark Yao static const struct drm_plane_funcs vop_plane_funcs = {
80463ebb9faSMark Yao 	.update_plane	= drm_atomic_helper_update_plane,
80563ebb9faSMark Yao 	.disable_plane	= drm_atomic_helper_disable_plane,
8062048e328SMark Yao 	.destroy = vop_plane_destroy,
807d47a7246STomasz Figa 	.reset = drm_atomic_helper_plane_reset,
808d47a7246STomasz Figa 	.atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
809d47a7246STomasz Figa 	.atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
8102048e328SMark Yao };
8112048e328SMark Yao 
8122048e328SMark Yao static int vop_crtc_enable_vblank(struct drm_crtc *crtc)
8132048e328SMark Yao {
8142048e328SMark Yao 	struct vop *vop = to_vop(crtc);
8152048e328SMark Yao 	unsigned long flags;
8162048e328SMark Yao 
81763ebb9faSMark Yao 	if (WARN_ON(!vop->is_enabled))
8182048e328SMark Yao 		return -EPERM;
8192048e328SMark Yao 
8202048e328SMark Yao 	spin_lock_irqsave(&vop->irq_lock, flags);
8212048e328SMark Yao 
822fa374107STomasz Figa 	VOP_INTR_SET_TYPE(vop, clear, FS_INTR, 1);
823dbb3d944SMark Yao 	VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 1);
8242048e328SMark Yao 
8252048e328SMark Yao 	spin_unlock_irqrestore(&vop->irq_lock, flags);
8262048e328SMark Yao 
8272048e328SMark Yao 	return 0;
8282048e328SMark Yao }
8292048e328SMark Yao 
8302048e328SMark Yao static void vop_crtc_disable_vblank(struct drm_crtc *crtc)
8312048e328SMark Yao {
8322048e328SMark Yao 	struct vop *vop = to_vop(crtc);
8332048e328SMark Yao 	unsigned long flags;
8342048e328SMark Yao 
83563ebb9faSMark Yao 	if (WARN_ON(!vop->is_enabled))
8362048e328SMark Yao 		return;
83731e980c5SMark Yao 
8382048e328SMark Yao 	spin_lock_irqsave(&vop->irq_lock, flags);
839dbb3d944SMark Yao 
840dbb3d944SMark Yao 	VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 0);
841dbb3d944SMark Yao 
8422048e328SMark Yao 	spin_unlock_irqrestore(&vop->irq_lock, flags);
8432048e328SMark Yao }
8442048e328SMark Yao 
8452048e328SMark Yao static bool vop_crtc_mode_fixup(struct drm_crtc *crtc,
8462048e328SMark Yao 				const struct drm_display_mode *mode,
8472048e328SMark Yao 				struct drm_display_mode *adjusted_mode)
8482048e328SMark Yao {
849b59b8de3SChris Zhong 	struct vop *vop = to_vop(crtc);
850b59b8de3SChris Zhong 
851b59b8de3SChris Zhong 	adjusted_mode->clock =
852b59b8de3SChris Zhong 		clk_round_rate(vop->dclk, mode->clock * 1000) / 1000;
853b59b8de3SChris Zhong 
8542048e328SMark Yao 	return true;
8552048e328SMark Yao }
8562048e328SMark Yao 
8570b20a0f8SLaurent Pinchart static void vop_crtc_atomic_enable(struct drm_crtc *crtc,
8580b20a0f8SLaurent Pinchart 				   struct drm_crtc_state *old_state)
8592048e328SMark Yao {
8602048e328SMark Yao 	struct vop *vop = to_vop(crtc);
861efd11cc8SMark yao 	const struct vop_data *vop_data = vop->data;
8624e257d9eSMark Yao 	struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc->state);
86363ebb9faSMark Yao 	struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
8642048e328SMark Yao 	u16 hsync_len = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
8652048e328SMark Yao 	u16 hdisplay = adjusted_mode->hdisplay;
8662048e328SMark Yao 	u16 htotal = adjusted_mode->htotal;
8672048e328SMark Yao 	u16 hact_st = adjusted_mode->htotal - adjusted_mode->hsync_start;
8682048e328SMark Yao 	u16 hact_end = hact_st + hdisplay;
8692048e328SMark Yao 	u16 vdisplay = adjusted_mode->vdisplay;
8702048e328SMark Yao 	u16 vtotal = adjusted_mode->vtotal;
8712048e328SMark Yao 	u16 vsync_len = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
8722048e328SMark Yao 	u16 vact_st = adjusted_mode->vtotal - adjusted_mode->vsync_start;
8732048e328SMark Yao 	u16 vact_end = vact_st + vdisplay;
8740a63bfd0SMark Yao 	uint32_t pin_pol, val;
87539a9ad8fSSean Paul 	int ret;
8762048e328SMark Yao 
877e334d48bSzain wang 	mutex_lock(&vop->vop_lock);
878e334d48bSzain wang 
879893b6cadSDaniel Vetter 	WARN_ON(vop->event);
880893b6cadSDaniel Vetter 
88139a9ad8fSSean Paul 	ret = vop_enable(crtc);
88239a9ad8fSSean Paul 	if (ret) {
883e334d48bSzain wang 		mutex_unlock(&vop->vop_lock);
88439a9ad8fSSean Paul 		DRM_DEV_ERROR(vop->dev, "Failed to enable vop (%d)\n", ret);
88539a9ad8fSSean Paul 		return;
88639a9ad8fSSean Paul 	}
88739a9ad8fSSean Paul 
8881a0f7ed3SChris Zhong 	pin_pol = BIT(DCLK_INVERT);
889d790ad03SJohn Keeping 	pin_pol |= (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) ?
890d790ad03SJohn Keeping 		   BIT(HSYNC_POSITIVE) : 0;
891d790ad03SJohn Keeping 	pin_pol |= (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) ?
892d790ad03SJohn Keeping 		   BIT(VSYNC_POSITIVE) : 0;
8939a61c54bSMark yao 	VOP_REG_SET(vop, output, pin_pol, pin_pol);
8940a63bfd0SMark Yao 
8954e257d9eSMark Yao 	switch (s->output_type) {
8964e257d9eSMark Yao 	case DRM_MODE_CONNECTOR_LVDS:
8979a61c54bSMark yao 		VOP_REG_SET(vop, output, rgb_en, 1);
8989a61c54bSMark yao 		VOP_REG_SET(vop, output, rgb_pin_pol, pin_pol);
8994e257d9eSMark Yao 		break;
9004e257d9eSMark Yao 	case DRM_MODE_CONNECTOR_eDP:
9019a61c54bSMark yao 		VOP_REG_SET(vop, output, edp_pin_pol, pin_pol);
9029a61c54bSMark yao 		VOP_REG_SET(vop, output, edp_en, 1);
9034e257d9eSMark Yao 		break;
9044e257d9eSMark Yao 	case DRM_MODE_CONNECTOR_HDMIA:
9059a61c54bSMark yao 		VOP_REG_SET(vop, output, hdmi_pin_pol, pin_pol);
9069a61c54bSMark yao 		VOP_REG_SET(vop, output, hdmi_en, 1);
9074e257d9eSMark Yao 		break;
9084e257d9eSMark Yao 	case DRM_MODE_CONNECTOR_DSI:
9099a61c54bSMark yao 		VOP_REG_SET(vop, output, mipi_pin_pol, pin_pol);
9109a61c54bSMark yao 		VOP_REG_SET(vop, output, mipi_en, 1);
9114e257d9eSMark Yao 		break;
9121a0f7ed3SChris Zhong 	case DRM_MODE_CONNECTOR_DisplayPort:
9131a0f7ed3SChris Zhong 		pin_pol &= ~BIT(DCLK_INVERT);
9149a61c54bSMark yao 		VOP_REG_SET(vop, output, dp_pin_pol, pin_pol);
9159a61c54bSMark yao 		VOP_REG_SET(vop, output, dp_en, 1);
9161a0f7ed3SChris Zhong 		break;
9174e257d9eSMark Yao 	default:
918ee4d7899SSean Paul 		DRM_DEV_ERROR(vop->dev, "unsupported connector_type [%d]\n",
919ee4d7899SSean Paul 			      s->output_type);
9204e257d9eSMark Yao 	}
921efd11cc8SMark yao 
922efd11cc8SMark yao 	/*
923efd11cc8SMark yao 	 * if vop is not support RGB10 output, need force RGB10 to RGB888.
924efd11cc8SMark yao 	 */
925efd11cc8SMark yao 	if (s->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
926efd11cc8SMark yao 	    !(vop_data->feature & VOP_FEATURE_OUTPUT_RGB10))
927efd11cc8SMark yao 		s->output_mode = ROCKCHIP_OUT_MODE_P888;
9289a61c54bSMark yao 	VOP_REG_SET(vop, common, out_mode, s->output_mode);
9292048e328SMark Yao 
9309a61c54bSMark yao 	VOP_REG_SET(vop, modeset, htotal_pw, (htotal << 16) | hsync_len);
9312048e328SMark Yao 	val = hact_st << 16;
9322048e328SMark Yao 	val |= hact_end;
9339a61c54bSMark yao 	VOP_REG_SET(vop, modeset, hact_st_end, val);
9349a61c54bSMark yao 	VOP_REG_SET(vop, modeset, hpost_st_end, val);
9352048e328SMark Yao 
9369a61c54bSMark yao 	VOP_REG_SET(vop, modeset, vtotal_pw, (vtotal << 16) | vsync_len);
9372048e328SMark Yao 	val = vact_st << 16;
9382048e328SMark Yao 	val |= vact_end;
9399a61c54bSMark yao 	VOP_REG_SET(vop, modeset, vact_st_end, val);
9409a61c54bSMark yao 	VOP_REG_SET(vop, modeset, vpost_st_end, val);
9412048e328SMark Yao 
9429a61c54bSMark yao 	VOP_REG_SET(vop, intr, line_flag_num[0], vact_end);
943459b086dSJeffy Chen 
9442048e328SMark Yao 	clk_set_rate(vop->dclk, adjusted_mode->clock * 1000);
945ce3887edSMark Yao 
9469a61c54bSMark yao 	VOP_REG_SET(vop, common, standby, 0);
947e334d48bSzain wang 	mutex_unlock(&vop->vop_lock);
9482048e328SMark Yao }
9492048e328SMark Yao 
9507caecdbeSTomasz Figa static bool vop_fs_irq_is_pending(struct vop *vop)
9517caecdbeSTomasz Figa {
9527caecdbeSTomasz Figa 	return VOP_INTR_GET_TYPE(vop, status, FS_INTR);
9537caecdbeSTomasz Figa }
9547caecdbeSTomasz Figa 
9557caecdbeSTomasz Figa static void vop_wait_for_irq_handler(struct vop *vop)
9567caecdbeSTomasz Figa {
9577caecdbeSTomasz Figa 	bool pending;
9587caecdbeSTomasz Figa 	int ret;
9597caecdbeSTomasz Figa 
9607caecdbeSTomasz Figa 	/*
9617caecdbeSTomasz Figa 	 * Spin until frame start interrupt status bit goes low, which means
9627caecdbeSTomasz Figa 	 * that interrupt handler was invoked and cleared it. The timeout of
9637caecdbeSTomasz Figa 	 * 10 msecs is really too long, but it is just a safety measure if
9647caecdbeSTomasz Figa 	 * something goes really wrong. The wait will only happen in the very
9657caecdbeSTomasz Figa 	 * unlikely case of a vblank happening exactly at the same time and
9667caecdbeSTomasz Figa 	 * shouldn't exceed microseconds range.
9677caecdbeSTomasz Figa 	 */
9687caecdbeSTomasz Figa 	ret = readx_poll_timeout_atomic(vop_fs_irq_is_pending, vop, pending,
9697caecdbeSTomasz Figa 					!pending, 0, 10 * 1000);
9707caecdbeSTomasz Figa 	if (ret)
9717caecdbeSTomasz Figa 		DRM_DEV_ERROR(vop->dev, "VOP vblank IRQ stuck for 10 ms\n");
9727caecdbeSTomasz Figa 
9737caecdbeSTomasz Figa 	synchronize_irq(vop->irq);
9747caecdbeSTomasz Figa }
9757caecdbeSTomasz Figa 
97663ebb9faSMark Yao static void vop_crtc_atomic_flush(struct drm_crtc *crtc,
97763ebb9faSMark Yao 				  struct drm_crtc_state *old_crtc_state)
97863ebb9faSMark Yao {
97947a7eb45STomasz Figa 	struct drm_atomic_state *old_state = old_crtc_state->state;
980e741f2b1SMaarten Lankhorst 	struct drm_plane_state *old_plane_state, *new_plane_state;
98163ebb9faSMark Yao 	struct vop *vop = to_vop(crtc);
98247a7eb45STomasz Figa 	struct drm_plane *plane;
98347a7eb45STomasz Figa 	int i;
98463ebb9faSMark Yao 
98563ebb9faSMark Yao 	if (WARN_ON(!vop->is_enabled))
98663ebb9faSMark Yao 		return;
98763ebb9faSMark Yao 
98863ebb9faSMark Yao 	spin_lock(&vop->reg_lock);
98963ebb9faSMark Yao 
99063ebb9faSMark Yao 	vop_cfg_done(vop);
99163ebb9faSMark Yao 
99263ebb9faSMark Yao 	spin_unlock(&vop->reg_lock);
9937caecdbeSTomasz Figa 
9947caecdbeSTomasz Figa 	/*
9957caecdbeSTomasz Figa 	 * There is a (rather unlikely) possiblity that a vblank interrupt
9967caecdbeSTomasz Figa 	 * fired before we set the cfg_done bit. To avoid spuriously
9977caecdbeSTomasz Figa 	 * signalling flip completion we need to wait for it to finish.
9987caecdbeSTomasz Figa 	 */
9997caecdbeSTomasz Figa 	vop_wait_for_irq_handler(vop);
100047a7eb45STomasz Figa 
100141ee4367STomasz Figa 	spin_lock_irq(&crtc->dev->event_lock);
100241ee4367STomasz Figa 	if (crtc->state->event) {
100341ee4367STomasz Figa 		WARN_ON(drm_crtc_vblank_get(crtc) != 0);
100441ee4367STomasz Figa 		WARN_ON(vop->event);
100541ee4367STomasz Figa 
100641ee4367STomasz Figa 		vop->event = crtc->state->event;
100741ee4367STomasz Figa 		crtc->state->event = NULL;
100841ee4367STomasz Figa 	}
100941ee4367STomasz Figa 	spin_unlock_irq(&crtc->dev->event_lock);
101041ee4367STomasz Figa 
1011e741f2b1SMaarten Lankhorst 	for_each_oldnew_plane_in_state(old_state, plane, old_plane_state,
1012e741f2b1SMaarten Lankhorst 				       new_plane_state, i) {
101347a7eb45STomasz Figa 		if (!old_plane_state->fb)
101447a7eb45STomasz Figa 			continue;
101547a7eb45STomasz Figa 
1016e741f2b1SMaarten Lankhorst 		if (old_plane_state->fb == new_plane_state->fb)
101747a7eb45STomasz Figa 			continue;
101847a7eb45STomasz Figa 
1019adedbf03SCihangir Akturk 		drm_framebuffer_get(old_plane_state->fb);
102047a7eb45STomasz Figa 		drm_flip_work_queue(&vop->fb_unref_work, old_plane_state->fb);
102147a7eb45STomasz Figa 		set_bit(VOP_PENDING_FB_UNREF, &vop->pending);
102247a7eb45STomasz Figa 		WARN_ON(drm_crtc_vblank_get(crtc) != 0);
102347a7eb45STomasz Figa 	}
102463ebb9faSMark Yao }
102563ebb9faSMark Yao 
102663ebb9faSMark Yao static void vop_crtc_atomic_begin(struct drm_crtc *crtc,
102763ebb9faSMark Yao 				  struct drm_crtc_state *old_crtc_state)
102863ebb9faSMark Yao {
1029b883c9baSSean Paul 	rockchip_drm_psr_flush(crtc);
10302048e328SMark Yao }
10312048e328SMark Yao 
10322048e328SMark Yao static const struct drm_crtc_helper_funcs vop_crtc_helper_funcs = {
10332048e328SMark Yao 	.mode_fixup = vop_crtc_mode_fixup,
103463ebb9faSMark Yao 	.atomic_flush = vop_crtc_atomic_flush,
103563ebb9faSMark Yao 	.atomic_begin = vop_crtc_atomic_begin,
10360b20a0f8SLaurent Pinchart 	.atomic_enable = vop_crtc_atomic_enable,
103764581714SLaurent Pinchart 	.atomic_disable = vop_crtc_atomic_disable,
10382048e328SMark Yao };
10392048e328SMark Yao 
10402048e328SMark Yao static void vop_crtc_destroy(struct drm_crtc *crtc)
10412048e328SMark Yao {
10422048e328SMark Yao 	drm_crtc_cleanup(crtc);
10432048e328SMark Yao }
10442048e328SMark Yao 
1045dc0b408fSJohn Keeping static void vop_crtc_reset(struct drm_crtc *crtc)
1046dc0b408fSJohn Keeping {
1047dc0b408fSJohn Keeping 	if (crtc->state)
1048dc0b408fSJohn Keeping 		__drm_atomic_helper_crtc_destroy_state(crtc->state);
1049dc0b408fSJohn Keeping 	kfree(crtc->state);
1050dc0b408fSJohn Keeping 
1051dc0b408fSJohn Keeping 	crtc->state = kzalloc(sizeof(struct rockchip_crtc_state), GFP_KERNEL);
1052dc0b408fSJohn Keeping 	if (crtc->state)
1053dc0b408fSJohn Keeping 		crtc->state->crtc = crtc;
1054dc0b408fSJohn Keeping }
1055dc0b408fSJohn Keeping 
10564e257d9eSMark Yao static struct drm_crtc_state *vop_crtc_duplicate_state(struct drm_crtc *crtc)
10574e257d9eSMark Yao {
10584e257d9eSMark Yao 	struct rockchip_crtc_state *rockchip_state;
10594e257d9eSMark Yao 
10604e257d9eSMark Yao 	rockchip_state = kzalloc(sizeof(*rockchip_state), GFP_KERNEL);
10614e257d9eSMark Yao 	if (!rockchip_state)
10624e257d9eSMark Yao 		return NULL;
10634e257d9eSMark Yao 
10644e257d9eSMark Yao 	__drm_atomic_helper_crtc_duplicate_state(crtc, &rockchip_state->base);
10654e257d9eSMark Yao 	return &rockchip_state->base;
10664e257d9eSMark Yao }
10674e257d9eSMark Yao 
10684e257d9eSMark Yao static void vop_crtc_destroy_state(struct drm_crtc *crtc,
10694e257d9eSMark Yao 				   struct drm_crtc_state *state)
10704e257d9eSMark Yao {
10714e257d9eSMark Yao 	struct rockchip_crtc_state *s = to_rockchip_crtc_state(state);
10724e257d9eSMark Yao 
1073ec2dc6a0SDaniel Vetter 	__drm_atomic_helper_crtc_destroy_state(&s->base);
10744e257d9eSMark Yao 	kfree(s);
10754e257d9eSMark Yao }
10764e257d9eSMark Yao 
10776cca3869SSean Paul #ifdef CONFIG_DRM_ANALOGIX_DP
10783190e58dSTomeu Vizoso static struct drm_connector *vop_get_edp_connector(struct vop *vop)
10793190e58dSTomeu Vizoso {
10803190e58dSTomeu Vizoso 	struct drm_connector *connector;
10812cbeb64fSGustavo Padovan 	struct drm_connector_list_iter conn_iter;
10823190e58dSTomeu Vizoso 
10832cbeb64fSGustavo Padovan 	drm_connector_list_iter_begin(vop->drm_dev, &conn_iter);
10842cbeb64fSGustavo Padovan 	drm_for_each_connector_iter(connector, &conn_iter) {
10853190e58dSTomeu Vizoso 		if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
10862cbeb64fSGustavo Padovan 			drm_connector_list_iter_end(&conn_iter);
10873190e58dSTomeu Vizoso 			return connector;
10883190e58dSTomeu Vizoso 		}
10892cbeb64fSGustavo Padovan 	}
10902cbeb64fSGustavo Padovan 	drm_connector_list_iter_end(&conn_iter);
10913190e58dSTomeu Vizoso 
10923190e58dSTomeu Vizoso 	return NULL;
10933190e58dSTomeu Vizoso }
10943190e58dSTomeu Vizoso 
10953190e58dSTomeu Vizoso static int vop_crtc_set_crc_source(struct drm_crtc *crtc,
10963190e58dSTomeu Vizoso 				   const char *source_name, size_t *values_cnt)
10973190e58dSTomeu Vizoso {
10983190e58dSTomeu Vizoso 	struct vop *vop = to_vop(crtc);
10993190e58dSTomeu Vizoso 	struct drm_connector *connector;
11003190e58dSTomeu Vizoso 	int ret;
11013190e58dSTomeu Vizoso 
11023190e58dSTomeu Vizoso 	connector = vop_get_edp_connector(vop);
11033190e58dSTomeu Vizoso 	if (!connector)
11043190e58dSTomeu Vizoso 		return -EINVAL;
11053190e58dSTomeu Vizoso 
11063190e58dSTomeu Vizoso 	*values_cnt = 3;
11073190e58dSTomeu Vizoso 
11083190e58dSTomeu Vizoso 	if (source_name && strcmp(source_name, "auto") == 0)
11093190e58dSTomeu Vizoso 		ret = analogix_dp_start_crc(connector);
11103190e58dSTomeu Vizoso 	else if (!source_name)
11113190e58dSTomeu Vizoso 		ret = analogix_dp_stop_crc(connector);
11123190e58dSTomeu Vizoso 	else
11133190e58dSTomeu Vizoso 		ret = -EINVAL;
11143190e58dSTomeu Vizoso 
11153190e58dSTomeu Vizoso 	return ret;
11163190e58dSTomeu Vizoso }
11176cca3869SSean Paul #else
11186cca3869SSean Paul static int vop_crtc_set_crc_source(struct drm_crtc *crtc,
11196cca3869SSean Paul 				   const char *source_name, size_t *values_cnt)
11206cca3869SSean Paul {
11216cca3869SSean Paul 	return -ENODEV;
11226cca3869SSean Paul }
11236cca3869SSean Paul #endif
11243190e58dSTomeu Vizoso 
11252048e328SMark Yao static const struct drm_crtc_funcs vop_crtc_funcs = {
112663ebb9faSMark Yao 	.set_config = drm_atomic_helper_set_config,
112763ebb9faSMark Yao 	.page_flip = drm_atomic_helper_page_flip,
11282048e328SMark Yao 	.destroy = vop_crtc_destroy,
1129dc0b408fSJohn Keeping 	.reset = vop_crtc_reset,
11304e257d9eSMark Yao 	.atomic_duplicate_state = vop_crtc_duplicate_state,
11314e257d9eSMark Yao 	.atomic_destroy_state = vop_crtc_destroy_state,
1132c3605dfcSShawn Guo 	.enable_vblank = vop_crtc_enable_vblank,
1133c3605dfcSShawn Guo 	.disable_vblank = vop_crtc_disable_vblank,
11343190e58dSTomeu Vizoso 	.set_crc_source = vop_crtc_set_crc_source,
11352048e328SMark Yao };
11362048e328SMark Yao 
113747a7eb45STomasz Figa static void vop_fb_unref_worker(struct drm_flip_work *work, void *val)
113847a7eb45STomasz Figa {
113947a7eb45STomasz Figa 	struct vop *vop = container_of(work, struct vop, fb_unref_work);
114047a7eb45STomasz Figa 	struct drm_framebuffer *fb = val;
114147a7eb45STomasz Figa 
114247a7eb45STomasz Figa 	drm_crtc_vblank_put(&vop->crtc);
1143adedbf03SCihangir Akturk 	drm_framebuffer_put(fb);
114447a7eb45STomasz Figa }
114547a7eb45STomasz Figa 
114663ebb9faSMark Yao static void vop_handle_vblank(struct vop *vop)
11472048e328SMark Yao {
114863ebb9faSMark Yao 	struct drm_device *drm = vop->drm_dev;
114963ebb9faSMark Yao 	struct drm_crtc *crtc = &vop->crtc;
11502048e328SMark Yao 
11511c85f2faSMarc Zyngier 	spin_lock(&drm->event_lock);
1152893b6cadSDaniel Vetter 	if (vop->event) {
115363ebb9faSMark Yao 		drm_crtc_send_vblank_event(crtc, vop->event);
11545b680403SSean Paul 		drm_crtc_vblank_put(crtc);
1155646ec687STomasz Figa 		vop->event = NULL;
11565b680403SSean Paul 	}
11571c85f2faSMarc Zyngier 	spin_unlock(&drm->event_lock);
1158893b6cadSDaniel Vetter 
115947a7eb45STomasz Figa 	if (test_and_clear_bit(VOP_PENDING_FB_UNREF, &vop->pending))
116047a7eb45STomasz Figa 		drm_flip_work_commit(&vop->fb_unref_work, system_unbound_wq);
11612048e328SMark Yao }
11622048e328SMark Yao 
11632048e328SMark Yao static irqreturn_t vop_isr(int irq, void *data)
11642048e328SMark Yao {
11652048e328SMark Yao 	struct vop *vop = data;
1166b5f7b755SMark Yao 	struct drm_crtc *crtc = &vop->crtc;
1167dbb3d944SMark Yao 	uint32_t active_irqs;
11681067219bSMark Yao 	int ret = IRQ_NONE;
11692048e328SMark Yao 
11702048e328SMark Yao 	/*
1171dbb3d944SMark Yao 	 * interrupt register has interrupt status, enable and clear bits, we
11722048e328SMark Yao 	 * must hold irq_lock to avoid a race with enable/disable_vblank().
11732048e328SMark Yao 	*/
11741c85f2faSMarc Zyngier 	spin_lock(&vop->irq_lock);
1175dbb3d944SMark Yao 
1176dbb3d944SMark Yao 	active_irqs = VOP_INTR_GET_TYPE(vop, status, INTR_MASK);
11772048e328SMark Yao 	/* Clear all active interrupt sources */
11782048e328SMark Yao 	if (active_irqs)
1179dbb3d944SMark Yao 		VOP_INTR_SET_TYPE(vop, clear, active_irqs, 1);
1180dbb3d944SMark Yao 
11811c85f2faSMarc Zyngier 	spin_unlock(&vop->irq_lock);
11822048e328SMark Yao 
11832048e328SMark Yao 	/* This is expected for vop iommu irqs, since the irq is shared */
11842048e328SMark Yao 	if (!active_irqs)
11852048e328SMark Yao 		return IRQ_NONE;
11862048e328SMark Yao 
11871067219bSMark Yao 	if (active_irqs & DSP_HOLD_VALID_INTR) {
11881067219bSMark Yao 		complete(&vop->dsp_hold_completion);
11891067219bSMark Yao 		active_irqs &= ~DSP_HOLD_VALID_INTR;
11901067219bSMark Yao 		ret = IRQ_HANDLED;
11912048e328SMark Yao 	}
11922048e328SMark Yao 
119369c34e41SYakir Yang 	if (active_irqs & LINE_FLAG_INTR) {
119469c34e41SYakir Yang 		complete(&vop->line_flag_completion);
119569c34e41SYakir Yang 		active_irqs &= ~LINE_FLAG_INTR;
119669c34e41SYakir Yang 		ret = IRQ_HANDLED;
119769c34e41SYakir Yang 	}
119869c34e41SYakir Yang 
11991067219bSMark Yao 	if (active_irqs & FS_INTR) {
1200b5f7b755SMark Yao 		drm_crtc_handle_vblank(crtc);
120163ebb9faSMark Yao 		vop_handle_vblank(vop);
12021067219bSMark Yao 		active_irqs &= ~FS_INTR;
120363ebb9faSMark Yao 		ret = IRQ_HANDLED;
12041067219bSMark Yao 	}
12052048e328SMark Yao 
12061067219bSMark Yao 	/* Unhandled irqs are spurious. */
12071067219bSMark Yao 	if (active_irqs)
1208ee4d7899SSean Paul 		DRM_DEV_ERROR(vop->dev, "Unknown VOP IRQs: %#02x\n",
1209ee4d7899SSean Paul 			      active_irqs);
12101067219bSMark Yao 
12111067219bSMark Yao 	return ret;
12122048e328SMark Yao }
12132048e328SMark Yao 
12142048e328SMark Yao static int vop_create_crtc(struct vop *vop)
12152048e328SMark Yao {
12162048e328SMark Yao 	const struct vop_data *vop_data = vop->data;
12172048e328SMark Yao 	struct device *dev = vop->dev;
12182048e328SMark Yao 	struct drm_device *drm_dev = vop->drm_dev;
1219328b51c0SDouglas Anderson 	struct drm_plane *primary = NULL, *cursor = NULL, *plane, *tmp;
12202048e328SMark Yao 	struct drm_crtc *crtc = &vop->crtc;
12212048e328SMark Yao 	struct device_node *port;
12222048e328SMark Yao 	int ret;
12232048e328SMark Yao 	int i;
12242048e328SMark Yao 
12252048e328SMark Yao 	/*
12262048e328SMark Yao 	 * Create drm_plane for primary and cursor planes first, since we need
12272048e328SMark Yao 	 * to pass them to drm_crtc_init_with_planes, which sets the
12282048e328SMark Yao 	 * "possible_crtcs" to the newly initialized crtc.
12292048e328SMark Yao 	 */
12302048e328SMark Yao 	for (i = 0; i < vop_data->win_size; i++) {
12312048e328SMark Yao 		struct vop_win *vop_win = &vop->win[i];
12322048e328SMark Yao 		const struct vop_win_data *win_data = vop_win->data;
12332048e328SMark Yao 
12342048e328SMark Yao 		if (win_data->type != DRM_PLANE_TYPE_PRIMARY &&
12352048e328SMark Yao 		    win_data->type != DRM_PLANE_TYPE_CURSOR)
12362048e328SMark Yao 			continue;
12372048e328SMark Yao 
12382048e328SMark Yao 		ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
12392048e328SMark Yao 					       0, &vop_plane_funcs,
12402048e328SMark Yao 					       win_data->phy->data_formats,
12412048e328SMark Yao 					       win_data->phy->nformats,
1242e6fc3b68SBen Widawsky 					       NULL, win_data->type, NULL);
12432048e328SMark Yao 		if (ret) {
1244ee4d7899SSean Paul 			DRM_DEV_ERROR(vop->dev, "failed to init plane %d\n",
1245ee4d7899SSean Paul 				      ret);
12462048e328SMark Yao 			goto err_cleanup_planes;
12472048e328SMark Yao 		}
12482048e328SMark Yao 
12492048e328SMark Yao 		plane = &vop_win->base;
125063ebb9faSMark Yao 		drm_plane_helper_add(plane, &plane_helper_funcs);
12512048e328SMark Yao 		if (plane->type == DRM_PLANE_TYPE_PRIMARY)
12522048e328SMark Yao 			primary = plane;
12532048e328SMark Yao 		else if (plane->type == DRM_PLANE_TYPE_CURSOR)
12542048e328SMark Yao 			cursor = plane;
12552048e328SMark Yao 	}
12562048e328SMark Yao 
12572048e328SMark Yao 	ret = drm_crtc_init_with_planes(drm_dev, crtc, primary, cursor,
1258f9882876SVille Syrjälä 					&vop_crtc_funcs, NULL);
12592048e328SMark Yao 	if (ret)
1260328b51c0SDouglas Anderson 		goto err_cleanup_planes;
12612048e328SMark Yao 
12622048e328SMark Yao 	drm_crtc_helper_add(crtc, &vop_crtc_helper_funcs);
12632048e328SMark Yao 
12642048e328SMark Yao 	/*
12652048e328SMark Yao 	 * Create drm_planes for overlay windows with possible_crtcs restricted
12662048e328SMark Yao 	 * to the newly created crtc.
12672048e328SMark Yao 	 */
12682048e328SMark Yao 	for (i = 0; i < vop_data->win_size; i++) {
12692048e328SMark Yao 		struct vop_win *vop_win = &vop->win[i];
12702048e328SMark Yao 		const struct vop_win_data *win_data = vop_win->data;
12712048e328SMark Yao 		unsigned long possible_crtcs = 1 << drm_crtc_index(crtc);
12722048e328SMark Yao 
12732048e328SMark Yao 		if (win_data->type != DRM_PLANE_TYPE_OVERLAY)
12742048e328SMark Yao 			continue;
12752048e328SMark Yao 
12762048e328SMark Yao 		ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
12772048e328SMark Yao 					       possible_crtcs,
12782048e328SMark Yao 					       &vop_plane_funcs,
12792048e328SMark Yao 					       win_data->phy->data_formats,
12802048e328SMark Yao 					       win_data->phy->nformats,
1281e6fc3b68SBen Widawsky 					       NULL, win_data->type, NULL);
12822048e328SMark Yao 		if (ret) {
1283ee4d7899SSean Paul 			DRM_DEV_ERROR(vop->dev, "failed to init overlay %d\n",
1284ee4d7899SSean Paul 				      ret);
12852048e328SMark Yao 			goto err_cleanup_crtc;
12862048e328SMark Yao 		}
128763ebb9faSMark Yao 		drm_plane_helper_add(&vop_win->base, &plane_helper_funcs);
12882048e328SMark Yao 	}
12892048e328SMark Yao 
12902048e328SMark Yao 	port = of_get_child_by_name(dev->of_node, "port");
12912048e328SMark Yao 	if (!port) {
12924bf99144SRob Herring 		DRM_DEV_ERROR(vop->dev, "no port node found in %pOF\n",
12934bf99144SRob Herring 			      dev->of_node);
1294328b51c0SDouglas Anderson 		ret = -ENOENT;
12952048e328SMark Yao 		goto err_cleanup_crtc;
12962048e328SMark Yao 	}
12972048e328SMark Yao 
129847a7eb45STomasz Figa 	drm_flip_work_init(&vop->fb_unref_work, "fb_unref",
129947a7eb45STomasz Figa 			   vop_fb_unref_worker);
130047a7eb45STomasz Figa 
13011067219bSMark Yao 	init_completion(&vop->dsp_hold_completion);
130269c34e41SYakir Yang 	init_completion(&vop->line_flag_completion);
13032048e328SMark Yao 	crtc->port = port;
13042048e328SMark Yao 
13052048e328SMark Yao 	return 0;
13062048e328SMark Yao 
13072048e328SMark Yao err_cleanup_crtc:
13082048e328SMark Yao 	drm_crtc_cleanup(crtc);
13092048e328SMark Yao err_cleanup_planes:
1310328b51c0SDouglas Anderson 	list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1311328b51c0SDouglas Anderson 				 head)
13122048e328SMark Yao 		drm_plane_cleanup(plane);
13132048e328SMark Yao 	return ret;
13142048e328SMark Yao }
13152048e328SMark Yao 
13162048e328SMark Yao static void vop_destroy_crtc(struct vop *vop)
13172048e328SMark Yao {
13182048e328SMark Yao 	struct drm_crtc *crtc = &vop->crtc;
1319328b51c0SDouglas Anderson 	struct drm_device *drm_dev = vop->drm_dev;
1320328b51c0SDouglas Anderson 	struct drm_plane *plane, *tmp;
13212048e328SMark Yao 
13222048e328SMark Yao 	of_node_put(crtc->port);
1323328b51c0SDouglas Anderson 
1324328b51c0SDouglas Anderson 	/*
1325328b51c0SDouglas Anderson 	 * We need to cleanup the planes now.  Why?
1326328b51c0SDouglas Anderson 	 *
1327328b51c0SDouglas Anderson 	 * The planes are "&vop->win[i].base".  That means the memory is
1328328b51c0SDouglas Anderson 	 * all part of the big "struct vop" chunk of memory.  That memory
1329328b51c0SDouglas Anderson 	 * was devm allocated and associated with this component.  We need to
1330328b51c0SDouglas Anderson 	 * free it ourselves before vop_unbind() finishes.
1331328b51c0SDouglas Anderson 	 */
1332328b51c0SDouglas Anderson 	list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1333328b51c0SDouglas Anderson 				 head)
1334328b51c0SDouglas Anderson 		vop_plane_destroy(plane);
1335328b51c0SDouglas Anderson 
1336328b51c0SDouglas Anderson 	/*
1337328b51c0SDouglas Anderson 	 * Destroy CRTC after vop_plane_destroy() since vop_disable_plane()
1338328b51c0SDouglas Anderson 	 * references the CRTC.
1339328b51c0SDouglas Anderson 	 */
13402048e328SMark Yao 	drm_crtc_cleanup(crtc);
134147a7eb45STomasz Figa 	drm_flip_work_cleanup(&vop->fb_unref_work);
13422048e328SMark Yao }
13432048e328SMark Yao 
13442048e328SMark Yao static int vop_initial(struct vop *vop)
13452048e328SMark Yao {
13462048e328SMark Yao 	const struct vop_data *vop_data = vop->data;
13472048e328SMark Yao 	struct reset_control *ahb_rst;
13482048e328SMark Yao 	int i, ret;
13492048e328SMark Yao 
13502048e328SMark Yao 	vop->hclk = devm_clk_get(vop->dev, "hclk_vop");
13512048e328SMark Yao 	if (IS_ERR(vop->hclk)) {
1352d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "failed to get hclk source\n");
13532048e328SMark Yao 		return PTR_ERR(vop->hclk);
13542048e328SMark Yao 	}
13552048e328SMark Yao 	vop->aclk = devm_clk_get(vop->dev, "aclk_vop");
13562048e328SMark Yao 	if (IS_ERR(vop->aclk)) {
1357d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "failed to get aclk source\n");
13582048e328SMark Yao 		return PTR_ERR(vop->aclk);
13592048e328SMark Yao 	}
13602048e328SMark Yao 	vop->dclk = devm_clk_get(vop->dev, "dclk_vop");
13612048e328SMark Yao 	if (IS_ERR(vop->dclk)) {
1362d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "failed to get dclk source\n");
13632048e328SMark Yao 		return PTR_ERR(vop->dclk);
13642048e328SMark Yao 	}
13652048e328SMark Yao 
13665e570373SJeffy Chen 	ret = pm_runtime_get_sync(vop->dev);
13675e570373SJeffy Chen 	if (ret < 0) {
1368d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "failed to get pm runtime: %d\n", ret);
13695e570373SJeffy Chen 		return ret;
13705e570373SJeffy Chen 	}
13715e570373SJeffy Chen 
13722048e328SMark Yao 	ret = clk_prepare(vop->dclk);
13732048e328SMark Yao 	if (ret < 0) {
1374d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "failed to prepare dclk\n");
13755e570373SJeffy Chen 		goto err_put_pm_runtime;
13762048e328SMark Yao 	}
13772048e328SMark Yao 
1378d7b53fd9SSjoerd Simons 	/* Enable both the hclk and aclk to setup the vop */
1379d7b53fd9SSjoerd Simons 	ret = clk_prepare_enable(vop->hclk);
13802048e328SMark Yao 	if (ret < 0) {
1381d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "failed to prepare/enable hclk\n");
13822048e328SMark Yao 		goto err_unprepare_dclk;
13832048e328SMark Yao 	}
13842048e328SMark Yao 
1385d7b53fd9SSjoerd Simons 	ret = clk_prepare_enable(vop->aclk);
13862048e328SMark Yao 	if (ret < 0) {
1387d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "failed to prepare/enable aclk\n");
1388d7b53fd9SSjoerd Simons 		goto err_disable_hclk;
13892048e328SMark Yao 	}
1390d7b53fd9SSjoerd Simons 
13912048e328SMark Yao 	/*
13922048e328SMark Yao 	 * do hclk_reset, reset all vop registers.
13932048e328SMark Yao 	 */
13942048e328SMark Yao 	ahb_rst = devm_reset_control_get(vop->dev, "ahb");
13952048e328SMark Yao 	if (IS_ERR(ahb_rst)) {
1396d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "failed to get ahb reset\n");
13972048e328SMark Yao 		ret = PTR_ERR(ahb_rst);
1398d7b53fd9SSjoerd Simons 		goto err_disable_aclk;
13992048e328SMark Yao 	}
14002048e328SMark Yao 	reset_control_assert(ahb_rst);
14012048e328SMark Yao 	usleep_range(10, 20);
14022048e328SMark Yao 	reset_control_deassert(ahb_rst);
14032048e328SMark Yao 
14045f9e93feSMarc Zyngier 	VOP_INTR_SET_TYPE(vop, clear, INTR_MASK, 1);
14055f9e93feSMarc Zyngier 	VOP_INTR_SET_TYPE(vop, enable, INTR_MASK, 0);
14065f9e93feSMarc Zyngier 
140776f1416eSMarc Zyngier 	for (i = 0; i < vop->len; i += sizeof(u32))
140876f1416eSMarc Zyngier 		vop->regsbak[i / 4] = readl_relaxed(vop->regs + i);
14092048e328SMark Yao 
14109a61c54bSMark yao 	VOP_REG_SET(vop, misc, global_regdone_en, 1);
14119a61c54bSMark yao 	VOP_REG_SET(vop, common, dsp_blank, 0);
14122048e328SMark Yao 
14132048e328SMark Yao 	for (i = 0; i < vop_data->win_size; i++) {
14142048e328SMark Yao 		const struct vop_win_data *win = &vop_data->win[i];
14159dd2aca4SMark yao 		int channel = i * 2 + 1;
14162048e328SMark Yao 
14179dd2aca4SMark yao 		VOP_WIN_SET(vop, win, channel, (channel + 1) << 4 | channel);
14182048e328SMark Yao 		VOP_WIN_SET(vop, win, enable, 0);
141960b7ae7fSMark yao 		VOP_WIN_SET(vop, win, gate, 1);
14202048e328SMark Yao 	}
14212048e328SMark Yao 
14222048e328SMark Yao 	vop_cfg_done(vop);
14232048e328SMark Yao 
14242048e328SMark Yao 	/*
14252048e328SMark Yao 	 * do dclk_reset, let all config take affect.
14262048e328SMark Yao 	 */
14272048e328SMark Yao 	vop->dclk_rst = devm_reset_control_get(vop->dev, "dclk");
14282048e328SMark Yao 	if (IS_ERR(vop->dclk_rst)) {
1429d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "failed to get dclk reset\n");
14302048e328SMark Yao 		ret = PTR_ERR(vop->dclk_rst);
1431d7b53fd9SSjoerd Simons 		goto err_disable_aclk;
14322048e328SMark Yao 	}
14332048e328SMark Yao 	reset_control_assert(vop->dclk_rst);
14342048e328SMark Yao 	usleep_range(10, 20);
14352048e328SMark Yao 	reset_control_deassert(vop->dclk_rst);
14362048e328SMark Yao 
14372048e328SMark Yao 	clk_disable(vop->hclk);
1438d7b53fd9SSjoerd Simons 	clk_disable(vop->aclk);
14392048e328SMark Yao 
144031e980c5SMark Yao 	vop->is_enabled = false;
14412048e328SMark Yao 
14425e570373SJeffy Chen 	pm_runtime_put_sync(vop->dev);
14435e570373SJeffy Chen 
14442048e328SMark Yao 	return 0;
14452048e328SMark Yao 
1446d7b53fd9SSjoerd Simons err_disable_aclk:
1447d7b53fd9SSjoerd Simons 	clk_disable_unprepare(vop->aclk);
14482048e328SMark Yao err_disable_hclk:
1449d7b53fd9SSjoerd Simons 	clk_disable_unprepare(vop->hclk);
14502048e328SMark Yao err_unprepare_dclk:
14512048e328SMark Yao 	clk_unprepare(vop->dclk);
14525e570373SJeffy Chen err_put_pm_runtime:
14535e570373SJeffy Chen 	pm_runtime_put_sync(vop->dev);
14542048e328SMark Yao 	return ret;
14552048e328SMark Yao }
14562048e328SMark Yao 
14572048e328SMark Yao /*
14582048e328SMark Yao  * Initialize the vop->win array elements.
14592048e328SMark Yao  */
14602048e328SMark Yao static void vop_win_init(struct vop *vop)
14612048e328SMark Yao {
14622048e328SMark Yao 	const struct vop_data *vop_data = vop->data;
14632048e328SMark Yao 	unsigned int i;
14642048e328SMark Yao 
14652048e328SMark Yao 	for (i = 0; i < vop_data->win_size; i++) {
14662048e328SMark Yao 		struct vop_win *vop_win = &vop->win[i];
14672048e328SMark Yao 		const struct vop_win_data *win_data = &vop_data->win[i];
14682048e328SMark Yao 
14692048e328SMark Yao 		vop_win->data = win_data;
14702048e328SMark Yao 		vop_win->vop = vop;
14712048e328SMark Yao 	}
14722048e328SMark Yao }
14732048e328SMark Yao 
147469c34e41SYakir Yang /**
1475459b086dSJeffy Chen  * rockchip_drm_wait_vact_end
147669c34e41SYakir Yang  * @crtc: CRTC to enable line flag
147769c34e41SYakir Yang  * @mstimeout: millisecond for timeout
147869c34e41SYakir Yang  *
1479459b086dSJeffy Chen  * Wait for vact_end line flag irq or timeout.
148069c34e41SYakir Yang  *
148169c34e41SYakir Yang  * Returns:
148269c34e41SYakir Yang  * Zero on success, negative errno on failure.
148369c34e41SYakir Yang  */
1484459b086dSJeffy Chen int rockchip_drm_wait_vact_end(struct drm_crtc *crtc, unsigned int mstimeout)
148569c34e41SYakir Yang {
148669c34e41SYakir Yang 	struct vop *vop = to_vop(crtc);
148769c34e41SYakir Yang 	unsigned long jiffies_left;
1488e334d48bSzain wang 	int ret = 0;
148969c34e41SYakir Yang 
149069c34e41SYakir Yang 	if (!crtc || !vop->is_enabled)
149169c34e41SYakir Yang 		return -ENODEV;
149269c34e41SYakir Yang 
1493e334d48bSzain wang 	mutex_lock(&vop->vop_lock);
1494e334d48bSzain wang 	if (mstimeout <= 0) {
1495e334d48bSzain wang 		ret = -EINVAL;
1496e334d48bSzain wang 		goto out;
1497e334d48bSzain wang 	}
149869c34e41SYakir Yang 
1499e334d48bSzain wang 	if (vop_line_flag_irq_is_enabled(vop)) {
1500e334d48bSzain wang 		ret = -EBUSY;
1501e334d48bSzain wang 		goto out;
1502e334d48bSzain wang 	}
150369c34e41SYakir Yang 
150469c34e41SYakir Yang 	reinit_completion(&vop->line_flag_completion);
1505459b086dSJeffy Chen 	vop_line_flag_irq_enable(vop);
150669c34e41SYakir Yang 
150769c34e41SYakir Yang 	jiffies_left = wait_for_completion_timeout(&vop->line_flag_completion,
150869c34e41SYakir Yang 						   msecs_to_jiffies(mstimeout));
150969c34e41SYakir Yang 	vop_line_flag_irq_disable(vop);
151069c34e41SYakir Yang 
151169c34e41SYakir Yang 	if (jiffies_left == 0) {
1512d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "Timeout waiting for IRQ\n");
1513e334d48bSzain wang 		ret = -ETIMEDOUT;
1514e334d48bSzain wang 		goto out;
151569c34e41SYakir Yang 	}
151669c34e41SYakir Yang 
1517e334d48bSzain wang out:
1518e334d48bSzain wang 	mutex_unlock(&vop->vop_lock);
1519e334d48bSzain wang 	return ret;
152069c34e41SYakir Yang }
1521459b086dSJeffy Chen EXPORT_SYMBOL(rockchip_drm_wait_vact_end);
152269c34e41SYakir Yang 
15232048e328SMark Yao static int vop_bind(struct device *dev, struct device *master, void *data)
15242048e328SMark Yao {
15252048e328SMark Yao 	struct platform_device *pdev = to_platform_device(dev);
15262048e328SMark Yao 	const struct vop_data *vop_data;
15272048e328SMark Yao 	struct drm_device *drm_dev = data;
15282048e328SMark Yao 	struct vop *vop;
15292048e328SMark Yao 	struct resource *res;
15302048e328SMark Yao 	size_t alloc_size;
15313ea68922SHeiko Stuebner 	int ret, irq;
15322048e328SMark Yao 
1533a67719d1SMark Yao 	vop_data = of_device_get_match_data(dev);
15342048e328SMark Yao 	if (!vop_data)
15352048e328SMark Yao 		return -ENODEV;
15362048e328SMark Yao 
15372048e328SMark Yao 	/* Allocate vop struct and its vop_win array */
15382048e328SMark Yao 	alloc_size = sizeof(*vop) + sizeof(*vop->win) * vop_data->win_size;
15392048e328SMark Yao 	vop = devm_kzalloc(dev, alloc_size, GFP_KERNEL);
15402048e328SMark Yao 	if (!vop)
15412048e328SMark Yao 		return -ENOMEM;
15422048e328SMark Yao 
15432048e328SMark Yao 	vop->dev = dev;
15442048e328SMark Yao 	vop->data = vop_data;
15452048e328SMark Yao 	vop->drm_dev = drm_dev;
15462048e328SMark Yao 	dev_set_drvdata(dev, vop);
15472048e328SMark Yao 
15482048e328SMark Yao 	vop_win_init(vop);
15492048e328SMark Yao 
15502048e328SMark Yao 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
15512048e328SMark Yao 	vop->len = resource_size(res);
15522048e328SMark Yao 	vop->regs = devm_ioremap_resource(dev, res);
15532048e328SMark Yao 	if (IS_ERR(vop->regs))
15542048e328SMark Yao 		return PTR_ERR(vop->regs);
15552048e328SMark Yao 
15562048e328SMark Yao 	vop->regsbak = devm_kzalloc(dev, vop->len, GFP_KERNEL);
15572048e328SMark Yao 	if (!vop->regsbak)
15582048e328SMark Yao 		return -ENOMEM;
15592048e328SMark Yao 
15603ea68922SHeiko Stuebner 	irq = platform_get_irq(pdev, 0);
15613ea68922SHeiko Stuebner 	if (irq < 0) {
1562d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(dev, "cannot find irq for vop\n");
15633ea68922SHeiko Stuebner 		return irq;
15642048e328SMark Yao 	}
15653ea68922SHeiko Stuebner 	vop->irq = (unsigned int)irq;
15662048e328SMark Yao 
15672048e328SMark Yao 	spin_lock_init(&vop->reg_lock);
15682048e328SMark Yao 	spin_lock_init(&vop->irq_lock);
1569e334d48bSzain wang 	mutex_init(&vop->vop_lock);
15702048e328SMark Yao 
15712048e328SMark Yao 	ret = vop_create_crtc(vop);
15722048e328SMark Yao 	if (ret)
15735f9e93feSMarc Zyngier 		return ret;
15742048e328SMark Yao 
15752048e328SMark Yao 	pm_runtime_enable(&pdev->dev);
15765182c1a5SYakir Yang 
15775e570373SJeffy Chen 	ret = vop_initial(vop);
15785e570373SJeffy Chen 	if (ret < 0) {
1579d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(&pdev->dev,
1580d8dd6804SHaneen Mohammed 			      "cannot initial vop dev - err %d\n", ret);
15815e570373SJeffy Chen 		goto err_disable_pm_runtime;
15825e570373SJeffy Chen 	}
15835e570373SJeffy Chen 
15845f9e93feSMarc Zyngier 	ret = devm_request_irq(dev, vop->irq, vop_isr,
15855f9e93feSMarc Zyngier 			       IRQF_SHARED, dev_name(dev), vop);
15865f9e93feSMarc Zyngier 	if (ret)
15875f9e93feSMarc Zyngier 		goto err_disable_pm_runtime;
15885f9e93feSMarc Zyngier 
15895f9e93feSMarc Zyngier 	/* IRQ is initially disabled; it gets enabled in power_on */
15905f9e93feSMarc Zyngier 	disable_irq(vop->irq);
15915f9e93feSMarc Zyngier 
15922048e328SMark Yao 	return 0;
15938c763c9bSSean Paul 
15945e570373SJeffy Chen err_disable_pm_runtime:
15955e570373SJeffy Chen 	pm_runtime_disable(&pdev->dev);
15965e570373SJeffy Chen 	vop_destroy_crtc(vop);
15978c763c9bSSean Paul 	return ret;
15982048e328SMark Yao }
15992048e328SMark Yao 
16002048e328SMark Yao static void vop_unbind(struct device *dev, struct device *master, void *data)
16012048e328SMark Yao {
16022048e328SMark Yao 	struct vop *vop = dev_get_drvdata(dev);
16032048e328SMark Yao 
16042048e328SMark Yao 	pm_runtime_disable(dev);
16052048e328SMark Yao 	vop_destroy_crtc(vop);
1606ec6e7767SJeffy Chen 
1607ec6e7767SJeffy Chen 	clk_unprepare(vop->aclk);
1608ec6e7767SJeffy Chen 	clk_unprepare(vop->hclk);
1609ec6e7767SJeffy Chen 	clk_unprepare(vop->dclk);
16102048e328SMark Yao }
16112048e328SMark Yao 
1612a67719d1SMark Yao const struct component_ops vop_component_ops = {
16132048e328SMark Yao 	.bind = vop_bind,
16142048e328SMark Yao 	.unbind = vop_unbind,
16152048e328SMark Yao };
161654255e81SStephen Rothwell EXPORT_SYMBOL_GPL(vop_component_ops);
1617