19c92ab61SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
22048e328SMark Yao /*
32048e328SMark Yao  * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
42048e328SMark Yao  * Author:Mark Yao <mark.yao@rock-chips.com>
52048e328SMark Yao  */
62048e328SMark Yao 
7c2156ccdSSam Ravnborg #include <linux/clk.h>
8c2156ccdSSam Ravnborg #include <linux/component.h>
9c2156ccdSSam Ravnborg #include <linux/delay.h>
10c2156ccdSSam Ravnborg #include <linux/iopoll.h>
11c2156ccdSSam Ravnborg #include <linux/kernel.h>
127ae7a621SHugh Cole-Baker #include <linux/log2.h>
13c2156ccdSSam Ravnborg #include <linux/module.h>
14c2156ccdSSam Ravnborg #include <linux/of.h>
15c2156ccdSSam Ravnborg #include <linux/overflow.h>
16c2156ccdSSam Ravnborg #include <linux/platform_device.h>
17c2156ccdSSam Ravnborg #include <linux/pm_runtime.h>
18c2156ccdSSam Ravnborg #include <linux/reset.h>
19c2156ccdSSam Ravnborg 
202048e328SMark Yao #include <drm/drm.h>
2163ebb9faSMark Yao #include <drm/drm_atomic.h>
2215609559SEnric Balletbo i Serra #include <drm/drm_atomic_uapi.h>
2390bb087fSVille Syrjälä #include <drm/drm_blend.h>
242048e328SMark Yao #include <drm/drm_crtc.h>
2547a7eb45STomasz Figa #include <drm/drm_flip_work.h>
26c2156ccdSSam Ravnborg #include <drm/drm_fourcc.h>
27720cf96dSVille Syrjälä #include <drm/drm_framebuffer.h>
28820c1707SThomas Zimmermann #include <drm/drm_gem_atomic_helper.h>
2963d5e06aSHeiko Stuebner #include <drm/drm_gem_framebuffer_helper.h>
30fcd70cd3SDaniel Vetter #include <drm/drm_probe_helper.h>
316c836d96SSean Paul #include <drm/drm_self_refresh_helper.h>
32c2156ccdSSam Ravnborg #include <drm/drm_vblank.h>
33c2156ccdSSam Ravnborg 
346cca3869SSean Paul #ifdef CONFIG_DRM_ANALOGIX_DP
353190e58dSTomeu Vizoso #include <drm/bridge/analogix_dp.h>
366cca3869SSean Paul #endif
372048e328SMark Yao 
382048e328SMark Yao #include "rockchip_drm_drv.h"
392048e328SMark Yao #include "rockchip_drm_gem.h"
402048e328SMark Yao #include "rockchip_drm_fb.h"
412048e328SMark Yao #include "rockchip_drm_vop.h"
421f0f0151SSandy Huang #include "rockchip_rgb.h"
432048e328SMark Yao 
442996fb75SEzequiel Garcia #define VOP_WIN_SET(vop, win, name, v) \
459a61c54bSMark yao 		vop_reg_set(vop, &win->phy->name, win->base, ~0, v, #name)
462996fb75SEzequiel Garcia #define VOP_SCL_SET(vop, win, name, v) \
479a61c54bSMark yao 		vop_reg_set(vop, &win->phy->scl->name, win->base, ~0, v, #name)
482996fb75SEzequiel Garcia #define VOP_SCL_SET_EXT(vop, win, name, v) \
499a61c54bSMark yao 		vop_reg_set(vop, &win->phy->scl->ext->name, \
509a61c54bSMark yao 			    win->base, ~0, v, #name)
51ac6560dfSMark yao 
522996fb75SEzequiel Garcia #define VOP_WIN_YUV2YUV_SET(vop, win_yuv2yuv, name, v) \
531c21aa8fSDaniele Castagna 	do { \
541c21aa8fSDaniele Castagna 		if (win_yuv2yuv && win_yuv2yuv->name.mask) \
551c21aa8fSDaniele Castagna 			vop_reg_set(vop, &win_yuv2yuv->name, 0, ~0, v, #name); \
561c21aa8fSDaniele Castagna 	} while (0)
571c21aa8fSDaniele Castagna 
582996fb75SEzequiel Garcia #define VOP_WIN_YUV2YUV_COEFFICIENT_SET(vop, win_yuv2yuv, name, v) \
591c21aa8fSDaniele Castagna 	do { \
601c21aa8fSDaniele Castagna 		if (win_yuv2yuv && win_yuv2yuv->phy->name.mask) \
611c21aa8fSDaniele Castagna 			vop_reg_set(vop, &win_yuv2yuv->phy->name, win_yuv2yuv->base, ~0, v, #name); \
621c21aa8fSDaniele Castagna 	} while (0)
631c21aa8fSDaniele Castagna 
64ac6560dfSMark yao #define VOP_INTR_SET_MASK(vop, name, mask, v) \
659a61c54bSMark yao 		vop_reg_set(vop, &vop->data->intr->name, 0, mask, v, #name)
669a61c54bSMark yao 
679a61c54bSMark yao #define VOP_REG_SET(vop, group, name, v) \
689a61c54bSMark yao 		    vop_reg_set(vop, &vop->data->group->name, 0, ~0, v, #name)
69ac6560dfSMark yao 
707ae7a621SHugh Cole-Baker #define VOP_HAS_REG(vop, group, name) \
717ae7a621SHugh Cole-Baker 		(!!(vop->data->group->name.mask))
727ae7a621SHugh Cole-Baker 
73dbb3d944SMark Yao #define VOP_INTR_SET_TYPE(vop, name, type, v) \
74dbb3d944SMark Yao 	do { \
75c7647f86SJohn Keeping 		int i, reg = 0, mask = 0; \
76dbb3d944SMark Yao 		for (i = 0; i < vop->data->intr->nintrs; i++) { \
77c7647f86SJohn Keeping 			if (vop->data->intr->intrs[i] & type) { \
78dbb3d944SMark Yao 				reg |= (v) << i; \
79c7647f86SJohn Keeping 				mask |= 1 << i; \
80dbb3d944SMark Yao 			} \
81c7647f86SJohn Keeping 		} \
82ac6560dfSMark yao 		VOP_INTR_SET_MASK(vop, name, mask, reg); \
83dbb3d944SMark Yao 	} while (0)
84dbb3d944SMark Yao #define VOP_INTR_GET_TYPE(vop, name, type) \
85dbb3d944SMark Yao 		vop_get_intr_type(vop, &vop->data->intr->name, type)
86dbb3d944SMark Yao 
872996fb75SEzequiel Garcia #define VOP_WIN_GET(vop, win, name) \
88cc8f1299SJohn Keeping 		vop_read_reg(vop, win->base, &win->phy->name)
892048e328SMark Yao 
90677e8bbcSDaniele Castagna #define VOP_WIN_HAS_REG(win, name) \
91677e8bbcSDaniele Castagna 	(!!(win->phy->name.mask))
92677e8bbcSDaniele Castagna 
932048e328SMark Yao #define VOP_WIN_GET_YRGBADDR(vop, win) \
942048e328SMark Yao 		vop_readl(vop, win->base + win->phy->yrgb_mst.offset)
952048e328SMark Yao 
9658badaa7SKristian H. Kristensen #define VOP_WIN_TO_INDEX(vop_win) \
9758badaa7SKristian H. Kristensen 	((vop_win) - (vop_win)->vop->win)
9858badaa7SKristian H. Kristensen 
997707f722SAndrzej Pietrasiewicz #define VOP_AFBC_SET(vop, name, v) \
1007707f722SAndrzej Pietrasiewicz 	do { \
1017707f722SAndrzej Pietrasiewicz 		if ((vop)->data->afbc) \
1027707f722SAndrzej Pietrasiewicz 			vop_reg_set((vop), &(vop)->data->afbc->name, \
1037707f722SAndrzej Pietrasiewicz 				    0, ~0, v, #name); \
1047707f722SAndrzej Pietrasiewicz 	} while (0)
1057707f722SAndrzej Pietrasiewicz 
1062048e328SMark Yao #define to_vop(x) container_of(x, struct vop, crtc)
1072048e328SMark Yao #define to_vop_win(x) container_of(x, struct vop_win, base)
1082048e328SMark Yao 
1097707f722SAndrzej Pietrasiewicz #define AFBC_FMT_RGB565		0x0
1107707f722SAndrzej Pietrasiewicz #define AFBC_FMT_U8U8U8U8	0x5
1117707f722SAndrzej Pietrasiewicz #define AFBC_FMT_U8U8U8		0x4
1127707f722SAndrzej Pietrasiewicz 
1137707f722SAndrzej Pietrasiewicz #define AFBC_TILE_16x16		BIT(4)
1147707f722SAndrzej Pietrasiewicz 
1151c21aa8fSDaniele Castagna /*
1161c21aa8fSDaniele Castagna  * The coefficients of the following matrix are all fixed points.
1171c21aa8fSDaniele Castagna  * The format is S2.10 for the 3x3 part of the matrix, and S9.12 for the offsets.
1181c21aa8fSDaniele Castagna  * They are all represented in two's complement.
1191c21aa8fSDaniele Castagna  */
1201c21aa8fSDaniele Castagna static const uint32_t bt601_yuv2rgb[] = {
1211c21aa8fSDaniele Castagna 	0x4A8, 0x0,    0x662,
1221c21aa8fSDaniele Castagna 	0x4A8, 0x1E6F, 0x1CBF,
1231c21aa8fSDaniele Castagna 	0x4A8, 0x812,  0x0,
1241c21aa8fSDaniele Castagna 	0x321168, 0x0877CF, 0x2EB127
1251c21aa8fSDaniele Castagna };
1261c21aa8fSDaniele Castagna 
12747a7eb45STomasz Figa enum vop_pending {
12847a7eb45STomasz Figa 	VOP_PENDING_FB_UNREF,
12947a7eb45STomasz Figa };
13047a7eb45STomasz Figa 
1312048e328SMark Yao struct vop_win {
1322048e328SMark Yao 	struct drm_plane base;
1332048e328SMark Yao 	const struct vop_win_data *data;
1341c21aa8fSDaniele Castagna 	const struct vop_win_yuv2yuv_data *yuv2yuv_data;
1352048e328SMark Yao 	struct vop *vop;
1362048e328SMark Yao };
1372048e328SMark Yao 
1381f0f0151SSandy Huang struct rockchip_rgb;
1392048e328SMark Yao struct vop {
1402048e328SMark Yao 	struct drm_crtc crtc;
1412048e328SMark Yao 	struct device *dev;
1422048e328SMark Yao 	struct drm_device *drm_dev;
14331e980c5SMark Yao 	bool is_enabled;
1442048e328SMark Yao 
1451067219bSMark Yao 	struct completion dsp_hold_completion;
146bed030a4SSean Paul 	unsigned int win_enabled;
1474f9d39a7SDaniel Vetter 
1484f9d39a7SDaniel Vetter 	/* protected by dev->event_lock */
14963ebb9faSMark Yao 	struct drm_pending_vblank_event *event;
1502048e328SMark Yao 
15147a7eb45STomasz Figa 	struct drm_flip_work fb_unref_work;
15247a7eb45STomasz Figa 	unsigned long pending;
15347a7eb45STomasz Figa 
15469c34e41SYakir Yang 	struct completion line_flag_completion;
15569c34e41SYakir Yang 
1562048e328SMark Yao 	const struct vop_data *data;
1572048e328SMark Yao 
1582048e328SMark Yao 	uint32_t *regsbak;
1592048e328SMark Yao 	void __iomem *regs;
160b23ab6acSEzequiel Garcia 	void __iomem *lut_regs;
1612048e328SMark Yao 
1622048e328SMark Yao 	/* physical map length of vop register */
1632048e328SMark Yao 	uint32_t len;
1642048e328SMark Yao 
1652048e328SMark Yao 	/* one time only one process allowed to config the register */
1662048e328SMark Yao 	spinlock_t reg_lock;
1672048e328SMark Yao 	/* lock vop irq reg */
1682048e328SMark Yao 	spinlock_t irq_lock;
169e334d48bSzain wang 	/* protects crtc enable/disable */
170e334d48bSzain wang 	struct mutex vop_lock;
1712048e328SMark Yao 
1722048e328SMark Yao 	unsigned int irq;
1732048e328SMark Yao 
1742048e328SMark Yao 	/* vop AHP clk */
1752048e328SMark Yao 	struct clk *hclk;
1762048e328SMark Yao 	/* vop dclk */
1772048e328SMark Yao 	struct clk *dclk;
1782048e328SMark Yao 	/* vop share memory frequency */
1792048e328SMark Yao 	struct clk *aclk;
1802048e328SMark Yao 
1812048e328SMark Yao 	/* vop dclk reset */
1822048e328SMark Yao 	struct reset_control *dclk_rst;
1832048e328SMark Yao 
1841f0f0151SSandy Huang 	/* optional internal rgb encoder */
1851f0f0151SSandy Huang 	struct rockchip_rgb *rgb;
1861f0f0151SSandy Huang 
1872048e328SMark Yao 	struct vop_win win[];
1882048e328SMark Yao };
1892048e328SMark Yao 
vop_readl(struct vop * vop,uint32_t offset)1902048e328SMark Yao static inline uint32_t vop_readl(struct vop *vop, uint32_t offset)
1912048e328SMark Yao {
1922048e328SMark Yao 	return readl(vop->regs + offset);
1932048e328SMark Yao }
1942048e328SMark Yao 
vop_read_reg(struct vop * vop,uint32_t base,const struct vop_reg * reg)1952048e328SMark Yao static inline uint32_t vop_read_reg(struct vop *vop, uint32_t base,
1962048e328SMark Yao 				    const struct vop_reg *reg)
1972048e328SMark Yao {
1982048e328SMark Yao 	return (vop_readl(vop, base + reg->offset) >> reg->shift) & reg->mask;
1992048e328SMark Yao }
2002048e328SMark Yao 
vop_reg_set(struct vop * vop,const struct vop_reg * reg,uint32_t _offset,uint32_t _mask,uint32_t v,const char * reg_name)2019a61c54bSMark yao static void vop_reg_set(struct vop *vop, const struct vop_reg *reg,
2029a61c54bSMark yao 			uint32_t _offset, uint32_t _mask, uint32_t v,
2039a61c54bSMark yao 			const char *reg_name)
2042048e328SMark Yao {
2059a61c54bSMark yao 	int offset, mask, shift;
206d49463ecSMark Yao 
2079a61c54bSMark yao 	if (!reg || !reg->mask) {
208d8dd6804SHaneen Mohammed 		DRM_DEV_DEBUG(vop->dev, "Warning: not support %s\n", reg_name);
2099a61c54bSMark yao 		return;
2109a61c54bSMark yao 	}
2119a61c54bSMark yao 
2129a61c54bSMark yao 	offset = reg->offset + _offset;
2139a61c54bSMark yao 	mask = reg->mask & _mask;
2149a61c54bSMark yao 	shift = reg->shift;
2159a61c54bSMark yao 
2169a61c54bSMark yao 	if (reg->write_mask) {
217d49463ecSMark Yao 		v = ((v << shift) & 0xffff) | (mask << (shift + 16));
218d49463ecSMark Yao 	} else {
2192048e328SMark Yao 		uint32_t cached_val = vop->regsbak[offset >> 2];
2202048e328SMark Yao 
221d49463ecSMark Yao 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
222d49463ecSMark Yao 		vop->regsbak[offset >> 2] = v;
2232048e328SMark Yao 	}
2242048e328SMark Yao 
2259a61c54bSMark yao 	if (reg->relaxed)
226d49463ecSMark Yao 		writel_relaxed(v, vop->regs + offset);
227d49463ecSMark Yao 	else
228d49463ecSMark Yao 		writel(v, vop->regs + offset);
2292048e328SMark Yao }
2302048e328SMark Yao 
vop_get_intr_type(struct vop * vop,const struct vop_reg * reg,int type)231dbb3d944SMark Yao static inline uint32_t vop_get_intr_type(struct vop *vop,
232dbb3d944SMark Yao 					 const struct vop_reg *reg, int type)
233dbb3d944SMark Yao {
234dbb3d944SMark Yao 	uint32_t i, ret = 0;
235dbb3d944SMark Yao 	uint32_t regs = vop_read_reg(vop, 0, reg);
236dbb3d944SMark Yao 
237dbb3d944SMark Yao 	for (i = 0; i < vop->data->intr->nintrs; i++) {
238dbb3d944SMark Yao 		if ((type & vop->data->intr->intrs[i]) && (regs & 1 << i))
239dbb3d944SMark Yao 			ret |= vop->data->intr->intrs[i];
240dbb3d944SMark Yao 	}
241dbb3d944SMark Yao 
242dbb3d944SMark Yao 	return ret;
243dbb3d944SMark Yao }
244dbb3d944SMark Yao 
vop_cfg_done(struct vop * vop)2450cf33fe3SMark Yao static inline void vop_cfg_done(struct vop *vop)
2460cf33fe3SMark Yao {
2479a61c54bSMark yao 	VOP_REG_SET(vop, common, cfg_done, 1);
2480cf33fe3SMark Yao }
2490cf33fe3SMark Yao 
has_rb_swapped(uint32_t version,uint32_t format)250*76a9a101SJonas Karlman static bool has_rb_swapped(uint32_t version, uint32_t format)
25185a359f2STomasz Figa {
25285a359f2STomasz Figa 	switch (format) {
25385a359f2STomasz Figa 	case DRM_FORMAT_XBGR8888:
25485a359f2STomasz Figa 	case DRM_FORMAT_ABGR8888:
25585a359f2STomasz Figa 	case DRM_FORMAT_BGR565:
25685a359f2STomasz Figa 		return true;
257*76a9a101SJonas Karlman 	/*
258*76a9a101SJonas Karlman 	 * full framework (IP version 3.x) only need rb swapped for RGB888 and
259*76a9a101SJonas Karlman 	 * little framework (IP version 2.x) only need rb swapped for BGR888,
260*76a9a101SJonas Karlman 	 * check for 3.x to also only rb swap BGR888 for unknown vop version
261*76a9a101SJonas Karlman 	 */
262*76a9a101SJonas Karlman 	case DRM_FORMAT_RGB888:
263*76a9a101SJonas Karlman 		return VOP_MAJOR(version) == 3;
264*76a9a101SJonas Karlman 	case DRM_FORMAT_BGR888:
265*76a9a101SJonas Karlman 		return VOP_MAJOR(version) != 3;
26685a359f2STomasz Figa 	default:
26785a359f2STomasz Figa 		return false;
26885a359f2STomasz Figa 	}
26985a359f2STomasz Figa }
27085a359f2STomasz Figa 
has_uv_swapped(uint32_t format)2713fa50896SChen-Yu Tsai static bool has_uv_swapped(uint32_t format)
2723fa50896SChen-Yu Tsai {
2733fa50896SChen-Yu Tsai 	switch (format) {
2743fa50896SChen-Yu Tsai 	case DRM_FORMAT_NV21:
2753fa50896SChen-Yu Tsai 	case DRM_FORMAT_NV61:
2763fa50896SChen-Yu Tsai 	case DRM_FORMAT_NV42:
2773fa50896SChen-Yu Tsai 		return true;
2783fa50896SChen-Yu Tsai 	default:
2793fa50896SChen-Yu Tsai 		return false;
2803fa50896SChen-Yu Tsai 	}
2813fa50896SChen-Yu Tsai }
2823fa50896SChen-Yu Tsai 
vop_convert_format(uint32_t format)2832048e328SMark Yao static enum vop_data_format vop_convert_format(uint32_t format)
2842048e328SMark Yao {
2852048e328SMark Yao 	switch (format) {
2862048e328SMark Yao 	case DRM_FORMAT_XRGB8888:
2872048e328SMark Yao 	case DRM_FORMAT_ARGB8888:
28885a359f2STomasz Figa 	case DRM_FORMAT_XBGR8888:
28985a359f2STomasz Figa 	case DRM_FORMAT_ABGR8888:
2902048e328SMark Yao 		return VOP_FMT_ARGB8888;
2912048e328SMark Yao 	case DRM_FORMAT_RGB888:
29285a359f2STomasz Figa 	case DRM_FORMAT_BGR888:
2932048e328SMark Yao 		return VOP_FMT_RGB888;
2942048e328SMark Yao 	case DRM_FORMAT_RGB565:
29585a359f2STomasz Figa 	case DRM_FORMAT_BGR565:
2962048e328SMark Yao 		return VOP_FMT_RGB565;
2972048e328SMark Yao 	case DRM_FORMAT_NV12:
2983fa50896SChen-Yu Tsai 	case DRM_FORMAT_NV21:
2992048e328SMark Yao 		return VOP_FMT_YUV420SP;
3002048e328SMark Yao 	case DRM_FORMAT_NV16:
3013fa50896SChen-Yu Tsai 	case DRM_FORMAT_NV61:
3022048e328SMark Yao 		return VOP_FMT_YUV422SP;
3032048e328SMark Yao 	case DRM_FORMAT_NV24:
3043fa50896SChen-Yu Tsai 	case DRM_FORMAT_NV42:
3052048e328SMark Yao 		return VOP_FMT_YUV444SP;
3062048e328SMark Yao 	default:
307ee4d7899SSean Paul 		DRM_ERROR("unsupported format[%08x]\n", format);
3082048e328SMark Yao 		return -EINVAL;
3092048e328SMark Yao 	}
3102048e328SMark Yao }
3112048e328SMark Yao 
vop_convert_afbc_format(uint32_t format)3127707f722SAndrzej Pietrasiewicz static int vop_convert_afbc_format(uint32_t format)
3137707f722SAndrzej Pietrasiewicz {
3147707f722SAndrzej Pietrasiewicz 	switch (format) {
3157707f722SAndrzej Pietrasiewicz 	case DRM_FORMAT_XRGB8888:
3167707f722SAndrzej Pietrasiewicz 	case DRM_FORMAT_ARGB8888:
3177707f722SAndrzej Pietrasiewicz 	case DRM_FORMAT_XBGR8888:
3187707f722SAndrzej Pietrasiewicz 	case DRM_FORMAT_ABGR8888:
3197707f722SAndrzej Pietrasiewicz 		return AFBC_FMT_U8U8U8U8;
3207707f722SAndrzej Pietrasiewicz 	case DRM_FORMAT_RGB888:
3217707f722SAndrzej Pietrasiewicz 	case DRM_FORMAT_BGR888:
3227707f722SAndrzej Pietrasiewicz 		return AFBC_FMT_U8U8U8;
3237707f722SAndrzej Pietrasiewicz 	case DRM_FORMAT_RGB565:
3247707f722SAndrzej Pietrasiewicz 	case DRM_FORMAT_BGR565:
3257707f722SAndrzej Pietrasiewicz 		return AFBC_FMT_RGB565;
3267707f722SAndrzej Pietrasiewicz 	default:
327582212eeSBrian Norris 		DRM_DEBUG_KMS("unsupported AFBC format[%08x]\n", format);
3287707f722SAndrzej Pietrasiewicz 		return -EINVAL;
3297707f722SAndrzej Pietrasiewicz 	}
3307707f722SAndrzej Pietrasiewicz }
3317707f722SAndrzej Pietrasiewicz 
scl_vop_cal_scale(enum scale_mode mode,uint32_t src,uint32_t dst,bool is_horizontal,int vsu_mode,int * vskiplines)3324c156c21SMark Yao static uint16_t scl_vop_cal_scale(enum scale_mode mode, uint32_t src,
3334c156c21SMark Yao 				  uint32_t dst, bool is_horizontal,
3344c156c21SMark Yao 				  int vsu_mode, int *vskiplines)
3354c156c21SMark Yao {
3364c156c21SMark Yao 	uint16_t val = 1 << SCL_FT_DEFAULT_FIXPOINT_SHIFT;
3374c156c21SMark Yao 
338ce91d373SJeffy Chen 	if (vskiplines)
339ce91d373SJeffy Chen 		*vskiplines = 0;
340ce91d373SJeffy Chen 
3414c156c21SMark Yao 	if (is_horizontal) {
3424c156c21SMark Yao 		if (mode == SCALE_UP)
3434c156c21SMark Yao 			val = GET_SCL_FT_BIC(src, dst);
3444c156c21SMark Yao 		else if (mode == SCALE_DOWN)
3454c156c21SMark Yao 			val = GET_SCL_FT_BILI_DN(src, dst);
3464c156c21SMark Yao 	} else {
3474c156c21SMark Yao 		if (mode == SCALE_UP) {
3484c156c21SMark Yao 			if (vsu_mode == SCALE_UP_BIL)
3494c156c21SMark Yao 				val = GET_SCL_FT_BILI_UP(src, dst);
3504c156c21SMark Yao 			else
3514c156c21SMark Yao 				val = GET_SCL_FT_BIC(src, dst);
3524c156c21SMark Yao 		} else if (mode == SCALE_DOWN) {
3534c156c21SMark Yao 			if (vskiplines) {
3544c156c21SMark Yao 				*vskiplines = scl_get_vskiplines(src, dst);
3554c156c21SMark Yao 				val = scl_get_bili_dn_vskip(src, dst,
3564c156c21SMark Yao 							    *vskiplines);
3574c156c21SMark Yao 			} else {
3584c156c21SMark Yao 				val = GET_SCL_FT_BILI_DN(src, dst);
3594c156c21SMark Yao 			}
3604c156c21SMark Yao 		}
3614c156c21SMark Yao 	}
3624c156c21SMark Yao 
3634c156c21SMark Yao 	return val;
3644c156c21SMark Yao }
3654c156c21SMark Yao 
scl_vop_cal_scl_fac(struct vop * vop,const struct vop_win_data * win,uint32_t src_w,uint32_t src_h,uint32_t dst_w,uint32_t dst_h,const struct drm_format_info * info)3664c156c21SMark Yao static void scl_vop_cal_scl_fac(struct vop *vop, const struct vop_win_data *win,
3674c156c21SMark Yao 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
36845babef0SMaxime Ripard 			     uint32_t dst_h, const struct drm_format_info *info)
3694c156c21SMark Yao {
3704c156c21SMark Yao 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
3714c156c21SMark Yao 	uint16_t cbcr_hor_scl_mode = SCALE_NONE;
3724c156c21SMark Yao 	uint16_t cbcr_ver_scl_mode = SCALE_NONE;
373d8bd23d9SAyan Kumar Halder 	bool is_yuv = false;
374f3e9632cSMaxime Ripard 	uint16_t cbcr_src_w = src_w / info->hsub;
375f3e9632cSMaxime Ripard 	uint16_t cbcr_src_h = src_h / info->vsub;
3764c156c21SMark Yao 	uint16_t vsu_mode;
3774c156c21SMark Yao 	uint16_t lb_mode;
3784c156c21SMark Yao 	uint32_t val;
379ce91d373SJeffy Chen 	int vskiplines;
3804c156c21SMark Yao 
381d8bd23d9SAyan Kumar Halder 	if (info->is_yuv)
382d8bd23d9SAyan Kumar Halder 		is_yuv = true;
383d8bd23d9SAyan Kumar Halder 
3844c156c21SMark Yao 	if (dst_w > 3840) {
385ee4d7899SSean Paul 		DRM_DEV_ERROR(vop->dev, "Maximum dst width (3840) exceeded\n");
3864c156c21SMark Yao 		return;
3874c156c21SMark Yao 	}
3884c156c21SMark Yao 
3891194fffbSMark Yao 	if (!win->phy->scl->ext) {
3901194fffbSMark Yao 		VOP_SCL_SET(vop, win, scale_yrgb_x,
3911194fffbSMark Yao 			    scl_cal_scale2(src_w, dst_w));
3921194fffbSMark Yao 		VOP_SCL_SET(vop, win, scale_yrgb_y,
3931194fffbSMark Yao 			    scl_cal_scale2(src_h, dst_h));
3941194fffbSMark Yao 		if (is_yuv) {
3951194fffbSMark Yao 			VOP_SCL_SET(vop, win, scale_cbcr_x,
396ee8662fcSMark Yao 				    scl_cal_scale2(cbcr_src_w, dst_w));
3971194fffbSMark Yao 			VOP_SCL_SET(vop, win, scale_cbcr_y,
398ee8662fcSMark Yao 				    scl_cal_scale2(cbcr_src_h, dst_h));
3991194fffbSMark Yao 		}
4001194fffbSMark Yao 		return;
4011194fffbSMark Yao 	}
4021194fffbSMark Yao 
4034c156c21SMark Yao 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
4044c156c21SMark Yao 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
4054c156c21SMark Yao 
4064c156c21SMark Yao 	if (is_yuv) {
4074c156c21SMark Yao 		cbcr_hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w);
4084c156c21SMark Yao 		cbcr_ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h);
4094c156c21SMark Yao 		if (cbcr_hor_scl_mode == SCALE_DOWN)
4104c156c21SMark Yao 			lb_mode = scl_vop_cal_lb_mode(dst_w, true);
4114c156c21SMark Yao 		else
4124c156c21SMark Yao 			lb_mode = scl_vop_cal_lb_mode(cbcr_src_w, true);
4134c156c21SMark Yao 	} else {
4144c156c21SMark Yao 		if (yrgb_hor_scl_mode == SCALE_DOWN)
4154c156c21SMark Yao 			lb_mode = scl_vop_cal_lb_mode(dst_w, false);
4164c156c21SMark Yao 		else
4174c156c21SMark Yao 			lb_mode = scl_vop_cal_lb_mode(src_w, false);
4184c156c21SMark Yao 	}
4194c156c21SMark Yao 
4201194fffbSMark Yao 	VOP_SCL_SET_EXT(vop, win, lb_mode, lb_mode);
4214c156c21SMark Yao 	if (lb_mode == LB_RGB_3840X2) {
4224c156c21SMark Yao 		if (yrgb_ver_scl_mode != SCALE_NONE) {
423ee4d7899SSean Paul 			DRM_DEV_ERROR(vop->dev, "not allow yrgb ver scale\n");
4244c156c21SMark Yao 			return;
4254c156c21SMark Yao 		}
4264c156c21SMark Yao 		if (cbcr_ver_scl_mode != SCALE_NONE) {
427ee4d7899SSean Paul 			DRM_DEV_ERROR(vop->dev, "not allow cbcr ver scale\n");
4284c156c21SMark Yao 			return;
4294c156c21SMark Yao 		}
4304c156c21SMark Yao 		vsu_mode = SCALE_UP_BIL;
4314c156c21SMark Yao 	} else if (lb_mode == LB_RGB_2560X4) {
4324c156c21SMark Yao 		vsu_mode = SCALE_UP_BIL;
4334c156c21SMark Yao 	} else {
4344c156c21SMark Yao 		vsu_mode = SCALE_UP_BIC;
4354c156c21SMark Yao 	}
4364c156c21SMark Yao 
4374c156c21SMark Yao 	val = scl_vop_cal_scale(yrgb_hor_scl_mode, src_w, dst_w,
4384c156c21SMark Yao 				true, 0, NULL);
4394c156c21SMark Yao 	VOP_SCL_SET(vop, win, scale_yrgb_x, val);
4404c156c21SMark Yao 	val = scl_vop_cal_scale(yrgb_ver_scl_mode, src_h, dst_h,
4414c156c21SMark Yao 				false, vsu_mode, &vskiplines);
4424c156c21SMark Yao 	VOP_SCL_SET(vop, win, scale_yrgb_y, val);
4434c156c21SMark Yao 
4441194fffbSMark Yao 	VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt4, vskiplines == 4);
4451194fffbSMark Yao 	VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt2, vskiplines == 2);
4464c156c21SMark Yao 
4471194fffbSMark Yao 	VOP_SCL_SET_EXT(vop, win, yrgb_hor_scl_mode, yrgb_hor_scl_mode);
4481194fffbSMark Yao 	VOP_SCL_SET_EXT(vop, win, yrgb_ver_scl_mode, yrgb_ver_scl_mode);
4491194fffbSMark Yao 	VOP_SCL_SET_EXT(vop, win, yrgb_hsd_mode, SCALE_DOWN_BIL);
4501194fffbSMark Yao 	VOP_SCL_SET_EXT(vop, win, yrgb_vsd_mode, SCALE_DOWN_BIL);
4511194fffbSMark Yao 	VOP_SCL_SET_EXT(vop, win, yrgb_vsu_mode, vsu_mode);
4524c156c21SMark Yao 	if (is_yuv) {
4534c156c21SMark Yao 		val = scl_vop_cal_scale(cbcr_hor_scl_mode, cbcr_src_w,
4544c156c21SMark Yao 					dst_w, true, 0, NULL);
4554c156c21SMark Yao 		VOP_SCL_SET(vop, win, scale_cbcr_x, val);
4564c156c21SMark Yao 		val = scl_vop_cal_scale(cbcr_ver_scl_mode, cbcr_src_h,
4574c156c21SMark Yao 					dst_h, false, vsu_mode, &vskiplines);
4584c156c21SMark Yao 		VOP_SCL_SET(vop, win, scale_cbcr_y, val);
4594c156c21SMark Yao 
4601194fffbSMark Yao 		VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt4, vskiplines == 4);
4611194fffbSMark Yao 		VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt2, vskiplines == 2);
4621194fffbSMark Yao 		VOP_SCL_SET_EXT(vop, win, cbcr_hor_scl_mode, cbcr_hor_scl_mode);
4631194fffbSMark Yao 		VOP_SCL_SET_EXT(vop, win, cbcr_ver_scl_mode, cbcr_ver_scl_mode);
4641194fffbSMark Yao 		VOP_SCL_SET_EXT(vop, win, cbcr_hsd_mode, SCALE_DOWN_BIL);
4651194fffbSMark Yao 		VOP_SCL_SET_EXT(vop, win, cbcr_vsd_mode, SCALE_DOWN_BIL);
4661194fffbSMark Yao 		VOP_SCL_SET_EXT(vop, win, cbcr_vsu_mode, vsu_mode);
4674c156c21SMark Yao 	}
4684c156c21SMark Yao }
4694c156c21SMark Yao 
vop_dsp_hold_valid_irq_enable(struct vop * vop)4701067219bSMark Yao static void vop_dsp_hold_valid_irq_enable(struct vop *vop)
4711067219bSMark Yao {
4721067219bSMark Yao 	unsigned long flags;
4731067219bSMark Yao 
4741067219bSMark Yao 	if (WARN_ON(!vop->is_enabled))
4751067219bSMark Yao 		return;
4761067219bSMark Yao 
4771067219bSMark Yao 	spin_lock_irqsave(&vop->irq_lock, flags);
4781067219bSMark Yao 
479fa374107STomasz Figa 	VOP_INTR_SET_TYPE(vop, clear, DSP_HOLD_VALID_INTR, 1);
480dbb3d944SMark Yao 	VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 1);
4811067219bSMark Yao 
4821067219bSMark Yao 	spin_unlock_irqrestore(&vop->irq_lock, flags);
4831067219bSMark Yao }
4841067219bSMark Yao 
vop_dsp_hold_valid_irq_disable(struct vop * vop)4851067219bSMark Yao static void vop_dsp_hold_valid_irq_disable(struct vop *vop)
4861067219bSMark Yao {
4871067219bSMark Yao 	unsigned long flags;
4881067219bSMark Yao 
4891067219bSMark Yao 	if (WARN_ON(!vop->is_enabled))
4901067219bSMark Yao 		return;
4911067219bSMark Yao 
4921067219bSMark Yao 	spin_lock_irqsave(&vop->irq_lock, flags);
4931067219bSMark Yao 
494dbb3d944SMark Yao 	VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 0);
4951067219bSMark Yao 
4961067219bSMark Yao 	spin_unlock_irqrestore(&vop->irq_lock, flags);
4971067219bSMark Yao }
4981067219bSMark Yao 
49969c34e41SYakir Yang /*
50069c34e41SYakir Yang  * (1) each frame starts at the start of the Vsync pulse which is signaled by
50169c34e41SYakir Yang  *     the "FRAME_SYNC" interrupt.
50269c34e41SYakir Yang  * (2) the active data region of each frame ends at dsp_vact_end
50369c34e41SYakir Yang  * (3) we should program this same number (dsp_vact_end) into dsp_line_frag_num,
50469c34e41SYakir Yang  *      to get "LINE_FLAG" interrupt at the end of the active on screen data.
50569c34e41SYakir Yang  *
50669c34e41SYakir Yang  * VOP_INTR_CTRL0.dsp_line_frag_num = VOP_DSP_VACT_ST_END.dsp_vact_end
50769c34e41SYakir Yang  * Interrupts
50869c34e41SYakir Yang  * LINE_FLAG -------------------------------+
50969c34e41SYakir Yang  * FRAME_SYNC ----+                         |
51069c34e41SYakir Yang  *                |                         |
51169c34e41SYakir Yang  *                v                         v
51269c34e41SYakir Yang  *                | Vsync | Vbp |  Vactive  | Vfp |
51369c34e41SYakir Yang  *                        ^     ^           ^     ^
51469c34e41SYakir Yang  *                        |     |           |     |
51569c34e41SYakir Yang  *                        |     |           |     |
51669c34e41SYakir Yang  * dsp_vs_end ------------+     |           |     |   VOP_DSP_VTOTAL_VS_END
51769c34e41SYakir Yang  * dsp_vact_start --------------+           |     |   VOP_DSP_VACT_ST_END
51869c34e41SYakir Yang  * dsp_vact_end ----------------------------+     |   VOP_DSP_VACT_ST_END
51969c34e41SYakir Yang  * dsp_total -------------------------------------+   VOP_DSP_VTOTAL_VS_END
52069c34e41SYakir Yang  */
vop_line_flag_irq_is_enabled(struct vop * vop)52169c34e41SYakir Yang static bool vop_line_flag_irq_is_enabled(struct vop *vop)
52269c34e41SYakir Yang {
52369c34e41SYakir Yang 	uint32_t line_flag_irq;
52469c34e41SYakir Yang 	unsigned long flags;
52569c34e41SYakir Yang 
52669c34e41SYakir Yang 	spin_lock_irqsave(&vop->irq_lock, flags);
52769c34e41SYakir Yang 
52869c34e41SYakir Yang 	line_flag_irq = VOP_INTR_GET_TYPE(vop, enable, LINE_FLAG_INTR);
52969c34e41SYakir Yang 
53069c34e41SYakir Yang 	spin_unlock_irqrestore(&vop->irq_lock, flags);
53169c34e41SYakir Yang 
53269c34e41SYakir Yang 	return !!line_flag_irq;
53369c34e41SYakir Yang }
53469c34e41SYakir Yang 
vop_line_flag_irq_enable(struct vop * vop)535459b086dSJeffy Chen static void vop_line_flag_irq_enable(struct vop *vop)
53669c34e41SYakir Yang {
53769c34e41SYakir Yang 	unsigned long flags;
53869c34e41SYakir Yang 
53969c34e41SYakir Yang 	if (WARN_ON(!vop->is_enabled))
54069c34e41SYakir Yang 		return;
54169c34e41SYakir Yang 
54269c34e41SYakir Yang 	spin_lock_irqsave(&vop->irq_lock, flags);
54369c34e41SYakir Yang 
544fa374107STomasz Figa 	VOP_INTR_SET_TYPE(vop, clear, LINE_FLAG_INTR, 1);
54569c34e41SYakir Yang 	VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 1);
54669c34e41SYakir Yang 
54769c34e41SYakir Yang 	spin_unlock_irqrestore(&vop->irq_lock, flags);
54869c34e41SYakir Yang }
54969c34e41SYakir Yang 
vop_line_flag_irq_disable(struct vop * vop)55069c34e41SYakir Yang static void vop_line_flag_irq_disable(struct vop *vop)
55169c34e41SYakir Yang {
55269c34e41SYakir Yang 	unsigned long flags;
55369c34e41SYakir Yang 
55469c34e41SYakir Yang 	if (WARN_ON(!vop->is_enabled))
55569c34e41SYakir Yang 		return;
55669c34e41SYakir Yang 
55769c34e41SYakir Yang 	spin_lock_irqsave(&vop->irq_lock, flags);
55869c34e41SYakir Yang 
55969c34e41SYakir Yang 	VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 0);
56069c34e41SYakir Yang 
56169c34e41SYakir Yang 	spin_unlock_irqrestore(&vop->irq_lock, flags);
56269c34e41SYakir Yang }
56369c34e41SYakir Yang 
vop_core_clks_enable(struct vop * vop)564e2810a71SHeiko Stuebner static int vop_core_clks_enable(struct vop *vop)
565e2810a71SHeiko Stuebner {
566e2810a71SHeiko Stuebner 	int ret;
567e2810a71SHeiko Stuebner 
568e2810a71SHeiko Stuebner 	ret = clk_enable(vop->hclk);
569e2810a71SHeiko Stuebner 	if (ret < 0)
570e2810a71SHeiko Stuebner 		return ret;
571e2810a71SHeiko Stuebner 
572e2810a71SHeiko Stuebner 	ret = clk_enable(vop->aclk);
573e2810a71SHeiko Stuebner 	if (ret < 0)
574e2810a71SHeiko Stuebner 		goto err_disable_hclk;
575e2810a71SHeiko Stuebner 
576e2810a71SHeiko Stuebner 	return 0;
577e2810a71SHeiko Stuebner 
578e2810a71SHeiko Stuebner err_disable_hclk:
579e2810a71SHeiko Stuebner 	clk_disable(vop->hclk);
580e2810a71SHeiko Stuebner 	return ret;
581e2810a71SHeiko Stuebner }
582e2810a71SHeiko Stuebner 
vop_core_clks_disable(struct vop * vop)583e2810a71SHeiko Stuebner static void vop_core_clks_disable(struct vop *vop)
584e2810a71SHeiko Stuebner {
585e2810a71SHeiko Stuebner 	clk_disable(vop->aclk);
586e2810a71SHeiko Stuebner 	clk_disable(vop->hclk);
587e2810a71SHeiko Stuebner }
588e2810a71SHeiko Stuebner 
vop_win_disable(struct vop * vop,const struct vop_win * vop_win)5892b60e11dSSean Paul static void vop_win_disable(struct vop *vop, const struct vop_win *vop_win)
590e9abc611SJonas Karlman {
5912b60e11dSSean Paul 	const struct vop_win_data *win = vop_win->data;
5922b60e11dSSean Paul 
593e9abc611SJonas Karlman 	if (win->phy->scl && win->phy->scl->ext) {
594e9abc611SJonas Karlman 		VOP_SCL_SET_EXT(vop, win, yrgb_hor_scl_mode, SCALE_NONE);
595e9abc611SJonas Karlman 		VOP_SCL_SET_EXT(vop, win, yrgb_ver_scl_mode, SCALE_NONE);
596e9abc611SJonas Karlman 		VOP_SCL_SET_EXT(vop, win, cbcr_hor_scl_mode, SCALE_NONE);
597e9abc611SJonas Karlman 		VOP_SCL_SET_EXT(vop, win, cbcr_ver_scl_mode, SCALE_NONE);
598e9abc611SJonas Karlman 	}
599e9abc611SJonas Karlman 
600e9abc611SJonas Karlman 	VOP_WIN_SET(vop, win, enable, 0);
601bed030a4SSean Paul 	vop->win_enabled &= ~BIT(VOP_WIN_TO_INDEX(vop_win));
602e9abc611SJonas Karlman }
603e9abc611SJonas Karlman 
vop_enable(struct drm_crtc * crtc,struct drm_crtc_state * old_state)6046c836d96SSean Paul static int vop_enable(struct drm_crtc *crtc, struct drm_crtc_state *old_state)
6052048e328SMark Yao {
6062048e328SMark Yao 	struct vop *vop = to_vop(crtc);
60764d77564SMark yao 	int ret, i;
6082048e328SMark Yao 
609e3558747SYuan Can 	ret = pm_runtime_resume_and_get(vop->dev);
6105d82d1a7SMark Yao 	if (ret < 0) {
611d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "failed to get pm runtime: %d\n", ret);
6125e570373SJeffy Chen 		return ret;
6135d82d1a7SMark Yao 	}
6145d82d1a7SMark Yao 
615e2810a71SHeiko Stuebner 	ret = vop_core_clks_enable(vop);
61639a9ad8fSSean Paul 	if (WARN_ON(ret < 0))
61739a9ad8fSSean Paul 		goto err_put_pm_runtime;
6182048e328SMark Yao 
6192048e328SMark Yao 	ret = clk_enable(vop->dclk);
62039a9ad8fSSean Paul 	if (WARN_ON(ret < 0))
621e2810a71SHeiko Stuebner 		goto err_disable_core;
6222048e328SMark Yao 
6232048e328SMark Yao 	/*
6242048e328SMark Yao 	 * Slave iommu shares power, irq and clock with vop.  It was associated
6252048e328SMark Yao 	 * automatically with this master device via common driver code.
6262048e328SMark Yao 	 * Now that we have enabled the clock we attach it to the shared drm
6272048e328SMark Yao 	 * mapping.
6282048e328SMark Yao 	 */
6292048e328SMark Yao 	ret = rockchip_drm_dma_attach_device(vop->drm_dev, vop->dev);
6302048e328SMark Yao 	if (ret) {
631d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev,
632d8dd6804SHaneen Mohammed 			      "failed to attach dma mapping, %d\n", ret);
633e2810a71SHeiko Stuebner 		goto err_disable_dclk;
6342048e328SMark Yao 	}
6352048e328SMark Yao 
63676f1416eSMarc Zyngier 	spin_lock(&vop->reg_lock);
63776f1416eSMarc Zyngier 	for (i = 0; i < vop->len; i += 4)
63876f1416eSMarc Zyngier 		writel_relaxed(vop->regsbak[i / 4], vop->regs + i);
63976f1416eSMarc Zyngier 
64064d77564SMark yao 	/*
64164d77564SMark yao 	 * We need to make sure that all windows are disabled before we
64264d77564SMark yao 	 * enable the crtc. Otherwise we might try to scan from a destroyed
64364d77564SMark yao 	 * buffer later.
6446c836d96SSean Paul 	 *
6456c836d96SSean Paul 	 * In the case of enable-after-PSR, we don't need to worry about this
6466c836d96SSean Paul 	 * case since the buffer is guaranteed to be valid and disabling the
6476c836d96SSean Paul 	 * window will result in screen glitches on PSR exit.
64864d77564SMark yao 	 */
6496c836d96SSean Paul 	if (!old_state || !old_state->self_refresh_active) {
65064d77564SMark yao 		for (i = 0; i < vop->data->win_size; i++) {
65164d77564SMark yao 			struct vop_win *vop_win = &vop->win[i];
65264d77564SMark yao 
6532b60e11dSSean Paul 			vop_win_disable(vop, vop_win);
65464d77564SMark yao 		}
6556c836d96SSean Paul 	}
6567707f722SAndrzej Pietrasiewicz 
6577707f722SAndrzej Pietrasiewicz 	if (vop->data->afbc) {
6587707f722SAndrzej Pietrasiewicz 		struct rockchip_crtc_state *s;
6597707f722SAndrzej Pietrasiewicz 		/*
6607707f722SAndrzej Pietrasiewicz 		 * Disable AFBC and forget there was a vop window with AFBC
6617707f722SAndrzej Pietrasiewicz 		 */
6627707f722SAndrzej Pietrasiewicz 		VOP_AFBC_SET(vop, enable, 0);
6637707f722SAndrzej Pietrasiewicz 		s = to_rockchip_crtc_state(crtc->state);
6647707f722SAndrzej Pietrasiewicz 		s->enable_afbc = false;
6657707f722SAndrzej Pietrasiewicz 	}
6667707f722SAndrzej Pietrasiewicz 
66717a794d7SChris Zhong 	vop_cfg_done(vop);
66817a794d7SChris Zhong 
6695fa63f07SEmil Velikov 	spin_unlock(&vop->reg_lock);
6705fa63f07SEmil Velikov 
67152ab7891SMark Yao 	/*
67252ab7891SMark Yao 	 * At here, vop clock & iommu is enable, R/W vop regs would be safe.
67352ab7891SMark Yao 	 */
67452ab7891SMark Yao 	vop->is_enabled = true;
67552ab7891SMark Yao 
6762048e328SMark Yao 	spin_lock(&vop->reg_lock);
6772048e328SMark Yao 
6789a61c54bSMark yao 	VOP_REG_SET(vop, common, standby, 1);
6792048e328SMark Yao 
6802048e328SMark Yao 	spin_unlock(&vop->reg_lock);
6812048e328SMark Yao 
682b5f7b755SMark Yao 	drm_crtc_vblank_on(crtc);
6832048e328SMark Yao 
68439a9ad8fSSean Paul 	return 0;
6852048e328SMark Yao 
6862048e328SMark Yao err_disable_dclk:
6872048e328SMark Yao 	clk_disable(vop->dclk);
688e2810a71SHeiko Stuebner err_disable_core:
689e2810a71SHeiko Stuebner 	vop_core_clks_disable(vop);
69039a9ad8fSSean Paul err_put_pm_runtime:
69139a9ad8fSSean Paul 	pm_runtime_put_sync(vop->dev);
69239a9ad8fSSean Paul 	return ret;
6932048e328SMark Yao }
6942048e328SMark Yao 
rockchip_drm_set_win_enabled(struct drm_crtc * crtc,bool enabled)695bed030a4SSean Paul static void rockchip_drm_set_win_enabled(struct drm_crtc *crtc, bool enabled)
696bed030a4SSean Paul {
697bed030a4SSean Paul         struct vop *vop = to_vop(crtc);
698bed030a4SSean Paul         int i;
699bed030a4SSean Paul 
700bed030a4SSean Paul         spin_lock(&vop->reg_lock);
701bed030a4SSean Paul 
702bed030a4SSean Paul         for (i = 0; i < vop->data->win_size; i++) {
703bed030a4SSean Paul                 struct vop_win *vop_win = &vop->win[i];
704bed030a4SSean Paul                 const struct vop_win_data *win = vop_win->data;
705bed030a4SSean Paul 
706bed030a4SSean Paul                 VOP_WIN_SET(vop, win, enable,
707bed030a4SSean Paul                             enabled && (vop->win_enabled & BIT(i)));
708bed030a4SSean Paul         }
709bed030a4SSean Paul         vop_cfg_done(vop);
710bed030a4SSean Paul 
711bed030a4SSean Paul         spin_unlock(&vop->reg_lock);
712bed030a4SSean Paul }
713bed030a4SSean Paul 
vop_crtc_atomic_disable(struct drm_crtc * crtc,struct drm_atomic_state * state)71464581714SLaurent Pinchart static void vop_crtc_atomic_disable(struct drm_crtc *crtc,
715351f950dSMaxime Ripard 				    struct drm_atomic_state *state)
7162048e328SMark Yao {
7172048e328SMark Yao 	struct vop *vop = to_vop(crtc);
7182048e328SMark Yao 
719893b6cadSDaniel Vetter 	WARN_ON(vop->event);
720893b6cadSDaniel Vetter 
721bed030a4SSean Paul 	if (crtc->state->self_refresh_active)
722bed030a4SSean Paul 		rockchip_drm_set_win_enabled(crtc, false);
723bed030a4SSean Paul 
7242bdba9d4SBrian Norris 	if (crtc->state->self_refresh_active)
7252bdba9d4SBrian Norris 		goto out;
7262bdba9d4SBrian Norris 
727e334d48bSzain wang 	mutex_lock(&vop->vop_lock);
7286c836d96SSean Paul 
729b5f7b755SMark Yao 	drm_crtc_vblank_off(crtc);
7302048e328SMark Yao 
7312048e328SMark Yao 	/*
7321067219bSMark Yao 	 * Vop standby will take effect at end of current frame,
7331067219bSMark Yao 	 * if dsp hold valid irq happen, it means standby complete.
7341067219bSMark Yao 	 *
7351067219bSMark Yao 	 * we must wait standby complete when we want to disable aclk,
7361067219bSMark Yao 	 * if not, memory bus maybe dead.
7372048e328SMark Yao 	 */
7381067219bSMark Yao 	reinit_completion(&vop->dsp_hold_completion);
7391067219bSMark Yao 	vop_dsp_hold_valid_irq_enable(vop);
7401067219bSMark Yao 
7412048e328SMark Yao 	spin_lock(&vop->reg_lock);
7422048e328SMark Yao 
7439a61c54bSMark yao 	VOP_REG_SET(vop, common, standby, 1);
7442048e328SMark Yao 
7452048e328SMark Yao 	spin_unlock(&vop->reg_lock);
74652ab7891SMark Yao 
747085af7d2SBrian Norris 	if (!wait_for_completion_timeout(&vop->dsp_hold_completion,
748085af7d2SBrian Norris 					 msecs_to_jiffies(200)))
749085af7d2SBrian Norris 		WARN(1, "%s: timed out waiting for DSP hold", crtc->name);
7502048e328SMark Yao 
7511067219bSMark Yao 	vop_dsp_hold_valid_irq_disable(vop);
7521067219bSMark Yao 
7531067219bSMark Yao 	vop->is_enabled = false;
7541067219bSMark Yao 
7551067219bSMark Yao 	/*
7561067219bSMark Yao 	 * vop standby complete, so iommu detach is safe.
7571067219bSMark Yao 	 */
7582048e328SMark Yao 	rockchip_drm_dma_detach_device(vop->drm_dev, vop->dev);
7592048e328SMark Yao 
7601067219bSMark Yao 	clk_disable(vop->dclk);
761e2810a71SHeiko Stuebner 	vop_core_clks_disable(vop);
7625d82d1a7SMark Yao 	pm_runtime_put(vop->dev);
763bed030a4SSean Paul 
764e334d48bSzain wang 	mutex_unlock(&vop->vop_lock);
765893b6cadSDaniel Vetter 
7662bdba9d4SBrian Norris out:
767893b6cadSDaniel Vetter 	if (crtc->state->event && !crtc->state->active) {
768893b6cadSDaniel Vetter 		spin_lock_irq(&crtc->dev->event_lock);
769893b6cadSDaniel Vetter 		drm_crtc_send_vblank_event(crtc, crtc->state->event);
770893b6cadSDaniel Vetter 		spin_unlock_irq(&crtc->dev->event_lock);
771893b6cadSDaniel Vetter 
772893b6cadSDaniel Vetter 		crtc->state->event = NULL;
773893b6cadSDaniel Vetter 	}
7742048e328SMark Yao }
7752048e328SMark Yao 
vop_plane_destroy(struct drm_plane * plane)77663ebb9faSMark Yao static void vop_plane_destroy(struct drm_plane *plane)
7772048e328SMark Yao {
77863ebb9faSMark Yao 	drm_plane_cleanup(plane);
7792048e328SMark Yao }
7802048e328SMark Yao 
rockchip_afbc(u64 modifier)7817707f722SAndrzej Pietrasiewicz static inline bool rockchip_afbc(u64 modifier)
7827707f722SAndrzej Pietrasiewicz {
7837707f722SAndrzej Pietrasiewicz 	return modifier == ROCKCHIP_AFBC_MOD;
7847707f722SAndrzej Pietrasiewicz }
7857707f722SAndrzej Pietrasiewicz 
rockchip_mod_supported(struct drm_plane * plane,u32 format,u64 modifier)7867707f722SAndrzej Pietrasiewicz static bool rockchip_mod_supported(struct drm_plane *plane,
7877707f722SAndrzej Pietrasiewicz 				   u32 format, u64 modifier)
7887707f722SAndrzej Pietrasiewicz {
7897707f722SAndrzej Pietrasiewicz 	if (modifier == DRM_FORMAT_MOD_LINEAR)
7907707f722SAndrzej Pietrasiewicz 		return true;
7917707f722SAndrzej Pietrasiewicz 
7927707f722SAndrzej Pietrasiewicz 	if (!rockchip_afbc(modifier)) {
7936472e4e2SColin Ian King 		DRM_DEBUG_KMS("Unsupported format modifier 0x%llx\n", modifier);
7947707f722SAndrzej Pietrasiewicz 
7957707f722SAndrzej Pietrasiewicz 		return false;
7967707f722SAndrzej Pietrasiewicz 	}
7977707f722SAndrzej Pietrasiewicz 
7987707f722SAndrzej Pietrasiewicz 	return vop_convert_afbc_format(format) >= 0;
7997707f722SAndrzej Pietrasiewicz }
8007707f722SAndrzej Pietrasiewicz 
vop_plane_atomic_check(struct drm_plane * plane,struct drm_atomic_state * state)80163ebb9faSMark Yao static int vop_plane_atomic_check(struct drm_plane *plane,
8027c11b99aSMaxime Ripard 			   struct drm_atomic_state *state)
8032048e328SMark Yao {
8047c11b99aSMaxime Ripard 	struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(state,
8057c11b99aSMaxime Ripard 										 plane);
806ba5c1649SMaxime Ripard 	struct drm_crtc *crtc = new_plane_state->crtc;
80792915da6SJohn Keeping 	struct drm_crtc_state *crtc_state;
808ba5c1649SMaxime Ripard 	struct drm_framebuffer *fb = new_plane_state->fb;
8092048e328SMark Yao 	struct vop_win *vop_win = to_vop_win(plane);
8102048e328SMark Yao 	const struct vop_win_data *win = vop_win->data;
8112048e328SMark Yao 	int ret;
8124c156c21SMark Yao 	int min_scale = win->phy->scl ? FRAC_16_16(1, 8) :
813cce32e4eSThomas Zimmermann 					DRM_PLANE_NO_SCALING;
8144c156c21SMark Yao 	int max_scale = win->phy->scl ? FRAC_16_16(8, 1) :
815cce32e4eSThomas Zimmermann 					DRM_PLANE_NO_SCALING;
8162048e328SMark Yao 
817fd907adeSDaniel Vetter 	if (!crtc || WARN_ON(!fb))
818d47a7246STomasz Figa 		return 0;
81992915da6SJohn Keeping 
820dec92020SMaxime Ripard 	crtc_state = drm_atomic_get_existing_crtc_state(state,
821ba5c1649SMaxime Ripard 							crtc);
82292915da6SJohn Keeping 	if (WARN_ON(!crtc_state))
82392915da6SJohn Keeping 		return -EINVAL;
82492915da6SJohn Keeping 
825ba5c1649SMaxime Ripard 	ret = drm_atomic_helper_check_plane_state(new_plane_state, crtc_state,
826f9b96be0SVille Syrjälä 						  min_scale, max_scale,
827f9b96be0SVille Syrjälä 						  true, true);
8282048e328SMark Yao 	if (ret)
8292048e328SMark Yao 		return ret;
8302048e328SMark Yao 
831ba5c1649SMaxime Ripard 	if (!new_plane_state->visible)
832d47a7246STomasz Figa 		return 0;
8332048e328SMark Yao 
834438b74a5SVille Syrjälä 	ret = vop_convert_format(fb->format->format);
835d47a7246STomasz Figa 	if (ret < 0)
836d47a7246STomasz Figa 		return ret;
83784c7f8caSMark Yao 
83884c7f8caSMark Yao 	/*
83984c7f8caSMark Yao 	 * Src.x1 can be odd when do clip, but yuv plane start point
84084c7f8caSMark Yao 	 * need align with 2 pixel.
84184c7f8caSMark Yao 	 */
842ba5c1649SMaxime Ripard 	if (fb->format->is_yuv && ((new_plane_state->src.x1 >> 16) % 2)) {
84343dae319SDaniel Stone 		DRM_DEBUG_KMS("Invalid Source: Yuv format not support odd xpos\n");
84463ebb9faSMark Yao 		return -EINVAL;
845d415fb87SMark yao 	}
84663ebb9faSMark Yao 
847ba5c1649SMaxime Ripard 	if (fb->format->is_yuv && new_plane_state->rotation & DRM_MODE_REFLECT_Y) {
84843dae319SDaniel Stone 		DRM_DEBUG_KMS("Invalid Source: Yuv format does not support this rotation\n");
849677e8bbcSDaniele Castagna 		return -EINVAL;
850677e8bbcSDaniele Castagna 	}
851677e8bbcSDaniele Castagna 
8527707f722SAndrzej Pietrasiewicz 	if (rockchip_afbc(fb->modifier)) {
8537707f722SAndrzej Pietrasiewicz 		struct vop *vop = to_vop(crtc);
8547707f722SAndrzej Pietrasiewicz 
8557707f722SAndrzej Pietrasiewicz 		if (!vop->data->afbc) {
85643dae319SDaniel Stone 			DRM_DEBUG_KMS("vop does not support AFBC\n");
8577707f722SAndrzej Pietrasiewicz 			return -EINVAL;
8587707f722SAndrzej Pietrasiewicz 		}
8597707f722SAndrzej Pietrasiewicz 
8607707f722SAndrzej Pietrasiewicz 		ret = vop_convert_afbc_format(fb->format->format);
8617707f722SAndrzej Pietrasiewicz 		if (ret < 0)
8627707f722SAndrzej Pietrasiewicz 			return ret;
8637707f722SAndrzej Pietrasiewicz 
864ba5c1649SMaxime Ripard 		if (new_plane_state->src.x1 || new_plane_state->src.y1) {
86543dae319SDaniel Stone 			DRM_DEBUG_KMS("AFBC does not support offset display, " \
86643dae319SDaniel Stone 				      "xpos=%d, ypos=%d, offset=%d\n",
86743dae319SDaniel Stone 				      new_plane_state->src.x1, new_plane_state->src.y1,
86843dae319SDaniel Stone 				      fb->offsets[0]);
8697707f722SAndrzej Pietrasiewicz 			return -EINVAL;
8707707f722SAndrzej Pietrasiewicz 		}
8717707f722SAndrzej Pietrasiewicz 
872ba5c1649SMaxime Ripard 		if (new_plane_state->rotation && new_plane_state->rotation != DRM_MODE_ROTATE_0) {
87343dae319SDaniel Stone 			DRM_DEBUG_KMS("No rotation support in AFBC, rotation=%d\n",
874ba5c1649SMaxime Ripard 				      new_plane_state->rotation);
8757707f722SAndrzej Pietrasiewicz 			return -EINVAL;
8767707f722SAndrzej Pietrasiewicz 		}
8777707f722SAndrzej Pietrasiewicz 	}
8787707f722SAndrzej Pietrasiewicz 
87963ebb9faSMark Yao 	return 0;
88084c7f8caSMark Yao }
88184c7f8caSMark Yao 
vop_plane_atomic_disable(struct drm_plane * plane,struct drm_atomic_state * state)88263ebb9faSMark Yao static void vop_plane_atomic_disable(struct drm_plane *plane,
883977697e2SMaxime Ripard 				     struct drm_atomic_state *state)
88463ebb9faSMark Yao {
885977697e2SMaxime Ripard 	struct drm_plane_state *old_state = drm_atomic_get_old_plane_state(state,
886977697e2SMaxime Ripard 									   plane);
88763ebb9faSMark Yao 	struct vop_win *vop_win = to_vop_win(plane);
88863ebb9faSMark Yao 	struct vop *vop = to_vop(old_state->crtc);
8892048e328SMark Yao 
89063ebb9faSMark Yao 	if (!old_state->crtc)
89163ebb9faSMark Yao 		return;
8922048e328SMark Yao 
89363ebb9faSMark Yao 	spin_lock(&vop->reg_lock);
8942048e328SMark Yao 
8952b60e11dSSean Paul 	vop_win_disable(vop, vop_win);
8962048e328SMark Yao 
89763ebb9faSMark Yao 	spin_unlock(&vop->reg_lock);
89863ebb9faSMark Yao }
89963ebb9faSMark Yao 
vop_plane_atomic_update(struct drm_plane * plane,struct drm_atomic_state * state)90063ebb9faSMark Yao static void vop_plane_atomic_update(struct drm_plane *plane,
901977697e2SMaxime Ripard 		struct drm_atomic_state *state)
90263ebb9faSMark Yao {
90337418bf1SMaxime Ripard 	struct drm_plane_state *new_state = drm_atomic_get_new_plane_state(state,
90437418bf1SMaxime Ripard 									   plane);
90541016fe1SMaxime Ripard 	struct drm_crtc *crtc = new_state->crtc;
90663ebb9faSMark Yao 	struct vop_win *vop_win = to_vop_win(plane);
90763ebb9faSMark Yao 	const struct vop_win_data *win = vop_win->data;
9081c21aa8fSDaniele Castagna 	const struct vop_win_yuv2yuv_data *win_yuv2yuv = vop_win->yuv2yuv_data;
90941016fe1SMaxime Ripard 	struct vop *vop = to_vop(new_state->crtc);
91041016fe1SMaxime Ripard 	struct drm_framebuffer *fb = new_state->fb;
91163ebb9faSMark Yao 	unsigned int actual_w, actual_h;
91263ebb9faSMark Yao 	unsigned int dsp_stx, dsp_sty;
91363ebb9faSMark Yao 	uint32_t act_info, dsp_info, dsp_st;
91441016fe1SMaxime Ripard 	struct drm_rect *src = &new_state->src;
91541016fe1SMaxime Ripard 	struct drm_rect *dest = &new_state->dst;
91663ebb9faSMark Yao 	struct drm_gem_object *obj, *uv_obj;
91763ebb9faSMark Yao 	struct rockchip_gem_object *rk_obj, *rk_uv_obj;
91863ebb9faSMark Yao 	unsigned long offset;
91963ebb9faSMark Yao 	dma_addr_t dma_addr;
92063ebb9faSMark Yao 	uint32_t val;
9213fa50896SChen-Yu Tsai 	bool rb_swap, uv_swap;
92258badaa7SKristian H. Kristensen 	int win_index = VOP_WIN_TO_INDEX(vop_win);
923d47a7246STomasz Figa 	int format;
9241c21aa8fSDaniele Castagna 	int is_yuv = fb->format->is_yuv;
9251c21aa8fSDaniele Castagna 	int i;
92663ebb9faSMark Yao 
92763ebb9faSMark Yao 	/*
92863ebb9faSMark Yao 	 * can't update plane when vop is disabled.
92963ebb9faSMark Yao 	 */
9304f9d39a7SDaniel Vetter 	if (WARN_ON(!crtc))
93163ebb9faSMark Yao 		return;
93263ebb9faSMark Yao 
93363ebb9faSMark Yao 	if (WARN_ON(!vop->is_enabled))
93463ebb9faSMark Yao 		return;
93563ebb9faSMark Yao 
93641016fe1SMaxime Ripard 	if (!new_state->visible) {
937977697e2SMaxime Ripard 		vop_plane_atomic_disable(plane, state);
93863ebb9faSMark Yao 		return;
93963ebb9faSMark Yao 	}
94063ebb9faSMark Yao 
941957428f9SDaniel Stone 	obj = fb->obj[0];
94263ebb9faSMark Yao 	rk_obj = to_rockchip_obj(obj);
94363ebb9faSMark Yao 
94463ebb9faSMark Yao 	actual_w = drm_rect_width(src) >> 16;
94563ebb9faSMark Yao 	actual_h = drm_rect_height(src) >> 16;
94663ebb9faSMark Yao 	act_info = (actual_h - 1) << 16 | ((actual_w - 1) & 0xffff);
94763ebb9faSMark Yao 
94863ebb9faSMark Yao 	dsp_info = (drm_rect_height(dest) - 1) << 16;
94963ebb9faSMark Yao 	dsp_info |= (drm_rect_width(dest) - 1) & 0xffff;
95063ebb9faSMark Yao 
95163ebb9faSMark Yao 	dsp_stx = dest->x1 + crtc->mode.htotal - crtc->mode.hsync_start;
95263ebb9faSMark Yao 	dsp_sty = dest->y1 + crtc->mode.vtotal - crtc->mode.vsync_start;
95363ebb9faSMark Yao 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
95463ebb9faSMark Yao 
955353c8598SVille Syrjälä 	offset = (src->x1 >> 16) * fb->format->cpp[0];
95663ebb9faSMark Yao 	offset += (src->y1 >> 16) * fb->pitches[0];
957d47a7246STomasz Figa 	dma_addr = rk_obj->dma_addr + offset + fb->offsets[0];
958d47a7246STomasz Figa 
959677e8bbcSDaniele Castagna 	/*
960677e8bbcSDaniele Castagna 	 * For y-mirroring we need to move address
961677e8bbcSDaniele Castagna 	 * to the beginning of the last line.
962677e8bbcSDaniele Castagna 	 */
96341016fe1SMaxime Ripard 	if (new_state->rotation & DRM_MODE_REFLECT_Y)
964677e8bbcSDaniele Castagna 		dma_addr += (actual_h - 1) * fb->pitches[0];
965677e8bbcSDaniele Castagna 
966438b74a5SVille Syrjälä 	format = vop_convert_format(fb->format->format);
96763ebb9faSMark Yao 
96863ebb9faSMark Yao 	spin_lock(&vop->reg_lock);
96963ebb9faSMark Yao 
9707707f722SAndrzej Pietrasiewicz 	if (rockchip_afbc(fb->modifier)) {
9717707f722SAndrzej Pietrasiewicz 		int afbc_format = vop_convert_afbc_format(fb->format->format);
9727707f722SAndrzej Pietrasiewicz 
9737707f722SAndrzej Pietrasiewicz 		VOP_AFBC_SET(vop, format, afbc_format | AFBC_TILE_16x16);
9747707f722SAndrzej Pietrasiewicz 		VOP_AFBC_SET(vop, hreg_block_split, 0);
9757707f722SAndrzej Pietrasiewicz 		VOP_AFBC_SET(vop, win_sel, VOP_WIN_TO_INDEX(vop_win));
9767707f722SAndrzej Pietrasiewicz 		VOP_AFBC_SET(vop, hdr_ptr, dma_addr);
9777707f722SAndrzej Pietrasiewicz 		VOP_AFBC_SET(vop, pic_size, act_info);
9787707f722SAndrzej Pietrasiewicz 	}
9797707f722SAndrzej Pietrasiewicz 
980d47a7246STomasz Figa 	VOP_WIN_SET(vop, win, format, format);
981da709a7bSMark yao 	VOP_WIN_SET(vop, win, yrgb_vir, DIV_ROUND_UP(fb->pitches[0], 4));
982d47a7246STomasz Figa 	VOP_WIN_SET(vop, win, yrgb_mst, dma_addr);
9831c21aa8fSDaniele Castagna 	VOP_WIN_YUV2YUV_SET(vop, win_yuv2yuv, y2r_en, is_yuv);
984677e8bbcSDaniele Castagna 	VOP_WIN_SET(vop, win, y_mir_en,
98541016fe1SMaxime Ripard 		    (new_state->rotation & DRM_MODE_REFLECT_Y) ? 1 : 0);
986677e8bbcSDaniele Castagna 	VOP_WIN_SET(vop, win, x_mir_en,
98741016fe1SMaxime Ripard 		    (new_state->rotation & DRM_MODE_REFLECT_X) ? 1 : 0);
9881c21aa8fSDaniele Castagna 
9891c21aa8fSDaniele Castagna 	if (is_yuv) {
990f3e9632cSMaxime Ripard 		int hsub = fb->format->hsub;
991f3e9632cSMaxime Ripard 		int vsub = fb->format->vsub;
992353c8598SVille Syrjälä 		int bpp = fb->format->cpp[1];
99384c7f8caSMark Yao 
994957428f9SDaniel Stone 		uv_obj = fb->obj[1];
99584c7f8caSMark Yao 		rk_uv_obj = to_rockchip_obj(uv_obj);
99684c7f8caSMark Yao 
99763ebb9faSMark Yao 		offset = (src->x1 >> 16) * bpp / hsub;
99863ebb9faSMark Yao 		offset += (src->y1 >> 16) * fb->pitches[1] / vsub;
99984c7f8caSMark Yao 
100063ebb9faSMark Yao 		dma_addr = rk_uv_obj->dma_addr + offset + fb->offsets[1];
1001da709a7bSMark yao 		VOP_WIN_SET(vop, win, uv_vir, DIV_ROUND_UP(fb->pitches[1], 4));
100263ebb9faSMark Yao 		VOP_WIN_SET(vop, win, uv_mst, dma_addr);
10031c21aa8fSDaniele Castagna 
10041c21aa8fSDaniele Castagna 		for (i = 0; i < NUM_YUV2YUV_COEFFICIENTS; i++) {
10051c21aa8fSDaniele Castagna 			VOP_WIN_YUV2YUV_COEFFICIENT_SET(vop,
10061c21aa8fSDaniele Castagna 							win_yuv2yuv,
10071c21aa8fSDaniele Castagna 							y2r_coefficients[i],
10081c21aa8fSDaniele Castagna 							bt601_yuv2rgb[i]);
10091c21aa8fSDaniele Castagna 		}
10103fa50896SChen-Yu Tsai 
10113fa50896SChen-Yu Tsai 		uv_swap = has_uv_swapped(fb->format->format);
10123fa50896SChen-Yu Tsai 		VOP_WIN_SET(vop, win, uv_swap, uv_swap);
101384c7f8caSMark Yao 	}
10144c156c21SMark Yao 
10154c156c21SMark Yao 	if (win->phy->scl)
10164c156c21SMark Yao 		scl_vop_cal_scl_fac(vop, win, actual_w, actual_h,
101763ebb9faSMark Yao 				    drm_rect_width(dest), drm_rect_height(dest),
101845babef0SMaxime Ripard 				    fb->format);
10194c156c21SMark Yao 
102063ebb9faSMark Yao 	VOP_WIN_SET(vop, win, act_info, act_info);
102163ebb9faSMark Yao 	VOP_WIN_SET(vop, win, dsp_info, dsp_info);
102263ebb9faSMark Yao 	VOP_WIN_SET(vop, win, dsp_st, dsp_st);
10234c156c21SMark Yao 
1024*76a9a101SJonas Karlman 	rb_swap = has_rb_swapped(vop->data->version, fb->format->format);
102585a359f2STomasz Figa 	VOP_WIN_SET(vop, win, rb_swap, rb_swap);
10262048e328SMark Yao 
102758badaa7SKristian H. Kristensen 	/*
102858badaa7SKristian H. Kristensen 	 * Blending win0 with the background color doesn't seem to work
102958badaa7SKristian H. Kristensen 	 * correctly. We only get the background color, no matter the contents
103058badaa7SKristian H. Kristensen 	 * of the win0 framebuffer.  However, blending pre-multiplied color
103158badaa7SKristian H. Kristensen 	 * with the default opaque black default background color is a no-op,
103258badaa7SKristian H. Kristensen 	 * so we can just disable blending to get the correct result.
103358badaa7SKristian H. Kristensen 	 */
103458badaa7SKristian H. Kristensen 	if (fb->format->has_alpha && win_index > 0) {
10352048e328SMark Yao 		VOP_WIN_SET(vop, win, dst_alpha_ctl,
10362048e328SMark Yao 			    DST_FACTOR_M0(ALPHA_SRC_INVERSE));
10372048e328SMark Yao 		val = SRC_ALPHA_EN(1) | SRC_COLOR_M0(ALPHA_SRC_PRE_MUL) |
10382048e328SMark Yao 			SRC_ALPHA_M0(ALPHA_STRAIGHT) |
10392048e328SMark Yao 			SRC_BLEND_M0(ALPHA_PER_PIX) |
10402048e328SMark Yao 			SRC_ALPHA_CAL_M0(ALPHA_NO_SATURATION) |
10412048e328SMark Yao 			SRC_FACTOR_M0(ALPHA_ONE);
10422048e328SMark Yao 		VOP_WIN_SET(vop, win, src_alpha_ctl, val);
10432aae8ed1SPaul Kocialkowski 
10442aae8ed1SPaul Kocialkowski 		VOP_WIN_SET(vop, win, alpha_pre_mul, ALPHA_SRC_PRE_MUL);
10452aae8ed1SPaul Kocialkowski 		VOP_WIN_SET(vop, win, alpha_mode, ALPHA_PER_PIX);
10462aae8ed1SPaul Kocialkowski 		VOP_WIN_SET(vop, win, alpha_en, 1);
10472048e328SMark Yao 	} else {
10482048e328SMark Yao 		VOP_WIN_SET(vop, win, src_alpha_ctl, SRC_ALPHA_EN(0));
1049046e0db9SAlex Bee 		VOP_WIN_SET(vop, win, alpha_en, 0);
10502048e328SMark Yao 	}
10512048e328SMark Yao 
10522048e328SMark Yao 	VOP_WIN_SET(vop, win, enable, 1);
1053bed030a4SSean Paul 	vop->win_enabled |= BIT(win_index);
10542048e328SMark Yao 	spin_unlock(&vop->reg_lock);
10552048e328SMark Yao }
10562048e328SMark Yao 
vop_plane_atomic_async_check(struct drm_plane * plane,struct drm_atomic_state * state)105715609559SEnric Balletbo i Serra static int vop_plane_atomic_async_check(struct drm_plane *plane,
10585ddb0bd4SMaxime Ripard 					struct drm_atomic_state *state)
105915609559SEnric Balletbo i Serra {
10605ddb0bd4SMaxime Ripard 	struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(state,
10615ddb0bd4SMaxime Ripard 										 plane);
106215609559SEnric Balletbo i Serra 	struct vop_win *vop_win = to_vop_win(plane);
106315609559SEnric Balletbo i Serra 	const struct vop_win_data *win = vop_win->data;
106415609559SEnric Balletbo i Serra 	int min_scale = win->phy->scl ? FRAC_16_16(1, 8) :
1065cce32e4eSThomas Zimmermann 					DRM_PLANE_NO_SCALING;
106615609559SEnric Balletbo i Serra 	int max_scale = win->phy->scl ? FRAC_16_16(8, 1) :
1067cce32e4eSThomas Zimmermann 					DRM_PLANE_NO_SCALING;
106815609559SEnric Balletbo i Serra 	struct drm_crtc_state *crtc_state;
106915609559SEnric Balletbo i Serra 
10705ddb0bd4SMaxime Ripard 	if (plane != new_plane_state->crtc->cursor)
107115609559SEnric Balletbo i Serra 		return -EINVAL;
107215609559SEnric Balletbo i Serra 
107315609559SEnric Balletbo i Serra 	if (!plane->state)
107415609559SEnric Balletbo i Serra 		return -EINVAL;
107515609559SEnric Balletbo i Serra 
107615609559SEnric Balletbo i Serra 	if (!plane->state->fb)
107715609559SEnric Balletbo i Serra 		return -EINVAL;
107815609559SEnric Balletbo i Serra 
10795ddb0bd4SMaxime Ripard 	if (state)
10805ddb0bd4SMaxime Ripard 		crtc_state = drm_atomic_get_existing_crtc_state(state,
10815ddb0bd4SMaxime Ripard 								new_plane_state->crtc);
108215609559SEnric Balletbo i Serra 	else /* Special case for asynchronous cursor updates. */
108315609559SEnric Balletbo i Serra 		crtc_state = plane->crtc->state;
108415609559SEnric Balletbo i Serra 
108515609559SEnric Balletbo i Serra 	return drm_atomic_helper_check_plane_state(plane->state, crtc_state,
108615609559SEnric Balletbo i Serra 						   min_scale, max_scale,
108715609559SEnric Balletbo i Serra 						   true, true);
108815609559SEnric Balletbo i Serra }
108915609559SEnric Balletbo i Serra 
vop_plane_atomic_async_update(struct drm_plane * plane,struct drm_atomic_state * state)109015609559SEnric Balletbo i Serra static void vop_plane_atomic_async_update(struct drm_plane *plane,
10915ddb0bd4SMaxime Ripard 					  struct drm_atomic_state *state)
109215609559SEnric Balletbo i Serra {
10935ddb0bd4SMaxime Ripard 	struct drm_plane_state *new_state = drm_atomic_get_new_plane_state(state,
10945ddb0bd4SMaxime Ripard 									   plane);
109515609559SEnric Balletbo i Serra 	struct vop *vop = to_vop(plane->state->crtc);
1096d985a353SHelen Koike 	struct drm_framebuffer *old_fb = plane->state->fb;
109715609559SEnric Balletbo i Serra 
1098d985a353SHelen Koike 	plane->state->crtc_x = new_state->crtc_x;
1099d985a353SHelen Koike 	plane->state->crtc_y = new_state->crtc_y;
1100d985a353SHelen Koike 	plane->state->crtc_h = new_state->crtc_h;
1101d985a353SHelen Koike 	plane->state->crtc_w = new_state->crtc_w;
1102d985a353SHelen Koike 	plane->state->src_x = new_state->src_x;
1103d985a353SHelen Koike 	plane->state->src_y = new_state->src_y;
1104d985a353SHelen Koike 	plane->state->src_h = new_state->src_h;
1105d985a353SHelen Koike 	plane->state->src_w = new_state->src_w;
1106d985a353SHelen Koike 	swap(plane->state->fb, new_state->fb);
110715609559SEnric Balletbo i Serra 
110815609559SEnric Balletbo i Serra 	if (vop->is_enabled) {
1109977697e2SMaxime Ripard 		vop_plane_atomic_update(plane, state);
111015609559SEnric Balletbo i Serra 		spin_lock(&vop->reg_lock);
111115609559SEnric Balletbo i Serra 		vop_cfg_done(vop);
111215609559SEnric Balletbo i Serra 		spin_unlock(&vop->reg_lock);
111315609559SEnric Balletbo i Serra 
1114d985a353SHelen Koike 		/*
1115d985a353SHelen Koike 		 * A scanout can still be occurring, so we can't drop the
1116d985a353SHelen Koike 		 * reference to the old framebuffer. To solve this we get a
1117d985a353SHelen Koike 		 * reference to old_fb and set a worker to release it later.
1118d985a353SHelen Koike 		 * FIXME: if we perform 500 async_update calls before the
1119d985a353SHelen Koike 		 * vblank, then we can have 500 different framebuffers waiting
1120d985a353SHelen Koike 		 * to be released.
1121d985a353SHelen Koike 		 */
1122d985a353SHelen Koike 		if (old_fb && plane->state->fb != old_fb) {
1123d985a353SHelen Koike 			drm_framebuffer_get(old_fb);
1124d985a353SHelen Koike 			WARN_ON(drm_crtc_vblank_get(plane->state->crtc) != 0);
1125d985a353SHelen Koike 			drm_flip_work_queue(&vop->fb_unref_work, old_fb);
1126d985a353SHelen Koike 			set_bit(VOP_PENDING_FB_UNREF, &vop->pending);
1127d985a353SHelen Koike 		}
1128d985a353SHelen Koike 	}
112915609559SEnric Balletbo i Serra }
113015609559SEnric Balletbo i Serra 
113163ebb9faSMark Yao static const struct drm_plane_helper_funcs plane_helper_funcs = {
113263ebb9faSMark Yao 	.atomic_check = vop_plane_atomic_check,
113363ebb9faSMark Yao 	.atomic_update = vop_plane_atomic_update,
113463ebb9faSMark Yao 	.atomic_disable = vop_plane_atomic_disable,
113515609559SEnric Balletbo i Serra 	.atomic_async_check = vop_plane_atomic_async_check,
113615609559SEnric Balletbo i Serra 	.atomic_async_update = vop_plane_atomic_async_update,
113763ebb9faSMark Yao };
113863ebb9faSMark Yao 
11392048e328SMark Yao static const struct drm_plane_funcs vop_plane_funcs = {
114063ebb9faSMark Yao 	.update_plane	= drm_atomic_helper_update_plane,
114163ebb9faSMark Yao 	.disable_plane	= drm_atomic_helper_disable_plane,
11422048e328SMark Yao 	.destroy = vop_plane_destroy,
1143d47a7246STomasz Figa 	.reset = drm_atomic_helper_plane_reset,
1144d47a7246STomasz Figa 	.atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
1145d47a7246STomasz Figa 	.atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
11467707f722SAndrzej Pietrasiewicz 	.format_mod_supported = rockchip_mod_supported,
11472048e328SMark Yao };
11482048e328SMark Yao 
vop_crtc_enable_vblank(struct drm_crtc * crtc)11492048e328SMark Yao static int vop_crtc_enable_vblank(struct drm_crtc *crtc)
11502048e328SMark Yao {
11512048e328SMark Yao 	struct vop *vop = to_vop(crtc);
11522048e328SMark Yao 	unsigned long flags;
11532048e328SMark Yao 
115463ebb9faSMark Yao 	if (WARN_ON(!vop->is_enabled))
11552048e328SMark Yao 		return -EPERM;
11562048e328SMark Yao 
11572048e328SMark Yao 	spin_lock_irqsave(&vop->irq_lock, flags);
11582048e328SMark Yao 
1159fa374107STomasz Figa 	VOP_INTR_SET_TYPE(vop, clear, FS_INTR, 1);
1160dbb3d944SMark Yao 	VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 1);
11612048e328SMark Yao 
11622048e328SMark Yao 	spin_unlock_irqrestore(&vop->irq_lock, flags);
11632048e328SMark Yao 
11642048e328SMark Yao 	return 0;
11652048e328SMark Yao }
11662048e328SMark Yao 
vop_crtc_disable_vblank(struct drm_crtc * crtc)11672048e328SMark Yao static void vop_crtc_disable_vblank(struct drm_crtc *crtc)
11682048e328SMark Yao {
11692048e328SMark Yao 	struct vop *vop = to_vop(crtc);
11702048e328SMark Yao 	unsigned long flags;
11712048e328SMark Yao 
117263ebb9faSMark Yao 	if (WARN_ON(!vop->is_enabled))
11732048e328SMark Yao 		return;
117431e980c5SMark Yao 
11752048e328SMark Yao 	spin_lock_irqsave(&vop->irq_lock, flags);
1176dbb3d944SMark Yao 
1177dbb3d944SMark Yao 	VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 0);
1178dbb3d944SMark Yao 
11792048e328SMark Yao 	spin_unlock_irqrestore(&vop->irq_lock, flags);
11802048e328SMark Yao }
11812048e328SMark Yao 
vop_crtc_mode_valid(struct drm_crtc * crtc,const struct drm_display_mode * mode)11828e140cb6SSascha Hauer static enum drm_mode_status vop_crtc_mode_valid(struct drm_crtc *crtc,
11838e140cb6SSascha Hauer 						const struct drm_display_mode *mode)
11848e140cb6SSascha Hauer {
11858e140cb6SSascha Hauer 	struct vop *vop = to_vop(crtc);
11868e140cb6SSascha Hauer 
11878e140cb6SSascha Hauer 	if (vop->data->max_output.width && mode->hdisplay > vop->data->max_output.width)
11888e140cb6SSascha Hauer 		return MODE_BAD_HVALUE;
11898e140cb6SSascha Hauer 
11908e140cb6SSascha Hauer 	return MODE_OK;
11918e140cb6SSascha Hauer }
11928e140cb6SSascha Hauer 
vop_crtc_mode_fixup(struct drm_crtc * crtc,const struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)11932048e328SMark Yao static bool vop_crtc_mode_fixup(struct drm_crtc *crtc,
11942048e328SMark Yao 				const struct drm_display_mode *mode,
11952048e328SMark Yao 				struct drm_display_mode *adjusted_mode)
11962048e328SMark Yao {
1197b59b8de3SChris Zhong 	struct vop *vop = to_vop(crtc);
1198287422a9SDouglas Anderson 	unsigned long rate;
1199b59b8de3SChris Zhong 
1200287422a9SDouglas Anderson 	/*
1201287422a9SDouglas Anderson 	 * Clock craziness.
1202287422a9SDouglas Anderson 	 *
1203287422a9SDouglas Anderson 	 * Key points:
1204287422a9SDouglas Anderson 	 *
1205fe53d167Swangjianli 	 * - DRM works in kHz.
1206287422a9SDouglas Anderson 	 * - Clock framework works in Hz.
1207287422a9SDouglas Anderson 	 * - Rockchip's clock driver picks the clock rate that is the
1208287422a9SDouglas Anderson 	 *   same _OR LOWER_ than the one requested.
1209287422a9SDouglas Anderson 	 *
1210287422a9SDouglas Anderson 	 * Action plan:
1211287422a9SDouglas Anderson 	 *
121264ec4912SChris Morgan 	 * 1. Try to set the exact rate first, and confirm the clock framework
121364ec4912SChris Morgan 	 *    can provide it.
1214287422a9SDouglas Anderson 	 *
121564ec4912SChris Morgan 	 * 2. If the clock framework cannot provide the exact rate, we should
121664ec4912SChris Morgan 	 *    add 999 Hz to the requested rate.  That way if the clock we need
121764ec4912SChris Morgan 	 *    is 60000001 Hz (~60 MHz) and DRM tells us to make 60000 kHz then
121864ec4912SChris Morgan 	 *    the clock framework will actually give us the right clock.
1219287422a9SDouglas Anderson 	 *
122064ec4912SChris Morgan 	 * 3. Get the clock framework to round the rate for us to tell us
1221287422a9SDouglas Anderson 	 *    what it will actually make.
1222287422a9SDouglas Anderson 	 *
122364ec4912SChris Morgan 	 * 4. Store the rounded up rate so that we don't need to worry about
1224287422a9SDouglas Anderson 	 *    this in the actual clk_set_rate().
1225287422a9SDouglas Anderson 	 */
122664ec4912SChris Morgan 	rate = clk_round_rate(vop->dclk, adjusted_mode->clock * 1000);
122764ec4912SChris Morgan 	if (rate / 1000 != adjusted_mode->clock)
122864ec4912SChris Morgan 		rate = clk_round_rate(vop->dclk,
122964ec4912SChris Morgan 				      adjusted_mode->clock * 1000 + 999);
1230287422a9SDouglas Anderson 	adjusted_mode->clock = DIV_ROUND_UP(rate, 1000);
1231b59b8de3SChris Zhong 
12322048e328SMark Yao 	return true;
12332048e328SMark Yao }
12342048e328SMark Yao 
vop_dsp_lut_is_enabled(struct vop * vop)1235b23ab6acSEzequiel Garcia static bool vop_dsp_lut_is_enabled(struct vop *vop)
1236b23ab6acSEzequiel Garcia {
1237b23ab6acSEzequiel Garcia 	return vop_read_reg(vop, 0, &vop->data->common->dsp_lut_en);
1238b23ab6acSEzequiel Garcia }
1239b23ab6acSEzequiel Garcia 
vop_lut_buffer_index(struct vop * vop)12407ae7a621SHugh Cole-Baker static u32 vop_lut_buffer_index(struct vop *vop)
12417ae7a621SHugh Cole-Baker {
12427ae7a621SHugh Cole-Baker 	return vop_read_reg(vop, 0, &vop->data->common->lut_buffer_index);
12437ae7a621SHugh Cole-Baker }
12447ae7a621SHugh Cole-Baker 
vop_crtc_write_gamma_lut(struct vop * vop,struct drm_crtc * crtc)1245b23ab6acSEzequiel Garcia static void vop_crtc_write_gamma_lut(struct vop *vop, struct drm_crtc *crtc)
1246b23ab6acSEzequiel Garcia {
1247b23ab6acSEzequiel Garcia 	struct drm_color_lut *lut = crtc->state->gamma_lut->data;
12487ae7a621SHugh Cole-Baker 	unsigned int i, bpc = ilog2(vop->data->lut_size);
1249b23ab6acSEzequiel Garcia 
1250b23ab6acSEzequiel Garcia 	for (i = 0; i < crtc->gamma_size; i++) {
1251b23ab6acSEzequiel Garcia 		u32 word;
1252b23ab6acSEzequiel Garcia 
12537ae7a621SHugh Cole-Baker 		word = (drm_color_lut_extract(lut[i].red, bpc) << (2 * bpc)) |
12547ae7a621SHugh Cole-Baker 		       (drm_color_lut_extract(lut[i].green, bpc) << bpc) |
12557ae7a621SHugh Cole-Baker 			drm_color_lut_extract(lut[i].blue, bpc);
1256b23ab6acSEzequiel Garcia 		writel(word, vop->lut_regs + i * 4);
1257b23ab6acSEzequiel Garcia 	}
1258b23ab6acSEzequiel Garcia }
1259b23ab6acSEzequiel Garcia 
vop_crtc_gamma_set(struct vop * vop,struct drm_crtc * crtc,struct drm_crtc_state * old_state)1260b23ab6acSEzequiel Garcia static void vop_crtc_gamma_set(struct vop *vop, struct drm_crtc *crtc,
1261b23ab6acSEzequiel Garcia 			       struct drm_crtc_state *old_state)
1262b23ab6acSEzequiel Garcia {
1263b23ab6acSEzequiel Garcia 	struct drm_crtc_state *state = crtc->state;
1264b23ab6acSEzequiel Garcia 	unsigned int idle;
12657ae7a621SHugh Cole-Baker 	u32 lut_idx, old_idx;
1266b23ab6acSEzequiel Garcia 	int ret;
1267b23ab6acSEzequiel Garcia 
1268b23ab6acSEzequiel Garcia 	if (!vop->lut_regs)
1269b23ab6acSEzequiel Garcia 		return;
12707ae7a621SHugh Cole-Baker 
12717ae7a621SHugh Cole-Baker 	if (!state->gamma_lut || !VOP_HAS_REG(vop, common, update_gamma_lut)) {
1272b23ab6acSEzequiel Garcia 		/*
1273b23ab6acSEzequiel Garcia 		 * To disable gamma (gamma_lut is null) or to write
1274b23ab6acSEzequiel Garcia 		 * an update to the LUT, clear dsp_lut_en.
1275b23ab6acSEzequiel Garcia 		 */
1276b23ab6acSEzequiel Garcia 		spin_lock(&vop->reg_lock);
1277b23ab6acSEzequiel Garcia 		VOP_REG_SET(vop, common, dsp_lut_en, 0);
1278b23ab6acSEzequiel Garcia 		vop_cfg_done(vop);
1279b23ab6acSEzequiel Garcia 		spin_unlock(&vop->reg_lock);
1280b23ab6acSEzequiel Garcia 
1281b23ab6acSEzequiel Garcia 		/*
1282b23ab6acSEzequiel Garcia 		 * In order to write the LUT to the internal memory,
1283b23ab6acSEzequiel Garcia 		 * we need to first make sure the dsp_lut_en bit is cleared.
1284b23ab6acSEzequiel Garcia 		 */
1285b23ab6acSEzequiel Garcia 		ret = readx_poll_timeout(vop_dsp_lut_is_enabled, vop,
1286b23ab6acSEzequiel Garcia 					 idle, !idle, 5, 30 * 1000);
1287b23ab6acSEzequiel Garcia 		if (ret) {
1288b23ab6acSEzequiel Garcia 			DRM_DEV_ERROR(vop->dev, "display LUT RAM enable timeout!\n");
1289b23ab6acSEzequiel Garcia 			return;
1290b23ab6acSEzequiel Garcia 		}
1291b23ab6acSEzequiel Garcia 
1292b23ab6acSEzequiel Garcia 		if (!state->gamma_lut)
1293b23ab6acSEzequiel Garcia 			return;
12947ae7a621SHugh Cole-Baker 	} else {
12957ae7a621SHugh Cole-Baker 		/*
12967ae7a621SHugh Cole-Baker 		 * On RK3399 the gamma LUT can updated without clearing dsp_lut_en,
12977ae7a621SHugh Cole-Baker 		 * by setting update_gamma_lut then waiting for lut_buffer_index change
12987ae7a621SHugh Cole-Baker 		 */
12997ae7a621SHugh Cole-Baker 		old_idx = vop_lut_buffer_index(vop);
13007ae7a621SHugh Cole-Baker 	}
1301b23ab6acSEzequiel Garcia 
1302b23ab6acSEzequiel Garcia 	spin_lock(&vop->reg_lock);
1303b23ab6acSEzequiel Garcia 	vop_crtc_write_gamma_lut(vop, crtc);
1304b23ab6acSEzequiel Garcia 	VOP_REG_SET(vop, common, dsp_lut_en, 1);
13057ae7a621SHugh Cole-Baker 	VOP_REG_SET(vop, common, update_gamma_lut, 1);
1306b23ab6acSEzequiel Garcia 	vop_cfg_done(vop);
1307b23ab6acSEzequiel Garcia 	spin_unlock(&vop->reg_lock);
13087ae7a621SHugh Cole-Baker 
13097ae7a621SHugh Cole-Baker 	if (VOP_HAS_REG(vop, common, update_gamma_lut)) {
13107ae7a621SHugh Cole-Baker 		ret = readx_poll_timeout(vop_lut_buffer_index, vop,
13117ae7a621SHugh Cole-Baker 					 lut_idx, lut_idx != old_idx, 5, 30 * 1000);
13127ae7a621SHugh Cole-Baker 		if (ret) {
13137ae7a621SHugh Cole-Baker 			DRM_DEV_ERROR(vop->dev, "gamma LUT update timeout!\n");
13147ae7a621SHugh Cole-Baker 			return;
13157ae7a621SHugh Cole-Baker 		}
13167ae7a621SHugh Cole-Baker 
13177ae7a621SHugh Cole-Baker 		/*
13187ae7a621SHugh Cole-Baker 		 * update_gamma_lut is auto cleared by HW, but write 0 to clear the bit
13197ae7a621SHugh Cole-Baker 		 * in our backup of the regs.
13207ae7a621SHugh Cole-Baker 		 */
13217ae7a621SHugh Cole-Baker 		spin_lock(&vop->reg_lock);
13227ae7a621SHugh Cole-Baker 		VOP_REG_SET(vop, common, update_gamma_lut, 0);
13237ae7a621SHugh Cole-Baker 		spin_unlock(&vop->reg_lock);
13247ae7a621SHugh Cole-Baker 	}
1325b23ab6acSEzequiel Garcia }
1326b23ab6acSEzequiel Garcia 
vop_crtc_atomic_begin(struct drm_crtc * crtc,struct drm_atomic_state * state)1327b23ab6acSEzequiel Garcia static void vop_crtc_atomic_begin(struct drm_crtc *crtc,
1328f6ebe9f9SMaxime Ripard 				  struct drm_atomic_state *state)
1329b23ab6acSEzequiel Garcia {
1330253f28b6SMaxime Ripard 	struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state,
1331253f28b6SMaxime Ripard 									  crtc);
1332f6ebe9f9SMaxime Ripard 	struct drm_crtc_state *old_crtc_state = drm_atomic_get_old_crtc_state(state,
1333f6ebe9f9SMaxime Ripard 									      crtc);
1334b23ab6acSEzequiel Garcia 	struct vop *vop = to_vop(crtc);
1335b23ab6acSEzequiel Garcia 
1336b23ab6acSEzequiel Garcia 	/*
1337b23ab6acSEzequiel Garcia 	 * Only update GAMMA if the 'active' flag is not changed,
1338b23ab6acSEzequiel Garcia 	 * otherwise it's updated by .atomic_enable.
1339b23ab6acSEzequiel Garcia 	 */
1340253f28b6SMaxime Ripard 	if (crtc_state->color_mgmt_changed &&
1341253f28b6SMaxime Ripard 	    !crtc_state->active_changed)
1342b23ab6acSEzequiel Garcia 		vop_crtc_gamma_set(vop, crtc, old_crtc_state);
1343b23ab6acSEzequiel Garcia }
1344b23ab6acSEzequiel Garcia 
vop_crtc_atomic_enable(struct drm_crtc * crtc,struct drm_atomic_state * state)13450b20a0f8SLaurent Pinchart static void vop_crtc_atomic_enable(struct drm_crtc *crtc,
1346351f950dSMaxime Ripard 				   struct drm_atomic_state *state)
13472048e328SMark Yao {
1348351f950dSMaxime Ripard 	struct drm_crtc_state *old_state = drm_atomic_get_old_crtc_state(state,
1349351f950dSMaxime Ripard 									 crtc);
13502048e328SMark Yao 	struct vop *vop = to_vop(crtc);
1351efd11cc8SMark yao 	const struct vop_data *vop_data = vop->data;
13524e257d9eSMark Yao 	struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc->state);
135363ebb9faSMark Yao 	struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
13542048e328SMark Yao 	u16 hsync_len = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
13552048e328SMark Yao 	u16 hdisplay = adjusted_mode->hdisplay;
13562048e328SMark Yao 	u16 htotal = adjusted_mode->htotal;
13572048e328SMark Yao 	u16 hact_st = adjusted_mode->htotal - adjusted_mode->hsync_start;
13582048e328SMark Yao 	u16 hact_end = hact_st + hdisplay;
13592048e328SMark Yao 	u16 vdisplay = adjusted_mode->vdisplay;
13602048e328SMark Yao 	u16 vtotal = adjusted_mode->vtotal;
13612048e328SMark Yao 	u16 vsync_len = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
13622048e328SMark Yao 	u16 vact_st = adjusted_mode->vtotal - adjusted_mode->vsync_start;
13632048e328SMark Yao 	u16 vact_end = vact_st + vdisplay;
13640a63bfd0SMark Yao 	uint32_t pin_pol, val;
1365a5c0fa44SUrja Rannikko 	int dither_bpc = s->output_bpc ? s->output_bpc : 10;
136639a9ad8fSSean Paul 	int ret;
13672048e328SMark Yao 
1368bed030a4SSean Paul 	if (old_state && old_state->self_refresh_active) {
1369bed030a4SSean Paul 		drm_crtc_vblank_on(crtc);
1370bed030a4SSean Paul 		rockchip_drm_set_win_enabled(crtc, true);
1371bed030a4SSean Paul 		return;
1372bed030a4SSean Paul 	}
1373bed030a4SSean Paul 
1374e334d48bSzain wang 	mutex_lock(&vop->vop_lock);
1375e334d48bSzain wang 
1376893b6cadSDaniel Vetter 	WARN_ON(vop->event);
1377893b6cadSDaniel Vetter 
13786c836d96SSean Paul 	ret = vop_enable(crtc, old_state);
137939a9ad8fSSean Paul 	if (ret) {
1380e334d48bSzain wang 		mutex_unlock(&vop->vop_lock);
138139a9ad8fSSean Paul 		DRM_DEV_ERROR(vop->dev, "Failed to enable vop (%d)\n", ret);
138239a9ad8fSSean Paul 		return;
138339a9ad8fSSean Paul 	}
13841f6c62caSNickey Yang 	pin_pol = (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) ?
1385d790ad03SJohn Keeping 		   BIT(HSYNC_POSITIVE) : 0;
1386d790ad03SJohn Keeping 	pin_pol |= (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) ?
1387d790ad03SJohn Keeping 		   BIT(VSYNC_POSITIVE) : 0;
13889a61c54bSMark yao 	VOP_REG_SET(vop, output, pin_pol, pin_pol);
1389cf6d100dSHeiko Stuebner 	VOP_REG_SET(vop, output, mipi_dual_channel_en, 0);
13900a63bfd0SMark Yao 
13914e257d9eSMark Yao 	switch (s->output_type) {
13924e257d9eSMark Yao 	case DRM_MODE_CONNECTOR_LVDS:
13931f6c62caSNickey Yang 		VOP_REG_SET(vop, output, rgb_dclk_pol, 1);
13949a61c54bSMark yao 		VOP_REG_SET(vop, output, rgb_pin_pol, pin_pol);
13951f6c62caSNickey Yang 		VOP_REG_SET(vop, output, rgb_en, 1);
13964e257d9eSMark Yao 		break;
13974e257d9eSMark Yao 	case DRM_MODE_CONNECTOR_eDP:
13981f6c62caSNickey Yang 		VOP_REG_SET(vop, output, edp_dclk_pol, 1);
13999a61c54bSMark yao 		VOP_REG_SET(vop, output, edp_pin_pol, pin_pol);
14009a61c54bSMark yao 		VOP_REG_SET(vop, output, edp_en, 1);
14014e257d9eSMark Yao 		break;
14024e257d9eSMark Yao 	case DRM_MODE_CONNECTOR_HDMIA:
14031f6c62caSNickey Yang 		VOP_REG_SET(vop, output, hdmi_dclk_pol, 1);
14049a61c54bSMark yao 		VOP_REG_SET(vop, output, hdmi_pin_pol, pin_pol);
14059a61c54bSMark yao 		VOP_REG_SET(vop, output, hdmi_en, 1);
14064e257d9eSMark Yao 		break;
14074e257d9eSMark Yao 	case DRM_MODE_CONNECTOR_DSI:
14081f6c62caSNickey Yang 		VOP_REG_SET(vop, output, mipi_dclk_pol, 1);
14099a61c54bSMark yao 		VOP_REG_SET(vop, output, mipi_pin_pol, pin_pol);
14109a61c54bSMark yao 		VOP_REG_SET(vop, output, mipi_en, 1);
1411cf6d100dSHeiko Stuebner 		VOP_REG_SET(vop, output, mipi_dual_channel_en,
1412cf6d100dSHeiko Stuebner 			    !!(s->output_flags & ROCKCHIP_OUTPUT_DSI_DUAL));
14134e257d9eSMark Yao 		break;
14141a0f7ed3SChris Zhong 	case DRM_MODE_CONNECTOR_DisplayPort:
14151f6c62caSNickey Yang 		VOP_REG_SET(vop, output, dp_dclk_pol, 0);
14169a61c54bSMark yao 		VOP_REG_SET(vop, output, dp_pin_pol, pin_pol);
14179a61c54bSMark yao 		VOP_REG_SET(vop, output, dp_en, 1);
14181a0f7ed3SChris Zhong 		break;
14194e257d9eSMark Yao 	default:
1420ee4d7899SSean Paul 		DRM_DEV_ERROR(vop->dev, "unsupported connector_type [%d]\n",
1421ee4d7899SSean Paul 			      s->output_type);
14224e257d9eSMark Yao 	}
1423efd11cc8SMark yao 
1424efd11cc8SMark yao 	/*
1425efd11cc8SMark yao 	 * if vop is not support RGB10 output, need force RGB10 to RGB888.
1426efd11cc8SMark yao 	 */
1427efd11cc8SMark yao 	if (s->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
1428efd11cc8SMark yao 	    !(vop_data->feature & VOP_FEATURE_OUTPUT_RGB10))
1429efd11cc8SMark yao 		s->output_mode = ROCKCHIP_OUT_MODE_P888;
14306bda8112SMark Yao 
1431a5c0fa44SUrja Rannikko 	if (s->output_mode == ROCKCHIP_OUT_MODE_AAAA && dither_bpc <= 8)
14326bda8112SMark Yao 		VOP_REG_SET(vop, common, pre_dither_down, 1);
14336bda8112SMark Yao 	else
14346bda8112SMark Yao 		VOP_REG_SET(vop, common, pre_dither_down, 0);
14356bda8112SMark Yao 
1436a5c0fa44SUrja Rannikko 	if (dither_bpc == 6) {
1437a5c0fa44SUrja Rannikko 		VOP_REG_SET(vop, common, dither_down_sel, DITHER_DOWN_ALLEGRO);
1438a5c0fa44SUrja Rannikko 		VOP_REG_SET(vop, common, dither_down_mode, RGB888_TO_RGB666);
1439a5c0fa44SUrja Rannikko 		VOP_REG_SET(vop, common, dither_down_en, 1);
1440a5c0fa44SUrja Rannikko 	} else {
1441a5c0fa44SUrja Rannikko 		VOP_REG_SET(vop, common, dither_down_en, 0);
1442a5c0fa44SUrja Rannikko 	}
1443a5c0fa44SUrja Rannikko 
14449a61c54bSMark yao 	VOP_REG_SET(vop, common, out_mode, s->output_mode);
14452048e328SMark Yao 
14469a61c54bSMark yao 	VOP_REG_SET(vop, modeset, htotal_pw, (htotal << 16) | hsync_len);
14472048e328SMark Yao 	val = hact_st << 16;
14482048e328SMark Yao 	val |= hact_end;
14499a61c54bSMark yao 	VOP_REG_SET(vop, modeset, hact_st_end, val);
14509a61c54bSMark yao 	VOP_REG_SET(vop, modeset, hpost_st_end, val);
14512048e328SMark Yao 
14529a61c54bSMark yao 	VOP_REG_SET(vop, modeset, vtotal_pw, (vtotal << 16) | vsync_len);
14532048e328SMark Yao 	val = vact_st << 16;
14542048e328SMark Yao 	val |= vact_end;
14559a61c54bSMark yao 	VOP_REG_SET(vop, modeset, vact_st_end, val);
14569a61c54bSMark yao 	VOP_REG_SET(vop, modeset, vpost_st_end, val);
14572048e328SMark Yao 
14589a61c54bSMark yao 	VOP_REG_SET(vop, intr, line_flag_num[0], vact_end);
1459459b086dSJeffy Chen 
14602048e328SMark Yao 	clk_set_rate(vop->dclk, adjusted_mode->clock * 1000);
1461ce3887edSMark Yao 
14629a61c54bSMark yao 	VOP_REG_SET(vop, common, standby, 0);
1463e334d48bSzain wang 	mutex_unlock(&vop->vop_lock);
14647ae7a621SHugh Cole-Baker 
14657ae7a621SHugh Cole-Baker 	/*
14667ae7a621SHugh Cole-Baker 	 * If we have a GAMMA LUT in the state, then let's make sure
14677ae7a621SHugh Cole-Baker 	 * it's updated. We might be coming out of suspend,
14687ae7a621SHugh Cole-Baker 	 * which means the LUT internal memory needs to be re-written.
14697ae7a621SHugh Cole-Baker 	 */
14707ae7a621SHugh Cole-Baker 	if (crtc->state->gamma_lut)
14717ae7a621SHugh Cole-Baker 		vop_crtc_gamma_set(vop, crtc, old_state);
14722048e328SMark Yao }
14732048e328SMark Yao 
vop_fs_irq_is_pending(struct vop * vop)14747caecdbeSTomasz Figa static bool vop_fs_irq_is_pending(struct vop *vop)
14757caecdbeSTomasz Figa {
14767caecdbeSTomasz Figa 	return VOP_INTR_GET_TYPE(vop, status, FS_INTR);
14777caecdbeSTomasz Figa }
14787caecdbeSTomasz Figa 
vop_wait_for_irq_handler(struct vop * vop)14797caecdbeSTomasz Figa static void vop_wait_for_irq_handler(struct vop *vop)
14807caecdbeSTomasz Figa {
14817caecdbeSTomasz Figa 	bool pending;
14827caecdbeSTomasz Figa 	int ret;
14837caecdbeSTomasz Figa 
14847caecdbeSTomasz Figa 	/*
14857caecdbeSTomasz Figa 	 * Spin until frame start interrupt status bit goes low, which means
14867caecdbeSTomasz Figa 	 * that interrupt handler was invoked and cleared it. The timeout of
14877caecdbeSTomasz Figa 	 * 10 msecs is really too long, but it is just a safety measure if
14887caecdbeSTomasz Figa 	 * something goes really wrong. The wait will only happen in the very
14897caecdbeSTomasz Figa 	 * unlikely case of a vblank happening exactly at the same time and
14907caecdbeSTomasz Figa 	 * shouldn't exceed microseconds range.
14917caecdbeSTomasz Figa 	 */
14927caecdbeSTomasz Figa 	ret = readx_poll_timeout_atomic(vop_fs_irq_is_pending, vop, pending,
14937caecdbeSTomasz Figa 					!pending, 0, 10 * 1000);
14947caecdbeSTomasz Figa 	if (ret)
14957caecdbeSTomasz Figa 		DRM_DEV_ERROR(vop->dev, "VOP vblank IRQ stuck for 10 ms\n");
14967caecdbeSTomasz Figa 
14977caecdbeSTomasz Figa 	synchronize_irq(vop->irq);
14987caecdbeSTomasz Figa }
14997caecdbeSTomasz Figa 
vop_crtc_atomic_check(struct drm_crtc * crtc,struct drm_atomic_state * state)1500b23ab6acSEzequiel Garcia static int vop_crtc_atomic_check(struct drm_crtc *crtc,
150129b77ad7SMaxime Ripard 				 struct drm_atomic_state *state)
1502b23ab6acSEzequiel Garcia {
150329b77ad7SMaxime Ripard 	struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state,
150429b77ad7SMaxime Ripard 									  crtc);
1505b23ab6acSEzequiel Garcia 	struct vop *vop = to_vop(crtc);
15067707f722SAndrzej Pietrasiewicz 	struct drm_plane *plane;
15077707f722SAndrzej Pietrasiewicz 	struct drm_plane_state *plane_state;
15087707f722SAndrzej Pietrasiewicz 	struct rockchip_crtc_state *s;
15097707f722SAndrzej Pietrasiewicz 	int afbc_planes = 0;
1510b23ab6acSEzequiel Garcia 
1511b23ab6acSEzequiel Garcia 	if (vop->lut_regs && crtc_state->color_mgmt_changed &&
1512b23ab6acSEzequiel Garcia 	    crtc_state->gamma_lut) {
1513b23ab6acSEzequiel Garcia 		unsigned int len;
1514b23ab6acSEzequiel Garcia 
1515b23ab6acSEzequiel Garcia 		len = drm_color_lut_size(crtc_state->gamma_lut);
1516b23ab6acSEzequiel Garcia 		if (len != crtc->gamma_size) {
1517b23ab6acSEzequiel Garcia 			DRM_DEBUG_KMS("Invalid LUT size; got %d, expected %d\n",
1518b23ab6acSEzequiel Garcia 				      len, crtc->gamma_size);
1519b23ab6acSEzequiel Garcia 			return -EINVAL;
1520b23ab6acSEzequiel Garcia 		}
1521b23ab6acSEzequiel Garcia 	}
1522b23ab6acSEzequiel Garcia 
15237707f722SAndrzej Pietrasiewicz 	drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
15247707f722SAndrzej Pietrasiewicz 		plane_state =
15257707f722SAndrzej Pietrasiewicz 			drm_atomic_get_plane_state(crtc_state->state, plane);
15267707f722SAndrzej Pietrasiewicz 		if (IS_ERR(plane_state)) {
15277707f722SAndrzej Pietrasiewicz 			DRM_DEBUG_KMS("Cannot get plane state for plane %s\n",
15287707f722SAndrzej Pietrasiewicz 				      plane->name);
15297707f722SAndrzej Pietrasiewicz 			return PTR_ERR(plane_state);
15307707f722SAndrzej Pietrasiewicz 		}
15317707f722SAndrzej Pietrasiewicz 
15327707f722SAndrzej Pietrasiewicz 		if (drm_is_afbc(plane_state->fb->modifier))
15337707f722SAndrzej Pietrasiewicz 			++afbc_planes;
15347707f722SAndrzej Pietrasiewicz 	}
15357707f722SAndrzej Pietrasiewicz 
15367707f722SAndrzej Pietrasiewicz 	if (afbc_planes > 1) {
15377707f722SAndrzej Pietrasiewicz 		DRM_DEBUG_KMS("Invalid number of AFBC planes; got %d, expected at most 1\n", afbc_planes);
15387707f722SAndrzej Pietrasiewicz 		return -EINVAL;
15397707f722SAndrzej Pietrasiewicz 	}
15407707f722SAndrzej Pietrasiewicz 
15417707f722SAndrzej Pietrasiewicz 	s = to_rockchip_crtc_state(crtc_state);
15427707f722SAndrzej Pietrasiewicz 	s->enable_afbc = afbc_planes > 0;
15437707f722SAndrzej Pietrasiewicz 
1544b23ab6acSEzequiel Garcia 	return 0;
1545b23ab6acSEzequiel Garcia }
1546b23ab6acSEzequiel Garcia 
vop_crtc_atomic_flush(struct drm_crtc * crtc,struct drm_atomic_state * state)154763ebb9faSMark Yao static void vop_crtc_atomic_flush(struct drm_crtc *crtc,
1548f6ebe9f9SMaxime Ripard 				  struct drm_atomic_state *state)
154963ebb9faSMark Yao {
1550f6ebe9f9SMaxime Ripard 	struct drm_crtc_state *old_crtc_state = drm_atomic_get_old_crtc_state(state,
1551f6ebe9f9SMaxime Ripard 									      crtc);
155247a7eb45STomasz Figa 	struct drm_atomic_state *old_state = old_crtc_state->state;
1553e741f2b1SMaarten Lankhorst 	struct drm_plane_state *old_plane_state, *new_plane_state;
155463ebb9faSMark Yao 	struct vop *vop = to_vop(crtc);
155547a7eb45STomasz Figa 	struct drm_plane *plane;
15567707f722SAndrzej Pietrasiewicz 	struct rockchip_crtc_state *s;
155747a7eb45STomasz Figa 	int i;
155863ebb9faSMark Yao 
155963ebb9faSMark Yao 	if (WARN_ON(!vop->is_enabled))
156063ebb9faSMark Yao 		return;
156163ebb9faSMark Yao 
156263ebb9faSMark Yao 	spin_lock(&vop->reg_lock);
156363ebb9faSMark Yao 
15647707f722SAndrzej Pietrasiewicz 	/* Enable AFBC if there is some AFBC window, disable otherwise. */
15657707f722SAndrzej Pietrasiewicz 	s = to_rockchip_crtc_state(crtc->state);
15667707f722SAndrzej Pietrasiewicz 	VOP_AFBC_SET(vop, enable, s->enable_afbc);
156763ebb9faSMark Yao 	vop_cfg_done(vop);
156863ebb9faSMark Yao 
156963ebb9faSMark Yao 	spin_unlock(&vop->reg_lock);
15707caecdbeSTomasz Figa 
15717caecdbeSTomasz Figa 	/*
15727caecdbeSTomasz Figa 	 * There is a (rather unlikely) possiblity that a vblank interrupt
15737caecdbeSTomasz Figa 	 * fired before we set the cfg_done bit. To avoid spuriously
15747caecdbeSTomasz Figa 	 * signalling flip completion we need to wait for it to finish.
15757caecdbeSTomasz Figa 	 */
15767caecdbeSTomasz Figa 	vop_wait_for_irq_handler(vop);
157747a7eb45STomasz Figa 
157841ee4367STomasz Figa 	spin_lock_irq(&crtc->dev->event_lock);
157941ee4367STomasz Figa 	if (crtc->state->event) {
158041ee4367STomasz Figa 		WARN_ON(drm_crtc_vblank_get(crtc) != 0);
158141ee4367STomasz Figa 		WARN_ON(vop->event);
158241ee4367STomasz Figa 
158341ee4367STomasz Figa 		vop->event = crtc->state->event;
158441ee4367STomasz Figa 		crtc->state->event = NULL;
158541ee4367STomasz Figa 	}
158641ee4367STomasz Figa 	spin_unlock_irq(&crtc->dev->event_lock);
158741ee4367STomasz Figa 
1588e741f2b1SMaarten Lankhorst 	for_each_oldnew_plane_in_state(old_state, plane, old_plane_state,
1589e741f2b1SMaarten Lankhorst 				       new_plane_state, i) {
159047a7eb45STomasz Figa 		if (!old_plane_state->fb)
159147a7eb45STomasz Figa 			continue;
159247a7eb45STomasz Figa 
1593e741f2b1SMaarten Lankhorst 		if (old_plane_state->fb == new_plane_state->fb)
159447a7eb45STomasz Figa 			continue;
159547a7eb45STomasz Figa 
1596adedbf03SCihangir Akturk 		drm_framebuffer_get(old_plane_state->fb);
15972d078c2dSJohn Keeping 		WARN_ON(drm_crtc_vblank_get(crtc) != 0);
159847a7eb45STomasz Figa 		drm_flip_work_queue(&vop->fb_unref_work, old_plane_state->fb);
159947a7eb45STomasz Figa 		set_bit(VOP_PENDING_FB_UNREF, &vop->pending);
160047a7eb45STomasz Figa 	}
160163ebb9faSMark Yao }
160263ebb9faSMark Yao 
16032048e328SMark Yao static const struct drm_crtc_helper_funcs vop_crtc_helper_funcs = {
16048e140cb6SSascha Hauer 	.mode_valid = vop_crtc_mode_valid,
16052048e328SMark Yao 	.mode_fixup = vop_crtc_mode_fixup,
1606b23ab6acSEzequiel Garcia 	.atomic_check = vop_crtc_atomic_check,
1607b23ab6acSEzequiel Garcia 	.atomic_begin = vop_crtc_atomic_begin,
160863ebb9faSMark Yao 	.atomic_flush = vop_crtc_atomic_flush,
16090b20a0f8SLaurent Pinchart 	.atomic_enable = vop_crtc_atomic_enable,
161064581714SLaurent Pinchart 	.atomic_disable = vop_crtc_atomic_disable,
16112048e328SMark Yao };
16122048e328SMark Yao 
vop_crtc_destroy(struct drm_crtc * crtc)16132048e328SMark Yao static void vop_crtc_destroy(struct drm_crtc *crtc)
16142048e328SMark Yao {
16152048e328SMark Yao 	drm_crtc_cleanup(crtc);
16162048e328SMark Yao }
16172048e328SMark Yao 
vop_crtc_duplicate_state(struct drm_crtc * crtc)16184e257d9eSMark Yao static struct drm_crtc_state *vop_crtc_duplicate_state(struct drm_crtc *crtc)
16194e257d9eSMark Yao {
16204e257d9eSMark Yao 	struct rockchip_crtc_state *rockchip_state;
16214e257d9eSMark Yao 
16221449110bSBrian Norris 	if (WARN_ON(!crtc->state))
16231449110bSBrian Norris 		return NULL;
16241449110bSBrian Norris 
16256675723bSJonas Karlman 	rockchip_state = kmemdup(to_rockchip_crtc_state(crtc->state),
16266675723bSJonas Karlman 				 sizeof(*rockchip_state), GFP_KERNEL);
16274e257d9eSMark Yao 	if (!rockchip_state)
16284e257d9eSMark Yao 		return NULL;
16294e257d9eSMark Yao 
16304e257d9eSMark Yao 	__drm_atomic_helper_crtc_duplicate_state(crtc, &rockchip_state->base);
16314e257d9eSMark Yao 	return &rockchip_state->base;
16324e257d9eSMark Yao }
16334e257d9eSMark Yao 
vop_crtc_destroy_state(struct drm_crtc * crtc,struct drm_crtc_state * state)16344e257d9eSMark Yao static void vop_crtc_destroy_state(struct drm_crtc *crtc,
16354e257d9eSMark Yao 				   struct drm_crtc_state *state)
16364e257d9eSMark Yao {
16374e257d9eSMark Yao 	struct rockchip_crtc_state *s = to_rockchip_crtc_state(state);
16384e257d9eSMark Yao 
1639ec2dc6a0SDaniel Vetter 	__drm_atomic_helper_crtc_destroy_state(&s->base);
16404e257d9eSMark Yao 	kfree(s);
16414e257d9eSMark Yao }
16424e257d9eSMark Yao 
vop_crtc_reset(struct drm_crtc * crtc)164301e2eaf4SMaarten Lankhorst static void vop_crtc_reset(struct drm_crtc *crtc)
164401e2eaf4SMaarten Lankhorst {
164501e2eaf4SMaarten Lankhorst 	struct rockchip_crtc_state *crtc_state =
164601e2eaf4SMaarten Lankhorst 		kzalloc(sizeof(*crtc_state), GFP_KERNEL);
164701e2eaf4SMaarten Lankhorst 
164801e2eaf4SMaarten Lankhorst 	if (crtc->state)
164901e2eaf4SMaarten Lankhorst 		vop_crtc_destroy_state(crtc, crtc->state);
165001e2eaf4SMaarten Lankhorst 
1651cee7b988SJonas Karlman 	if (crtc_state)
165201e2eaf4SMaarten Lankhorst 		__drm_atomic_helper_crtc_reset(crtc, &crtc_state->base);
1653cee7b988SJonas Karlman 	else
1654cee7b988SJonas Karlman 		__drm_atomic_helper_crtc_reset(crtc, NULL);
165501e2eaf4SMaarten Lankhorst }
165601e2eaf4SMaarten Lankhorst 
16576cca3869SSean Paul #ifdef CONFIG_DRM_ANALOGIX_DP
vop_get_edp_connector(struct vop * vop)16583190e58dSTomeu Vizoso static struct drm_connector *vop_get_edp_connector(struct vop *vop)
16593190e58dSTomeu Vizoso {
16603190e58dSTomeu Vizoso 	struct drm_connector *connector;
16612cbeb64fSGustavo Padovan 	struct drm_connector_list_iter conn_iter;
16623190e58dSTomeu Vizoso 
16632cbeb64fSGustavo Padovan 	drm_connector_list_iter_begin(vop->drm_dev, &conn_iter);
16642cbeb64fSGustavo Padovan 	drm_for_each_connector_iter(connector, &conn_iter) {
16653190e58dSTomeu Vizoso 		if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
16662cbeb64fSGustavo Padovan 			drm_connector_list_iter_end(&conn_iter);
16673190e58dSTomeu Vizoso 			return connector;
16683190e58dSTomeu Vizoso 		}
16692cbeb64fSGustavo Padovan 	}
16702cbeb64fSGustavo Padovan 	drm_connector_list_iter_end(&conn_iter);
16713190e58dSTomeu Vizoso 
16723190e58dSTomeu Vizoso 	return NULL;
16733190e58dSTomeu Vizoso }
16743190e58dSTomeu Vizoso 
vop_crtc_set_crc_source(struct drm_crtc * crtc,const char * source_name)16753190e58dSTomeu Vizoso static int vop_crtc_set_crc_source(struct drm_crtc *crtc,
1676c0811a7dSMahesh Kumar 				   const char *source_name)
16773190e58dSTomeu Vizoso {
16783190e58dSTomeu Vizoso 	struct vop *vop = to_vop(crtc);
16793190e58dSTomeu Vizoso 	struct drm_connector *connector;
16803190e58dSTomeu Vizoso 	int ret;
16813190e58dSTomeu Vizoso 
16823190e58dSTomeu Vizoso 	connector = vop_get_edp_connector(vop);
16833190e58dSTomeu Vizoso 	if (!connector)
16843190e58dSTomeu Vizoso 		return -EINVAL;
16853190e58dSTomeu Vizoso 
16863190e58dSTomeu Vizoso 	if (source_name && strcmp(source_name, "auto") == 0)
16873190e58dSTomeu Vizoso 		ret = analogix_dp_start_crc(connector);
16883190e58dSTomeu Vizoso 	else if (!source_name)
16893190e58dSTomeu Vizoso 		ret = analogix_dp_stop_crc(connector);
16903190e58dSTomeu Vizoso 	else
16913190e58dSTomeu Vizoso 		ret = -EINVAL;
16923190e58dSTomeu Vizoso 
16933190e58dSTomeu Vizoso 	return ret;
16943190e58dSTomeu Vizoso }
1695b8d913c0SMahesh Kumar 
1696b8d913c0SMahesh Kumar static int
vop_crtc_verify_crc_source(struct drm_crtc * crtc,const char * source_name,size_t * values_cnt)1697b8d913c0SMahesh Kumar vop_crtc_verify_crc_source(struct drm_crtc *crtc, const char *source_name,
1698b8d913c0SMahesh Kumar 			   size_t *values_cnt)
1699b8d913c0SMahesh Kumar {
1700b8d913c0SMahesh Kumar 	if (source_name && strcmp(source_name, "auto") != 0)
1701b8d913c0SMahesh Kumar 		return -EINVAL;
1702b8d913c0SMahesh Kumar 
1703b8d913c0SMahesh Kumar 	*values_cnt = 3;
1704b8d913c0SMahesh Kumar 	return 0;
1705b8d913c0SMahesh Kumar }
1706b8d913c0SMahesh Kumar 
17076cca3869SSean Paul #else
vop_crtc_set_crc_source(struct drm_crtc * crtc,const char * source_name)17086cca3869SSean Paul static int vop_crtc_set_crc_source(struct drm_crtc *crtc,
1709c0811a7dSMahesh Kumar 				   const char *source_name)
17106cca3869SSean Paul {
17116cca3869SSean Paul 	return -ENODEV;
17126cca3869SSean Paul }
1713b8d913c0SMahesh Kumar 
1714b8d913c0SMahesh Kumar static int
vop_crtc_verify_crc_source(struct drm_crtc * crtc,const char * source_name,size_t * values_cnt)1715b8d913c0SMahesh Kumar vop_crtc_verify_crc_source(struct drm_crtc *crtc, const char *source_name,
1716b8d913c0SMahesh Kumar 			   size_t *values_cnt)
1717b8d913c0SMahesh Kumar {
1718b8d913c0SMahesh Kumar 	return -ENODEV;
1719b8d913c0SMahesh Kumar }
17206cca3869SSean Paul #endif
17213190e58dSTomeu Vizoso 
17222048e328SMark Yao static const struct drm_crtc_funcs vop_crtc_funcs = {
172363ebb9faSMark Yao 	.set_config = drm_atomic_helper_set_config,
172463ebb9faSMark Yao 	.page_flip = drm_atomic_helper_page_flip,
17252048e328SMark Yao 	.destroy = vop_crtc_destroy,
1726dc0b408fSJohn Keeping 	.reset = vop_crtc_reset,
17274e257d9eSMark Yao 	.atomic_duplicate_state = vop_crtc_duplicate_state,
17284e257d9eSMark Yao 	.atomic_destroy_state = vop_crtc_destroy_state,
1729c3605dfcSShawn Guo 	.enable_vblank = vop_crtc_enable_vblank,
1730c3605dfcSShawn Guo 	.disable_vblank = vop_crtc_disable_vblank,
17313190e58dSTomeu Vizoso 	.set_crc_source = vop_crtc_set_crc_source,
1732b8d913c0SMahesh Kumar 	.verify_crc_source = vop_crtc_verify_crc_source,
17332048e328SMark Yao };
17342048e328SMark Yao 
vop_fb_unref_worker(struct drm_flip_work * work,void * val)173547a7eb45STomasz Figa static void vop_fb_unref_worker(struct drm_flip_work *work, void *val)
173647a7eb45STomasz Figa {
173747a7eb45STomasz Figa 	struct vop *vop = container_of(work, struct vop, fb_unref_work);
173847a7eb45STomasz Figa 	struct drm_framebuffer *fb = val;
173947a7eb45STomasz Figa 
174047a7eb45STomasz Figa 	drm_crtc_vblank_put(&vop->crtc);
1741adedbf03SCihangir Akturk 	drm_framebuffer_put(fb);
174247a7eb45STomasz Figa }
174347a7eb45STomasz Figa 
vop_handle_vblank(struct vop * vop)174463ebb9faSMark Yao static void vop_handle_vblank(struct vop *vop)
17452048e328SMark Yao {
174663ebb9faSMark Yao 	struct drm_device *drm = vop->drm_dev;
174763ebb9faSMark Yao 	struct drm_crtc *crtc = &vop->crtc;
17482048e328SMark Yao 
17491c85f2faSMarc Zyngier 	spin_lock(&drm->event_lock);
1750893b6cadSDaniel Vetter 	if (vop->event) {
175163ebb9faSMark Yao 		drm_crtc_send_vblank_event(crtc, vop->event);
17525b680403SSean Paul 		drm_crtc_vblank_put(crtc);
1753646ec687STomasz Figa 		vop->event = NULL;
17545b680403SSean Paul 	}
17551c85f2faSMarc Zyngier 	spin_unlock(&drm->event_lock);
1756893b6cadSDaniel Vetter 
175747a7eb45STomasz Figa 	if (test_and_clear_bit(VOP_PENDING_FB_UNREF, &vop->pending))
175847a7eb45STomasz Figa 		drm_flip_work_commit(&vop->fb_unref_work, system_unbound_wq);
17592048e328SMark Yao }
17602048e328SMark Yao 
vop_isr(int irq,void * data)17612048e328SMark Yao static irqreturn_t vop_isr(int irq, void *data)
17622048e328SMark Yao {
17632048e328SMark Yao 	struct vop *vop = data;
1764b5f7b755SMark Yao 	struct drm_crtc *crtc = &vop->crtc;
1765dbb3d944SMark Yao 	uint32_t active_irqs;
17661067219bSMark Yao 	int ret = IRQ_NONE;
17672048e328SMark Yao 
17682048e328SMark Yao 	/*
17696456314fSSandy Huang 	 * The irq is shared with the iommu. If the runtime-pm state of the
17706456314fSSandy Huang 	 * vop-device is disabled the irq has to be targeted at the iommu.
17716456314fSSandy Huang 	 */
17726456314fSSandy Huang 	if (!pm_runtime_get_if_in_use(vop->dev))
17736456314fSSandy Huang 		return IRQ_NONE;
17746456314fSSandy Huang 
17756456314fSSandy Huang 	if (vop_core_clks_enable(vop)) {
17766456314fSSandy Huang 		DRM_DEV_ERROR_RATELIMITED(vop->dev, "couldn't enable clocks\n");
17776456314fSSandy Huang 		goto out;
17786456314fSSandy Huang 	}
17796456314fSSandy Huang 
17806456314fSSandy Huang 	/*
1781dbb3d944SMark Yao 	 * interrupt register has interrupt status, enable and clear bits, we
17822048e328SMark Yao 	 * must hold irq_lock to avoid a race with enable/disable_vblank().
17832048e328SMark Yao 	*/
17841c85f2faSMarc Zyngier 	spin_lock(&vop->irq_lock);
1785dbb3d944SMark Yao 
1786dbb3d944SMark Yao 	active_irqs = VOP_INTR_GET_TYPE(vop, status, INTR_MASK);
17872048e328SMark Yao 	/* Clear all active interrupt sources */
17882048e328SMark Yao 	if (active_irqs)
1789dbb3d944SMark Yao 		VOP_INTR_SET_TYPE(vop, clear, active_irqs, 1);
1790dbb3d944SMark Yao 
17911c85f2faSMarc Zyngier 	spin_unlock(&vop->irq_lock);
17922048e328SMark Yao 
17932048e328SMark Yao 	/* This is expected for vop iommu irqs, since the irq is shared */
17942048e328SMark Yao 	if (!active_irqs)
17956456314fSSandy Huang 		goto out_disable;
17962048e328SMark Yao 
17971067219bSMark Yao 	if (active_irqs & DSP_HOLD_VALID_INTR) {
17981067219bSMark Yao 		complete(&vop->dsp_hold_completion);
17991067219bSMark Yao 		active_irqs &= ~DSP_HOLD_VALID_INTR;
18001067219bSMark Yao 		ret = IRQ_HANDLED;
18012048e328SMark Yao 	}
18022048e328SMark Yao 
180369c34e41SYakir Yang 	if (active_irqs & LINE_FLAG_INTR) {
180469c34e41SYakir Yang 		complete(&vop->line_flag_completion);
180569c34e41SYakir Yang 		active_irqs &= ~LINE_FLAG_INTR;
180669c34e41SYakir Yang 		ret = IRQ_HANDLED;
180769c34e41SYakir Yang 	}
180869c34e41SYakir Yang 
18091067219bSMark Yao 	if (active_irqs & FS_INTR) {
1810b5f7b755SMark Yao 		drm_crtc_handle_vblank(crtc);
181163ebb9faSMark Yao 		vop_handle_vblank(vop);
18121067219bSMark Yao 		active_irqs &= ~FS_INTR;
181363ebb9faSMark Yao 		ret = IRQ_HANDLED;
18141067219bSMark Yao 	}
18152048e328SMark Yao 
18161067219bSMark Yao 	/* Unhandled irqs are spurious. */
18171067219bSMark Yao 	if (active_irqs)
1818ee4d7899SSean Paul 		DRM_DEV_ERROR(vop->dev, "Unknown VOP IRQs: %#02x\n",
1819ee4d7899SSean Paul 			      active_irqs);
18201067219bSMark Yao 
18216456314fSSandy Huang out_disable:
18226456314fSSandy Huang 	vop_core_clks_disable(vop);
18236456314fSSandy Huang out:
18246456314fSSandy Huang 	pm_runtime_put(vop->dev);
18251067219bSMark Yao 	return ret;
18262048e328SMark Yao }
18272048e328SMark Yao 
vop_plane_add_properties(struct drm_plane * plane,const struct vop_win_data * win_data)1828677e8bbcSDaniele Castagna static void vop_plane_add_properties(struct drm_plane *plane,
1829677e8bbcSDaniele Castagna 				     const struct vop_win_data *win_data)
1830677e8bbcSDaniele Castagna {
1831677e8bbcSDaniele Castagna 	unsigned int flags = 0;
1832677e8bbcSDaniele Castagna 
1833677e8bbcSDaniele Castagna 	flags |= VOP_WIN_HAS_REG(win_data, x_mir_en) ? DRM_MODE_REFLECT_X : 0;
1834677e8bbcSDaniele Castagna 	flags |= VOP_WIN_HAS_REG(win_data, y_mir_en) ? DRM_MODE_REFLECT_Y : 0;
1835677e8bbcSDaniele Castagna 	if (flags)
1836677e8bbcSDaniele Castagna 		drm_plane_create_rotation_property(plane, DRM_MODE_ROTATE_0,
1837677e8bbcSDaniele Castagna 						   DRM_MODE_ROTATE_0 | flags);
1838677e8bbcSDaniele Castagna }
1839677e8bbcSDaniele Castagna 
vop_create_crtc(struct vop * vop)18402048e328SMark Yao static int vop_create_crtc(struct vop *vop)
18412048e328SMark Yao {
18422048e328SMark Yao 	const struct vop_data *vop_data = vop->data;
18432048e328SMark Yao 	struct device *dev = vop->dev;
18442048e328SMark Yao 	struct drm_device *drm_dev = vop->drm_dev;
1845328b51c0SDouglas Anderson 	struct drm_plane *primary = NULL, *cursor = NULL, *plane, *tmp;
18462048e328SMark Yao 	struct drm_crtc *crtc = &vop->crtc;
18472048e328SMark Yao 	struct device_node *port;
18482048e328SMark Yao 	int ret;
18492048e328SMark Yao 	int i;
18502048e328SMark Yao 
18512048e328SMark Yao 	/*
18522048e328SMark Yao 	 * Create drm_plane for primary and cursor planes first, since we need
18532048e328SMark Yao 	 * to pass them to drm_crtc_init_with_planes, which sets the
18542048e328SMark Yao 	 * "possible_crtcs" to the newly initialized crtc.
18552048e328SMark Yao 	 */
18562048e328SMark Yao 	for (i = 0; i < vop_data->win_size; i++) {
18572048e328SMark Yao 		struct vop_win *vop_win = &vop->win[i];
18582048e328SMark Yao 		const struct vop_win_data *win_data = vop_win->data;
18592048e328SMark Yao 
18602048e328SMark Yao 		if (win_data->type != DRM_PLANE_TYPE_PRIMARY &&
18612048e328SMark Yao 		    win_data->type != DRM_PLANE_TYPE_CURSOR)
18622048e328SMark Yao 			continue;
18632048e328SMark Yao 
18642048e328SMark Yao 		ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
18652048e328SMark Yao 					       0, &vop_plane_funcs,
18662048e328SMark Yao 					       win_data->phy->data_formats,
18672048e328SMark Yao 					       win_data->phy->nformats,
18687707f722SAndrzej Pietrasiewicz 					       win_data->phy->format_modifiers,
18697707f722SAndrzej Pietrasiewicz 					       win_data->type, NULL);
18702048e328SMark Yao 		if (ret) {
1871ee4d7899SSean Paul 			DRM_DEV_ERROR(vop->dev, "failed to init plane %d\n",
1872ee4d7899SSean Paul 				      ret);
18732048e328SMark Yao 			goto err_cleanup_planes;
18742048e328SMark Yao 		}
18752048e328SMark Yao 
18762048e328SMark Yao 		plane = &vop_win->base;
187763ebb9faSMark Yao 		drm_plane_helper_add(plane, &plane_helper_funcs);
1878677e8bbcSDaniele Castagna 		vop_plane_add_properties(plane, win_data);
18792048e328SMark Yao 		if (plane->type == DRM_PLANE_TYPE_PRIMARY)
18802048e328SMark Yao 			primary = plane;
18812048e328SMark Yao 		else if (plane->type == DRM_PLANE_TYPE_CURSOR)
18822048e328SMark Yao 			cursor = plane;
18832048e328SMark Yao 	}
18842048e328SMark Yao 
18852048e328SMark Yao 	ret = drm_crtc_init_with_planes(drm_dev, crtc, primary, cursor,
1886f9882876SVille Syrjälä 					&vop_crtc_funcs, NULL);
18872048e328SMark Yao 	if (ret)
1888328b51c0SDouglas Anderson 		goto err_cleanup_planes;
18892048e328SMark Yao 
18902048e328SMark Yao 	drm_crtc_helper_add(crtc, &vop_crtc_helper_funcs);
1891b23ab6acSEzequiel Garcia 	if (vop->lut_regs) {
1892b23ab6acSEzequiel Garcia 		drm_mode_crtc_set_gamma_size(crtc, vop_data->lut_size);
1893b23ab6acSEzequiel Garcia 		drm_crtc_enable_color_mgmt(crtc, 0, false, vop_data->lut_size);
1894b23ab6acSEzequiel Garcia 	}
18952048e328SMark Yao 
18962048e328SMark Yao 	/*
18972048e328SMark Yao 	 * Create drm_planes for overlay windows with possible_crtcs restricted
18982048e328SMark Yao 	 * to the newly created crtc.
18992048e328SMark Yao 	 */
19002048e328SMark Yao 	for (i = 0; i < vop_data->win_size; i++) {
19012048e328SMark Yao 		struct vop_win *vop_win = &vop->win[i];
19022048e328SMark Yao 		const struct vop_win_data *win_data = vop_win->data;
1903a3e77e16SVille Syrjälä 		unsigned long possible_crtcs = drm_crtc_mask(crtc);
19042048e328SMark Yao 
19052048e328SMark Yao 		if (win_data->type != DRM_PLANE_TYPE_OVERLAY)
19062048e328SMark Yao 			continue;
19072048e328SMark Yao 
19082048e328SMark Yao 		ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
19092048e328SMark Yao 					       possible_crtcs,
19102048e328SMark Yao 					       &vop_plane_funcs,
19112048e328SMark Yao 					       win_data->phy->data_formats,
19122048e328SMark Yao 					       win_data->phy->nformats,
19137707f722SAndrzej Pietrasiewicz 					       win_data->phy->format_modifiers,
19147707f722SAndrzej Pietrasiewicz 					       win_data->type, NULL);
19152048e328SMark Yao 		if (ret) {
1916ee4d7899SSean Paul 			DRM_DEV_ERROR(vop->dev, "failed to init overlay %d\n",
1917ee4d7899SSean Paul 				      ret);
19182048e328SMark Yao 			goto err_cleanup_crtc;
19192048e328SMark Yao 		}
192063ebb9faSMark Yao 		drm_plane_helper_add(&vop_win->base, &plane_helper_funcs);
1921677e8bbcSDaniele Castagna 		vop_plane_add_properties(&vop_win->base, win_data);
19222048e328SMark Yao 	}
19232048e328SMark Yao 
19242048e328SMark Yao 	port = of_get_child_by_name(dev->of_node, "port");
19252048e328SMark Yao 	if (!port) {
19264bf99144SRob Herring 		DRM_DEV_ERROR(vop->dev, "no port node found in %pOF\n",
19274bf99144SRob Herring 			      dev->of_node);
1928328b51c0SDouglas Anderson 		ret = -ENOENT;
19292048e328SMark Yao 		goto err_cleanup_crtc;
19302048e328SMark Yao 	}
19312048e328SMark Yao 
193247a7eb45STomasz Figa 	drm_flip_work_init(&vop->fb_unref_work, "fb_unref",
193347a7eb45STomasz Figa 			   vop_fb_unref_worker);
193447a7eb45STomasz Figa 
19351067219bSMark Yao 	init_completion(&vop->dsp_hold_completion);
193669c34e41SYakir Yang 	init_completion(&vop->line_flag_completion);
19372048e328SMark Yao 	crtc->port = port;
19382048e328SMark Yao 
1939d4da4e33SSean Paul 	ret = drm_self_refresh_helper_init(crtc);
19406c836d96SSean Paul 	if (ret)
19416c836d96SSean Paul 		DRM_DEV_DEBUG_KMS(vop->dev,
19426c836d96SSean Paul 			"Failed to init %s with SR helpers %d, ignoring\n",
19436c836d96SSean Paul 			crtc->name, ret);
19446c836d96SSean Paul 
19452048e328SMark Yao 	return 0;
19462048e328SMark Yao 
19472048e328SMark Yao err_cleanup_crtc:
19482048e328SMark Yao 	drm_crtc_cleanup(crtc);
19492048e328SMark Yao err_cleanup_planes:
1950328b51c0SDouglas Anderson 	list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1951328b51c0SDouglas Anderson 				 head)
19522048e328SMark Yao 		drm_plane_cleanup(plane);
19532048e328SMark Yao 	return ret;
19542048e328SMark Yao }
19552048e328SMark Yao 
vop_destroy_crtc(struct vop * vop)19562048e328SMark Yao static void vop_destroy_crtc(struct vop *vop)
19572048e328SMark Yao {
19582048e328SMark Yao 	struct drm_crtc *crtc = &vop->crtc;
1959328b51c0SDouglas Anderson 	struct drm_device *drm_dev = vop->drm_dev;
1960328b51c0SDouglas Anderson 	struct drm_plane *plane, *tmp;
19612048e328SMark Yao 
19626c836d96SSean Paul 	drm_self_refresh_helper_cleanup(crtc);
19636c836d96SSean Paul 
19642048e328SMark Yao 	of_node_put(crtc->port);
1965328b51c0SDouglas Anderson 
1966328b51c0SDouglas Anderson 	/*
1967328b51c0SDouglas Anderson 	 * We need to cleanup the planes now.  Why?
1968328b51c0SDouglas Anderson 	 *
1969328b51c0SDouglas Anderson 	 * The planes are "&vop->win[i].base".  That means the memory is
1970328b51c0SDouglas Anderson 	 * all part of the big "struct vop" chunk of memory.  That memory
1971328b51c0SDouglas Anderson 	 * was devm allocated and associated with this component.  We need to
1972328b51c0SDouglas Anderson 	 * free it ourselves before vop_unbind() finishes.
1973328b51c0SDouglas Anderson 	 */
1974328b51c0SDouglas Anderson 	list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1975328b51c0SDouglas Anderson 				 head)
1976328b51c0SDouglas Anderson 		vop_plane_destroy(plane);
1977328b51c0SDouglas Anderson 
1978328b51c0SDouglas Anderson 	/*
1979328b51c0SDouglas Anderson 	 * Destroy CRTC after vop_plane_destroy() since vop_disable_plane()
1980328b51c0SDouglas Anderson 	 * references the CRTC.
1981328b51c0SDouglas Anderson 	 */
19822048e328SMark Yao 	drm_crtc_cleanup(crtc);
198347a7eb45STomasz Figa 	drm_flip_work_cleanup(&vop->fb_unref_work);
19842048e328SMark Yao }
19852048e328SMark Yao 
vop_initial(struct vop * vop)19862048e328SMark Yao static int vop_initial(struct vop *vop)
19872048e328SMark Yao {
19882048e328SMark Yao 	struct reset_control *ahb_rst;
19892048e328SMark Yao 	int i, ret;
19902048e328SMark Yao 
19912048e328SMark Yao 	vop->hclk = devm_clk_get(vop->dev, "hclk_vop");
19922048e328SMark Yao 	if (IS_ERR(vop->hclk)) {
1993d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "failed to get hclk source\n");
19942048e328SMark Yao 		return PTR_ERR(vop->hclk);
19952048e328SMark Yao 	}
19962048e328SMark Yao 	vop->aclk = devm_clk_get(vop->dev, "aclk_vop");
19972048e328SMark Yao 	if (IS_ERR(vop->aclk)) {
1998d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "failed to get aclk source\n");
19992048e328SMark Yao 		return PTR_ERR(vop->aclk);
20002048e328SMark Yao 	}
20012048e328SMark Yao 	vop->dclk = devm_clk_get(vop->dev, "dclk_vop");
20022048e328SMark Yao 	if (IS_ERR(vop->dclk)) {
2003d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "failed to get dclk source\n");
20042048e328SMark Yao 		return PTR_ERR(vop->dclk);
20052048e328SMark Yao 	}
20062048e328SMark Yao 
2007e3558747SYuan Can 	ret = pm_runtime_resume_and_get(vop->dev);
20085e570373SJeffy Chen 	if (ret < 0) {
2009d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "failed to get pm runtime: %d\n", ret);
20105e570373SJeffy Chen 		return ret;
20115e570373SJeffy Chen 	}
20125e570373SJeffy Chen 
20132048e328SMark Yao 	ret = clk_prepare(vop->dclk);
20142048e328SMark Yao 	if (ret < 0) {
2015d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "failed to prepare dclk\n");
20165e570373SJeffy Chen 		goto err_put_pm_runtime;
20172048e328SMark Yao 	}
20182048e328SMark Yao 
2019d7b53fd9SSjoerd Simons 	/* Enable both the hclk and aclk to setup the vop */
2020d7b53fd9SSjoerd Simons 	ret = clk_prepare_enable(vop->hclk);
20212048e328SMark Yao 	if (ret < 0) {
2022d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "failed to prepare/enable hclk\n");
20232048e328SMark Yao 		goto err_unprepare_dclk;
20242048e328SMark Yao 	}
20252048e328SMark Yao 
2026d7b53fd9SSjoerd Simons 	ret = clk_prepare_enable(vop->aclk);
20272048e328SMark Yao 	if (ret < 0) {
2028d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "failed to prepare/enable aclk\n");
2029d7b53fd9SSjoerd Simons 		goto err_disable_hclk;
20302048e328SMark Yao 	}
2031d7b53fd9SSjoerd Simons 
20322048e328SMark Yao 	/*
20332048e328SMark Yao 	 * do hclk_reset, reset all vop registers.
20342048e328SMark Yao 	 */
20352048e328SMark Yao 	ahb_rst = devm_reset_control_get(vop->dev, "ahb");
20362048e328SMark Yao 	if (IS_ERR(ahb_rst)) {
2037d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "failed to get ahb reset\n");
20382048e328SMark Yao 		ret = PTR_ERR(ahb_rst);
2039d7b53fd9SSjoerd Simons 		goto err_disable_aclk;
20402048e328SMark Yao 	}
20412048e328SMark Yao 	reset_control_assert(ahb_rst);
20422048e328SMark Yao 	usleep_range(10, 20);
20432048e328SMark Yao 	reset_control_deassert(ahb_rst);
20442048e328SMark Yao 
20455f9e93feSMarc Zyngier 	VOP_INTR_SET_TYPE(vop, clear, INTR_MASK, 1);
20465f9e93feSMarc Zyngier 	VOP_INTR_SET_TYPE(vop, enable, INTR_MASK, 0);
20475f9e93feSMarc Zyngier 
204876f1416eSMarc Zyngier 	for (i = 0; i < vop->len; i += sizeof(u32))
204976f1416eSMarc Zyngier 		vop->regsbak[i / 4] = readl_relaxed(vop->regs + i);
20502048e328SMark Yao 
20519a61c54bSMark yao 	VOP_REG_SET(vop, misc, global_regdone_en, 1);
20529a61c54bSMark yao 	VOP_REG_SET(vop, common, dsp_blank, 0);
20532048e328SMark Yao 
20542b60e11dSSean Paul 	for (i = 0; i < vop->data->win_size; i++) {
20552b60e11dSSean Paul 		struct vop_win *vop_win = &vop->win[i];
20562b60e11dSSean Paul 		const struct vop_win_data *win = vop_win->data;
20579dd2aca4SMark yao 		int channel = i * 2 + 1;
20582048e328SMark Yao 
20599dd2aca4SMark yao 		VOP_WIN_SET(vop, win, channel, (channel + 1) << 4 | channel);
20602b60e11dSSean Paul 		vop_win_disable(vop, vop_win);
206160b7ae7fSMark yao 		VOP_WIN_SET(vop, win, gate, 1);
20622048e328SMark Yao 	}
20632048e328SMark Yao 
20642048e328SMark Yao 	vop_cfg_done(vop);
20652048e328SMark Yao 
20662048e328SMark Yao 	/*
20672048e328SMark Yao 	 * do dclk_reset, let all config take affect.
20682048e328SMark Yao 	 */
20692048e328SMark Yao 	vop->dclk_rst = devm_reset_control_get(vop->dev, "dclk");
20702048e328SMark Yao 	if (IS_ERR(vop->dclk_rst)) {
2071d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "failed to get dclk reset\n");
20722048e328SMark Yao 		ret = PTR_ERR(vop->dclk_rst);
2073d7b53fd9SSjoerd Simons 		goto err_disable_aclk;
20742048e328SMark Yao 	}
20752048e328SMark Yao 	reset_control_assert(vop->dclk_rst);
20762048e328SMark Yao 	usleep_range(10, 20);
20772048e328SMark Yao 	reset_control_deassert(vop->dclk_rst);
20782048e328SMark Yao 
20792048e328SMark Yao 	clk_disable(vop->hclk);
2080d7b53fd9SSjoerd Simons 	clk_disable(vop->aclk);
20812048e328SMark Yao 
208231e980c5SMark Yao 	vop->is_enabled = false;
20832048e328SMark Yao 
20845e570373SJeffy Chen 	pm_runtime_put_sync(vop->dev);
20855e570373SJeffy Chen 
20862048e328SMark Yao 	return 0;
20872048e328SMark Yao 
2088d7b53fd9SSjoerd Simons err_disable_aclk:
2089d7b53fd9SSjoerd Simons 	clk_disable_unprepare(vop->aclk);
20902048e328SMark Yao err_disable_hclk:
2091d7b53fd9SSjoerd Simons 	clk_disable_unprepare(vop->hclk);
20922048e328SMark Yao err_unprepare_dclk:
20932048e328SMark Yao 	clk_unprepare(vop->dclk);
20945e570373SJeffy Chen err_put_pm_runtime:
20955e570373SJeffy Chen 	pm_runtime_put_sync(vop->dev);
20962048e328SMark Yao 	return ret;
20972048e328SMark Yao }
20982048e328SMark Yao 
20992048e328SMark Yao /*
21002048e328SMark Yao  * Initialize the vop->win array elements.
21012048e328SMark Yao  */
vop_win_init(struct vop * vop)21022048e328SMark Yao static void vop_win_init(struct vop *vop)
21032048e328SMark Yao {
21042048e328SMark Yao 	const struct vop_data *vop_data = vop->data;
21052048e328SMark Yao 	unsigned int i;
21062048e328SMark Yao 
21072048e328SMark Yao 	for (i = 0; i < vop_data->win_size; i++) {
21082048e328SMark Yao 		struct vop_win *vop_win = &vop->win[i];
21092048e328SMark Yao 		const struct vop_win_data *win_data = &vop_data->win[i];
21102048e328SMark Yao 
21112048e328SMark Yao 		vop_win->data = win_data;
21122048e328SMark Yao 		vop_win->vop = vop;
2113ce6912b4SHeiko Stuebner 
2114ce6912b4SHeiko Stuebner 		if (vop_data->win_yuv2yuv)
21151c21aa8fSDaniele Castagna 			vop_win->yuv2yuv_data = &vop_data->win_yuv2yuv[i];
21162048e328SMark Yao 	}
21172048e328SMark Yao }
21182048e328SMark Yao 
211969c34e41SYakir Yang /**
2120459b086dSJeffy Chen  * rockchip_drm_wait_vact_end
212169c34e41SYakir Yang  * @crtc: CRTC to enable line flag
212269c34e41SYakir Yang  * @mstimeout: millisecond for timeout
212369c34e41SYakir Yang  *
2124459b086dSJeffy Chen  * Wait for vact_end line flag irq or timeout.
212569c34e41SYakir Yang  *
212669c34e41SYakir Yang  * Returns:
212769c34e41SYakir Yang  * Zero on success, negative errno on failure.
212869c34e41SYakir Yang  */
rockchip_drm_wait_vact_end(struct drm_crtc * crtc,unsigned int mstimeout)2129459b086dSJeffy Chen int rockchip_drm_wait_vact_end(struct drm_crtc *crtc, unsigned int mstimeout)
213069c34e41SYakir Yang {
213169c34e41SYakir Yang 	struct vop *vop = to_vop(crtc);
213269c34e41SYakir Yang 	unsigned long jiffies_left;
2133e334d48bSzain wang 	int ret = 0;
213469c34e41SYakir Yang 
213569c34e41SYakir Yang 	if (!crtc || !vop->is_enabled)
213669c34e41SYakir Yang 		return -ENODEV;
213769c34e41SYakir Yang 
2138e334d48bSzain wang 	mutex_lock(&vop->vop_lock);
2139e334d48bSzain wang 	if (mstimeout <= 0) {
2140e334d48bSzain wang 		ret = -EINVAL;
2141e334d48bSzain wang 		goto out;
2142e334d48bSzain wang 	}
214369c34e41SYakir Yang 
2144e334d48bSzain wang 	if (vop_line_flag_irq_is_enabled(vop)) {
2145e334d48bSzain wang 		ret = -EBUSY;
2146e334d48bSzain wang 		goto out;
2147e334d48bSzain wang 	}
214869c34e41SYakir Yang 
214969c34e41SYakir Yang 	reinit_completion(&vop->line_flag_completion);
2150459b086dSJeffy Chen 	vop_line_flag_irq_enable(vop);
215169c34e41SYakir Yang 
215269c34e41SYakir Yang 	jiffies_left = wait_for_completion_timeout(&vop->line_flag_completion,
215369c34e41SYakir Yang 						   msecs_to_jiffies(mstimeout));
215469c34e41SYakir Yang 	vop_line_flag_irq_disable(vop);
215569c34e41SYakir Yang 
215669c34e41SYakir Yang 	if (jiffies_left == 0) {
2157d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(vop->dev, "Timeout waiting for IRQ\n");
2158e334d48bSzain wang 		ret = -ETIMEDOUT;
2159e334d48bSzain wang 		goto out;
216069c34e41SYakir Yang 	}
216169c34e41SYakir Yang 
2162e334d48bSzain wang out:
2163e334d48bSzain wang 	mutex_unlock(&vop->vop_lock);
2164e334d48bSzain wang 	return ret;
216569c34e41SYakir Yang }
2166459b086dSJeffy Chen EXPORT_SYMBOL(rockchip_drm_wait_vact_end);
216769c34e41SYakir Yang 
vop_bind(struct device * dev,struct device * master,void * data)21682048e328SMark Yao static int vop_bind(struct device *dev, struct device *master, void *data)
21692048e328SMark Yao {
21702048e328SMark Yao 	struct platform_device *pdev = to_platform_device(dev);
21712048e328SMark Yao 	const struct vop_data *vop_data;
21722048e328SMark Yao 	struct drm_device *drm_dev = data;
21732048e328SMark Yao 	struct vop *vop;
21742048e328SMark Yao 	struct resource *res;
21753ea68922SHeiko Stuebner 	int ret, irq;
21762048e328SMark Yao 
2177a67719d1SMark Yao 	vop_data = of_device_get_match_data(dev);
21782048e328SMark Yao 	if (!vop_data)
21792048e328SMark Yao 		return -ENODEV;
21802048e328SMark Yao 
21812048e328SMark Yao 	/* Allocate vop struct and its vop_win array */
218229adeb4fSGustavo A. R. Silva 	vop = devm_kzalloc(dev, struct_size(vop, win, vop_data->win_size),
218329adeb4fSGustavo A. R. Silva 			   GFP_KERNEL);
21842048e328SMark Yao 	if (!vop)
21852048e328SMark Yao 		return -ENOMEM;
21862048e328SMark Yao 
21872048e328SMark Yao 	vop->dev = dev;
21882048e328SMark Yao 	vop->data = vop_data;
21892048e328SMark Yao 	vop->drm_dev = drm_dev;
21902048e328SMark Yao 	dev_set_drvdata(dev, vop);
21912048e328SMark Yao 
21922048e328SMark Yao 	vop_win_init(vop);
21932048e328SMark Yao 
21942048e328SMark Yao 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
21952048e328SMark Yao 	vop->regs = devm_ioremap_resource(dev, res);
21962048e328SMark Yao 	if (IS_ERR(vop->regs))
21972048e328SMark Yao 		return PTR_ERR(vop->regs);
2198f8c24290SYang Yingliang 	vop->len = resource_size(res);
21992048e328SMark Yao 
2200b23ab6acSEzequiel Garcia 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
2201b23ab6acSEzequiel Garcia 	if (res) {
22027ae7a621SHugh Cole-Baker 		if (vop_data->lut_size != 1024 && vop_data->lut_size != 256) {
22037ae7a621SHugh Cole-Baker 			DRM_DEV_ERROR(dev, "unsupported gamma LUT size %d\n", vop_data->lut_size);
2204b23ab6acSEzequiel Garcia 			return -EINVAL;
2205b23ab6acSEzequiel Garcia 		}
2206b23ab6acSEzequiel Garcia 		vop->lut_regs = devm_ioremap_resource(dev, res);
2207b23ab6acSEzequiel Garcia 		if (IS_ERR(vop->lut_regs))
2208b23ab6acSEzequiel Garcia 			return PTR_ERR(vop->lut_regs);
2209b23ab6acSEzequiel Garcia 	}
2210b23ab6acSEzequiel Garcia 
22112048e328SMark Yao 	vop->regsbak = devm_kzalloc(dev, vop->len, GFP_KERNEL);
22122048e328SMark Yao 	if (!vop->regsbak)
22132048e328SMark Yao 		return -ENOMEM;
22142048e328SMark Yao 
22153ea68922SHeiko Stuebner 	irq = platform_get_irq(pdev, 0);
22163ea68922SHeiko Stuebner 	if (irq < 0) {
2217d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(dev, "cannot find irq for vop\n");
22183ea68922SHeiko Stuebner 		return irq;
22192048e328SMark Yao 	}
22203ea68922SHeiko Stuebner 	vop->irq = (unsigned int)irq;
22212048e328SMark Yao 
22222048e328SMark Yao 	spin_lock_init(&vop->reg_lock);
22232048e328SMark Yao 	spin_lock_init(&vop->irq_lock);
2224e334d48bSzain wang 	mutex_init(&vop->vop_lock);
22252048e328SMark Yao 
22262048e328SMark Yao 	ret = vop_create_crtc(vop);
22272048e328SMark Yao 	if (ret)
22285f9e93feSMarc Zyngier 		return ret;
22292048e328SMark Yao 
22302048e328SMark Yao 	pm_runtime_enable(&pdev->dev);
22315182c1a5SYakir Yang 
22325e570373SJeffy Chen 	ret = vop_initial(vop);
22335e570373SJeffy Chen 	if (ret < 0) {
2234d8dd6804SHaneen Mohammed 		DRM_DEV_ERROR(&pdev->dev,
2235d8dd6804SHaneen Mohammed 			      "cannot initial vop dev - err %d\n", ret);
22365e570373SJeffy Chen 		goto err_disable_pm_runtime;
22375e570373SJeffy Chen 	}
22385e570373SJeffy Chen 
22395f9e93feSMarc Zyngier 	ret = devm_request_irq(dev, vop->irq, vop_isr,
22405f9e93feSMarc Zyngier 			       IRQF_SHARED, dev_name(dev), vop);
22415f9e93feSMarc Zyngier 	if (ret)
22425f9e93feSMarc Zyngier 		goto err_disable_pm_runtime;
22435f9e93feSMarc Zyngier 
22441f0f0151SSandy Huang 	if (vop->data->feature & VOP_FEATURE_INTERNAL_RGB) {
224503db8f25SMichael Riesch 		vop->rgb = rockchip_rgb_init(dev, &vop->crtc, vop->drm_dev, 0);
22461f0f0151SSandy Huang 		if (IS_ERR(vop->rgb)) {
22471f0f0151SSandy Huang 			ret = PTR_ERR(vop->rgb);
22481f0f0151SSandy Huang 			goto err_disable_pm_runtime;
22491f0f0151SSandy Huang 		}
22501f0f0151SSandy Huang 	}
22511f0f0151SSandy Huang 
2252421be3eeSRobin Murphy 	rockchip_drm_dma_init_device(drm_dev, dev);
2253421be3eeSRobin Murphy 
22542048e328SMark Yao 	return 0;
22558c763c9bSSean Paul 
22565e570373SJeffy Chen err_disable_pm_runtime:
22575e570373SJeffy Chen 	pm_runtime_disable(&pdev->dev);
22585e570373SJeffy Chen 	vop_destroy_crtc(vop);
22598c763c9bSSean Paul 	return ret;
22602048e328SMark Yao }
22612048e328SMark Yao 
vop_unbind(struct device * dev,struct device * master,void * data)22622048e328SMark Yao static void vop_unbind(struct device *dev, struct device *master, void *data)
22632048e328SMark Yao {
22642048e328SMark Yao 	struct vop *vop = dev_get_drvdata(dev);
22652048e328SMark Yao 
22661f0f0151SSandy Huang 	if (vop->rgb)
22671f0f0151SSandy Huang 		rockchip_rgb_fini(vop->rgb);
22681f0f0151SSandy Huang 
22692048e328SMark Yao 	pm_runtime_disable(dev);
22702048e328SMark Yao 	vop_destroy_crtc(vop);
2271ec6e7767SJeffy Chen 
2272ec6e7767SJeffy Chen 	clk_unprepare(vop->aclk);
2273ec6e7767SJeffy Chen 	clk_unprepare(vop->hclk);
2274ec6e7767SJeffy Chen 	clk_unprepare(vop->dclk);
22752048e328SMark Yao }
22762048e328SMark Yao 
2277a67719d1SMark Yao const struct component_ops vop_component_ops = {
22782048e328SMark Yao 	.bind = vop_bind,
22792048e328SMark Yao 	.unbind = vop_unbind,
22802048e328SMark Yao };
228154255e81SStephen Rothwell EXPORT_SYMBOL_GPL(vop_component_ops);
2282