19c92ab61SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2412d4ae6SYakir Yang /*
3412d4ae6SYakir Yang  * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
4412d4ae6SYakir Yang  *    Zheng Yang <zhengyang@rock-chips.com>
5412d4ae6SYakir Yang  *    Yakir Yang <ykk@rock-chips.com>
6412d4ae6SYakir Yang  */
7412d4ae6SYakir Yang 
8412d4ae6SYakir Yang #ifndef __INNO_HDMI_H__
9412d4ae6SYakir Yang #define __INNO_HDMI_H__
10412d4ae6SYakir Yang 
11412d4ae6SYakir Yang #define DDC_SEGMENT_ADDR		0x30
12412d4ae6SYakir Yang 
13412d4ae6SYakir Yang enum PWR_MODE {
14412d4ae6SYakir Yang 	NORMAL,
15412d4ae6SYakir Yang 	LOWER_PWR,
16412d4ae6SYakir Yang };
17412d4ae6SYakir Yang 
18412d4ae6SYakir Yang #define HDMI_SCL_RATE			(100*1000)
19412d4ae6SYakir Yang #define DDC_BUS_FREQ_L			0x4b
20412d4ae6SYakir Yang #define DDC_BUS_FREQ_H			0x4c
21412d4ae6SYakir Yang 
22412d4ae6SYakir Yang #define HDMI_SYS_CTRL			0x00
23412d4ae6SYakir Yang #define m_RST_ANALOG			(1 << 6)
24412d4ae6SYakir Yang #define v_RST_ANALOG			(0 << 6)
25412d4ae6SYakir Yang #define v_NOT_RST_ANALOG		(1 << 6)
26412d4ae6SYakir Yang #define m_RST_DIGITAL			(1 << 5)
27412d4ae6SYakir Yang #define v_RST_DIGITAL			(0 << 5)
28412d4ae6SYakir Yang #define v_NOT_RST_DIGITAL		(1 << 5)
29412d4ae6SYakir Yang #define m_REG_CLK_INV			(1 << 4)
30412d4ae6SYakir Yang #define v_REG_CLK_NOT_INV		(0 << 4)
31412d4ae6SYakir Yang #define v_REG_CLK_INV			(1 << 4)
32412d4ae6SYakir Yang #define m_VCLK_INV			(1 << 3)
33412d4ae6SYakir Yang #define v_VCLK_NOT_INV			(0 << 3)
34412d4ae6SYakir Yang #define v_VCLK_INV			(1 << 3)
35412d4ae6SYakir Yang #define m_REG_CLK_SOURCE		(1 << 2)
36412d4ae6SYakir Yang #define v_REG_CLK_SOURCE_TMDS		(0 << 2)
37412d4ae6SYakir Yang #define v_REG_CLK_SOURCE_SYS		(1 << 2)
38412d4ae6SYakir Yang #define m_POWER				(1 << 1)
39412d4ae6SYakir Yang #define v_PWR_ON			(0 << 1)
40412d4ae6SYakir Yang #define v_PWR_OFF			(1 << 1)
41412d4ae6SYakir Yang #define m_INT_POL			(1 << 0)
42412d4ae6SYakir Yang #define v_INT_POL_HIGH			1
43412d4ae6SYakir Yang #define v_INT_POL_LOW			0
44412d4ae6SYakir Yang 
45412d4ae6SYakir Yang #define HDMI_VIDEO_CONTRL1		0x01
46412d4ae6SYakir Yang #define m_VIDEO_INPUT_FORMAT		(7 << 1)
47412d4ae6SYakir Yang #define m_DE_SOURCE			(1 << 0)
48412d4ae6SYakir Yang #define v_VIDEO_INPUT_FORMAT(n)		(n << 1)
49412d4ae6SYakir Yang #define v_DE_EXTERNAL			1
50412d4ae6SYakir Yang #define v_DE_INTERNAL			0
51412d4ae6SYakir Yang enum {
52412d4ae6SYakir Yang 	VIDEO_INPUT_SDR_RGB444 = 0,
53412d4ae6SYakir Yang 	VIDEO_INPUT_DDR_RGB444 = 5,
54412d4ae6SYakir Yang 	VIDEO_INPUT_DDR_YCBCR422 = 6
55412d4ae6SYakir Yang };
56412d4ae6SYakir Yang 
57412d4ae6SYakir Yang #define HDMI_VIDEO_CONTRL2		0x02
58412d4ae6SYakir Yang #define m_VIDEO_OUTPUT_COLOR		(3 << 6)
59412d4ae6SYakir Yang #define m_VIDEO_INPUT_BITS		(3 << 4)
60412d4ae6SYakir Yang #define m_VIDEO_INPUT_CSP		(1 << 0)
61412d4ae6SYakir Yang #define v_VIDEO_OUTPUT_COLOR(n)		(((n) & 0x3) << 6)
62412d4ae6SYakir Yang #define v_VIDEO_INPUT_BITS(n)		(n << 4)
63412d4ae6SYakir Yang #define v_VIDEO_INPUT_CSP(n)		(n << 0)
64412d4ae6SYakir Yang enum {
65412d4ae6SYakir Yang 	VIDEO_INPUT_12BITS = 0,
66412d4ae6SYakir Yang 	VIDEO_INPUT_10BITS = 1,
67412d4ae6SYakir Yang 	VIDEO_INPUT_REVERT = 2,
68412d4ae6SYakir Yang 	VIDEO_INPUT_8BITS = 3,
69412d4ae6SYakir Yang };
70412d4ae6SYakir Yang 
71412d4ae6SYakir Yang #define HDMI_VIDEO_CONTRL		0x03
72412d4ae6SYakir Yang #define m_VIDEO_AUTO_CSC		(1 << 7)
73412d4ae6SYakir Yang #define v_VIDEO_AUTO_CSC(n)		(n << 7)
74412d4ae6SYakir Yang #define m_VIDEO_C0_C2_SWAP		(1 << 0)
75412d4ae6SYakir Yang #define v_VIDEO_C0_C2_SWAP(n)		(n << 0)
76412d4ae6SYakir Yang enum {
77412d4ae6SYakir Yang 	C0_C2_CHANGE_ENABLE = 0,
78412d4ae6SYakir Yang 	C0_C2_CHANGE_DISABLE = 1,
79412d4ae6SYakir Yang 	AUTO_CSC_DISABLE = 0,
80412d4ae6SYakir Yang 	AUTO_CSC_ENABLE = 1,
81412d4ae6SYakir Yang };
82412d4ae6SYakir Yang 
83412d4ae6SYakir Yang #define HDMI_VIDEO_CONTRL3		0x04
84412d4ae6SYakir Yang #define m_COLOR_DEPTH_NOT_INDICATED	(1 << 4)
85412d4ae6SYakir Yang #define m_SOF				(1 << 3)
86412d4ae6SYakir Yang #define m_COLOR_RANGE			(1 << 2)
87412d4ae6SYakir Yang #define m_CSC				(1 << 0)
88412d4ae6SYakir Yang #define v_COLOR_DEPTH_NOT_INDICATED(n)	((n) << 4)
89412d4ae6SYakir Yang #define v_SOF_ENABLE			(0 << 3)
90412d4ae6SYakir Yang #define v_SOF_DISABLE			(1 << 3)
91412d4ae6SYakir Yang #define v_COLOR_RANGE_FULL		(1 << 2)
92412d4ae6SYakir Yang #define v_COLOR_RANGE_LIMITED		(0 << 2)
93412d4ae6SYakir Yang #define v_CSC_ENABLE			1
94412d4ae6SYakir Yang #define v_CSC_DISABLE			0
95412d4ae6SYakir Yang 
96412d4ae6SYakir Yang #define HDMI_AV_MUTE			0x05
97412d4ae6SYakir Yang #define m_AVMUTE_CLEAR			(1 << 7)
98412d4ae6SYakir Yang #define m_AVMUTE_ENABLE			(1 << 6)
99412d4ae6SYakir Yang #define m_AUDIO_MUTE			(1 << 1)
100412d4ae6SYakir Yang #define m_VIDEO_BLACK			(1 << 0)
101412d4ae6SYakir Yang #define v_AVMUTE_CLEAR(n)		(n << 7)
102412d4ae6SYakir Yang #define v_AVMUTE_ENABLE(n)		(n << 6)
103412d4ae6SYakir Yang #define v_AUDIO_MUTE(n)			(n << 1)
104412d4ae6SYakir Yang #define v_VIDEO_MUTE(n)			(n << 0)
105412d4ae6SYakir Yang 
106412d4ae6SYakir Yang #define HDMI_VIDEO_TIMING_CTL		0x08
107412d4ae6SYakir Yang #define v_HSYNC_POLARITY(n)		(n << 3)
108412d4ae6SYakir Yang #define v_VSYNC_POLARITY(n)		(n << 2)
109412d4ae6SYakir Yang #define v_INETLACE(n)			(n << 1)
110412d4ae6SYakir Yang #define v_EXTERANL_VIDEO(n)		(n << 0)
111412d4ae6SYakir Yang 
112412d4ae6SYakir Yang #define HDMI_VIDEO_EXT_HTOTAL_L		0x09
113412d4ae6SYakir Yang #define HDMI_VIDEO_EXT_HTOTAL_H		0x0a
114412d4ae6SYakir Yang #define HDMI_VIDEO_EXT_HBLANK_L		0x0b
115412d4ae6SYakir Yang #define HDMI_VIDEO_EXT_HBLANK_H		0x0c
116412d4ae6SYakir Yang #define HDMI_VIDEO_EXT_HDELAY_L		0x0d
117412d4ae6SYakir Yang #define HDMI_VIDEO_EXT_HDELAY_H		0x0e
118412d4ae6SYakir Yang #define HDMI_VIDEO_EXT_HDURATION_L	0x0f
119412d4ae6SYakir Yang #define HDMI_VIDEO_EXT_HDURATION_H	0x10
120412d4ae6SYakir Yang #define HDMI_VIDEO_EXT_VTOTAL_L		0x11
121412d4ae6SYakir Yang #define HDMI_VIDEO_EXT_VTOTAL_H		0x12
122412d4ae6SYakir Yang #define HDMI_VIDEO_EXT_VBLANK		0x13
123412d4ae6SYakir Yang #define HDMI_VIDEO_EXT_VDELAY		0x14
124412d4ae6SYakir Yang #define HDMI_VIDEO_EXT_VDURATION	0x15
125412d4ae6SYakir Yang 
126412d4ae6SYakir Yang #define HDMI_VIDEO_CSC_COEF		0x18
127412d4ae6SYakir Yang 
128412d4ae6SYakir Yang #define HDMI_AUDIO_CTRL1		0x35
129412d4ae6SYakir Yang enum {
130412d4ae6SYakir Yang 	CTS_SOURCE_INTERNAL = 0,
131412d4ae6SYakir Yang 	CTS_SOURCE_EXTERNAL = 1,
132412d4ae6SYakir Yang };
133412d4ae6SYakir Yang #define v_CTS_SOURCE(n)			(n << 7)
134412d4ae6SYakir Yang 
135412d4ae6SYakir Yang enum {
136412d4ae6SYakir Yang 	DOWNSAMPLE_DISABLE = 0,
137412d4ae6SYakir Yang 	DOWNSAMPLE_1_2 = 1,
138412d4ae6SYakir Yang 	DOWNSAMPLE_1_4 = 2,
139412d4ae6SYakir Yang };
140412d4ae6SYakir Yang #define v_DOWN_SAMPLE(n)		(n << 5)
141412d4ae6SYakir Yang 
142412d4ae6SYakir Yang enum {
143412d4ae6SYakir Yang 	AUDIO_SOURCE_IIS = 0,
144412d4ae6SYakir Yang 	AUDIO_SOURCE_SPDIF = 1,
145412d4ae6SYakir Yang };
146412d4ae6SYakir Yang #define v_AUDIO_SOURCE(n)		(n << 3)
147412d4ae6SYakir Yang 
148412d4ae6SYakir Yang #define v_MCLK_ENABLE(n)		(n << 2)
149412d4ae6SYakir Yang enum {
150412d4ae6SYakir Yang 	MCLK_128FS = 0,
151412d4ae6SYakir Yang 	MCLK_256FS = 1,
152412d4ae6SYakir Yang 	MCLK_384FS = 2,
153412d4ae6SYakir Yang 	MCLK_512FS = 3,
154412d4ae6SYakir Yang };
155412d4ae6SYakir Yang #define v_MCLK_RATIO(n)			(n)
156412d4ae6SYakir Yang 
157412d4ae6SYakir Yang #define AUDIO_SAMPLE_RATE		0x37
158412d4ae6SYakir Yang enum {
159412d4ae6SYakir Yang 	AUDIO_32K = 0x3,
160412d4ae6SYakir Yang 	AUDIO_441K = 0x0,
161412d4ae6SYakir Yang 	AUDIO_48K = 0x2,
162412d4ae6SYakir Yang 	AUDIO_882K = 0x8,
163412d4ae6SYakir Yang 	AUDIO_96K = 0xa,
164412d4ae6SYakir Yang 	AUDIO_1764K = 0xc,
165412d4ae6SYakir Yang 	AUDIO_192K = 0xe,
166412d4ae6SYakir Yang };
167412d4ae6SYakir Yang 
168412d4ae6SYakir Yang #define AUDIO_I2S_MODE			0x38
169412d4ae6SYakir Yang enum {
170412d4ae6SYakir Yang 	I2S_CHANNEL_1_2 = 1,
171412d4ae6SYakir Yang 	I2S_CHANNEL_3_4 = 3,
172412d4ae6SYakir Yang 	I2S_CHANNEL_5_6 = 7,
173412d4ae6SYakir Yang 	I2S_CHANNEL_7_8 = 0xf
174412d4ae6SYakir Yang };
175412d4ae6SYakir Yang #define v_I2S_CHANNEL(n)		((n) << 2)
176412d4ae6SYakir Yang enum {
177412d4ae6SYakir Yang 	I2S_STANDARD = 0,
178412d4ae6SYakir Yang 	I2S_LEFT_JUSTIFIED = 1,
179412d4ae6SYakir Yang 	I2S_RIGHT_JUSTIFIED = 2,
180412d4ae6SYakir Yang };
181412d4ae6SYakir Yang #define v_I2S_MODE(n)			(n)
182412d4ae6SYakir Yang 
183412d4ae6SYakir Yang #define AUDIO_I2S_MAP			0x39
184412d4ae6SYakir Yang #define AUDIO_I2S_SWAPS_SPDIF		0x3a
185412d4ae6SYakir Yang #define v_SPIDF_FREQ(n)			(n)
186412d4ae6SYakir Yang 
187412d4ae6SYakir Yang #define N_32K				0x1000
188412d4ae6SYakir Yang #define N_441K				0x1880
189412d4ae6SYakir Yang #define N_882K				0x3100
190412d4ae6SYakir Yang #define N_1764K				0x6200
191412d4ae6SYakir Yang #define N_48K				0x1800
192412d4ae6SYakir Yang #define N_96K				0x3000
193412d4ae6SYakir Yang #define N_192K				0x6000
194412d4ae6SYakir Yang 
195412d4ae6SYakir Yang #define HDMI_AUDIO_CHANNEL_STATUS	0x3e
196412d4ae6SYakir Yang #define m_AUDIO_STATUS_NLPCM		(1 << 7)
197412d4ae6SYakir Yang #define m_AUDIO_STATUS_USE		(1 << 6)
198412d4ae6SYakir Yang #define m_AUDIO_STATUS_COPYRIGHT	(1 << 5)
199412d4ae6SYakir Yang #define m_AUDIO_STATUS_ADDITION		(3 << 2)
200412d4ae6SYakir Yang #define m_AUDIO_STATUS_CLK_ACCURACY	(2 << 0)
201412d4ae6SYakir Yang #define v_AUDIO_STATUS_NLPCM(n)		((n & 1) << 7)
202412d4ae6SYakir Yang #define AUDIO_N_H			0x3f
203412d4ae6SYakir Yang #define AUDIO_N_M			0x40
204412d4ae6SYakir Yang #define AUDIO_N_L			0x41
205412d4ae6SYakir Yang 
206412d4ae6SYakir Yang #define HDMI_AUDIO_CTS_H		0x45
207412d4ae6SYakir Yang #define HDMI_AUDIO_CTS_M		0x46
208412d4ae6SYakir Yang #define HDMI_AUDIO_CTS_L		0x47
209412d4ae6SYakir Yang 
210412d4ae6SYakir Yang #define HDMI_DDC_CLK_L			0x4b
211412d4ae6SYakir Yang #define HDMI_DDC_CLK_H			0x4c
212412d4ae6SYakir Yang 
213412d4ae6SYakir Yang #define HDMI_EDID_SEGMENT_POINTER	0x4d
214412d4ae6SYakir Yang #define HDMI_EDID_WORD_ADDR		0x4e
215412d4ae6SYakir Yang #define HDMI_EDID_FIFO_OFFSET		0x4f
216412d4ae6SYakir Yang #define HDMI_EDID_FIFO_ADDR		0x50
217412d4ae6SYakir Yang 
218412d4ae6SYakir Yang #define HDMI_PACKET_SEND_MANUAL		0x9c
219412d4ae6SYakir Yang #define HDMI_PACKET_SEND_AUTO		0x9d
220412d4ae6SYakir Yang #define m_PACKET_GCP_EN			(1 << 7)
221412d4ae6SYakir Yang #define m_PACKET_MSI_EN			(1 << 6)
222412d4ae6SYakir Yang #define m_PACKET_SDI_EN			(1 << 5)
223412d4ae6SYakir Yang #define m_PACKET_VSI_EN			(1 << 4)
224412d4ae6SYakir Yang #define v_PACKET_GCP_EN(n)		((n & 1) << 7)
225412d4ae6SYakir Yang #define v_PACKET_MSI_EN(n)		((n & 1) << 6)
226412d4ae6SYakir Yang #define v_PACKET_SDI_EN(n)		((n & 1) << 5)
227412d4ae6SYakir Yang #define v_PACKET_VSI_EN(n)		((n & 1) << 4)
228412d4ae6SYakir Yang 
229412d4ae6SYakir Yang #define HDMI_CONTROL_PACKET_BUF_INDEX	0x9f
230412d4ae6SYakir Yang enum {
231412d4ae6SYakir Yang 	INFOFRAME_VSI = 0x05,
232412d4ae6SYakir Yang 	INFOFRAME_AVI = 0x06,
233412d4ae6SYakir Yang 	INFOFRAME_AAI = 0x08,
234412d4ae6SYakir Yang };
235412d4ae6SYakir Yang 
236412d4ae6SYakir Yang #define HDMI_CONTROL_PACKET_ADDR	0xa0
237412d4ae6SYakir Yang #define HDMI_MAXIMUM_INFO_FRAME_SIZE	0x11
238412d4ae6SYakir Yang enum {
239412d4ae6SYakir Yang 	AVI_COLOR_MODE_RGB = 0,
240412d4ae6SYakir Yang 	AVI_COLOR_MODE_YCBCR422 = 1,
241412d4ae6SYakir Yang 	AVI_COLOR_MODE_YCBCR444 = 2,
242412d4ae6SYakir Yang 	AVI_COLORIMETRY_NO_DATA = 0,
243412d4ae6SYakir Yang 
244412d4ae6SYakir Yang 	AVI_COLORIMETRY_SMPTE_170M = 1,
245412d4ae6SYakir Yang 	AVI_COLORIMETRY_ITU709 = 2,
246412d4ae6SYakir Yang 	AVI_COLORIMETRY_EXTENDED = 3,
247412d4ae6SYakir Yang 
248412d4ae6SYakir Yang 	AVI_CODED_FRAME_ASPECT_NO_DATA = 0,
249412d4ae6SYakir Yang 	AVI_CODED_FRAME_ASPECT_4_3 = 1,
250412d4ae6SYakir Yang 	AVI_CODED_FRAME_ASPECT_16_9 = 2,
251412d4ae6SYakir Yang 
252412d4ae6SYakir Yang 	ACTIVE_ASPECT_RATE_SAME_AS_CODED_FRAME = 0x08,
253412d4ae6SYakir Yang 	ACTIVE_ASPECT_RATE_4_3 = 0x09,
254412d4ae6SYakir Yang 	ACTIVE_ASPECT_RATE_16_9 = 0x0A,
255412d4ae6SYakir Yang 	ACTIVE_ASPECT_RATE_14_9 = 0x0B,
256412d4ae6SYakir Yang };
257412d4ae6SYakir Yang 
258412d4ae6SYakir Yang #define HDMI_HDCP_CTRL			0x52
259412d4ae6SYakir Yang #define m_HDMI_DVI			(1 << 1)
260412d4ae6SYakir Yang #define v_HDMI_DVI(n)			(n << 1)
261412d4ae6SYakir Yang 
262412d4ae6SYakir Yang #define HDMI_INTERRUPT_MASK1		0xc0
263412d4ae6SYakir Yang #define HDMI_INTERRUPT_STATUS1		0xc1
264412d4ae6SYakir Yang #define	m_INT_ACTIVE_VSYNC		(1 << 5)
265412d4ae6SYakir Yang #define m_INT_EDID_READY		(1 << 2)
266412d4ae6SYakir Yang 
267412d4ae6SYakir Yang #define HDMI_INTERRUPT_MASK2		0xc2
268412d4ae6SYakir Yang #define HDMI_INTERRUPT_STATUS2		0xc3
269412d4ae6SYakir Yang #define m_INT_HDCP_ERR			(1 << 7)
270412d4ae6SYakir Yang #define m_INT_BKSV_FLAG			(1 << 6)
271412d4ae6SYakir Yang #define m_INT_HDCP_OK			(1 << 4)
272412d4ae6SYakir Yang 
273412d4ae6SYakir Yang #define HDMI_STATUS			0xc8
274412d4ae6SYakir Yang #define m_HOTPLUG			(1 << 7)
275412d4ae6SYakir Yang #define m_MASK_INT_HOTPLUG		(1 << 5)
276412d4ae6SYakir Yang #define m_INT_HOTPLUG			(1 << 1)
277412d4ae6SYakir Yang #define v_MASK_INT_HOTPLUG(n)		((n & 0x1) << 5)
278412d4ae6SYakir Yang 
279412d4ae6SYakir Yang #define HDMI_COLORBAR                   0xc9
280412d4ae6SYakir Yang 
281412d4ae6SYakir Yang #define HDMI_PHY_SYNC			0xce
282412d4ae6SYakir Yang #define HDMI_PHY_SYS_CTL		0xe0
283412d4ae6SYakir Yang #define m_TMDS_CLK_SOURCE		(1 << 5)
284412d4ae6SYakir Yang #define v_TMDS_FROM_PLL			(0 << 5)
285412d4ae6SYakir Yang #define v_TMDS_FROM_GEN			(1 << 5)
286412d4ae6SYakir Yang #define m_PHASE_CLK			(1 << 4)
287412d4ae6SYakir Yang #define v_DEFAULT_PHASE			(0 << 4)
288412d4ae6SYakir Yang #define v_SYNC_PHASE			(1 << 4)
289412d4ae6SYakir Yang #define m_TMDS_CURRENT_PWR		(1 << 3)
290412d4ae6SYakir Yang #define v_TURN_ON_CURRENT		(0 << 3)
291412d4ae6SYakir Yang #define v_CAT_OFF_CURRENT		(1 << 3)
292412d4ae6SYakir Yang #define m_BANDGAP_PWR			(1 << 2)
293412d4ae6SYakir Yang #define v_BANDGAP_PWR_UP		(0 << 2)
294412d4ae6SYakir Yang #define v_BANDGAP_PWR_DOWN		(1 << 2)
295412d4ae6SYakir Yang #define m_PLL_PWR			(1 << 1)
296412d4ae6SYakir Yang #define v_PLL_PWR_UP			(0 << 1)
297412d4ae6SYakir Yang #define v_PLL_PWR_DOWN			(1 << 1)
298412d4ae6SYakir Yang #define m_TMDS_CHG_PWR			(1 << 0)
299412d4ae6SYakir Yang #define v_TMDS_CHG_PWR_UP		(0 << 0)
300412d4ae6SYakir Yang #define v_TMDS_CHG_PWR_DOWN		(1 << 0)
301412d4ae6SYakir Yang 
302412d4ae6SYakir Yang #define HDMI_PHY_CHG_PWR		0xe1
303412d4ae6SYakir Yang #define v_CLK_CHG_PWR(n)		((n & 1) << 3)
304412d4ae6SYakir Yang #define v_DATA_CHG_PWR(n)		((n & 7) << 0)
305412d4ae6SYakir Yang 
306412d4ae6SYakir Yang #define HDMI_PHY_DRIVER			0xe2
307412d4ae6SYakir Yang #define v_CLK_MAIN_DRIVER(n)		(n << 4)
308412d4ae6SYakir Yang #define v_DATA_MAIN_DRIVER(n)		(n << 0)
309412d4ae6SYakir Yang 
310412d4ae6SYakir Yang #define HDMI_PHY_PRE_EMPHASIS		0xe3
311412d4ae6SYakir Yang #define v_PRE_EMPHASIS(n)		((n & 7) << 4)
312412d4ae6SYakir Yang #define v_CLK_PRE_DRIVER(n)		((n & 3) << 2)
313412d4ae6SYakir Yang #define v_DATA_PRE_DRIVER(n)		((n & 3) << 0)
314412d4ae6SYakir Yang 
315412d4ae6SYakir Yang #define HDMI_PHY_FEEDBACK_DIV_RATIO_LOW		0xe7
316412d4ae6SYakir Yang #define v_FEEDBACK_DIV_LOW(n)			(n & 0xff)
317412d4ae6SYakir Yang #define HDMI_PHY_FEEDBACK_DIV_RATIO_HIGH	0xe8
318412d4ae6SYakir Yang #define v_FEEDBACK_DIV_HIGH(n)			(n & 1)
319412d4ae6SYakir Yang 
320412d4ae6SYakir Yang #define HDMI_PHY_PRE_DIV_RATIO		0xed
321412d4ae6SYakir Yang #define v_PRE_DIV_RATIO(n)		(n & 0x1f)
322412d4ae6SYakir Yang 
323412d4ae6SYakir Yang #define HDMI_CEC_CTRL			0xd0
324412d4ae6SYakir Yang #define m_ADJUST_FOR_HISENSE		(1 << 6)
325412d4ae6SYakir Yang #define m_REJECT_RX_BROADCAST		(1 << 5)
326412d4ae6SYakir Yang #define m_BUSFREETIME_ENABLE		(1 << 2)
327412d4ae6SYakir Yang #define m_REJECT_RX			(1 << 1)
328412d4ae6SYakir Yang #define m_START_TX			(1 << 0)
329412d4ae6SYakir Yang 
330412d4ae6SYakir Yang #define HDMI_CEC_DATA			0xd1
331412d4ae6SYakir Yang #define HDMI_CEC_TX_OFFSET		0xd2
332412d4ae6SYakir Yang #define HDMI_CEC_RX_OFFSET		0xd3
333412d4ae6SYakir Yang #define HDMI_CEC_CLK_H			0xd4
334412d4ae6SYakir Yang #define HDMI_CEC_CLK_L			0xd5
335412d4ae6SYakir Yang #define HDMI_CEC_TX_LENGTH		0xd6
336412d4ae6SYakir Yang #define HDMI_CEC_RX_LENGTH		0xd7
337412d4ae6SYakir Yang #define HDMI_CEC_TX_INT_MASK		0xd8
338412d4ae6SYakir Yang #define m_TX_DONE			(1 << 3)
339412d4ae6SYakir Yang #define m_TX_NOACK			(1 << 2)
340412d4ae6SYakir Yang #define m_TX_BROADCAST_REJ		(1 << 1)
341412d4ae6SYakir Yang #define m_TX_BUSNOTFREE			(1 << 0)
342412d4ae6SYakir Yang 
343412d4ae6SYakir Yang #define HDMI_CEC_RX_INT_MASK		0xd9
344412d4ae6SYakir Yang #define m_RX_LA_ERR			(1 << 4)
345412d4ae6SYakir Yang #define m_RX_GLITCH			(1 << 3)
346412d4ae6SYakir Yang #define m_RX_DONE			(1 << 0)
347412d4ae6SYakir Yang 
348412d4ae6SYakir Yang #define HDMI_CEC_TX_INT			0xda
349412d4ae6SYakir Yang #define HDMI_CEC_RX_INT			0xdb
350412d4ae6SYakir Yang #define HDMI_CEC_BUSFREETIME_L		0xdc
351412d4ae6SYakir Yang #define HDMI_CEC_BUSFREETIME_H		0xdd
352412d4ae6SYakir Yang #define HDMI_CEC_LOGICADDR		0xde
353412d4ae6SYakir Yang 
354412d4ae6SYakir Yang #endif /* __INNO_HDMI_H__ */
355