19e32e16eSYakir Yang /*
29e32e16eSYakir Yang  * Rockchip SoC DP (Display Port) interface driver.
39e32e16eSYakir Yang  *
49e32e16eSYakir Yang  * Copyright (C) Fuzhou Rockchip Electronics Co., Ltd.
59e32e16eSYakir Yang  * Author: Andy Yan <andy.yan@rock-chips.com>
69e32e16eSYakir Yang  *         Yakir Yang <ykk@rock-chips.com>
79e32e16eSYakir Yang  *         Jeff Chen <jeff.chen@rock-chips.com>
89e32e16eSYakir Yang  *
99e32e16eSYakir Yang  * This program is free software; you can redistribute it and/or modify it
109e32e16eSYakir Yang  * under the terms of the GNU General Public License as published by the
119e32e16eSYakir Yang  * Free Software Foundation; either version 2 of the License, or (at your
129e32e16eSYakir Yang  * option) any later version.
139e32e16eSYakir Yang  */
149e32e16eSYakir Yang 
159e32e16eSYakir Yang #include <linux/component.h>
169e32e16eSYakir Yang #include <linux/mfd/syscon.h>
17d9c900b0SYakir Yang #include <linux/of_device.h>
189e32e16eSYakir Yang #include <linux/of_graph.h>
199e32e16eSYakir Yang #include <linux/regmap.h>
209e32e16eSYakir Yang #include <linux/reset.h>
219e32e16eSYakir Yang #include <linux/clk.h>
229e32e16eSYakir Yang 
239e32e16eSYakir Yang #include <drm/drmP.h>
249e32e16eSYakir Yang #include <drm/drm_crtc_helper.h>
259e32e16eSYakir Yang #include <drm/drm_dp_helper.h>
269e32e16eSYakir Yang #include <drm/drm_of.h>
279e32e16eSYakir Yang #include <drm/drm_panel.h>
289e32e16eSYakir Yang 
299e32e16eSYakir Yang #include <video/of_videomode.h>
309e32e16eSYakir Yang #include <video/videomode.h>
319e32e16eSYakir Yang 
329e32e16eSYakir Yang #include <drm/bridge/analogix_dp.h>
339e32e16eSYakir Yang 
349e32e16eSYakir Yang #include "rockchip_drm_drv.h"
359e32e16eSYakir Yang #include "rockchip_drm_vop.h"
369e32e16eSYakir Yang 
37d9c900b0SYakir Yang #define RK3288_GRF_SOC_CON6		0x25c
38d9c900b0SYakir Yang #define RK3288_EDP_LCDC_SEL		BIT(5)
3982872e42SYakir Yang #define RK3399_GRF_SOC_CON20		0x6250
4082872e42SYakir Yang #define RK3399_EDP_LCDC_SEL		BIT(5)
41d9c900b0SYakir Yang 
42d9c900b0SYakir Yang #define HIWORD_UPDATE(val, mask)	(val | (mask) << 16)
43d9c900b0SYakir Yang 
449e32e16eSYakir Yang #define to_dp(nm)	container_of(nm, struct rockchip_dp_device, nm)
459e32e16eSYakir Yang 
46d9c900b0SYakir Yang /**
47d9c900b0SYakir Yang  * struct rockchip_dp_chip_data - splite the grf setting of kind of chips
48d9c900b0SYakir Yang  * @lcdsel_grf_reg: grf register offset of lcdc select
49d9c900b0SYakir Yang  * @lcdsel_big: reg value of selecting vop big for eDP
50d9c900b0SYakir Yang  * @lcdsel_lit: reg value of selecting vop little for eDP
51d9c900b0SYakir Yang  * @chip_type: specific chip type
52d9c900b0SYakir Yang  */
53d9c900b0SYakir Yang struct rockchip_dp_chip_data {
54d9c900b0SYakir Yang 	u32	lcdsel_grf_reg;
55d9c900b0SYakir Yang 	u32	lcdsel_big;
56d9c900b0SYakir Yang 	u32	lcdsel_lit;
57d9c900b0SYakir Yang 	u32	chip_type;
58d9c900b0SYakir Yang };
599e32e16eSYakir Yang 
609e32e16eSYakir Yang struct rockchip_dp_device {
619e32e16eSYakir Yang 	struct drm_device        *drm_dev;
629e32e16eSYakir Yang 	struct device            *dev;
639e32e16eSYakir Yang 	struct drm_encoder       encoder;
649e32e16eSYakir Yang 	struct drm_display_mode  mode;
659e32e16eSYakir Yang 
669e32e16eSYakir Yang 	struct clk               *pclk;
679e32e16eSYakir Yang 	struct regmap            *grf;
689e32e16eSYakir Yang 	struct reset_control     *rst;
699e32e16eSYakir Yang 
70d9c900b0SYakir Yang 	const struct rockchip_dp_chip_data *data;
71d9c900b0SYakir Yang 
729e32e16eSYakir Yang 	struct analogix_dp_plat_data plat_data;
739e32e16eSYakir Yang };
749e32e16eSYakir Yang 
759e32e16eSYakir Yang static int rockchip_dp_pre_init(struct rockchip_dp_device *dp)
769e32e16eSYakir Yang {
779e32e16eSYakir Yang 	reset_control_assert(dp->rst);
789e32e16eSYakir Yang 	usleep_range(10, 20);
799e32e16eSYakir Yang 	reset_control_deassert(dp->rst);
809e32e16eSYakir Yang 
819e32e16eSYakir Yang 	return 0;
829e32e16eSYakir Yang }
839e32e16eSYakir Yang 
849e32e16eSYakir Yang static int rockchip_dp_poweron(struct analogix_dp_plat_data *plat_data)
859e32e16eSYakir Yang {
869e32e16eSYakir Yang 	struct rockchip_dp_device *dp = to_dp(plat_data);
879e32e16eSYakir Yang 	int ret;
889e32e16eSYakir Yang 
899e32e16eSYakir Yang 	ret = clk_prepare_enable(dp->pclk);
909e32e16eSYakir Yang 	if (ret < 0) {
919e32e16eSYakir Yang 		dev_err(dp->dev, "failed to enable pclk %d\n", ret);
929e32e16eSYakir Yang 		return ret;
939e32e16eSYakir Yang 	}
949e32e16eSYakir Yang 
959e32e16eSYakir Yang 	ret = rockchip_dp_pre_init(dp);
969e32e16eSYakir Yang 	if (ret < 0) {
979e32e16eSYakir Yang 		dev_err(dp->dev, "failed to dp pre init %d\n", ret);
989e32e16eSYakir Yang 		return ret;
999e32e16eSYakir Yang 	}
1009e32e16eSYakir Yang 
1019e32e16eSYakir Yang 	return 0;
1029e32e16eSYakir Yang }
1039e32e16eSYakir Yang 
1049e32e16eSYakir Yang static int rockchip_dp_powerdown(struct analogix_dp_plat_data *plat_data)
1059e32e16eSYakir Yang {
1069e32e16eSYakir Yang 	struct rockchip_dp_device *dp = to_dp(plat_data);
1079e32e16eSYakir Yang 
1089e32e16eSYakir Yang 	clk_disable_unprepare(dp->pclk);
1099e32e16eSYakir Yang 
1109e32e16eSYakir Yang 	return 0;
1119e32e16eSYakir Yang }
1129e32e16eSYakir Yang 
1139e32e16eSYakir Yang static bool
1149e32e16eSYakir Yang rockchip_dp_drm_encoder_mode_fixup(struct drm_encoder *encoder,
1159e32e16eSYakir Yang 				   const struct drm_display_mode *mode,
1169e32e16eSYakir Yang 				   struct drm_display_mode *adjusted_mode)
1179e32e16eSYakir Yang {
1189e32e16eSYakir Yang 	/* do nothing */
1199e32e16eSYakir Yang 	return true;
1209e32e16eSYakir Yang }
1219e32e16eSYakir Yang 
1229e32e16eSYakir Yang static void rockchip_dp_drm_encoder_mode_set(struct drm_encoder *encoder,
1239e32e16eSYakir Yang 					     struct drm_display_mode *mode,
1249e32e16eSYakir Yang 					     struct drm_display_mode *adjusted)
1259e32e16eSYakir Yang {
1269e32e16eSYakir Yang 	/* do nothing */
1279e32e16eSYakir Yang }
1289e32e16eSYakir Yang 
1299e32e16eSYakir Yang static void rockchip_dp_drm_encoder_enable(struct drm_encoder *encoder)
1309e32e16eSYakir Yang {
1319e32e16eSYakir Yang 	struct rockchip_dp_device *dp = to_dp(encoder);
1329e32e16eSYakir Yang 	int ret;
1339e32e16eSYakir Yang 	u32 val;
1349e32e16eSYakir Yang 
1359e32e16eSYakir Yang 	ret = drm_of_encoder_active_endpoint_id(dp->dev->of_node, encoder);
1369e32e16eSYakir Yang 	if (ret < 0)
1379e32e16eSYakir Yang 		return;
1389e32e16eSYakir Yang 
1399e32e16eSYakir Yang 	if (ret)
140d9c900b0SYakir Yang 		val = dp->data->lcdsel_lit;
1419e32e16eSYakir Yang 	else
142d9c900b0SYakir Yang 		val = dp->data->lcdsel_big;
1439e32e16eSYakir Yang 
1449e32e16eSYakir Yang 	dev_dbg(dp->dev, "vop %s output to dp\n", (ret) ? "LIT" : "BIG");
1459e32e16eSYakir Yang 
146d9c900b0SYakir Yang 	ret = regmap_write(dp->grf, dp->data->lcdsel_grf_reg, val);
1479e32e16eSYakir Yang 	if (ret != 0) {
1489e32e16eSYakir Yang 		dev_err(dp->dev, "Could not write to GRF: %d\n", ret);
1499e32e16eSYakir Yang 		return;
1509e32e16eSYakir Yang 	}
1519e32e16eSYakir Yang }
1529e32e16eSYakir Yang 
1539e32e16eSYakir Yang static void rockchip_dp_drm_encoder_nop(struct drm_encoder *encoder)
1549e32e16eSYakir Yang {
1559e32e16eSYakir Yang 	/* do nothing */
1569e32e16eSYakir Yang }
1579e32e16eSYakir Yang 
1584e257d9eSMark Yao static int
1594e257d9eSMark Yao rockchip_dp_drm_encoder_atomic_check(struct drm_encoder *encoder,
1604e257d9eSMark Yao 				      struct drm_crtc_state *crtc_state,
1614e257d9eSMark Yao 				      struct drm_connector_state *conn_state)
1624e257d9eSMark Yao {
1634e257d9eSMark Yao 	struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
16482872e42SYakir Yang 	struct rockchip_dp_device *dp = to_dp(encoder);
16582872e42SYakir Yang 	int ret;
1664e257d9eSMark Yao 
1674e257d9eSMark Yao 	/*
1684e257d9eSMark Yao 	 * FIXME(Yakir): driver should configure the CRTC output video
1694e257d9eSMark Yao 	 * mode with the display information which indicated the monitor
1704e257d9eSMark Yao 	 * support colorimetry.
1714e257d9eSMark Yao 	 *
1724e257d9eSMark Yao 	 * But don't know why the CRTC driver seems could only output the
1734e257d9eSMark Yao 	 * RGBaaa rightly. For example, if connect the "innolux,n116bge"
1744e257d9eSMark Yao 	 * eDP screen, EDID would indicated that screen only accepted the
1754e257d9eSMark Yao 	 * 6bpc mode. But if I configure CRTC to RGB666 output, then eDP
1764e257d9eSMark Yao 	 * screen would show a blue picture (RGB888 show a green picture).
1774e257d9eSMark Yao 	 * But if I configure CTRC to RGBaaa, and eDP driver still keep
1784e257d9eSMark Yao 	 * RGB666 input video mode, then screen would works prefect.
1794e257d9eSMark Yao 	 */
18082872e42SYakir Yang 
1814e257d9eSMark Yao 	s->output_mode = ROCKCHIP_OUT_MODE_AAAA;
1824e257d9eSMark Yao 	s->output_type = DRM_MODE_CONNECTOR_eDP;
18382872e42SYakir Yang 	if (dp->data->chip_type == RK3399_EDP) {
18482872e42SYakir Yang 		/*
18582872e42SYakir Yang 		 * For RK3399, VOP Lit must code the out mode to RGB888,
18682872e42SYakir Yang 		 * VOP Big must code the out mode to RGB10.
18782872e42SYakir Yang 		 */
18882872e42SYakir Yang 		ret = drm_of_encoder_active_endpoint_id(dp->dev->of_node,
18982872e42SYakir Yang 							encoder);
19082872e42SYakir Yang 		if (ret > 0)
19182872e42SYakir Yang 			s->output_mode = ROCKCHIP_OUT_MODE_P888;
19282872e42SYakir Yang 	}
1934e257d9eSMark Yao 
1944e257d9eSMark Yao 	return 0;
1954e257d9eSMark Yao }
1964e257d9eSMark Yao 
1979e32e16eSYakir Yang static struct drm_encoder_helper_funcs rockchip_dp_encoder_helper_funcs = {
1989e32e16eSYakir Yang 	.mode_fixup = rockchip_dp_drm_encoder_mode_fixup,
1999e32e16eSYakir Yang 	.mode_set = rockchip_dp_drm_encoder_mode_set,
2009e32e16eSYakir Yang 	.enable = rockchip_dp_drm_encoder_enable,
2019e32e16eSYakir Yang 	.disable = rockchip_dp_drm_encoder_nop,
2024e257d9eSMark Yao 	.atomic_check = rockchip_dp_drm_encoder_atomic_check,
2039e32e16eSYakir Yang };
2049e32e16eSYakir Yang 
2059e32e16eSYakir Yang static void rockchip_dp_drm_encoder_destroy(struct drm_encoder *encoder)
2069e32e16eSYakir Yang {
2079e32e16eSYakir Yang 	drm_encoder_cleanup(encoder);
2089e32e16eSYakir Yang }
2099e32e16eSYakir Yang 
2109e32e16eSYakir Yang static struct drm_encoder_funcs rockchip_dp_encoder_funcs = {
2119e32e16eSYakir Yang 	.destroy = rockchip_dp_drm_encoder_destroy,
2129e32e16eSYakir Yang };
2139e32e16eSYakir Yang 
2149e32e16eSYakir Yang static int rockchip_dp_init(struct rockchip_dp_device *dp)
2159e32e16eSYakir Yang {
2169e32e16eSYakir Yang 	struct device *dev = dp->dev;
2179e32e16eSYakir Yang 	struct device_node *np = dev->of_node;
2189e32e16eSYakir Yang 	int ret;
2199e32e16eSYakir Yang 
2209e32e16eSYakir Yang 	dp->grf = syscon_regmap_lookup_by_phandle(np, "rockchip,grf");
2219e32e16eSYakir Yang 	if (IS_ERR(dp->grf)) {
2229e32e16eSYakir Yang 		dev_err(dev, "failed to get rockchip,grf property\n");
2239e32e16eSYakir Yang 		return PTR_ERR(dp->grf);
2249e32e16eSYakir Yang 	}
2259e32e16eSYakir Yang 
2269e32e16eSYakir Yang 	dp->pclk = devm_clk_get(dev, "pclk");
2279e32e16eSYakir Yang 	if (IS_ERR(dp->pclk)) {
2289e32e16eSYakir Yang 		dev_err(dev, "failed to get pclk property\n");
2299e32e16eSYakir Yang 		return PTR_ERR(dp->pclk);
2309e32e16eSYakir Yang 	}
2319e32e16eSYakir Yang 
2329e32e16eSYakir Yang 	dp->rst = devm_reset_control_get(dev, "dp");
2339e32e16eSYakir Yang 	if (IS_ERR(dp->rst)) {
2349e32e16eSYakir Yang 		dev_err(dev, "failed to get dp reset control\n");
2359e32e16eSYakir Yang 		return PTR_ERR(dp->rst);
2369e32e16eSYakir Yang 	}
2379e32e16eSYakir Yang 
2389e32e16eSYakir Yang 	ret = clk_prepare_enable(dp->pclk);
2399e32e16eSYakir Yang 	if (ret < 0) {
2409e32e16eSYakir Yang 		dev_err(dp->dev, "failed to enable pclk %d\n", ret);
2419e32e16eSYakir Yang 		return ret;
2429e32e16eSYakir Yang 	}
2439e32e16eSYakir Yang 
2449e32e16eSYakir Yang 	ret = rockchip_dp_pre_init(dp);
2459e32e16eSYakir Yang 	if (ret < 0) {
2469e32e16eSYakir Yang 		dev_err(dp->dev, "failed to pre init %d\n", ret);
2479e32e16eSYakir Yang 		return ret;
2489e32e16eSYakir Yang 	}
2499e32e16eSYakir Yang 
2509e32e16eSYakir Yang 	return 0;
2519e32e16eSYakir Yang }
2529e32e16eSYakir Yang 
2539e32e16eSYakir Yang static int rockchip_dp_drm_create_encoder(struct rockchip_dp_device *dp)
2549e32e16eSYakir Yang {
2559e32e16eSYakir Yang 	struct drm_encoder *encoder = &dp->encoder;
2569e32e16eSYakir Yang 	struct drm_device *drm_dev = dp->drm_dev;
2579e32e16eSYakir Yang 	struct device *dev = dp->dev;
2589e32e16eSYakir Yang 	int ret;
2599e32e16eSYakir Yang 
2609e32e16eSYakir Yang 	encoder->possible_crtcs = drm_of_find_possible_crtcs(drm_dev,
2619e32e16eSYakir Yang 							     dev->of_node);
2629e32e16eSYakir Yang 	DRM_DEBUG_KMS("possible_crtcs = 0x%x\n", encoder->possible_crtcs);
2639e32e16eSYakir Yang 
2649e32e16eSYakir Yang 	ret = drm_encoder_init(drm_dev, encoder, &rockchip_dp_encoder_funcs,
2659e32e16eSYakir Yang 			       DRM_MODE_ENCODER_TMDS, NULL);
2669e32e16eSYakir Yang 	if (ret) {
2679e32e16eSYakir Yang 		DRM_ERROR("failed to initialize encoder with drm\n");
2689e32e16eSYakir Yang 		return ret;
2699e32e16eSYakir Yang 	}
2709e32e16eSYakir Yang 
2719e32e16eSYakir Yang 	drm_encoder_helper_add(encoder, &rockchip_dp_encoder_helper_funcs);
2729e32e16eSYakir Yang 
2739e32e16eSYakir Yang 	return 0;
2749e32e16eSYakir Yang }
2759e32e16eSYakir Yang 
2769e32e16eSYakir Yang static int rockchip_dp_bind(struct device *dev, struct device *master,
2779e32e16eSYakir Yang 			    void *data)
2789e32e16eSYakir Yang {
2799e32e16eSYakir Yang 	struct rockchip_dp_device *dp = dev_get_drvdata(dev);
280d9c900b0SYakir Yang 	const struct rockchip_dp_chip_data *dp_data;
2819e32e16eSYakir Yang 	struct drm_device *drm_dev = data;
2829e32e16eSYakir Yang 	int ret;
2839e32e16eSYakir Yang 
2849e32e16eSYakir Yang 	/*
2859e32e16eSYakir Yang 	 * Just like the probe function said, we don't need the
2869e32e16eSYakir Yang 	 * device drvrate anymore, we should leave the charge to
2879e32e16eSYakir Yang 	 * analogix dp driver, set the device drvdata to NULL.
2889e32e16eSYakir Yang 	 */
2899e32e16eSYakir Yang 	dev_set_drvdata(dev, NULL);
2909e32e16eSYakir Yang 
291d9c900b0SYakir Yang 	dp_data = of_device_get_match_data(dev);
292d9c900b0SYakir Yang 	if (!dp_data)
293d9c900b0SYakir Yang 		return -ENODEV;
294d9c900b0SYakir Yang 
2959e32e16eSYakir Yang 	ret = rockchip_dp_init(dp);
2969e32e16eSYakir Yang 	if (ret < 0)
2979e32e16eSYakir Yang 		return ret;
2989e32e16eSYakir Yang 
299d9c900b0SYakir Yang 	dp->data = dp_data;
3009e32e16eSYakir Yang 	dp->drm_dev = drm_dev;
3019e32e16eSYakir Yang 
3029e32e16eSYakir Yang 	ret = rockchip_dp_drm_create_encoder(dp);
3039e32e16eSYakir Yang 	if (ret) {
3049e32e16eSYakir Yang 		DRM_ERROR("failed to create drm encoder\n");
3059e32e16eSYakir Yang 		return ret;
3069e32e16eSYakir Yang 	}
3079e32e16eSYakir Yang 
3089e32e16eSYakir Yang 	dp->plat_data.encoder = &dp->encoder;
3099e32e16eSYakir Yang 
310d9c900b0SYakir Yang 	dp->plat_data.dev_type = dp->data->chip_type;
3119e32e16eSYakir Yang 	dp->plat_data.power_on = rockchip_dp_poweron;
3129e32e16eSYakir Yang 	dp->plat_data.power_off = rockchip_dp_powerdown;
3139e32e16eSYakir Yang 
3149e32e16eSYakir Yang 	return analogix_dp_bind(dev, dp->drm_dev, &dp->plat_data);
3159e32e16eSYakir Yang }
3169e32e16eSYakir Yang 
3179e32e16eSYakir Yang static void rockchip_dp_unbind(struct device *dev, struct device *master,
3189e32e16eSYakir Yang 			       void *data)
3199e32e16eSYakir Yang {
3209e32e16eSYakir Yang 	return analogix_dp_unbind(dev, master, data);
3219e32e16eSYakir Yang }
3229e32e16eSYakir Yang 
3239e32e16eSYakir Yang static const struct component_ops rockchip_dp_component_ops = {
3249e32e16eSYakir Yang 	.bind = rockchip_dp_bind,
3259e32e16eSYakir Yang 	.unbind = rockchip_dp_unbind,
3269e32e16eSYakir Yang };
3279e32e16eSYakir Yang 
3289e32e16eSYakir Yang static int rockchip_dp_probe(struct platform_device *pdev)
3299e32e16eSYakir Yang {
3309e32e16eSYakir Yang 	struct device *dev = &pdev->dev;
3319e32e16eSYakir Yang 	struct device_node *panel_node, *port, *endpoint;
3329e32e16eSYakir Yang 	struct rockchip_dp_device *dp;
3339e32e16eSYakir Yang 	struct drm_panel *panel;
3349e32e16eSYakir Yang 
3359e32e16eSYakir Yang 	port = of_graph_get_port_by_id(dev->of_node, 1);
3369e32e16eSYakir Yang 	if (!port) {
3379e32e16eSYakir Yang 		dev_err(dev, "can't find output port\n");
3389e32e16eSYakir Yang 		return -EINVAL;
3399e32e16eSYakir Yang 	}
3409e32e16eSYakir Yang 
3419e32e16eSYakir Yang 	endpoint = of_get_child_by_name(port, "endpoint");
3429e32e16eSYakir Yang 	of_node_put(port);
3439e32e16eSYakir Yang 	if (!endpoint) {
3449e32e16eSYakir Yang 		dev_err(dev, "no output endpoint found\n");
3459e32e16eSYakir Yang 		return -EINVAL;
3469e32e16eSYakir Yang 	}
3479e32e16eSYakir Yang 
3489e32e16eSYakir Yang 	panel_node = of_graph_get_remote_port_parent(endpoint);
3499e32e16eSYakir Yang 	of_node_put(endpoint);
3509e32e16eSYakir Yang 	if (!panel_node) {
3519e32e16eSYakir Yang 		dev_err(dev, "no output node found\n");
3529e32e16eSYakir Yang 		return -EINVAL;
3539e32e16eSYakir Yang 	}
3549e32e16eSYakir Yang 
3559e32e16eSYakir Yang 	panel = of_drm_find_panel(panel_node);
3569e32e16eSYakir Yang 	if (!panel) {
3579e32e16eSYakir Yang 		DRM_ERROR("failed to find panel\n");
3589e32e16eSYakir Yang 		of_node_put(panel_node);
3599e32e16eSYakir Yang 		return -EPROBE_DEFER;
3609e32e16eSYakir Yang 	}
3619e32e16eSYakir Yang 
3629e32e16eSYakir Yang 	of_node_put(panel_node);
3639e32e16eSYakir Yang 
3649e32e16eSYakir Yang 	dp = devm_kzalloc(dev, sizeof(*dp), GFP_KERNEL);
3659e32e16eSYakir Yang 	if (!dp)
3669e32e16eSYakir Yang 		return -ENOMEM;
3679e32e16eSYakir Yang 
3689e32e16eSYakir Yang 	dp->dev = dev;
3699e32e16eSYakir Yang 
3709e32e16eSYakir Yang 	dp->plat_data.panel = panel;
3719e32e16eSYakir Yang 
3729e32e16eSYakir Yang 	/*
3739e32e16eSYakir Yang 	 * We just use the drvdata until driver run into component
3749e32e16eSYakir Yang 	 * add function, and then we would set drvdata to null, so
3759e32e16eSYakir Yang 	 * that analogix dp driver could take charge of the drvdata.
3769e32e16eSYakir Yang 	 */
3779e32e16eSYakir Yang 	platform_set_drvdata(pdev, dp);
3789e32e16eSYakir Yang 
3799e32e16eSYakir Yang 	return component_add(dev, &rockchip_dp_component_ops);
3809e32e16eSYakir Yang }
3819e32e16eSYakir Yang 
3829e32e16eSYakir Yang static int rockchip_dp_remove(struct platform_device *pdev)
3839e32e16eSYakir Yang {
3849e32e16eSYakir Yang 	component_del(&pdev->dev, &rockchip_dp_component_ops);
3859e32e16eSYakir Yang 
3869e32e16eSYakir Yang 	return 0;
3879e32e16eSYakir Yang }
3889e32e16eSYakir Yang 
3899e32e16eSYakir Yang static const struct dev_pm_ops rockchip_dp_pm_ops = {
390fe64ba5cSTomeu Vizoso #ifdef CONFIG_PM_SLEEP
391fe64ba5cSTomeu Vizoso 	.suspend = analogix_dp_suspend,
392fe64ba5cSTomeu Vizoso 	.resume_early = analogix_dp_resume,
393fe64ba5cSTomeu Vizoso #endif
3949e32e16eSYakir Yang };
3959e32e16eSYakir Yang 
39682872e42SYakir Yang static const struct rockchip_dp_chip_data rk3399_edp = {
39782872e42SYakir Yang 	.lcdsel_grf_reg = RK3399_GRF_SOC_CON20,
39882872e42SYakir Yang 	.lcdsel_big = HIWORD_UPDATE(0, RK3399_EDP_LCDC_SEL),
39982872e42SYakir Yang 	.lcdsel_lit = HIWORD_UPDATE(RK3399_EDP_LCDC_SEL, RK3399_EDP_LCDC_SEL),
40082872e42SYakir Yang 	.chip_type = RK3399_EDP,
40182872e42SYakir Yang };
40282872e42SYakir Yang 
403d9c900b0SYakir Yang static const struct rockchip_dp_chip_data rk3288_dp = {
404d9c900b0SYakir Yang 	.lcdsel_grf_reg = RK3288_GRF_SOC_CON6,
405d9c900b0SYakir Yang 	.lcdsel_big = HIWORD_UPDATE(0, RK3288_EDP_LCDC_SEL),
406d9c900b0SYakir Yang 	.lcdsel_lit = HIWORD_UPDATE(RK3288_EDP_LCDC_SEL, RK3288_EDP_LCDC_SEL),
407d9c900b0SYakir Yang 	.chip_type = RK3288_DP,
408d9c900b0SYakir Yang };
409d9c900b0SYakir Yang 
4109e32e16eSYakir Yang static const struct of_device_id rockchip_dp_dt_ids[] = {
411d9c900b0SYakir Yang 	{.compatible = "rockchip,rk3288-dp", .data = &rk3288_dp },
41282872e42SYakir Yang 	{.compatible = "rockchip,rk3399-edp", .data = &rk3399_edp },
4139e32e16eSYakir Yang 	{}
4149e32e16eSYakir Yang };
4159e32e16eSYakir Yang MODULE_DEVICE_TABLE(of, rockchip_dp_dt_ids);
4169e32e16eSYakir Yang 
4179e32e16eSYakir Yang static struct platform_driver rockchip_dp_driver = {
4189e32e16eSYakir Yang 	.probe = rockchip_dp_probe,
4199e32e16eSYakir Yang 	.remove = rockchip_dp_remove,
4209e32e16eSYakir Yang 	.driver = {
4219e32e16eSYakir Yang 		   .name = "rockchip-dp",
4229e32e16eSYakir Yang 		   .owner = THIS_MODULE,
4239e32e16eSYakir Yang 		   .pm = &rockchip_dp_pm_ops,
4249e32e16eSYakir Yang 		   .of_match_table = of_match_ptr(rockchip_dp_dt_ids),
4259e32e16eSYakir Yang 	},
4269e32e16eSYakir Yang };
4279e32e16eSYakir Yang 
4289e32e16eSYakir Yang module_platform_driver(rockchip_dp_driver);
4299e32e16eSYakir Yang 
4309e32e16eSYakir Yang MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
4319e32e16eSYakir Yang MODULE_AUTHOR("Jeff chen <jeff.chen@rock-chips.com>");
4329e32e16eSYakir Yang MODULE_DESCRIPTION("Rockchip Specific Analogix-DP Driver Extension");
4339e32e16eSYakir Yang MODULE_LICENSE("GPL v2");
434