1 /* 2 * Copyright 2011 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: Alex Deucher 23 */ 24 #include <linux/firmware.h> 25 #include <linux/platform_device.h> 26 #include <linux/slab.h> 27 #include <linux/module.h> 28 #include "drmP.h" 29 #include "radeon.h" 30 #include "radeon_asic.h" 31 #include "radeon_drm.h" 32 #include "sid.h" 33 #include "atom.h" 34 #include "si_blit_shaders.h" 35 36 #define SI_PFP_UCODE_SIZE 2144 37 #define SI_PM4_UCODE_SIZE 2144 38 #define SI_CE_UCODE_SIZE 2144 39 #define SI_RLC_UCODE_SIZE 2048 40 #define SI_MC_UCODE_SIZE 7769 41 42 MODULE_FIRMWARE("radeon/TAHITI_pfp.bin"); 43 MODULE_FIRMWARE("radeon/TAHITI_me.bin"); 44 MODULE_FIRMWARE("radeon/TAHITI_ce.bin"); 45 MODULE_FIRMWARE("radeon/TAHITI_mc.bin"); 46 MODULE_FIRMWARE("radeon/TAHITI_rlc.bin"); 47 MODULE_FIRMWARE("radeon/PITCAIRN_pfp.bin"); 48 MODULE_FIRMWARE("radeon/PITCAIRN_me.bin"); 49 MODULE_FIRMWARE("radeon/PITCAIRN_ce.bin"); 50 MODULE_FIRMWARE("radeon/PITCAIRN_mc.bin"); 51 MODULE_FIRMWARE("radeon/PITCAIRN_rlc.bin"); 52 MODULE_FIRMWARE("radeon/VERDE_pfp.bin"); 53 MODULE_FIRMWARE("radeon/VERDE_me.bin"); 54 MODULE_FIRMWARE("radeon/VERDE_ce.bin"); 55 MODULE_FIRMWARE("radeon/VERDE_mc.bin"); 56 MODULE_FIRMWARE("radeon/VERDE_rlc.bin"); 57 58 extern int r600_ih_ring_alloc(struct radeon_device *rdev); 59 extern void r600_ih_ring_fini(struct radeon_device *rdev); 60 extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev); 61 extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save); 62 extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save); 63 extern u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev); 64 65 /* get temperature in millidegrees */ 66 int si_get_temp(struct radeon_device *rdev) 67 { 68 u32 temp; 69 int actual_temp = 0; 70 71 temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >> 72 CTF_TEMP_SHIFT; 73 74 if (temp & 0x200) 75 actual_temp = 255; 76 else 77 actual_temp = temp & 0x1ff; 78 79 actual_temp = (actual_temp * 1000); 80 81 return actual_temp; 82 } 83 84 #define TAHITI_IO_MC_REGS_SIZE 36 85 86 static const u32 tahiti_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = { 87 {0x0000006f, 0x03044000}, 88 {0x00000070, 0x0480c018}, 89 {0x00000071, 0x00000040}, 90 {0x00000072, 0x01000000}, 91 {0x00000074, 0x000000ff}, 92 {0x00000075, 0x00143400}, 93 {0x00000076, 0x08ec0800}, 94 {0x00000077, 0x040000cc}, 95 {0x00000079, 0x00000000}, 96 {0x0000007a, 0x21000409}, 97 {0x0000007c, 0x00000000}, 98 {0x0000007d, 0xe8000000}, 99 {0x0000007e, 0x044408a8}, 100 {0x0000007f, 0x00000003}, 101 {0x00000080, 0x00000000}, 102 {0x00000081, 0x01000000}, 103 {0x00000082, 0x02000000}, 104 {0x00000083, 0x00000000}, 105 {0x00000084, 0xe3f3e4f4}, 106 {0x00000085, 0x00052024}, 107 {0x00000087, 0x00000000}, 108 {0x00000088, 0x66036603}, 109 {0x00000089, 0x01000000}, 110 {0x0000008b, 0x1c0a0000}, 111 {0x0000008c, 0xff010000}, 112 {0x0000008e, 0xffffefff}, 113 {0x0000008f, 0xfff3efff}, 114 {0x00000090, 0xfff3efbf}, 115 {0x00000094, 0x00101101}, 116 {0x00000095, 0x00000fff}, 117 {0x00000096, 0x00116fff}, 118 {0x00000097, 0x60010000}, 119 {0x00000098, 0x10010000}, 120 {0x00000099, 0x00006000}, 121 {0x0000009a, 0x00001000}, 122 {0x0000009f, 0x00a77400} 123 }; 124 125 static const u32 pitcairn_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = { 126 {0x0000006f, 0x03044000}, 127 {0x00000070, 0x0480c018}, 128 {0x00000071, 0x00000040}, 129 {0x00000072, 0x01000000}, 130 {0x00000074, 0x000000ff}, 131 {0x00000075, 0x00143400}, 132 {0x00000076, 0x08ec0800}, 133 {0x00000077, 0x040000cc}, 134 {0x00000079, 0x00000000}, 135 {0x0000007a, 0x21000409}, 136 {0x0000007c, 0x00000000}, 137 {0x0000007d, 0xe8000000}, 138 {0x0000007e, 0x044408a8}, 139 {0x0000007f, 0x00000003}, 140 {0x00000080, 0x00000000}, 141 {0x00000081, 0x01000000}, 142 {0x00000082, 0x02000000}, 143 {0x00000083, 0x00000000}, 144 {0x00000084, 0xe3f3e4f4}, 145 {0x00000085, 0x00052024}, 146 {0x00000087, 0x00000000}, 147 {0x00000088, 0x66036603}, 148 {0x00000089, 0x01000000}, 149 {0x0000008b, 0x1c0a0000}, 150 {0x0000008c, 0xff010000}, 151 {0x0000008e, 0xffffefff}, 152 {0x0000008f, 0xfff3efff}, 153 {0x00000090, 0xfff3efbf}, 154 {0x00000094, 0x00101101}, 155 {0x00000095, 0x00000fff}, 156 {0x00000096, 0x00116fff}, 157 {0x00000097, 0x60010000}, 158 {0x00000098, 0x10010000}, 159 {0x00000099, 0x00006000}, 160 {0x0000009a, 0x00001000}, 161 {0x0000009f, 0x00a47400} 162 }; 163 164 static const u32 verde_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = { 165 {0x0000006f, 0x03044000}, 166 {0x00000070, 0x0480c018}, 167 {0x00000071, 0x00000040}, 168 {0x00000072, 0x01000000}, 169 {0x00000074, 0x000000ff}, 170 {0x00000075, 0x00143400}, 171 {0x00000076, 0x08ec0800}, 172 {0x00000077, 0x040000cc}, 173 {0x00000079, 0x00000000}, 174 {0x0000007a, 0x21000409}, 175 {0x0000007c, 0x00000000}, 176 {0x0000007d, 0xe8000000}, 177 {0x0000007e, 0x044408a8}, 178 {0x0000007f, 0x00000003}, 179 {0x00000080, 0x00000000}, 180 {0x00000081, 0x01000000}, 181 {0x00000082, 0x02000000}, 182 {0x00000083, 0x00000000}, 183 {0x00000084, 0xe3f3e4f4}, 184 {0x00000085, 0x00052024}, 185 {0x00000087, 0x00000000}, 186 {0x00000088, 0x66036603}, 187 {0x00000089, 0x01000000}, 188 {0x0000008b, 0x1c0a0000}, 189 {0x0000008c, 0xff010000}, 190 {0x0000008e, 0xffffefff}, 191 {0x0000008f, 0xfff3efff}, 192 {0x00000090, 0xfff3efbf}, 193 {0x00000094, 0x00101101}, 194 {0x00000095, 0x00000fff}, 195 {0x00000096, 0x00116fff}, 196 {0x00000097, 0x60010000}, 197 {0x00000098, 0x10010000}, 198 {0x00000099, 0x00006000}, 199 {0x0000009a, 0x00001000}, 200 {0x0000009f, 0x00a37400} 201 }; 202 203 /* ucode loading */ 204 static int si_mc_load_microcode(struct radeon_device *rdev) 205 { 206 const __be32 *fw_data; 207 u32 running, blackout = 0; 208 u32 *io_mc_regs; 209 int i, ucode_size, regs_size; 210 211 if (!rdev->mc_fw) 212 return -EINVAL; 213 214 switch (rdev->family) { 215 case CHIP_TAHITI: 216 io_mc_regs = (u32 *)&tahiti_io_mc_regs; 217 ucode_size = SI_MC_UCODE_SIZE; 218 regs_size = TAHITI_IO_MC_REGS_SIZE; 219 break; 220 case CHIP_PITCAIRN: 221 io_mc_regs = (u32 *)&pitcairn_io_mc_regs; 222 ucode_size = SI_MC_UCODE_SIZE; 223 regs_size = TAHITI_IO_MC_REGS_SIZE; 224 break; 225 case CHIP_VERDE: 226 default: 227 io_mc_regs = (u32 *)&verde_io_mc_regs; 228 ucode_size = SI_MC_UCODE_SIZE; 229 regs_size = TAHITI_IO_MC_REGS_SIZE; 230 break; 231 } 232 233 running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK; 234 235 if (running == 0) { 236 if (running) { 237 blackout = RREG32(MC_SHARED_BLACKOUT_CNTL); 238 WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1); 239 } 240 241 /* reset the engine and set to writable */ 242 WREG32(MC_SEQ_SUP_CNTL, 0x00000008); 243 WREG32(MC_SEQ_SUP_CNTL, 0x00000010); 244 245 /* load mc io regs */ 246 for (i = 0; i < regs_size; i++) { 247 WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]); 248 WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]); 249 } 250 /* load the MC ucode */ 251 fw_data = (const __be32 *)rdev->mc_fw->data; 252 for (i = 0; i < ucode_size; i++) 253 WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++)); 254 255 /* put the engine back into the active state */ 256 WREG32(MC_SEQ_SUP_CNTL, 0x00000008); 257 WREG32(MC_SEQ_SUP_CNTL, 0x00000004); 258 WREG32(MC_SEQ_SUP_CNTL, 0x00000001); 259 260 /* wait for training to complete */ 261 for (i = 0; i < rdev->usec_timeout; i++) { 262 if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0) 263 break; 264 udelay(1); 265 } 266 for (i = 0; i < rdev->usec_timeout; i++) { 267 if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1) 268 break; 269 udelay(1); 270 } 271 272 if (running) 273 WREG32(MC_SHARED_BLACKOUT_CNTL, blackout); 274 } 275 276 return 0; 277 } 278 279 static int si_init_microcode(struct radeon_device *rdev) 280 { 281 struct platform_device *pdev; 282 const char *chip_name; 283 const char *rlc_chip_name; 284 size_t pfp_req_size, me_req_size, ce_req_size, rlc_req_size, mc_req_size; 285 char fw_name[30]; 286 int err; 287 288 DRM_DEBUG("\n"); 289 290 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0); 291 err = IS_ERR(pdev); 292 if (err) { 293 printk(KERN_ERR "radeon_cp: Failed to register firmware\n"); 294 return -EINVAL; 295 } 296 297 switch (rdev->family) { 298 case CHIP_TAHITI: 299 chip_name = "TAHITI"; 300 rlc_chip_name = "TAHITI"; 301 pfp_req_size = SI_PFP_UCODE_SIZE * 4; 302 me_req_size = SI_PM4_UCODE_SIZE * 4; 303 ce_req_size = SI_CE_UCODE_SIZE * 4; 304 rlc_req_size = SI_RLC_UCODE_SIZE * 4; 305 mc_req_size = SI_MC_UCODE_SIZE * 4; 306 break; 307 case CHIP_PITCAIRN: 308 chip_name = "PITCAIRN"; 309 rlc_chip_name = "PITCAIRN"; 310 pfp_req_size = SI_PFP_UCODE_SIZE * 4; 311 me_req_size = SI_PM4_UCODE_SIZE * 4; 312 ce_req_size = SI_CE_UCODE_SIZE * 4; 313 rlc_req_size = SI_RLC_UCODE_SIZE * 4; 314 mc_req_size = SI_MC_UCODE_SIZE * 4; 315 break; 316 case CHIP_VERDE: 317 chip_name = "VERDE"; 318 rlc_chip_name = "VERDE"; 319 pfp_req_size = SI_PFP_UCODE_SIZE * 4; 320 me_req_size = SI_PM4_UCODE_SIZE * 4; 321 ce_req_size = SI_CE_UCODE_SIZE * 4; 322 rlc_req_size = SI_RLC_UCODE_SIZE * 4; 323 mc_req_size = SI_MC_UCODE_SIZE * 4; 324 break; 325 default: BUG(); 326 } 327 328 DRM_INFO("Loading %s Microcode\n", chip_name); 329 330 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name); 331 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev); 332 if (err) 333 goto out; 334 if (rdev->pfp_fw->size != pfp_req_size) { 335 printk(KERN_ERR 336 "si_cp: Bogus length %zu in firmware \"%s\"\n", 337 rdev->pfp_fw->size, fw_name); 338 err = -EINVAL; 339 goto out; 340 } 341 342 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name); 343 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev); 344 if (err) 345 goto out; 346 if (rdev->me_fw->size != me_req_size) { 347 printk(KERN_ERR 348 "si_cp: Bogus length %zu in firmware \"%s\"\n", 349 rdev->me_fw->size, fw_name); 350 err = -EINVAL; 351 } 352 353 snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name); 354 err = request_firmware(&rdev->ce_fw, fw_name, &pdev->dev); 355 if (err) 356 goto out; 357 if (rdev->ce_fw->size != ce_req_size) { 358 printk(KERN_ERR 359 "si_cp: Bogus length %zu in firmware \"%s\"\n", 360 rdev->ce_fw->size, fw_name); 361 err = -EINVAL; 362 } 363 364 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name); 365 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev); 366 if (err) 367 goto out; 368 if (rdev->rlc_fw->size != rlc_req_size) { 369 printk(KERN_ERR 370 "si_rlc: Bogus length %zu in firmware \"%s\"\n", 371 rdev->rlc_fw->size, fw_name); 372 err = -EINVAL; 373 } 374 375 snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name); 376 err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev); 377 if (err) 378 goto out; 379 if (rdev->mc_fw->size != mc_req_size) { 380 printk(KERN_ERR 381 "si_mc: Bogus length %zu in firmware \"%s\"\n", 382 rdev->mc_fw->size, fw_name); 383 err = -EINVAL; 384 } 385 386 out: 387 platform_device_unregister(pdev); 388 389 if (err) { 390 if (err != -EINVAL) 391 printk(KERN_ERR 392 "si_cp: Failed to load firmware \"%s\"\n", 393 fw_name); 394 release_firmware(rdev->pfp_fw); 395 rdev->pfp_fw = NULL; 396 release_firmware(rdev->me_fw); 397 rdev->me_fw = NULL; 398 release_firmware(rdev->ce_fw); 399 rdev->ce_fw = NULL; 400 release_firmware(rdev->rlc_fw); 401 rdev->rlc_fw = NULL; 402 release_firmware(rdev->mc_fw); 403 rdev->mc_fw = NULL; 404 } 405 return err; 406 } 407 408 /* watermark setup */ 409 static u32 dce6_line_buffer_adjust(struct radeon_device *rdev, 410 struct radeon_crtc *radeon_crtc, 411 struct drm_display_mode *mode, 412 struct drm_display_mode *other_mode) 413 { 414 u32 tmp; 415 /* 416 * Line Buffer Setup 417 * There are 3 line buffers, each one shared by 2 display controllers. 418 * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between 419 * the display controllers. The paritioning is done via one of four 420 * preset allocations specified in bits 21:20: 421 * 0 - half lb 422 * 2 - whole lb, other crtc must be disabled 423 */ 424 /* this can get tricky if we have two large displays on a paired group 425 * of crtcs. Ideally for multiple large displays we'd assign them to 426 * non-linked crtcs for maximum line buffer allocation. 427 */ 428 if (radeon_crtc->base.enabled && mode) { 429 if (other_mode) 430 tmp = 0; /* 1/2 */ 431 else 432 tmp = 2; /* whole */ 433 } else 434 tmp = 0; 435 436 WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, 437 DC_LB_MEMORY_CONFIG(tmp)); 438 439 if (radeon_crtc->base.enabled && mode) { 440 switch (tmp) { 441 case 0: 442 default: 443 return 4096 * 2; 444 case 2: 445 return 8192 * 2; 446 } 447 } 448 449 /* controller not enabled, so no lb used */ 450 return 0; 451 } 452 453 static u32 si_get_number_of_dram_channels(struct radeon_device *rdev) 454 { 455 u32 tmp = RREG32(MC_SHARED_CHMAP); 456 457 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) { 458 case 0: 459 default: 460 return 1; 461 case 1: 462 return 2; 463 case 2: 464 return 4; 465 case 3: 466 return 8; 467 case 4: 468 return 3; 469 case 5: 470 return 6; 471 case 6: 472 return 10; 473 case 7: 474 return 12; 475 case 8: 476 return 16; 477 } 478 } 479 480 struct dce6_wm_params { 481 u32 dram_channels; /* number of dram channels */ 482 u32 yclk; /* bandwidth per dram data pin in kHz */ 483 u32 sclk; /* engine clock in kHz */ 484 u32 disp_clk; /* display clock in kHz */ 485 u32 src_width; /* viewport width */ 486 u32 active_time; /* active display time in ns */ 487 u32 blank_time; /* blank time in ns */ 488 bool interlaced; /* mode is interlaced */ 489 fixed20_12 vsc; /* vertical scale ratio */ 490 u32 num_heads; /* number of active crtcs */ 491 u32 bytes_per_pixel; /* bytes per pixel display + overlay */ 492 u32 lb_size; /* line buffer allocated to pipe */ 493 u32 vtaps; /* vertical scaler taps */ 494 }; 495 496 static u32 dce6_dram_bandwidth(struct dce6_wm_params *wm) 497 { 498 /* Calculate raw DRAM Bandwidth */ 499 fixed20_12 dram_efficiency; /* 0.7 */ 500 fixed20_12 yclk, dram_channels, bandwidth; 501 fixed20_12 a; 502 503 a.full = dfixed_const(1000); 504 yclk.full = dfixed_const(wm->yclk); 505 yclk.full = dfixed_div(yclk, a); 506 dram_channels.full = dfixed_const(wm->dram_channels * 4); 507 a.full = dfixed_const(10); 508 dram_efficiency.full = dfixed_const(7); 509 dram_efficiency.full = dfixed_div(dram_efficiency, a); 510 bandwidth.full = dfixed_mul(dram_channels, yclk); 511 bandwidth.full = dfixed_mul(bandwidth, dram_efficiency); 512 513 return dfixed_trunc(bandwidth); 514 } 515 516 static u32 dce6_dram_bandwidth_for_display(struct dce6_wm_params *wm) 517 { 518 /* Calculate DRAM Bandwidth and the part allocated to display. */ 519 fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */ 520 fixed20_12 yclk, dram_channels, bandwidth; 521 fixed20_12 a; 522 523 a.full = dfixed_const(1000); 524 yclk.full = dfixed_const(wm->yclk); 525 yclk.full = dfixed_div(yclk, a); 526 dram_channels.full = dfixed_const(wm->dram_channels * 4); 527 a.full = dfixed_const(10); 528 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */ 529 disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a); 530 bandwidth.full = dfixed_mul(dram_channels, yclk); 531 bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation); 532 533 return dfixed_trunc(bandwidth); 534 } 535 536 static u32 dce6_data_return_bandwidth(struct dce6_wm_params *wm) 537 { 538 /* Calculate the display Data return Bandwidth */ 539 fixed20_12 return_efficiency; /* 0.8 */ 540 fixed20_12 sclk, bandwidth; 541 fixed20_12 a; 542 543 a.full = dfixed_const(1000); 544 sclk.full = dfixed_const(wm->sclk); 545 sclk.full = dfixed_div(sclk, a); 546 a.full = dfixed_const(10); 547 return_efficiency.full = dfixed_const(8); 548 return_efficiency.full = dfixed_div(return_efficiency, a); 549 a.full = dfixed_const(32); 550 bandwidth.full = dfixed_mul(a, sclk); 551 bandwidth.full = dfixed_mul(bandwidth, return_efficiency); 552 553 return dfixed_trunc(bandwidth); 554 } 555 556 static u32 dce6_get_dmif_bytes_per_request(struct dce6_wm_params *wm) 557 { 558 return 32; 559 } 560 561 static u32 dce6_dmif_request_bandwidth(struct dce6_wm_params *wm) 562 { 563 /* Calculate the DMIF Request Bandwidth */ 564 fixed20_12 disp_clk_request_efficiency; /* 0.8 */ 565 fixed20_12 disp_clk, sclk, bandwidth; 566 fixed20_12 a, b1, b2; 567 u32 min_bandwidth; 568 569 a.full = dfixed_const(1000); 570 disp_clk.full = dfixed_const(wm->disp_clk); 571 disp_clk.full = dfixed_div(disp_clk, a); 572 a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm) / 2); 573 b1.full = dfixed_mul(a, disp_clk); 574 575 a.full = dfixed_const(1000); 576 sclk.full = dfixed_const(wm->sclk); 577 sclk.full = dfixed_div(sclk, a); 578 a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm)); 579 b2.full = dfixed_mul(a, sclk); 580 581 a.full = dfixed_const(10); 582 disp_clk_request_efficiency.full = dfixed_const(8); 583 disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a); 584 585 min_bandwidth = min(dfixed_trunc(b1), dfixed_trunc(b2)); 586 587 a.full = dfixed_const(min_bandwidth); 588 bandwidth.full = dfixed_mul(a, disp_clk_request_efficiency); 589 590 return dfixed_trunc(bandwidth); 591 } 592 593 static u32 dce6_available_bandwidth(struct dce6_wm_params *wm) 594 { 595 /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */ 596 u32 dram_bandwidth = dce6_dram_bandwidth(wm); 597 u32 data_return_bandwidth = dce6_data_return_bandwidth(wm); 598 u32 dmif_req_bandwidth = dce6_dmif_request_bandwidth(wm); 599 600 return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth)); 601 } 602 603 static u32 dce6_average_bandwidth(struct dce6_wm_params *wm) 604 { 605 /* Calculate the display mode Average Bandwidth 606 * DisplayMode should contain the source and destination dimensions, 607 * timing, etc. 608 */ 609 fixed20_12 bpp; 610 fixed20_12 line_time; 611 fixed20_12 src_width; 612 fixed20_12 bandwidth; 613 fixed20_12 a; 614 615 a.full = dfixed_const(1000); 616 line_time.full = dfixed_const(wm->active_time + wm->blank_time); 617 line_time.full = dfixed_div(line_time, a); 618 bpp.full = dfixed_const(wm->bytes_per_pixel); 619 src_width.full = dfixed_const(wm->src_width); 620 bandwidth.full = dfixed_mul(src_width, bpp); 621 bandwidth.full = dfixed_mul(bandwidth, wm->vsc); 622 bandwidth.full = dfixed_div(bandwidth, line_time); 623 624 return dfixed_trunc(bandwidth); 625 } 626 627 static u32 dce6_latency_watermark(struct dce6_wm_params *wm) 628 { 629 /* First calcualte the latency in ns */ 630 u32 mc_latency = 2000; /* 2000 ns. */ 631 u32 available_bandwidth = dce6_available_bandwidth(wm); 632 u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth; 633 u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth; 634 u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */ 635 u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) + 636 (wm->num_heads * cursor_line_pair_return_time); 637 u32 latency = mc_latency + other_heads_data_return_time + dc_latency; 638 u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time; 639 u32 tmp, dmif_size = 12288; 640 fixed20_12 a, b, c; 641 642 if (wm->num_heads == 0) 643 return 0; 644 645 a.full = dfixed_const(2); 646 b.full = dfixed_const(1); 647 if ((wm->vsc.full > a.full) || 648 ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) || 649 (wm->vtaps >= 5) || 650 ((wm->vsc.full >= a.full) && wm->interlaced)) 651 max_src_lines_per_dst_line = 4; 652 else 653 max_src_lines_per_dst_line = 2; 654 655 a.full = dfixed_const(available_bandwidth); 656 b.full = dfixed_const(wm->num_heads); 657 a.full = dfixed_div(a, b); 658 659 b.full = dfixed_const(mc_latency + 512); 660 c.full = dfixed_const(wm->disp_clk); 661 b.full = dfixed_div(b, c); 662 663 c.full = dfixed_const(dmif_size); 664 b.full = dfixed_div(c, b); 665 666 tmp = min(dfixed_trunc(a), dfixed_trunc(b)); 667 668 b.full = dfixed_const(1000); 669 c.full = dfixed_const(wm->disp_clk); 670 b.full = dfixed_div(c, b); 671 c.full = dfixed_const(wm->bytes_per_pixel); 672 b.full = dfixed_mul(b, c); 673 674 lb_fill_bw = min(tmp, dfixed_trunc(b)); 675 676 a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel); 677 b.full = dfixed_const(1000); 678 c.full = dfixed_const(lb_fill_bw); 679 b.full = dfixed_div(c, b); 680 a.full = dfixed_div(a, b); 681 line_fill_time = dfixed_trunc(a); 682 683 if (line_fill_time < wm->active_time) 684 return latency; 685 else 686 return latency + (line_fill_time - wm->active_time); 687 688 } 689 690 static bool dce6_average_bandwidth_vs_dram_bandwidth_for_display(struct dce6_wm_params *wm) 691 { 692 if (dce6_average_bandwidth(wm) <= 693 (dce6_dram_bandwidth_for_display(wm) / wm->num_heads)) 694 return true; 695 else 696 return false; 697 }; 698 699 static bool dce6_average_bandwidth_vs_available_bandwidth(struct dce6_wm_params *wm) 700 { 701 if (dce6_average_bandwidth(wm) <= 702 (dce6_available_bandwidth(wm) / wm->num_heads)) 703 return true; 704 else 705 return false; 706 }; 707 708 static bool dce6_check_latency_hiding(struct dce6_wm_params *wm) 709 { 710 u32 lb_partitions = wm->lb_size / wm->src_width; 711 u32 line_time = wm->active_time + wm->blank_time; 712 u32 latency_tolerant_lines; 713 u32 latency_hiding; 714 fixed20_12 a; 715 716 a.full = dfixed_const(1); 717 if (wm->vsc.full > a.full) 718 latency_tolerant_lines = 1; 719 else { 720 if (lb_partitions <= (wm->vtaps + 1)) 721 latency_tolerant_lines = 1; 722 else 723 latency_tolerant_lines = 2; 724 } 725 726 latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time); 727 728 if (dce6_latency_watermark(wm) <= latency_hiding) 729 return true; 730 else 731 return false; 732 } 733 734 static void dce6_program_watermarks(struct radeon_device *rdev, 735 struct radeon_crtc *radeon_crtc, 736 u32 lb_size, u32 num_heads) 737 { 738 struct drm_display_mode *mode = &radeon_crtc->base.mode; 739 struct dce6_wm_params wm; 740 u32 pixel_period; 741 u32 line_time = 0; 742 u32 latency_watermark_a = 0, latency_watermark_b = 0; 743 u32 priority_a_mark = 0, priority_b_mark = 0; 744 u32 priority_a_cnt = PRIORITY_OFF; 745 u32 priority_b_cnt = PRIORITY_OFF; 746 u32 tmp, arb_control3; 747 fixed20_12 a, b, c; 748 749 if (radeon_crtc->base.enabled && num_heads && mode) { 750 pixel_period = 1000000 / (u32)mode->clock; 751 line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535); 752 priority_a_cnt = 0; 753 priority_b_cnt = 0; 754 755 wm.yclk = rdev->pm.current_mclk * 10; 756 wm.sclk = rdev->pm.current_sclk * 10; 757 wm.disp_clk = mode->clock; 758 wm.src_width = mode->crtc_hdisplay; 759 wm.active_time = mode->crtc_hdisplay * pixel_period; 760 wm.blank_time = line_time - wm.active_time; 761 wm.interlaced = false; 762 if (mode->flags & DRM_MODE_FLAG_INTERLACE) 763 wm.interlaced = true; 764 wm.vsc = radeon_crtc->vsc; 765 wm.vtaps = 1; 766 if (radeon_crtc->rmx_type != RMX_OFF) 767 wm.vtaps = 2; 768 wm.bytes_per_pixel = 4; /* XXX: get this from fb config */ 769 wm.lb_size = lb_size; 770 if (rdev->family == CHIP_ARUBA) 771 wm.dram_channels = evergreen_get_number_of_dram_channels(rdev); 772 else 773 wm.dram_channels = si_get_number_of_dram_channels(rdev); 774 wm.num_heads = num_heads; 775 776 /* set for high clocks */ 777 latency_watermark_a = min(dce6_latency_watermark(&wm), (u32)65535); 778 /* set for low clocks */ 779 /* wm.yclk = low clk; wm.sclk = low clk */ 780 latency_watermark_b = min(dce6_latency_watermark(&wm), (u32)65535); 781 782 /* possibly force display priority to high */ 783 /* should really do this at mode validation time... */ 784 if (!dce6_average_bandwidth_vs_dram_bandwidth_for_display(&wm) || 785 !dce6_average_bandwidth_vs_available_bandwidth(&wm) || 786 !dce6_check_latency_hiding(&wm) || 787 (rdev->disp_priority == 2)) { 788 DRM_DEBUG_KMS("force priority to high\n"); 789 priority_a_cnt |= PRIORITY_ALWAYS_ON; 790 priority_b_cnt |= PRIORITY_ALWAYS_ON; 791 } 792 793 a.full = dfixed_const(1000); 794 b.full = dfixed_const(mode->clock); 795 b.full = dfixed_div(b, a); 796 c.full = dfixed_const(latency_watermark_a); 797 c.full = dfixed_mul(c, b); 798 c.full = dfixed_mul(c, radeon_crtc->hsc); 799 c.full = dfixed_div(c, a); 800 a.full = dfixed_const(16); 801 c.full = dfixed_div(c, a); 802 priority_a_mark = dfixed_trunc(c); 803 priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK; 804 805 a.full = dfixed_const(1000); 806 b.full = dfixed_const(mode->clock); 807 b.full = dfixed_div(b, a); 808 c.full = dfixed_const(latency_watermark_b); 809 c.full = dfixed_mul(c, b); 810 c.full = dfixed_mul(c, radeon_crtc->hsc); 811 c.full = dfixed_div(c, a); 812 a.full = dfixed_const(16); 813 c.full = dfixed_div(c, a); 814 priority_b_mark = dfixed_trunc(c); 815 priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK; 816 } 817 818 /* select wm A */ 819 arb_control3 = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset); 820 tmp = arb_control3; 821 tmp &= ~LATENCY_WATERMARK_MASK(3); 822 tmp |= LATENCY_WATERMARK_MASK(1); 823 WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp); 824 WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset, 825 (LATENCY_LOW_WATERMARK(latency_watermark_a) | 826 LATENCY_HIGH_WATERMARK(line_time))); 827 /* select wm B */ 828 tmp = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset); 829 tmp &= ~LATENCY_WATERMARK_MASK(3); 830 tmp |= LATENCY_WATERMARK_MASK(2); 831 WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp); 832 WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset, 833 (LATENCY_LOW_WATERMARK(latency_watermark_b) | 834 LATENCY_HIGH_WATERMARK(line_time))); 835 /* restore original selection */ 836 WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, arb_control3); 837 838 /* write the priority marks */ 839 WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt); 840 WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt); 841 842 } 843 844 void dce6_bandwidth_update(struct radeon_device *rdev) 845 { 846 struct drm_display_mode *mode0 = NULL; 847 struct drm_display_mode *mode1 = NULL; 848 u32 num_heads = 0, lb_size; 849 int i; 850 851 radeon_update_display_priority(rdev); 852 853 for (i = 0; i < rdev->num_crtc; i++) { 854 if (rdev->mode_info.crtcs[i]->base.enabled) 855 num_heads++; 856 } 857 for (i = 0; i < rdev->num_crtc; i += 2) { 858 mode0 = &rdev->mode_info.crtcs[i]->base.mode; 859 mode1 = &rdev->mode_info.crtcs[i+1]->base.mode; 860 lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1); 861 dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads); 862 lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0); 863 dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads); 864 } 865 } 866 867 /* 868 * Core functions 869 */ 870 static void si_tiling_mode_table_init(struct radeon_device *rdev) 871 { 872 const u32 num_tile_mode_states = 32; 873 u32 reg_offset, gb_tile_moden, split_equal_to_row_size; 874 875 switch (rdev->config.si.mem_row_size_in_kb) { 876 case 1: 877 split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB; 878 break; 879 case 2: 880 default: 881 split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB; 882 break; 883 case 4: 884 split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB; 885 break; 886 } 887 888 if ((rdev->family == CHIP_TAHITI) || 889 (rdev->family == CHIP_PITCAIRN)) { 890 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) { 891 switch (reg_offset) { 892 case 0: /* non-AA compressed depth or any compressed stencil */ 893 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 894 MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) | 895 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 896 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) | 897 NUM_BANKS(ADDR_SURF_16_BANK) | 898 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 899 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) | 900 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 901 break; 902 case 1: /* 2xAA/4xAA compressed depth only */ 903 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 904 MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) | 905 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 906 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) | 907 NUM_BANKS(ADDR_SURF_16_BANK) | 908 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 909 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) | 910 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 911 break; 912 case 2: /* 8xAA compressed depth only */ 913 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 914 MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) | 915 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 916 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) | 917 NUM_BANKS(ADDR_SURF_16_BANK) | 918 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 919 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) | 920 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 921 break; 922 case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */ 923 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 924 MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) | 925 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 926 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) | 927 NUM_BANKS(ADDR_SURF_16_BANK) | 928 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 929 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) | 930 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 931 break; 932 case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */ 933 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) | 934 MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) | 935 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 936 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) | 937 NUM_BANKS(ADDR_SURF_16_BANK) | 938 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 939 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) | 940 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 941 break; 942 case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */ 943 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 944 MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) | 945 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 946 TILE_SPLIT(split_equal_to_row_size) | 947 NUM_BANKS(ADDR_SURF_16_BANK) | 948 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 949 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) | 950 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 951 break; 952 case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */ 953 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 954 MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) | 955 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 956 TILE_SPLIT(split_equal_to_row_size) | 957 NUM_BANKS(ADDR_SURF_16_BANK) | 958 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 959 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) | 960 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1)); 961 break; 962 case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */ 963 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 964 MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) | 965 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 966 TILE_SPLIT(split_equal_to_row_size) | 967 NUM_BANKS(ADDR_SURF_16_BANK) | 968 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 969 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) | 970 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 971 break; 972 case 8: /* 1D and 1D Array Surfaces */ 973 gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) | 974 MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) | 975 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 976 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) | 977 NUM_BANKS(ADDR_SURF_16_BANK) | 978 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 979 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) | 980 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 981 break; 982 case 9: /* Displayable maps. */ 983 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) | 984 MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) | 985 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 986 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) | 987 NUM_BANKS(ADDR_SURF_16_BANK) | 988 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 989 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) | 990 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 991 break; 992 case 10: /* Display 8bpp. */ 993 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 994 MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) | 995 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 996 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) | 997 NUM_BANKS(ADDR_SURF_16_BANK) | 998 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 999 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) | 1000 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 1001 break; 1002 case 11: /* Display 16bpp. */ 1003 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1004 MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) | 1005 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 1006 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) | 1007 NUM_BANKS(ADDR_SURF_16_BANK) | 1008 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1009 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) | 1010 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 1011 break; 1012 case 12: /* Display 32bpp. */ 1013 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1014 MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) | 1015 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 1016 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) | 1017 NUM_BANKS(ADDR_SURF_16_BANK) | 1018 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1019 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) | 1020 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1)); 1021 break; 1022 case 13: /* Thin. */ 1023 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) | 1024 MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) | 1025 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 1026 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) | 1027 NUM_BANKS(ADDR_SURF_16_BANK) | 1028 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1029 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) | 1030 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 1031 break; 1032 case 14: /* Thin 8 bpp. */ 1033 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1034 MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) | 1035 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 1036 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) | 1037 NUM_BANKS(ADDR_SURF_16_BANK) | 1038 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1039 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) | 1040 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1)); 1041 break; 1042 case 15: /* Thin 16 bpp. */ 1043 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1044 MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) | 1045 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 1046 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) | 1047 NUM_BANKS(ADDR_SURF_16_BANK) | 1048 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1049 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) | 1050 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1)); 1051 break; 1052 case 16: /* Thin 32 bpp. */ 1053 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1054 MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) | 1055 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 1056 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) | 1057 NUM_BANKS(ADDR_SURF_16_BANK) | 1058 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1059 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) | 1060 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1)); 1061 break; 1062 case 17: /* Thin 64 bpp. */ 1063 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1064 MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) | 1065 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 1066 TILE_SPLIT(split_equal_to_row_size) | 1067 NUM_BANKS(ADDR_SURF_16_BANK) | 1068 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1069 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) | 1070 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1)); 1071 break; 1072 case 21: /* 8 bpp PRT. */ 1073 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1074 MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) | 1075 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 1076 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) | 1077 NUM_BANKS(ADDR_SURF_16_BANK) | 1078 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) | 1079 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) | 1080 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 1081 break; 1082 case 22: /* 16 bpp PRT */ 1083 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1084 MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) | 1085 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 1086 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) | 1087 NUM_BANKS(ADDR_SURF_16_BANK) | 1088 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1089 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) | 1090 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4)); 1091 break; 1092 case 23: /* 32 bpp PRT */ 1093 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1094 MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) | 1095 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 1096 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) | 1097 NUM_BANKS(ADDR_SURF_16_BANK) | 1098 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1099 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) | 1100 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 1101 break; 1102 case 24: /* 64 bpp PRT */ 1103 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1104 MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) | 1105 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 1106 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) | 1107 NUM_BANKS(ADDR_SURF_16_BANK) | 1108 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1109 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) | 1110 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 1111 break; 1112 case 25: /* 128 bpp PRT */ 1113 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1114 MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) | 1115 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 1116 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) | 1117 NUM_BANKS(ADDR_SURF_8_BANK) | 1118 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1119 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) | 1120 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1)); 1121 break; 1122 default: 1123 gb_tile_moden = 0; 1124 break; 1125 } 1126 WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden); 1127 } 1128 } else if (rdev->family == CHIP_VERDE) { 1129 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) { 1130 switch (reg_offset) { 1131 case 0: /* non-AA compressed depth or any compressed stencil */ 1132 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1133 MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) | 1134 PIPE_CONFIG(ADDR_SURF_P4_8x16) | 1135 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) | 1136 NUM_BANKS(ADDR_SURF_16_BANK) | 1137 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1138 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) | 1139 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4)); 1140 break; 1141 case 1: /* 2xAA/4xAA compressed depth only */ 1142 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1143 MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) | 1144 PIPE_CONFIG(ADDR_SURF_P4_8x16) | 1145 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) | 1146 NUM_BANKS(ADDR_SURF_16_BANK) | 1147 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1148 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) | 1149 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4)); 1150 break; 1151 case 2: /* 8xAA compressed depth only */ 1152 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1153 MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) | 1154 PIPE_CONFIG(ADDR_SURF_P4_8x16) | 1155 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) | 1156 NUM_BANKS(ADDR_SURF_16_BANK) | 1157 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1158 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) | 1159 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4)); 1160 break; 1161 case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */ 1162 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1163 MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) | 1164 PIPE_CONFIG(ADDR_SURF_P4_8x16) | 1165 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) | 1166 NUM_BANKS(ADDR_SURF_16_BANK) | 1167 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1168 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) | 1169 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4)); 1170 break; 1171 case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */ 1172 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) | 1173 MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) | 1174 PIPE_CONFIG(ADDR_SURF_P4_8x16) | 1175 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) | 1176 NUM_BANKS(ADDR_SURF_16_BANK) | 1177 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1178 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) | 1179 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 1180 break; 1181 case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */ 1182 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1183 MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) | 1184 PIPE_CONFIG(ADDR_SURF_P4_8x16) | 1185 TILE_SPLIT(split_equal_to_row_size) | 1186 NUM_BANKS(ADDR_SURF_16_BANK) | 1187 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1188 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) | 1189 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 1190 break; 1191 case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */ 1192 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1193 MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) | 1194 PIPE_CONFIG(ADDR_SURF_P4_8x16) | 1195 TILE_SPLIT(split_equal_to_row_size) | 1196 NUM_BANKS(ADDR_SURF_16_BANK) | 1197 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1198 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) | 1199 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 1200 break; 1201 case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */ 1202 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1203 MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) | 1204 PIPE_CONFIG(ADDR_SURF_P4_8x16) | 1205 TILE_SPLIT(split_equal_to_row_size) | 1206 NUM_BANKS(ADDR_SURF_16_BANK) | 1207 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1208 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) | 1209 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4)); 1210 break; 1211 case 8: /* 1D and 1D Array Surfaces */ 1212 gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) | 1213 MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) | 1214 PIPE_CONFIG(ADDR_SURF_P4_8x16) | 1215 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) | 1216 NUM_BANKS(ADDR_SURF_16_BANK) | 1217 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1218 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) | 1219 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 1220 break; 1221 case 9: /* Displayable maps. */ 1222 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) | 1223 MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) | 1224 PIPE_CONFIG(ADDR_SURF_P4_8x16) | 1225 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) | 1226 NUM_BANKS(ADDR_SURF_16_BANK) | 1227 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1228 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) | 1229 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 1230 break; 1231 case 10: /* Display 8bpp. */ 1232 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1233 MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) | 1234 PIPE_CONFIG(ADDR_SURF_P4_8x16) | 1235 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) | 1236 NUM_BANKS(ADDR_SURF_16_BANK) | 1237 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1238 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) | 1239 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4)); 1240 break; 1241 case 11: /* Display 16bpp. */ 1242 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1243 MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) | 1244 PIPE_CONFIG(ADDR_SURF_P4_8x16) | 1245 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) | 1246 NUM_BANKS(ADDR_SURF_16_BANK) | 1247 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1248 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) | 1249 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 1250 break; 1251 case 12: /* Display 32bpp. */ 1252 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1253 MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) | 1254 PIPE_CONFIG(ADDR_SURF_P4_8x16) | 1255 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) | 1256 NUM_BANKS(ADDR_SURF_16_BANK) | 1257 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1258 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) | 1259 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 1260 break; 1261 case 13: /* Thin. */ 1262 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) | 1263 MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) | 1264 PIPE_CONFIG(ADDR_SURF_P4_8x16) | 1265 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) | 1266 NUM_BANKS(ADDR_SURF_16_BANK) | 1267 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1268 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) | 1269 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 1270 break; 1271 case 14: /* Thin 8 bpp. */ 1272 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1273 MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) | 1274 PIPE_CONFIG(ADDR_SURF_P4_8x16) | 1275 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) | 1276 NUM_BANKS(ADDR_SURF_16_BANK) | 1277 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1278 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) | 1279 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 1280 break; 1281 case 15: /* Thin 16 bpp. */ 1282 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1283 MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) | 1284 PIPE_CONFIG(ADDR_SURF_P4_8x16) | 1285 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) | 1286 NUM_BANKS(ADDR_SURF_16_BANK) | 1287 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1288 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) | 1289 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 1290 break; 1291 case 16: /* Thin 32 bpp. */ 1292 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1293 MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) | 1294 PIPE_CONFIG(ADDR_SURF_P4_8x16) | 1295 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) | 1296 NUM_BANKS(ADDR_SURF_16_BANK) | 1297 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1298 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) | 1299 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 1300 break; 1301 case 17: /* Thin 64 bpp. */ 1302 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1303 MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) | 1304 PIPE_CONFIG(ADDR_SURF_P4_8x16) | 1305 TILE_SPLIT(split_equal_to_row_size) | 1306 NUM_BANKS(ADDR_SURF_16_BANK) | 1307 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1308 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) | 1309 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 1310 break; 1311 case 21: /* 8 bpp PRT. */ 1312 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1313 MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) | 1314 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 1315 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) | 1316 NUM_BANKS(ADDR_SURF_16_BANK) | 1317 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) | 1318 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) | 1319 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 1320 break; 1321 case 22: /* 16 bpp PRT */ 1322 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1323 MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) | 1324 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 1325 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) | 1326 NUM_BANKS(ADDR_SURF_16_BANK) | 1327 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1328 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) | 1329 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4)); 1330 break; 1331 case 23: /* 32 bpp PRT */ 1332 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1333 MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) | 1334 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 1335 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) | 1336 NUM_BANKS(ADDR_SURF_16_BANK) | 1337 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1338 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) | 1339 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 1340 break; 1341 case 24: /* 64 bpp PRT */ 1342 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1343 MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) | 1344 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 1345 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) | 1346 NUM_BANKS(ADDR_SURF_16_BANK) | 1347 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1348 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) | 1349 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2)); 1350 break; 1351 case 25: /* 128 bpp PRT */ 1352 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) | 1353 MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) | 1354 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) | 1355 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) | 1356 NUM_BANKS(ADDR_SURF_8_BANK) | 1357 BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) | 1358 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) | 1359 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1)); 1360 break; 1361 default: 1362 gb_tile_moden = 0; 1363 break; 1364 } 1365 WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden); 1366 } 1367 } else 1368 DRM_ERROR("unknown asic: 0x%x\n", rdev->family); 1369 } 1370 1371 static void si_select_se_sh(struct radeon_device *rdev, 1372 u32 se_num, u32 sh_num) 1373 { 1374 u32 data = INSTANCE_BROADCAST_WRITES; 1375 1376 if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) 1377 data = SH_BROADCAST_WRITES | SE_BROADCAST_WRITES; 1378 else if (se_num == 0xffffffff) 1379 data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num); 1380 else if (sh_num == 0xffffffff) 1381 data |= SH_BROADCAST_WRITES | SE_INDEX(se_num); 1382 else 1383 data |= SH_INDEX(sh_num) | SE_INDEX(se_num); 1384 WREG32(GRBM_GFX_INDEX, data); 1385 } 1386 1387 static u32 si_create_bitmask(u32 bit_width) 1388 { 1389 u32 i, mask = 0; 1390 1391 for (i = 0; i < bit_width; i++) { 1392 mask <<= 1; 1393 mask |= 1; 1394 } 1395 return mask; 1396 } 1397 1398 static u32 si_get_cu_enabled(struct radeon_device *rdev, u32 cu_per_sh) 1399 { 1400 u32 data, mask; 1401 1402 data = RREG32(CC_GC_SHADER_ARRAY_CONFIG); 1403 if (data & 1) 1404 data &= INACTIVE_CUS_MASK; 1405 else 1406 data = 0; 1407 data |= RREG32(GC_USER_SHADER_ARRAY_CONFIG); 1408 1409 data >>= INACTIVE_CUS_SHIFT; 1410 1411 mask = si_create_bitmask(cu_per_sh); 1412 1413 return ~data & mask; 1414 } 1415 1416 static void si_setup_spi(struct radeon_device *rdev, 1417 u32 se_num, u32 sh_per_se, 1418 u32 cu_per_sh) 1419 { 1420 int i, j, k; 1421 u32 data, mask, active_cu; 1422 1423 for (i = 0; i < se_num; i++) { 1424 for (j = 0; j < sh_per_se; j++) { 1425 si_select_se_sh(rdev, i, j); 1426 data = RREG32(SPI_STATIC_THREAD_MGMT_3); 1427 active_cu = si_get_cu_enabled(rdev, cu_per_sh); 1428 1429 mask = 1; 1430 for (k = 0; k < 16; k++) { 1431 mask <<= k; 1432 if (active_cu & mask) { 1433 data &= ~mask; 1434 WREG32(SPI_STATIC_THREAD_MGMT_3, data); 1435 break; 1436 } 1437 } 1438 } 1439 } 1440 si_select_se_sh(rdev, 0xffffffff, 0xffffffff); 1441 } 1442 1443 static u32 si_get_rb_disabled(struct radeon_device *rdev, 1444 u32 max_rb_num, u32 se_num, 1445 u32 sh_per_se) 1446 { 1447 u32 data, mask; 1448 1449 data = RREG32(CC_RB_BACKEND_DISABLE); 1450 if (data & 1) 1451 data &= BACKEND_DISABLE_MASK; 1452 else 1453 data = 0; 1454 data |= RREG32(GC_USER_RB_BACKEND_DISABLE); 1455 1456 data >>= BACKEND_DISABLE_SHIFT; 1457 1458 mask = si_create_bitmask(max_rb_num / se_num / sh_per_se); 1459 1460 return data & mask; 1461 } 1462 1463 static void si_setup_rb(struct radeon_device *rdev, 1464 u32 se_num, u32 sh_per_se, 1465 u32 max_rb_num) 1466 { 1467 int i, j; 1468 u32 data, mask; 1469 u32 disabled_rbs = 0; 1470 u32 enabled_rbs = 0; 1471 1472 for (i = 0; i < se_num; i++) { 1473 for (j = 0; j < sh_per_se; j++) { 1474 si_select_se_sh(rdev, i, j); 1475 data = si_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se); 1476 disabled_rbs |= data << ((i * sh_per_se + j) * TAHITI_RB_BITMAP_WIDTH_PER_SH); 1477 } 1478 } 1479 si_select_se_sh(rdev, 0xffffffff, 0xffffffff); 1480 1481 mask = 1; 1482 for (i = 0; i < max_rb_num; i++) { 1483 if (!(disabled_rbs & mask)) 1484 enabled_rbs |= mask; 1485 mask <<= 1; 1486 } 1487 1488 for (i = 0; i < se_num; i++) { 1489 si_select_se_sh(rdev, i, 0xffffffff); 1490 data = 0; 1491 for (j = 0; j < sh_per_se; j++) { 1492 switch (enabled_rbs & 3) { 1493 case 1: 1494 data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2); 1495 break; 1496 case 2: 1497 data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2); 1498 break; 1499 case 3: 1500 default: 1501 data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2); 1502 break; 1503 } 1504 enabled_rbs >>= 2; 1505 } 1506 WREG32(PA_SC_RASTER_CONFIG, data); 1507 } 1508 si_select_se_sh(rdev, 0xffffffff, 0xffffffff); 1509 } 1510 1511 static void si_gpu_init(struct radeon_device *rdev) 1512 { 1513 u32 gb_addr_config = 0; 1514 u32 mc_shared_chmap, mc_arb_ramcfg; 1515 u32 sx_debug_1; 1516 u32 hdp_host_path_cntl; 1517 u32 tmp; 1518 int i, j; 1519 1520 switch (rdev->family) { 1521 case CHIP_TAHITI: 1522 rdev->config.si.max_shader_engines = 2; 1523 rdev->config.si.max_tile_pipes = 12; 1524 rdev->config.si.max_cu_per_sh = 8; 1525 rdev->config.si.max_sh_per_se = 2; 1526 rdev->config.si.max_backends_per_se = 4; 1527 rdev->config.si.max_texture_channel_caches = 12; 1528 rdev->config.si.max_gprs = 256; 1529 rdev->config.si.max_gs_threads = 32; 1530 rdev->config.si.max_hw_contexts = 8; 1531 1532 rdev->config.si.sc_prim_fifo_size_frontend = 0x20; 1533 rdev->config.si.sc_prim_fifo_size_backend = 0x100; 1534 rdev->config.si.sc_hiz_tile_fifo_size = 0x30; 1535 rdev->config.si.sc_earlyz_tile_fifo_size = 0x130; 1536 gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN; 1537 break; 1538 case CHIP_PITCAIRN: 1539 rdev->config.si.max_shader_engines = 2; 1540 rdev->config.si.max_tile_pipes = 8; 1541 rdev->config.si.max_cu_per_sh = 5; 1542 rdev->config.si.max_sh_per_se = 2; 1543 rdev->config.si.max_backends_per_se = 4; 1544 rdev->config.si.max_texture_channel_caches = 8; 1545 rdev->config.si.max_gprs = 256; 1546 rdev->config.si.max_gs_threads = 32; 1547 rdev->config.si.max_hw_contexts = 8; 1548 1549 rdev->config.si.sc_prim_fifo_size_frontend = 0x20; 1550 rdev->config.si.sc_prim_fifo_size_backend = 0x100; 1551 rdev->config.si.sc_hiz_tile_fifo_size = 0x30; 1552 rdev->config.si.sc_earlyz_tile_fifo_size = 0x130; 1553 gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN; 1554 break; 1555 case CHIP_VERDE: 1556 default: 1557 rdev->config.si.max_shader_engines = 1; 1558 rdev->config.si.max_tile_pipes = 4; 1559 rdev->config.si.max_cu_per_sh = 2; 1560 rdev->config.si.max_sh_per_se = 2; 1561 rdev->config.si.max_backends_per_se = 4; 1562 rdev->config.si.max_texture_channel_caches = 4; 1563 rdev->config.si.max_gprs = 256; 1564 rdev->config.si.max_gs_threads = 32; 1565 rdev->config.si.max_hw_contexts = 8; 1566 1567 rdev->config.si.sc_prim_fifo_size_frontend = 0x20; 1568 rdev->config.si.sc_prim_fifo_size_backend = 0x40; 1569 rdev->config.si.sc_hiz_tile_fifo_size = 0x30; 1570 rdev->config.si.sc_earlyz_tile_fifo_size = 0x130; 1571 gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN; 1572 break; 1573 } 1574 1575 /* Initialize HDP */ 1576 for (i = 0, j = 0; i < 32; i++, j += 0x18) { 1577 WREG32((0x2c14 + j), 0x00000000); 1578 WREG32((0x2c18 + j), 0x00000000); 1579 WREG32((0x2c1c + j), 0x00000000); 1580 WREG32((0x2c20 + j), 0x00000000); 1581 WREG32((0x2c24 + j), 0x00000000); 1582 } 1583 1584 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff)); 1585 1586 evergreen_fix_pci_max_read_req_size(rdev); 1587 1588 WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN); 1589 1590 mc_shared_chmap = RREG32(MC_SHARED_CHMAP); 1591 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG); 1592 1593 rdev->config.si.num_tile_pipes = rdev->config.si.max_tile_pipes; 1594 rdev->config.si.mem_max_burst_length_bytes = 256; 1595 tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT; 1596 rdev->config.si.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024; 1597 if (rdev->config.si.mem_row_size_in_kb > 4) 1598 rdev->config.si.mem_row_size_in_kb = 4; 1599 /* XXX use MC settings? */ 1600 rdev->config.si.shader_engine_tile_size = 32; 1601 rdev->config.si.num_gpus = 1; 1602 rdev->config.si.multi_gpu_tile_size = 64; 1603 1604 /* fix up row size */ 1605 gb_addr_config &= ~ROW_SIZE_MASK; 1606 switch (rdev->config.si.mem_row_size_in_kb) { 1607 case 1: 1608 default: 1609 gb_addr_config |= ROW_SIZE(0); 1610 break; 1611 case 2: 1612 gb_addr_config |= ROW_SIZE(1); 1613 break; 1614 case 4: 1615 gb_addr_config |= ROW_SIZE(2); 1616 break; 1617 } 1618 1619 /* setup tiling info dword. gb_addr_config is not adequate since it does 1620 * not have bank info, so create a custom tiling dword. 1621 * bits 3:0 num_pipes 1622 * bits 7:4 num_banks 1623 * bits 11:8 group_size 1624 * bits 15:12 row_size 1625 */ 1626 rdev->config.si.tile_config = 0; 1627 switch (rdev->config.si.num_tile_pipes) { 1628 case 1: 1629 rdev->config.si.tile_config |= (0 << 0); 1630 break; 1631 case 2: 1632 rdev->config.si.tile_config |= (1 << 0); 1633 break; 1634 case 4: 1635 rdev->config.si.tile_config |= (2 << 0); 1636 break; 1637 case 8: 1638 default: 1639 /* XXX what about 12? */ 1640 rdev->config.si.tile_config |= (3 << 0); 1641 break; 1642 } 1643 switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) { 1644 case 0: /* four banks */ 1645 rdev->config.si.tile_config |= 0 << 4; 1646 break; 1647 case 1: /* eight banks */ 1648 rdev->config.si.tile_config |= 1 << 4; 1649 break; 1650 case 2: /* sixteen banks */ 1651 default: 1652 rdev->config.si.tile_config |= 2 << 4; 1653 break; 1654 } 1655 rdev->config.si.tile_config |= 1656 ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8; 1657 rdev->config.si.tile_config |= 1658 ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12; 1659 1660 WREG32(GB_ADDR_CONFIG, gb_addr_config); 1661 WREG32(DMIF_ADDR_CONFIG, gb_addr_config); 1662 WREG32(HDP_ADDR_CONFIG, gb_addr_config); 1663 1664 si_tiling_mode_table_init(rdev); 1665 1666 si_setup_rb(rdev, rdev->config.si.max_shader_engines, 1667 rdev->config.si.max_sh_per_se, 1668 rdev->config.si.max_backends_per_se); 1669 1670 si_setup_spi(rdev, rdev->config.si.max_shader_engines, 1671 rdev->config.si.max_sh_per_se, 1672 rdev->config.si.max_cu_per_sh); 1673 1674 1675 /* set HW defaults for 3D engine */ 1676 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | 1677 ROQ_IB2_START(0x2b))); 1678 WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60)); 1679 1680 sx_debug_1 = RREG32(SX_DEBUG_1); 1681 WREG32(SX_DEBUG_1, sx_debug_1); 1682 1683 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4)); 1684 1685 WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_frontend) | 1686 SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_backend) | 1687 SC_HIZ_TILE_FIFO_SIZE(rdev->config.si.sc_hiz_tile_fifo_size) | 1688 SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.si.sc_earlyz_tile_fifo_size))); 1689 1690 WREG32(VGT_NUM_INSTANCES, 1); 1691 1692 WREG32(CP_PERFMON_CNTL, 0); 1693 1694 WREG32(SQ_CONFIG, 0); 1695 1696 WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) | 1697 FORCE_EOV_MAX_REZ_CNT(255))); 1698 1699 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) | 1700 AUTO_INVLD_EN(ES_AND_GS_AUTO)); 1701 1702 WREG32(VGT_GS_VERTEX_REUSE, 16); 1703 WREG32(PA_SC_LINE_STIPPLE_STATE, 0); 1704 1705 WREG32(CB_PERFCOUNTER0_SELECT0, 0); 1706 WREG32(CB_PERFCOUNTER0_SELECT1, 0); 1707 WREG32(CB_PERFCOUNTER1_SELECT0, 0); 1708 WREG32(CB_PERFCOUNTER1_SELECT1, 0); 1709 WREG32(CB_PERFCOUNTER2_SELECT0, 0); 1710 WREG32(CB_PERFCOUNTER2_SELECT1, 0); 1711 WREG32(CB_PERFCOUNTER3_SELECT0, 0); 1712 WREG32(CB_PERFCOUNTER3_SELECT1, 0); 1713 1714 tmp = RREG32(HDP_MISC_CNTL); 1715 tmp |= HDP_FLUSH_INVALIDATE_CACHE; 1716 WREG32(HDP_MISC_CNTL, tmp); 1717 1718 hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL); 1719 WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl); 1720 1721 WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3)); 1722 1723 udelay(50); 1724 } 1725 1726 /* 1727 * GPU scratch registers helpers function. 1728 */ 1729 static void si_scratch_init(struct radeon_device *rdev) 1730 { 1731 int i; 1732 1733 rdev->scratch.num_reg = 7; 1734 rdev->scratch.reg_base = SCRATCH_REG0; 1735 for (i = 0; i < rdev->scratch.num_reg; i++) { 1736 rdev->scratch.free[i] = true; 1737 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4); 1738 } 1739 } 1740 1741 void si_fence_ring_emit(struct radeon_device *rdev, 1742 struct radeon_fence *fence) 1743 { 1744 struct radeon_ring *ring = &rdev->ring[fence->ring]; 1745 u64 addr = rdev->fence_drv[fence->ring].gpu_addr; 1746 1747 /* flush read cache over gart */ 1748 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1)); 1749 radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2); 1750 radeon_ring_write(ring, 0); 1751 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3)); 1752 radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA | 1753 PACKET3_TC_ACTION_ENA | 1754 PACKET3_SH_KCACHE_ACTION_ENA | 1755 PACKET3_SH_ICACHE_ACTION_ENA); 1756 radeon_ring_write(ring, 0xFFFFFFFF); 1757 radeon_ring_write(ring, 0); 1758 radeon_ring_write(ring, 10); /* poll interval */ 1759 /* EVENT_WRITE_EOP - flush caches, send int */ 1760 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4)); 1761 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5)); 1762 radeon_ring_write(ring, addr & 0xffffffff); 1763 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2)); 1764 radeon_ring_write(ring, fence->seq); 1765 radeon_ring_write(ring, 0); 1766 } 1767 1768 /* 1769 * IB stuff 1770 */ 1771 void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib) 1772 { 1773 struct radeon_ring *ring = &rdev->ring[ib->ring]; 1774 u32 header; 1775 1776 if (ib->is_const_ib) { 1777 /* set switch buffer packet before const IB */ 1778 radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0)); 1779 radeon_ring_write(ring, 0); 1780 1781 header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2); 1782 } else { 1783 u32 next_rptr; 1784 if (ring->rptr_save_reg) { 1785 next_rptr = ring->wptr + 3 + 4 + 8; 1786 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1)); 1787 radeon_ring_write(ring, ((ring->rptr_save_reg - 1788 PACKET3_SET_CONFIG_REG_START) >> 2)); 1789 radeon_ring_write(ring, next_rptr); 1790 } else if (rdev->wb.enabled) { 1791 next_rptr = ring->wptr + 5 + 4 + 8; 1792 radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3)); 1793 radeon_ring_write(ring, (1 << 8)); 1794 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc); 1795 radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff); 1796 radeon_ring_write(ring, next_rptr); 1797 } 1798 1799 header = PACKET3(PACKET3_INDIRECT_BUFFER, 2); 1800 } 1801 1802 radeon_ring_write(ring, header); 1803 radeon_ring_write(ring, 1804 #ifdef __BIG_ENDIAN 1805 (2 << 0) | 1806 #endif 1807 (ib->gpu_addr & 0xFFFFFFFC)); 1808 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF); 1809 radeon_ring_write(ring, ib->length_dw | (ib->vm_id << 24)); 1810 1811 if (!ib->is_const_ib) { 1812 /* flush read cache over gart for this vmid */ 1813 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1)); 1814 radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2); 1815 radeon_ring_write(ring, ib->vm_id); 1816 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3)); 1817 radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA | 1818 PACKET3_TC_ACTION_ENA | 1819 PACKET3_SH_KCACHE_ACTION_ENA | 1820 PACKET3_SH_ICACHE_ACTION_ENA); 1821 radeon_ring_write(ring, 0xFFFFFFFF); 1822 radeon_ring_write(ring, 0); 1823 radeon_ring_write(ring, 10); /* poll interval */ 1824 } 1825 } 1826 1827 /* 1828 * CP. 1829 */ 1830 static void si_cp_enable(struct radeon_device *rdev, bool enable) 1831 { 1832 if (enable) 1833 WREG32(CP_ME_CNTL, 0); 1834 else { 1835 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size); 1836 WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT)); 1837 WREG32(SCRATCH_UMSK, 0); 1838 } 1839 udelay(50); 1840 } 1841 1842 static int si_cp_load_microcode(struct radeon_device *rdev) 1843 { 1844 const __be32 *fw_data; 1845 int i; 1846 1847 if (!rdev->me_fw || !rdev->pfp_fw) 1848 return -EINVAL; 1849 1850 si_cp_enable(rdev, false); 1851 1852 /* PFP */ 1853 fw_data = (const __be32 *)rdev->pfp_fw->data; 1854 WREG32(CP_PFP_UCODE_ADDR, 0); 1855 for (i = 0; i < SI_PFP_UCODE_SIZE; i++) 1856 WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++)); 1857 WREG32(CP_PFP_UCODE_ADDR, 0); 1858 1859 /* CE */ 1860 fw_data = (const __be32 *)rdev->ce_fw->data; 1861 WREG32(CP_CE_UCODE_ADDR, 0); 1862 for (i = 0; i < SI_CE_UCODE_SIZE; i++) 1863 WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++)); 1864 WREG32(CP_CE_UCODE_ADDR, 0); 1865 1866 /* ME */ 1867 fw_data = (const __be32 *)rdev->me_fw->data; 1868 WREG32(CP_ME_RAM_WADDR, 0); 1869 for (i = 0; i < SI_PM4_UCODE_SIZE; i++) 1870 WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++)); 1871 WREG32(CP_ME_RAM_WADDR, 0); 1872 1873 WREG32(CP_PFP_UCODE_ADDR, 0); 1874 WREG32(CP_CE_UCODE_ADDR, 0); 1875 WREG32(CP_ME_RAM_WADDR, 0); 1876 WREG32(CP_ME_RAM_RADDR, 0); 1877 return 0; 1878 } 1879 1880 static int si_cp_start(struct radeon_device *rdev) 1881 { 1882 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 1883 int r, i; 1884 1885 r = radeon_ring_lock(rdev, ring, 7 + 4); 1886 if (r) { 1887 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r); 1888 return r; 1889 } 1890 /* init the CP */ 1891 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5)); 1892 radeon_ring_write(ring, 0x1); 1893 radeon_ring_write(ring, 0x0); 1894 radeon_ring_write(ring, rdev->config.si.max_hw_contexts - 1); 1895 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1)); 1896 radeon_ring_write(ring, 0); 1897 radeon_ring_write(ring, 0); 1898 1899 /* init the CE partitions */ 1900 radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2)); 1901 radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE)); 1902 radeon_ring_write(ring, 0xc000); 1903 radeon_ring_write(ring, 0xe000); 1904 radeon_ring_unlock_commit(rdev, ring); 1905 1906 si_cp_enable(rdev, true); 1907 1908 r = radeon_ring_lock(rdev, ring, si_default_size + 10); 1909 if (r) { 1910 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r); 1911 return r; 1912 } 1913 1914 /* setup clear context state */ 1915 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0)); 1916 radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE); 1917 1918 for (i = 0; i < si_default_size; i++) 1919 radeon_ring_write(ring, si_default_state[i]); 1920 1921 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0)); 1922 radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE); 1923 1924 /* set clear context state */ 1925 radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0)); 1926 radeon_ring_write(ring, 0); 1927 1928 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2)); 1929 radeon_ring_write(ring, 0x00000316); 1930 radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */ 1931 radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */ 1932 1933 radeon_ring_unlock_commit(rdev, ring); 1934 1935 for (i = RADEON_RING_TYPE_GFX_INDEX; i <= CAYMAN_RING_TYPE_CP2_INDEX; ++i) { 1936 ring = &rdev->ring[i]; 1937 r = radeon_ring_lock(rdev, ring, 2); 1938 1939 /* clear the compute context state */ 1940 radeon_ring_write(ring, PACKET3_COMPUTE(PACKET3_CLEAR_STATE, 0)); 1941 radeon_ring_write(ring, 0); 1942 1943 radeon_ring_unlock_commit(rdev, ring); 1944 } 1945 1946 return 0; 1947 } 1948 1949 static void si_cp_fini(struct radeon_device *rdev) 1950 { 1951 struct radeon_ring *ring; 1952 si_cp_enable(rdev, false); 1953 1954 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 1955 radeon_ring_fini(rdev, ring); 1956 radeon_scratch_free(rdev, ring->rptr_save_reg); 1957 1958 ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]; 1959 radeon_ring_fini(rdev, ring); 1960 radeon_scratch_free(rdev, ring->rptr_save_reg); 1961 1962 ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]; 1963 radeon_ring_fini(rdev, ring); 1964 radeon_scratch_free(rdev, ring->rptr_save_reg); 1965 } 1966 1967 static int si_cp_resume(struct radeon_device *rdev) 1968 { 1969 struct radeon_ring *ring; 1970 u32 tmp; 1971 u32 rb_bufsz; 1972 int r; 1973 1974 /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */ 1975 WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP | 1976 SOFT_RESET_PA | 1977 SOFT_RESET_VGT | 1978 SOFT_RESET_SPI | 1979 SOFT_RESET_SX)); 1980 RREG32(GRBM_SOFT_RESET); 1981 mdelay(15); 1982 WREG32(GRBM_SOFT_RESET, 0); 1983 RREG32(GRBM_SOFT_RESET); 1984 1985 WREG32(CP_SEM_WAIT_TIMER, 0x0); 1986 WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0); 1987 1988 /* Set the write pointer delay */ 1989 WREG32(CP_RB_WPTR_DELAY, 0); 1990 1991 WREG32(CP_DEBUG, 0); 1992 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF); 1993 1994 /* ring 0 - compute and gfx */ 1995 /* Set ring buffer size */ 1996 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 1997 rb_bufsz = drm_order(ring->ring_size / 8); 1998 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz; 1999 #ifdef __BIG_ENDIAN 2000 tmp |= BUF_SWAP_32BIT; 2001 #endif 2002 WREG32(CP_RB0_CNTL, tmp); 2003 2004 /* Initialize the ring buffer's read and write pointers */ 2005 WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA); 2006 ring->wptr = 0; 2007 WREG32(CP_RB0_WPTR, ring->wptr); 2008 2009 /* set the wb address wether it's enabled or not */ 2010 WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC); 2011 WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF); 2012 2013 if (rdev->wb.enabled) 2014 WREG32(SCRATCH_UMSK, 0xff); 2015 else { 2016 tmp |= RB_NO_UPDATE; 2017 WREG32(SCRATCH_UMSK, 0); 2018 } 2019 2020 mdelay(1); 2021 WREG32(CP_RB0_CNTL, tmp); 2022 2023 WREG32(CP_RB0_BASE, ring->gpu_addr >> 8); 2024 2025 ring->rptr = RREG32(CP_RB0_RPTR); 2026 2027 /* ring1 - compute only */ 2028 /* Set ring buffer size */ 2029 ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]; 2030 rb_bufsz = drm_order(ring->ring_size / 8); 2031 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz; 2032 #ifdef __BIG_ENDIAN 2033 tmp |= BUF_SWAP_32BIT; 2034 #endif 2035 WREG32(CP_RB1_CNTL, tmp); 2036 2037 /* Initialize the ring buffer's read and write pointers */ 2038 WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA); 2039 ring->wptr = 0; 2040 WREG32(CP_RB1_WPTR, ring->wptr); 2041 2042 /* set the wb address wether it's enabled or not */ 2043 WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC); 2044 WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF); 2045 2046 mdelay(1); 2047 WREG32(CP_RB1_CNTL, tmp); 2048 2049 WREG32(CP_RB1_BASE, ring->gpu_addr >> 8); 2050 2051 ring->rptr = RREG32(CP_RB1_RPTR); 2052 2053 /* ring2 - compute only */ 2054 /* Set ring buffer size */ 2055 ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]; 2056 rb_bufsz = drm_order(ring->ring_size / 8); 2057 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz; 2058 #ifdef __BIG_ENDIAN 2059 tmp |= BUF_SWAP_32BIT; 2060 #endif 2061 WREG32(CP_RB2_CNTL, tmp); 2062 2063 /* Initialize the ring buffer's read and write pointers */ 2064 WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA); 2065 ring->wptr = 0; 2066 WREG32(CP_RB2_WPTR, ring->wptr); 2067 2068 /* set the wb address wether it's enabled or not */ 2069 WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC); 2070 WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF); 2071 2072 mdelay(1); 2073 WREG32(CP_RB2_CNTL, tmp); 2074 2075 WREG32(CP_RB2_BASE, ring->gpu_addr >> 8); 2076 2077 ring->rptr = RREG32(CP_RB2_RPTR); 2078 2079 /* start the rings */ 2080 si_cp_start(rdev); 2081 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true; 2082 rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = true; 2083 rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = true; 2084 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]); 2085 if (r) { 2086 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; 2087 rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false; 2088 rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false; 2089 return r; 2090 } 2091 r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP1_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]); 2092 if (r) { 2093 rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false; 2094 } 2095 r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP2_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]); 2096 if (r) { 2097 rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false; 2098 } 2099 2100 return 0; 2101 } 2102 2103 bool si_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring) 2104 { 2105 u32 srbm_status; 2106 u32 grbm_status, grbm_status2; 2107 u32 grbm_status_se0, grbm_status_se1; 2108 2109 srbm_status = RREG32(SRBM_STATUS); 2110 grbm_status = RREG32(GRBM_STATUS); 2111 grbm_status2 = RREG32(GRBM_STATUS2); 2112 grbm_status_se0 = RREG32(GRBM_STATUS_SE0); 2113 grbm_status_se1 = RREG32(GRBM_STATUS_SE1); 2114 if (!(grbm_status & GUI_ACTIVE)) { 2115 radeon_ring_lockup_update(ring); 2116 return false; 2117 } 2118 /* force CP activities */ 2119 radeon_ring_force_activity(rdev, ring); 2120 return radeon_ring_test_lockup(rdev, ring); 2121 } 2122 2123 static int si_gpu_soft_reset(struct radeon_device *rdev) 2124 { 2125 struct evergreen_mc_save save; 2126 u32 grbm_reset = 0; 2127 2128 if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE)) 2129 return 0; 2130 2131 dev_info(rdev->dev, "GPU softreset \n"); 2132 dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n", 2133 RREG32(GRBM_STATUS)); 2134 dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n", 2135 RREG32(GRBM_STATUS2)); 2136 dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n", 2137 RREG32(GRBM_STATUS_SE0)); 2138 dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n", 2139 RREG32(GRBM_STATUS_SE1)); 2140 dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n", 2141 RREG32(SRBM_STATUS)); 2142 evergreen_mc_stop(rdev, &save); 2143 if (radeon_mc_wait_for_idle(rdev)) { 2144 dev_warn(rdev->dev, "Wait for MC idle timedout !\n"); 2145 } 2146 /* Disable CP parsing/prefetching */ 2147 WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT); 2148 2149 /* reset all the gfx blocks */ 2150 grbm_reset = (SOFT_RESET_CP | 2151 SOFT_RESET_CB | 2152 SOFT_RESET_DB | 2153 SOFT_RESET_GDS | 2154 SOFT_RESET_PA | 2155 SOFT_RESET_SC | 2156 SOFT_RESET_BCI | 2157 SOFT_RESET_SPI | 2158 SOFT_RESET_SX | 2159 SOFT_RESET_TC | 2160 SOFT_RESET_TA | 2161 SOFT_RESET_VGT | 2162 SOFT_RESET_IA); 2163 2164 dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset); 2165 WREG32(GRBM_SOFT_RESET, grbm_reset); 2166 (void)RREG32(GRBM_SOFT_RESET); 2167 udelay(50); 2168 WREG32(GRBM_SOFT_RESET, 0); 2169 (void)RREG32(GRBM_SOFT_RESET); 2170 /* Wait a little for things to settle down */ 2171 udelay(50); 2172 dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n", 2173 RREG32(GRBM_STATUS)); 2174 dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n", 2175 RREG32(GRBM_STATUS2)); 2176 dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n", 2177 RREG32(GRBM_STATUS_SE0)); 2178 dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n", 2179 RREG32(GRBM_STATUS_SE1)); 2180 dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n", 2181 RREG32(SRBM_STATUS)); 2182 evergreen_mc_resume(rdev, &save); 2183 return 0; 2184 } 2185 2186 int si_asic_reset(struct radeon_device *rdev) 2187 { 2188 return si_gpu_soft_reset(rdev); 2189 } 2190 2191 /* MC */ 2192 static void si_mc_program(struct radeon_device *rdev) 2193 { 2194 struct evergreen_mc_save save; 2195 u32 tmp; 2196 int i, j; 2197 2198 /* Initialize HDP */ 2199 for (i = 0, j = 0; i < 32; i++, j += 0x18) { 2200 WREG32((0x2c14 + j), 0x00000000); 2201 WREG32((0x2c18 + j), 0x00000000); 2202 WREG32((0x2c1c + j), 0x00000000); 2203 WREG32((0x2c20 + j), 0x00000000); 2204 WREG32((0x2c24 + j), 0x00000000); 2205 } 2206 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0); 2207 2208 evergreen_mc_stop(rdev, &save); 2209 if (radeon_mc_wait_for_idle(rdev)) { 2210 dev_warn(rdev->dev, "Wait for MC idle timedout !\n"); 2211 } 2212 /* Lockout access through VGA aperture*/ 2213 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE); 2214 /* Update configuration */ 2215 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, 2216 rdev->mc.vram_start >> 12); 2217 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, 2218 rdev->mc.vram_end >> 12); 2219 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 2220 rdev->vram_scratch.gpu_addr >> 12); 2221 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16; 2222 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF); 2223 WREG32(MC_VM_FB_LOCATION, tmp); 2224 /* XXX double check these! */ 2225 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8)); 2226 WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30)); 2227 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF); 2228 WREG32(MC_VM_AGP_BASE, 0); 2229 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF); 2230 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF); 2231 if (radeon_mc_wait_for_idle(rdev)) { 2232 dev_warn(rdev->dev, "Wait for MC idle timedout !\n"); 2233 } 2234 evergreen_mc_resume(rdev, &save); 2235 /* we need to own VRAM, so turn off the VGA renderer here 2236 * to stop it overwriting our objects */ 2237 rv515_vga_render_disable(rdev); 2238 } 2239 2240 /* SI MC address space is 40 bits */ 2241 static void si_vram_location(struct radeon_device *rdev, 2242 struct radeon_mc *mc, u64 base) 2243 { 2244 mc->vram_start = base; 2245 if (mc->mc_vram_size > (0xFFFFFFFFFFULL - base + 1)) { 2246 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 2247 mc->real_vram_size = mc->aper_size; 2248 mc->mc_vram_size = mc->aper_size; 2249 } 2250 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 2251 dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n", 2252 mc->mc_vram_size >> 20, mc->vram_start, 2253 mc->vram_end, mc->real_vram_size >> 20); 2254 } 2255 2256 static void si_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc) 2257 { 2258 u64 size_af, size_bf; 2259 2260 size_af = ((0xFFFFFFFFFFULL - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align; 2261 size_bf = mc->vram_start & ~mc->gtt_base_align; 2262 if (size_bf > size_af) { 2263 if (mc->gtt_size > size_bf) { 2264 dev_warn(rdev->dev, "limiting GTT\n"); 2265 mc->gtt_size = size_bf; 2266 } 2267 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size; 2268 } else { 2269 if (mc->gtt_size > size_af) { 2270 dev_warn(rdev->dev, "limiting GTT\n"); 2271 mc->gtt_size = size_af; 2272 } 2273 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align; 2274 } 2275 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1; 2276 dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n", 2277 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end); 2278 } 2279 2280 static void si_vram_gtt_location(struct radeon_device *rdev, 2281 struct radeon_mc *mc) 2282 { 2283 if (mc->mc_vram_size > 0xFFC0000000ULL) { 2284 /* leave room for at least 1024M GTT */ 2285 dev_warn(rdev->dev, "limiting VRAM\n"); 2286 mc->real_vram_size = 0xFFC0000000ULL; 2287 mc->mc_vram_size = 0xFFC0000000ULL; 2288 } 2289 si_vram_location(rdev, &rdev->mc, 0); 2290 rdev->mc.gtt_base_align = 0; 2291 si_gtt_location(rdev, mc); 2292 } 2293 2294 static int si_mc_init(struct radeon_device *rdev) 2295 { 2296 u32 tmp; 2297 int chansize, numchan; 2298 2299 /* Get VRAM informations */ 2300 rdev->mc.vram_is_ddr = true; 2301 tmp = RREG32(MC_ARB_RAMCFG); 2302 if (tmp & CHANSIZE_OVERRIDE) { 2303 chansize = 16; 2304 } else if (tmp & CHANSIZE_MASK) { 2305 chansize = 64; 2306 } else { 2307 chansize = 32; 2308 } 2309 tmp = RREG32(MC_SHARED_CHMAP); 2310 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) { 2311 case 0: 2312 default: 2313 numchan = 1; 2314 break; 2315 case 1: 2316 numchan = 2; 2317 break; 2318 case 2: 2319 numchan = 4; 2320 break; 2321 case 3: 2322 numchan = 8; 2323 break; 2324 case 4: 2325 numchan = 3; 2326 break; 2327 case 5: 2328 numchan = 6; 2329 break; 2330 case 6: 2331 numchan = 10; 2332 break; 2333 case 7: 2334 numchan = 12; 2335 break; 2336 case 8: 2337 numchan = 16; 2338 break; 2339 } 2340 rdev->mc.vram_width = numchan * chansize; 2341 /* Could aper size report 0 ? */ 2342 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0); 2343 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0); 2344 /* size in MB on si */ 2345 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024; 2346 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024; 2347 rdev->mc.visible_vram_size = rdev->mc.aper_size; 2348 si_vram_gtt_location(rdev, &rdev->mc); 2349 radeon_update_bandwidth_info(rdev); 2350 2351 return 0; 2352 } 2353 2354 /* 2355 * GART 2356 */ 2357 void si_pcie_gart_tlb_flush(struct radeon_device *rdev) 2358 { 2359 /* flush hdp cache */ 2360 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1); 2361 2362 /* bits 0-15 are the VM contexts0-15 */ 2363 WREG32(VM_INVALIDATE_REQUEST, 1); 2364 } 2365 2366 int si_pcie_gart_enable(struct radeon_device *rdev) 2367 { 2368 int r, i; 2369 2370 if (rdev->gart.robj == NULL) { 2371 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n"); 2372 return -EINVAL; 2373 } 2374 r = radeon_gart_table_vram_pin(rdev); 2375 if (r) 2376 return r; 2377 radeon_gart_restore(rdev); 2378 /* Setup TLB control */ 2379 WREG32(MC_VM_MX_L1_TLB_CNTL, 2380 (0xA << 7) | 2381 ENABLE_L1_TLB | 2382 SYSTEM_ACCESS_MODE_NOT_IN_SYS | 2383 ENABLE_ADVANCED_DRIVER_MODEL | 2384 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU); 2385 /* Setup L2 cache */ 2386 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | 2387 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE | 2388 ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE | 2389 EFFECTIVE_L2_QUEUE_SIZE(7) | 2390 CONTEXT1_IDENTITY_ACCESS_MODE(1)); 2391 WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE); 2392 WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY | 2393 L2_CACHE_BIGK_FRAGMENT_SIZE(0)); 2394 /* setup context0 */ 2395 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12); 2396 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12); 2397 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12); 2398 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR, 2399 (u32)(rdev->dummy_page.addr >> 12)); 2400 WREG32(VM_CONTEXT0_CNTL2, 0); 2401 WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) | 2402 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT)); 2403 2404 WREG32(0x15D4, 0); 2405 WREG32(0x15D8, 0); 2406 WREG32(0x15DC, 0); 2407 2408 /* empty context1-15 */ 2409 /* FIXME start with 4G, once using 2 level pt switch to full 2410 * vm size space 2411 */ 2412 /* set vm size, must be a multiple of 4 */ 2413 WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0); 2414 WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn); 2415 for (i = 1; i < 16; i++) { 2416 if (i < 8) 2417 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2), 2418 rdev->gart.table_addr >> 12); 2419 else 2420 WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2), 2421 rdev->gart.table_addr >> 12); 2422 } 2423 2424 /* enable context1-15 */ 2425 WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR, 2426 (u32)(rdev->dummy_page.addr >> 12)); 2427 WREG32(VM_CONTEXT1_CNTL2, 0); 2428 WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) | 2429 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT); 2430 2431 si_pcie_gart_tlb_flush(rdev); 2432 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n", 2433 (unsigned)(rdev->mc.gtt_size >> 20), 2434 (unsigned long long)rdev->gart.table_addr); 2435 rdev->gart.ready = true; 2436 return 0; 2437 } 2438 2439 void si_pcie_gart_disable(struct radeon_device *rdev) 2440 { 2441 /* Disable all tables */ 2442 WREG32(VM_CONTEXT0_CNTL, 0); 2443 WREG32(VM_CONTEXT1_CNTL, 0); 2444 /* Setup TLB control */ 2445 WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS | 2446 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU); 2447 /* Setup L2 cache */ 2448 WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE | 2449 ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE | 2450 EFFECTIVE_L2_QUEUE_SIZE(7) | 2451 CONTEXT1_IDENTITY_ACCESS_MODE(1)); 2452 WREG32(VM_L2_CNTL2, 0); 2453 WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY | 2454 L2_CACHE_BIGK_FRAGMENT_SIZE(0)); 2455 radeon_gart_table_vram_unpin(rdev); 2456 } 2457 2458 void si_pcie_gart_fini(struct radeon_device *rdev) 2459 { 2460 si_pcie_gart_disable(rdev); 2461 radeon_gart_table_vram_free(rdev); 2462 radeon_gart_fini(rdev); 2463 } 2464 2465 /* vm parser */ 2466 static bool si_vm_reg_valid(u32 reg) 2467 { 2468 /* context regs are fine */ 2469 if (reg >= 0x28000) 2470 return true; 2471 2472 /* check config regs */ 2473 switch (reg) { 2474 case GRBM_GFX_INDEX: 2475 case VGT_VTX_VECT_EJECT_REG: 2476 case VGT_CACHE_INVALIDATION: 2477 case VGT_ESGS_RING_SIZE: 2478 case VGT_GSVS_RING_SIZE: 2479 case VGT_GS_VERTEX_REUSE: 2480 case VGT_PRIMITIVE_TYPE: 2481 case VGT_INDEX_TYPE: 2482 case VGT_NUM_INDICES: 2483 case VGT_NUM_INSTANCES: 2484 case VGT_TF_RING_SIZE: 2485 case VGT_HS_OFFCHIP_PARAM: 2486 case VGT_TF_MEMORY_BASE: 2487 case PA_CL_ENHANCE: 2488 case PA_SU_LINE_STIPPLE_VALUE: 2489 case PA_SC_LINE_STIPPLE_STATE: 2490 case PA_SC_ENHANCE: 2491 case SQC_CACHES: 2492 case SPI_STATIC_THREAD_MGMT_1: 2493 case SPI_STATIC_THREAD_MGMT_2: 2494 case SPI_STATIC_THREAD_MGMT_3: 2495 case SPI_PS_MAX_WAVE_ID: 2496 case SPI_CONFIG_CNTL: 2497 case SPI_CONFIG_CNTL_1: 2498 case TA_CNTL_AUX: 2499 return true; 2500 default: 2501 DRM_ERROR("Invalid register 0x%x in CS\n", reg); 2502 return false; 2503 } 2504 } 2505 2506 static int si_vm_packet3_ce_check(struct radeon_device *rdev, 2507 u32 *ib, struct radeon_cs_packet *pkt) 2508 { 2509 switch (pkt->opcode) { 2510 case PACKET3_NOP: 2511 case PACKET3_SET_BASE: 2512 case PACKET3_SET_CE_DE_COUNTERS: 2513 case PACKET3_LOAD_CONST_RAM: 2514 case PACKET3_WRITE_CONST_RAM: 2515 case PACKET3_WRITE_CONST_RAM_OFFSET: 2516 case PACKET3_DUMP_CONST_RAM: 2517 case PACKET3_INCREMENT_CE_COUNTER: 2518 case PACKET3_WAIT_ON_DE_COUNTER: 2519 case PACKET3_CE_WRITE: 2520 break; 2521 default: 2522 DRM_ERROR("Invalid CE packet3: 0x%x\n", pkt->opcode); 2523 return -EINVAL; 2524 } 2525 return 0; 2526 } 2527 2528 static int si_vm_packet3_gfx_check(struct radeon_device *rdev, 2529 u32 *ib, struct radeon_cs_packet *pkt) 2530 { 2531 u32 idx = pkt->idx + 1; 2532 u32 idx_value = ib[idx]; 2533 u32 start_reg, end_reg, reg, i; 2534 2535 switch (pkt->opcode) { 2536 case PACKET3_NOP: 2537 case PACKET3_SET_BASE: 2538 case PACKET3_CLEAR_STATE: 2539 case PACKET3_INDEX_BUFFER_SIZE: 2540 case PACKET3_DISPATCH_DIRECT: 2541 case PACKET3_DISPATCH_INDIRECT: 2542 case PACKET3_ALLOC_GDS: 2543 case PACKET3_WRITE_GDS_RAM: 2544 case PACKET3_ATOMIC_GDS: 2545 case PACKET3_ATOMIC: 2546 case PACKET3_OCCLUSION_QUERY: 2547 case PACKET3_SET_PREDICATION: 2548 case PACKET3_COND_EXEC: 2549 case PACKET3_PRED_EXEC: 2550 case PACKET3_DRAW_INDIRECT: 2551 case PACKET3_DRAW_INDEX_INDIRECT: 2552 case PACKET3_INDEX_BASE: 2553 case PACKET3_DRAW_INDEX_2: 2554 case PACKET3_CONTEXT_CONTROL: 2555 case PACKET3_INDEX_TYPE: 2556 case PACKET3_DRAW_INDIRECT_MULTI: 2557 case PACKET3_DRAW_INDEX_AUTO: 2558 case PACKET3_DRAW_INDEX_IMMD: 2559 case PACKET3_NUM_INSTANCES: 2560 case PACKET3_DRAW_INDEX_MULTI_AUTO: 2561 case PACKET3_STRMOUT_BUFFER_UPDATE: 2562 case PACKET3_DRAW_INDEX_OFFSET_2: 2563 case PACKET3_DRAW_INDEX_MULTI_ELEMENT: 2564 case PACKET3_DRAW_INDEX_INDIRECT_MULTI: 2565 case PACKET3_MPEG_INDEX: 2566 case PACKET3_WAIT_REG_MEM: 2567 case PACKET3_MEM_WRITE: 2568 case PACKET3_PFP_SYNC_ME: 2569 case PACKET3_SURFACE_SYNC: 2570 case PACKET3_EVENT_WRITE: 2571 case PACKET3_EVENT_WRITE_EOP: 2572 case PACKET3_EVENT_WRITE_EOS: 2573 case PACKET3_SET_CONTEXT_REG: 2574 case PACKET3_SET_CONTEXT_REG_INDIRECT: 2575 case PACKET3_SET_SH_REG: 2576 case PACKET3_SET_SH_REG_OFFSET: 2577 case PACKET3_INCREMENT_DE_COUNTER: 2578 case PACKET3_WAIT_ON_CE_COUNTER: 2579 case PACKET3_WAIT_ON_AVAIL_BUFFER: 2580 case PACKET3_ME_WRITE: 2581 break; 2582 case PACKET3_COPY_DATA: 2583 if ((idx_value & 0xf00) == 0) { 2584 reg = ib[idx + 3] * 4; 2585 if (!si_vm_reg_valid(reg)) 2586 return -EINVAL; 2587 } 2588 break; 2589 case PACKET3_WRITE_DATA: 2590 if ((idx_value & 0xf00) == 0) { 2591 start_reg = ib[idx + 1] * 4; 2592 if (idx_value & 0x10000) { 2593 if (!si_vm_reg_valid(start_reg)) 2594 return -EINVAL; 2595 } else { 2596 for (i = 0; i < (pkt->count - 2); i++) { 2597 reg = start_reg + (4 * i); 2598 if (!si_vm_reg_valid(reg)) 2599 return -EINVAL; 2600 } 2601 } 2602 } 2603 break; 2604 case PACKET3_COND_WRITE: 2605 if (idx_value & 0x100) { 2606 reg = ib[idx + 5] * 4; 2607 if (!si_vm_reg_valid(reg)) 2608 return -EINVAL; 2609 } 2610 break; 2611 case PACKET3_COPY_DW: 2612 if (idx_value & 0x2) { 2613 reg = ib[idx + 3] * 4; 2614 if (!si_vm_reg_valid(reg)) 2615 return -EINVAL; 2616 } 2617 break; 2618 case PACKET3_SET_CONFIG_REG: 2619 start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START; 2620 end_reg = 4 * pkt->count + start_reg - 4; 2621 if ((start_reg < PACKET3_SET_CONFIG_REG_START) || 2622 (start_reg >= PACKET3_SET_CONFIG_REG_END) || 2623 (end_reg >= PACKET3_SET_CONFIG_REG_END)) { 2624 DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n"); 2625 return -EINVAL; 2626 } 2627 for (i = 0; i < pkt->count; i++) { 2628 reg = start_reg + (4 * i); 2629 if (!si_vm_reg_valid(reg)) 2630 return -EINVAL; 2631 } 2632 break; 2633 default: 2634 DRM_ERROR("Invalid GFX packet3: 0x%x\n", pkt->opcode); 2635 return -EINVAL; 2636 } 2637 return 0; 2638 } 2639 2640 static int si_vm_packet3_compute_check(struct radeon_device *rdev, 2641 u32 *ib, struct radeon_cs_packet *pkt) 2642 { 2643 u32 idx = pkt->idx + 1; 2644 u32 idx_value = ib[idx]; 2645 u32 start_reg, reg, i; 2646 2647 switch (pkt->opcode) { 2648 case PACKET3_NOP: 2649 case PACKET3_SET_BASE: 2650 case PACKET3_CLEAR_STATE: 2651 case PACKET3_DISPATCH_DIRECT: 2652 case PACKET3_DISPATCH_INDIRECT: 2653 case PACKET3_ALLOC_GDS: 2654 case PACKET3_WRITE_GDS_RAM: 2655 case PACKET3_ATOMIC_GDS: 2656 case PACKET3_ATOMIC: 2657 case PACKET3_OCCLUSION_QUERY: 2658 case PACKET3_SET_PREDICATION: 2659 case PACKET3_COND_EXEC: 2660 case PACKET3_PRED_EXEC: 2661 case PACKET3_CONTEXT_CONTROL: 2662 case PACKET3_STRMOUT_BUFFER_UPDATE: 2663 case PACKET3_WAIT_REG_MEM: 2664 case PACKET3_MEM_WRITE: 2665 case PACKET3_PFP_SYNC_ME: 2666 case PACKET3_SURFACE_SYNC: 2667 case PACKET3_EVENT_WRITE: 2668 case PACKET3_EVENT_WRITE_EOP: 2669 case PACKET3_EVENT_WRITE_EOS: 2670 case PACKET3_SET_CONTEXT_REG: 2671 case PACKET3_SET_CONTEXT_REG_INDIRECT: 2672 case PACKET3_SET_SH_REG: 2673 case PACKET3_SET_SH_REG_OFFSET: 2674 case PACKET3_INCREMENT_DE_COUNTER: 2675 case PACKET3_WAIT_ON_CE_COUNTER: 2676 case PACKET3_WAIT_ON_AVAIL_BUFFER: 2677 case PACKET3_ME_WRITE: 2678 break; 2679 case PACKET3_COPY_DATA: 2680 if ((idx_value & 0xf00) == 0) { 2681 reg = ib[idx + 3] * 4; 2682 if (!si_vm_reg_valid(reg)) 2683 return -EINVAL; 2684 } 2685 break; 2686 case PACKET3_WRITE_DATA: 2687 if ((idx_value & 0xf00) == 0) { 2688 start_reg = ib[idx + 1] * 4; 2689 if (idx_value & 0x10000) { 2690 if (!si_vm_reg_valid(start_reg)) 2691 return -EINVAL; 2692 } else { 2693 for (i = 0; i < (pkt->count - 2); i++) { 2694 reg = start_reg + (4 * i); 2695 if (!si_vm_reg_valid(reg)) 2696 return -EINVAL; 2697 } 2698 } 2699 } 2700 break; 2701 case PACKET3_COND_WRITE: 2702 if (idx_value & 0x100) { 2703 reg = ib[idx + 5] * 4; 2704 if (!si_vm_reg_valid(reg)) 2705 return -EINVAL; 2706 } 2707 break; 2708 case PACKET3_COPY_DW: 2709 if (idx_value & 0x2) { 2710 reg = ib[idx + 3] * 4; 2711 if (!si_vm_reg_valid(reg)) 2712 return -EINVAL; 2713 } 2714 break; 2715 default: 2716 DRM_ERROR("Invalid Compute packet3: 0x%x\n", pkt->opcode); 2717 return -EINVAL; 2718 } 2719 return 0; 2720 } 2721 2722 int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib) 2723 { 2724 int ret = 0; 2725 u32 idx = 0; 2726 struct radeon_cs_packet pkt; 2727 2728 do { 2729 pkt.idx = idx; 2730 pkt.type = CP_PACKET_GET_TYPE(ib->ptr[idx]); 2731 pkt.count = CP_PACKET_GET_COUNT(ib->ptr[idx]); 2732 pkt.one_reg_wr = 0; 2733 switch (pkt.type) { 2734 case PACKET_TYPE0: 2735 dev_err(rdev->dev, "Packet0 not allowed!\n"); 2736 ret = -EINVAL; 2737 break; 2738 case PACKET_TYPE2: 2739 idx += 1; 2740 break; 2741 case PACKET_TYPE3: 2742 pkt.opcode = CP_PACKET3_GET_OPCODE(ib->ptr[idx]); 2743 if (ib->is_const_ib) 2744 ret = si_vm_packet3_ce_check(rdev, ib->ptr, &pkt); 2745 else { 2746 switch (ib->ring) { 2747 case RADEON_RING_TYPE_GFX_INDEX: 2748 ret = si_vm_packet3_gfx_check(rdev, ib->ptr, &pkt); 2749 break; 2750 case CAYMAN_RING_TYPE_CP1_INDEX: 2751 case CAYMAN_RING_TYPE_CP2_INDEX: 2752 ret = si_vm_packet3_compute_check(rdev, ib->ptr, &pkt); 2753 break; 2754 default: 2755 dev_err(rdev->dev, "Non-PM4 ring %d !\n", ib->ring); 2756 ret = -EINVAL; 2757 break; 2758 } 2759 } 2760 idx += pkt.count + 2; 2761 break; 2762 default: 2763 dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type); 2764 ret = -EINVAL; 2765 break; 2766 } 2767 if (ret) 2768 break; 2769 } while (idx < ib->length_dw); 2770 2771 return ret; 2772 } 2773 2774 /* 2775 * vm 2776 */ 2777 int si_vm_init(struct radeon_device *rdev) 2778 { 2779 /* number of VMs */ 2780 rdev->vm_manager.nvm = 16; 2781 /* base offset of vram pages */ 2782 rdev->vm_manager.vram_base_offset = 0; 2783 2784 return 0; 2785 } 2786 2787 void si_vm_fini(struct radeon_device *rdev) 2788 { 2789 } 2790 2791 int si_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm, int id) 2792 { 2793 if (id < 8) 2794 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (id << 2), vm->pt_gpu_addr >> 12); 2795 else 2796 WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((id - 8) << 2), 2797 vm->pt_gpu_addr >> 12); 2798 /* flush hdp cache */ 2799 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1); 2800 /* bits 0-15 are the VM contexts0-15 */ 2801 WREG32(VM_INVALIDATE_REQUEST, 1 << id); 2802 return 0; 2803 } 2804 2805 void si_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm) 2806 { 2807 if (vm->id < 8) 2808 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0); 2809 else 2810 WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2), 0); 2811 /* flush hdp cache */ 2812 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1); 2813 /* bits 0-15 are the VM contexts0-15 */ 2814 WREG32(VM_INVALIDATE_REQUEST, 1 << vm->id); 2815 } 2816 2817 void si_vm_tlb_flush(struct radeon_device *rdev, struct radeon_vm *vm) 2818 { 2819 if (vm->id == -1) 2820 return; 2821 2822 /* flush hdp cache */ 2823 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1); 2824 /* bits 0-15 are the VM contexts0-15 */ 2825 WREG32(VM_INVALIDATE_REQUEST, 1 << vm->id); 2826 } 2827 2828 /* 2829 * RLC 2830 */ 2831 void si_rlc_fini(struct radeon_device *rdev) 2832 { 2833 int r; 2834 2835 /* save restore block */ 2836 if (rdev->rlc.save_restore_obj) { 2837 r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false); 2838 if (unlikely(r != 0)) 2839 dev_warn(rdev->dev, "(%d) reserve RLC sr bo failed\n", r); 2840 radeon_bo_unpin(rdev->rlc.save_restore_obj); 2841 radeon_bo_unreserve(rdev->rlc.save_restore_obj); 2842 2843 radeon_bo_unref(&rdev->rlc.save_restore_obj); 2844 rdev->rlc.save_restore_obj = NULL; 2845 } 2846 2847 /* clear state block */ 2848 if (rdev->rlc.clear_state_obj) { 2849 r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false); 2850 if (unlikely(r != 0)) 2851 dev_warn(rdev->dev, "(%d) reserve RLC c bo failed\n", r); 2852 radeon_bo_unpin(rdev->rlc.clear_state_obj); 2853 radeon_bo_unreserve(rdev->rlc.clear_state_obj); 2854 2855 radeon_bo_unref(&rdev->rlc.clear_state_obj); 2856 rdev->rlc.clear_state_obj = NULL; 2857 } 2858 } 2859 2860 int si_rlc_init(struct radeon_device *rdev) 2861 { 2862 int r; 2863 2864 /* save restore block */ 2865 if (rdev->rlc.save_restore_obj == NULL) { 2866 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true, 2867 RADEON_GEM_DOMAIN_VRAM, NULL, 2868 &rdev->rlc.save_restore_obj); 2869 if (r) { 2870 dev_warn(rdev->dev, "(%d) create RLC sr bo failed\n", r); 2871 return r; 2872 } 2873 } 2874 2875 r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false); 2876 if (unlikely(r != 0)) { 2877 si_rlc_fini(rdev); 2878 return r; 2879 } 2880 r = radeon_bo_pin(rdev->rlc.save_restore_obj, RADEON_GEM_DOMAIN_VRAM, 2881 &rdev->rlc.save_restore_gpu_addr); 2882 radeon_bo_unreserve(rdev->rlc.save_restore_obj); 2883 if (r) { 2884 dev_warn(rdev->dev, "(%d) pin RLC sr bo failed\n", r); 2885 si_rlc_fini(rdev); 2886 return r; 2887 } 2888 2889 /* clear state block */ 2890 if (rdev->rlc.clear_state_obj == NULL) { 2891 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true, 2892 RADEON_GEM_DOMAIN_VRAM, NULL, 2893 &rdev->rlc.clear_state_obj); 2894 if (r) { 2895 dev_warn(rdev->dev, "(%d) create RLC c bo failed\n", r); 2896 si_rlc_fini(rdev); 2897 return r; 2898 } 2899 } 2900 r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false); 2901 if (unlikely(r != 0)) { 2902 si_rlc_fini(rdev); 2903 return r; 2904 } 2905 r = radeon_bo_pin(rdev->rlc.clear_state_obj, RADEON_GEM_DOMAIN_VRAM, 2906 &rdev->rlc.clear_state_gpu_addr); 2907 radeon_bo_unreserve(rdev->rlc.clear_state_obj); 2908 if (r) { 2909 dev_warn(rdev->dev, "(%d) pin RLC c bo failed\n", r); 2910 si_rlc_fini(rdev); 2911 return r; 2912 } 2913 2914 return 0; 2915 } 2916 2917 static void si_rlc_stop(struct radeon_device *rdev) 2918 { 2919 WREG32(RLC_CNTL, 0); 2920 } 2921 2922 static void si_rlc_start(struct radeon_device *rdev) 2923 { 2924 WREG32(RLC_CNTL, RLC_ENABLE); 2925 } 2926 2927 static int si_rlc_resume(struct radeon_device *rdev) 2928 { 2929 u32 i; 2930 const __be32 *fw_data; 2931 2932 if (!rdev->rlc_fw) 2933 return -EINVAL; 2934 2935 si_rlc_stop(rdev); 2936 2937 WREG32(RLC_RL_BASE, 0); 2938 WREG32(RLC_RL_SIZE, 0); 2939 WREG32(RLC_LB_CNTL, 0); 2940 WREG32(RLC_LB_CNTR_MAX, 0xffffffff); 2941 WREG32(RLC_LB_CNTR_INIT, 0); 2942 2943 WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8); 2944 WREG32(RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8); 2945 2946 WREG32(RLC_MC_CNTL, 0); 2947 WREG32(RLC_UCODE_CNTL, 0); 2948 2949 fw_data = (const __be32 *)rdev->rlc_fw->data; 2950 for (i = 0; i < SI_RLC_UCODE_SIZE; i++) { 2951 WREG32(RLC_UCODE_ADDR, i); 2952 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++)); 2953 } 2954 WREG32(RLC_UCODE_ADDR, 0); 2955 2956 si_rlc_start(rdev); 2957 2958 return 0; 2959 } 2960 2961 static void si_enable_interrupts(struct radeon_device *rdev) 2962 { 2963 u32 ih_cntl = RREG32(IH_CNTL); 2964 u32 ih_rb_cntl = RREG32(IH_RB_CNTL); 2965 2966 ih_cntl |= ENABLE_INTR; 2967 ih_rb_cntl |= IH_RB_ENABLE; 2968 WREG32(IH_CNTL, ih_cntl); 2969 WREG32(IH_RB_CNTL, ih_rb_cntl); 2970 rdev->ih.enabled = true; 2971 } 2972 2973 static void si_disable_interrupts(struct radeon_device *rdev) 2974 { 2975 u32 ih_rb_cntl = RREG32(IH_RB_CNTL); 2976 u32 ih_cntl = RREG32(IH_CNTL); 2977 2978 ih_rb_cntl &= ~IH_RB_ENABLE; 2979 ih_cntl &= ~ENABLE_INTR; 2980 WREG32(IH_RB_CNTL, ih_rb_cntl); 2981 WREG32(IH_CNTL, ih_cntl); 2982 /* set rptr, wptr to 0 */ 2983 WREG32(IH_RB_RPTR, 0); 2984 WREG32(IH_RB_WPTR, 0); 2985 rdev->ih.enabled = false; 2986 rdev->ih.rptr = 0; 2987 } 2988 2989 static void si_disable_interrupt_state(struct radeon_device *rdev) 2990 { 2991 u32 tmp; 2992 2993 WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE); 2994 WREG32(CP_INT_CNTL_RING1, 0); 2995 WREG32(CP_INT_CNTL_RING2, 0); 2996 WREG32(GRBM_INT_CNTL, 0); 2997 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0); 2998 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0); 2999 if (rdev->num_crtc >= 4) { 3000 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0); 3001 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0); 3002 } 3003 if (rdev->num_crtc >= 6) { 3004 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0); 3005 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0); 3006 } 3007 3008 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0); 3009 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0); 3010 if (rdev->num_crtc >= 4) { 3011 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0); 3012 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0); 3013 } 3014 if (rdev->num_crtc >= 6) { 3015 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0); 3016 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0); 3017 } 3018 3019 WREG32(DACA_AUTODETECT_INT_CONTROL, 0); 3020 3021 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY; 3022 WREG32(DC_HPD1_INT_CONTROL, tmp); 3023 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY; 3024 WREG32(DC_HPD2_INT_CONTROL, tmp); 3025 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY; 3026 WREG32(DC_HPD3_INT_CONTROL, tmp); 3027 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY; 3028 WREG32(DC_HPD4_INT_CONTROL, tmp); 3029 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY; 3030 WREG32(DC_HPD5_INT_CONTROL, tmp); 3031 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY; 3032 WREG32(DC_HPD6_INT_CONTROL, tmp); 3033 3034 } 3035 3036 static int si_irq_init(struct radeon_device *rdev) 3037 { 3038 int ret = 0; 3039 int rb_bufsz; 3040 u32 interrupt_cntl, ih_cntl, ih_rb_cntl; 3041 3042 /* allocate ring */ 3043 ret = r600_ih_ring_alloc(rdev); 3044 if (ret) 3045 return ret; 3046 3047 /* disable irqs */ 3048 si_disable_interrupts(rdev); 3049 3050 /* init rlc */ 3051 ret = si_rlc_resume(rdev); 3052 if (ret) { 3053 r600_ih_ring_fini(rdev); 3054 return ret; 3055 } 3056 3057 /* setup interrupt control */ 3058 /* set dummy read address to ring address */ 3059 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8); 3060 interrupt_cntl = RREG32(INTERRUPT_CNTL); 3061 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi 3062 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN 3063 */ 3064 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE; 3065 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */ 3066 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN; 3067 WREG32(INTERRUPT_CNTL, interrupt_cntl); 3068 3069 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8); 3070 rb_bufsz = drm_order(rdev->ih.ring_size / 4); 3071 3072 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE | 3073 IH_WPTR_OVERFLOW_CLEAR | 3074 (rb_bufsz << 1)); 3075 3076 if (rdev->wb.enabled) 3077 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE; 3078 3079 /* set the writeback address whether it's enabled or not */ 3080 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC); 3081 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF); 3082 3083 WREG32(IH_RB_CNTL, ih_rb_cntl); 3084 3085 /* set rptr, wptr to 0 */ 3086 WREG32(IH_RB_RPTR, 0); 3087 WREG32(IH_RB_WPTR, 0); 3088 3089 /* Default settings for IH_CNTL (disabled at first) */ 3090 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0); 3091 /* RPTR_REARM only works if msi's are enabled */ 3092 if (rdev->msi_enabled) 3093 ih_cntl |= RPTR_REARM; 3094 WREG32(IH_CNTL, ih_cntl); 3095 3096 /* force the active interrupt state to all disabled */ 3097 si_disable_interrupt_state(rdev); 3098 3099 pci_set_master(rdev->pdev); 3100 3101 /* enable irqs */ 3102 si_enable_interrupts(rdev); 3103 3104 return ret; 3105 } 3106 3107 int si_irq_set(struct radeon_device *rdev) 3108 { 3109 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE; 3110 u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0; 3111 u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0; 3112 u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6; 3113 u32 grbm_int_cntl = 0; 3114 u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0; 3115 3116 if (!rdev->irq.installed) { 3117 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n"); 3118 return -EINVAL; 3119 } 3120 /* don't enable anything if the ih is disabled */ 3121 if (!rdev->ih.enabled) { 3122 si_disable_interrupts(rdev); 3123 /* force the active interrupt state to all disabled */ 3124 si_disable_interrupt_state(rdev); 3125 return 0; 3126 } 3127 3128 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN; 3129 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN; 3130 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN; 3131 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN; 3132 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN; 3133 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN; 3134 3135 /* enable CP interrupts on all rings */ 3136 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) { 3137 DRM_DEBUG("si_irq_set: sw int gfx\n"); 3138 cp_int_cntl |= TIME_STAMP_INT_ENABLE; 3139 } 3140 if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) { 3141 DRM_DEBUG("si_irq_set: sw int cp1\n"); 3142 cp_int_cntl1 |= TIME_STAMP_INT_ENABLE; 3143 } 3144 if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) { 3145 DRM_DEBUG("si_irq_set: sw int cp2\n"); 3146 cp_int_cntl2 |= TIME_STAMP_INT_ENABLE; 3147 } 3148 if (rdev->irq.crtc_vblank_int[0] || 3149 atomic_read(&rdev->irq.pflip[0])) { 3150 DRM_DEBUG("si_irq_set: vblank 0\n"); 3151 crtc1 |= VBLANK_INT_MASK; 3152 } 3153 if (rdev->irq.crtc_vblank_int[1] || 3154 atomic_read(&rdev->irq.pflip[1])) { 3155 DRM_DEBUG("si_irq_set: vblank 1\n"); 3156 crtc2 |= VBLANK_INT_MASK; 3157 } 3158 if (rdev->irq.crtc_vblank_int[2] || 3159 atomic_read(&rdev->irq.pflip[2])) { 3160 DRM_DEBUG("si_irq_set: vblank 2\n"); 3161 crtc3 |= VBLANK_INT_MASK; 3162 } 3163 if (rdev->irq.crtc_vblank_int[3] || 3164 atomic_read(&rdev->irq.pflip[3])) { 3165 DRM_DEBUG("si_irq_set: vblank 3\n"); 3166 crtc4 |= VBLANK_INT_MASK; 3167 } 3168 if (rdev->irq.crtc_vblank_int[4] || 3169 atomic_read(&rdev->irq.pflip[4])) { 3170 DRM_DEBUG("si_irq_set: vblank 4\n"); 3171 crtc5 |= VBLANK_INT_MASK; 3172 } 3173 if (rdev->irq.crtc_vblank_int[5] || 3174 atomic_read(&rdev->irq.pflip[5])) { 3175 DRM_DEBUG("si_irq_set: vblank 5\n"); 3176 crtc6 |= VBLANK_INT_MASK; 3177 } 3178 if (rdev->irq.hpd[0]) { 3179 DRM_DEBUG("si_irq_set: hpd 1\n"); 3180 hpd1 |= DC_HPDx_INT_EN; 3181 } 3182 if (rdev->irq.hpd[1]) { 3183 DRM_DEBUG("si_irq_set: hpd 2\n"); 3184 hpd2 |= DC_HPDx_INT_EN; 3185 } 3186 if (rdev->irq.hpd[2]) { 3187 DRM_DEBUG("si_irq_set: hpd 3\n"); 3188 hpd3 |= DC_HPDx_INT_EN; 3189 } 3190 if (rdev->irq.hpd[3]) { 3191 DRM_DEBUG("si_irq_set: hpd 4\n"); 3192 hpd4 |= DC_HPDx_INT_EN; 3193 } 3194 if (rdev->irq.hpd[4]) { 3195 DRM_DEBUG("si_irq_set: hpd 5\n"); 3196 hpd5 |= DC_HPDx_INT_EN; 3197 } 3198 if (rdev->irq.hpd[5]) { 3199 DRM_DEBUG("si_irq_set: hpd 6\n"); 3200 hpd6 |= DC_HPDx_INT_EN; 3201 } 3202 if (rdev->irq.gui_idle) { 3203 DRM_DEBUG("gui idle\n"); 3204 grbm_int_cntl |= GUI_IDLE_INT_ENABLE; 3205 } 3206 3207 WREG32(CP_INT_CNTL_RING0, cp_int_cntl); 3208 WREG32(CP_INT_CNTL_RING1, cp_int_cntl1); 3209 WREG32(CP_INT_CNTL_RING2, cp_int_cntl2); 3210 3211 WREG32(GRBM_INT_CNTL, grbm_int_cntl); 3212 3213 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1); 3214 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2); 3215 if (rdev->num_crtc >= 4) { 3216 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3); 3217 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4); 3218 } 3219 if (rdev->num_crtc >= 6) { 3220 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5); 3221 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6); 3222 } 3223 3224 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1); 3225 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2); 3226 if (rdev->num_crtc >= 4) { 3227 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3); 3228 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4); 3229 } 3230 if (rdev->num_crtc >= 6) { 3231 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5); 3232 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6); 3233 } 3234 3235 WREG32(DC_HPD1_INT_CONTROL, hpd1); 3236 WREG32(DC_HPD2_INT_CONTROL, hpd2); 3237 WREG32(DC_HPD3_INT_CONTROL, hpd3); 3238 WREG32(DC_HPD4_INT_CONTROL, hpd4); 3239 WREG32(DC_HPD5_INT_CONTROL, hpd5); 3240 WREG32(DC_HPD6_INT_CONTROL, hpd6); 3241 3242 return 0; 3243 } 3244 3245 static inline void si_irq_ack(struct radeon_device *rdev) 3246 { 3247 u32 tmp; 3248 3249 rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS); 3250 rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE); 3251 rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2); 3252 rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3); 3253 rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4); 3254 rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5); 3255 rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET); 3256 rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET); 3257 if (rdev->num_crtc >= 4) { 3258 rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET); 3259 rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET); 3260 } 3261 if (rdev->num_crtc >= 6) { 3262 rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET); 3263 rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET); 3264 } 3265 3266 if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED) 3267 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR); 3268 if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED) 3269 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR); 3270 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) 3271 WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK); 3272 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) 3273 WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK); 3274 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) 3275 WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK); 3276 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) 3277 WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK); 3278 3279 if (rdev->num_crtc >= 4) { 3280 if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED) 3281 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR); 3282 if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED) 3283 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR); 3284 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) 3285 WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK); 3286 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) 3287 WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK); 3288 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) 3289 WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK); 3290 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) 3291 WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK); 3292 } 3293 3294 if (rdev->num_crtc >= 6) { 3295 if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED) 3296 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR); 3297 if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED) 3298 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR); 3299 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) 3300 WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK); 3301 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) 3302 WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK); 3303 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) 3304 WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK); 3305 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) 3306 WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK); 3307 } 3308 3309 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) { 3310 tmp = RREG32(DC_HPD1_INT_CONTROL); 3311 tmp |= DC_HPDx_INT_ACK; 3312 WREG32(DC_HPD1_INT_CONTROL, tmp); 3313 } 3314 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) { 3315 tmp = RREG32(DC_HPD2_INT_CONTROL); 3316 tmp |= DC_HPDx_INT_ACK; 3317 WREG32(DC_HPD2_INT_CONTROL, tmp); 3318 } 3319 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) { 3320 tmp = RREG32(DC_HPD3_INT_CONTROL); 3321 tmp |= DC_HPDx_INT_ACK; 3322 WREG32(DC_HPD3_INT_CONTROL, tmp); 3323 } 3324 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) { 3325 tmp = RREG32(DC_HPD4_INT_CONTROL); 3326 tmp |= DC_HPDx_INT_ACK; 3327 WREG32(DC_HPD4_INT_CONTROL, tmp); 3328 } 3329 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) { 3330 tmp = RREG32(DC_HPD5_INT_CONTROL); 3331 tmp |= DC_HPDx_INT_ACK; 3332 WREG32(DC_HPD5_INT_CONTROL, tmp); 3333 } 3334 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) { 3335 tmp = RREG32(DC_HPD5_INT_CONTROL); 3336 tmp |= DC_HPDx_INT_ACK; 3337 WREG32(DC_HPD6_INT_CONTROL, tmp); 3338 } 3339 } 3340 3341 static void si_irq_disable(struct radeon_device *rdev) 3342 { 3343 si_disable_interrupts(rdev); 3344 /* Wait and acknowledge irq */ 3345 mdelay(1); 3346 si_irq_ack(rdev); 3347 si_disable_interrupt_state(rdev); 3348 } 3349 3350 static void si_irq_suspend(struct radeon_device *rdev) 3351 { 3352 si_irq_disable(rdev); 3353 si_rlc_stop(rdev); 3354 } 3355 3356 static void si_irq_fini(struct radeon_device *rdev) 3357 { 3358 si_irq_suspend(rdev); 3359 r600_ih_ring_fini(rdev); 3360 } 3361 3362 static inline u32 si_get_ih_wptr(struct radeon_device *rdev) 3363 { 3364 u32 wptr, tmp; 3365 3366 if (rdev->wb.enabled) 3367 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]); 3368 else 3369 wptr = RREG32(IH_RB_WPTR); 3370 3371 if (wptr & RB_OVERFLOW) { 3372 /* When a ring buffer overflow happen start parsing interrupt 3373 * from the last not overwritten vector (wptr + 16). Hopefully 3374 * this should allow us to catchup. 3375 */ 3376 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n", 3377 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask); 3378 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask; 3379 tmp = RREG32(IH_RB_CNTL); 3380 tmp |= IH_WPTR_OVERFLOW_CLEAR; 3381 WREG32(IH_RB_CNTL, tmp); 3382 } 3383 return (wptr & rdev->ih.ptr_mask); 3384 } 3385 3386 /* SI IV Ring 3387 * Each IV ring entry is 128 bits: 3388 * [7:0] - interrupt source id 3389 * [31:8] - reserved 3390 * [59:32] - interrupt source data 3391 * [63:60] - reserved 3392 * [71:64] - RINGID 3393 * [79:72] - VMID 3394 * [127:80] - reserved 3395 */ 3396 int si_irq_process(struct radeon_device *rdev) 3397 { 3398 u32 wptr; 3399 u32 rptr; 3400 u32 src_id, src_data, ring_id; 3401 u32 ring_index; 3402 bool queue_hotplug = false; 3403 3404 if (!rdev->ih.enabled || rdev->shutdown) 3405 return IRQ_NONE; 3406 3407 wptr = si_get_ih_wptr(rdev); 3408 3409 restart_ih: 3410 /* is somebody else already processing irqs? */ 3411 if (atomic_xchg(&rdev->ih.lock, 1)) 3412 return IRQ_NONE; 3413 3414 rptr = rdev->ih.rptr; 3415 DRM_DEBUG("si_irq_process start: rptr %d, wptr %d\n", rptr, wptr); 3416 3417 /* Order reading of wptr vs. reading of IH ring data */ 3418 rmb(); 3419 3420 /* display interrupts */ 3421 si_irq_ack(rdev); 3422 3423 while (rptr != wptr) { 3424 /* wptr/rptr are in bytes! */ 3425 ring_index = rptr / 4; 3426 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff; 3427 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff; 3428 ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff; 3429 3430 switch (src_id) { 3431 case 1: /* D1 vblank/vline */ 3432 switch (src_data) { 3433 case 0: /* D1 vblank */ 3434 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) { 3435 if (rdev->irq.crtc_vblank_int[0]) { 3436 drm_handle_vblank(rdev->ddev, 0); 3437 rdev->pm.vblank_sync = true; 3438 wake_up(&rdev->irq.vblank_queue); 3439 } 3440 if (atomic_read(&rdev->irq.pflip[0])) 3441 radeon_crtc_handle_flip(rdev, 0); 3442 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT; 3443 DRM_DEBUG("IH: D1 vblank\n"); 3444 } 3445 break; 3446 case 1: /* D1 vline */ 3447 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) { 3448 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT; 3449 DRM_DEBUG("IH: D1 vline\n"); 3450 } 3451 break; 3452 default: 3453 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data); 3454 break; 3455 } 3456 break; 3457 case 2: /* D2 vblank/vline */ 3458 switch (src_data) { 3459 case 0: /* D2 vblank */ 3460 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) { 3461 if (rdev->irq.crtc_vblank_int[1]) { 3462 drm_handle_vblank(rdev->ddev, 1); 3463 rdev->pm.vblank_sync = true; 3464 wake_up(&rdev->irq.vblank_queue); 3465 } 3466 if (atomic_read(&rdev->irq.pflip[1])) 3467 radeon_crtc_handle_flip(rdev, 1); 3468 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT; 3469 DRM_DEBUG("IH: D2 vblank\n"); 3470 } 3471 break; 3472 case 1: /* D2 vline */ 3473 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) { 3474 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT; 3475 DRM_DEBUG("IH: D2 vline\n"); 3476 } 3477 break; 3478 default: 3479 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data); 3480 break; 3481 } 3482 break; 3483 case 3: /* D3 vblank/vline */ 3484 switch (src_data) { 3485 case 0: /* D3 vblank */ 3486 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) { 3487 if (rdev->irq.crtc_vblank_int[2]) { 3488 drm_handle_vblank(rdev->ddev, 2); 3489 rdev->pm.vblank_sync = true; 3490 wake_up(&rdev->irq.vblank_queue); 3491 } 3492 if (atomic_read(&rdev->irq.pflip[2])) 3493 radeon_crtc_handle_flip(rdev, 2); 3494 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT; 3495 DRM_DEBUG("IH: D3 vblank\n"); 3496 } 3497 break; 3498 case 1: /* D3 vline */ 3499 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) { 3500 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT; 3501 DRM_DEBUG("IH: D3 vline\n"); 3502 } 3503 break; 3504 default: 3505 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data); 3506 break; 3507 } 3508 break; 3509 case 4: /* D4 vblank/vline */ 3510 switch (src_data) { 3511 case 0: /* D4 vblank */ 3512 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) { 3513 if (rdev->irq.crtc_vblank_int[3]) { 3514 drm_handle_vblank(rdev->ddev, 3); 3515 rdev->pm.vblank_sync = true; 3516 wake_up(&rdev->irq.vblank_queue); 3517 } 3518 if (atomic_read(&rdev->irq.pflip[3])) 3519 radeon_crtc_handle_flip(rdev, 3); 3520 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT; 3521 DRM_DEBUG("IH: D4 vblank\n"); 3522 } 3523 break; 3524 case 1: /* D4 vline */ 3525 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) { 3526 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT; 3527 DRM_DEBUG("IH: D4 vline\n"); 3528 } 3529 break; 3530 default: 3531 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data); 3532 break; 3533 } 3534 break; 3535 case 5: /* D5 vblank/vline */ 3536 switch (src_data) { 3537 case 0: /* D5 vblank */ 3538 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) { 3539 if (rdev->irq.crtc_vblank_int[4]) { 3540 drm_handle_vblank(rdev->ddev, 4); 3541 rdev->pm.vblank_sync = true; 3542 wake_up(&rdev->irq.vblank_queue); 3543 } 3544 if (atomic_read(&rdev->irq.pflip[4])) 3545 radeon_crtc_handle_flip(rdev, 4); 3546 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT; 3547 DRM_DEBUG("IH: D5 vblank\n"); 3548 } 3549 break; 3550 case 1: /* D5 vline */ 3551 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) { 3552 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT; 3553 DRM_DEBUG("IH: D5 vline\n"); 3554 } 3555 break; 3556 default: 3557 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data); 3558 break; 3559 } 3560 break; 3561 case 6: /* D6 vblank/vline */ 3562 switch (src_data) { 3563 case 0: /* D6 vblank */ 3564 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) { 3565 if (rdev->irq.crtc_vblank_int[5]) { 3566 drm_handle_vblank(rdev->ddev, 5); 3567 rdev->pm.vblank_sync = true; 3568 wake_up(&rdev->irq.vblank_queue); 3569 } 3570 if (atomic_read(&rdev->irq.pflip[5])) 3571 radeon_crtc_handle_flip(rdev, 5); 3572 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT; 3573 DRM_DEBUG("IH: D6 vblank\n"); 3574 } 3575 break; 3576 case 1: /* D6 vline */ 3577 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) { 3578 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT; 3579 DRM_DEBUG("IH: D6 vline\n"); 3580 } 3581 break; 3582 default: 3583 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data); 3584 break; 3585 } 3586 break; 3587 case 42: /* HPD hotplug */ 3588 switch (src_data) { 3589 case 0: 3590 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) { 3591 rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT; 3592 queue_hotplug = true; 3593 DRM_DEBUG("IH: HPD1\n"); 3594 } 3595 break; 3596 case 1: 3597 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) { 3598 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT; 3599 queue_hotplug = true; 3600 DRM_DEBUG("IH: HPD2\n"); 3601 } 3602 break; 3603 case 2: 3604 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) { 3605 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT; 3606 queue_hotplug = true; 3607 DRM_DEBUG("IH: HPD3\n"); 3608 } 3609 break; 3610 case 3: 3611 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) { 3612 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT; 3613 queue_hotplug = true; 3614 DRM_DEBUG("IH: HPD4\n"); 3615 } 3616 break; 3617 case 4: 3618 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) { 3619 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT; 3620 queue_hotplug = true; 3621 DRM_DEBUG("IH: HPD5\n"); 3622 } 3623 break; 3624 case 5: 3625 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) { 3626 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT; 3627 queue_hotplug = true; 3628 DRM_DEBUG("IH: HPD6\n"); 3629 } 3630 break; 3631 default: 3632 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data); 3633 break; 3634 } 3635 break; 3636 case 176: /* RINGID0 CP_INT */ 3637 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX); 3638 break; 3639 case 177: /* RINGID1 CP_INT */ 3640 radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX); 3641 break; 3642 case 178: /* RINGID2 CP_INT */ 3643 radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX); 3644 break; 3645 case 181: /* CP EOP event */ 3646 DRM_DEBUG("IH: CP EOP\n"); 3647 switch (ring_id) { 3648 case 0: 3649 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX); 3650 break; 3651 case 1: 3652 radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX); 3653 break; 3654 case 2: 3655 radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX); 3656 break; 3657 } 3658 break; 3659 case 233: /* GUI IDLE */ 3660 DRM_DEBUG("IH: GUI idle\n"); 3661 wake_up(&rdev->irq.idle_queue); 3662 break; 3663 default: 3664 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data); 3665 break; 3666 } 3667 3668 /* wptr/rptr are in bytes! */ 3669 rptr += 16; 3670 rptr &= rdev->ih.ptr_mask; 3671 } 3672 if (queue_hotplug) 3673 schedule_work(&rdev->hotplug_work); 3674 rdev->ih.rptr = rptr; 3675 WREG32(IH_RB_RPTR, rdev->ih.rptr); 3676 atomic_set(&rdev->ih.lock, 0); 3677 3678 /* make sure wptr hasn't changed while processing */ 3679 wptr = si_get_ih_wptr(rdev); 3680 if (wptr != rptr) 3681 goto restart_ih; 3682 3683 return IRQ_HANDLED; 3684 } 3685 3686 /* 3687 * startup/shutdown callbacks 3688 */ 3689 static int si_startup(struct radeon_device *rdev) 3690 { 3691 struct radeon_ring *ring; 3692 int r; 3693 3694 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw || 3695 !rdev->rlc_fw || !rdev->mc_fw) { 3696 r = si_init_microcode(rdev); 3697 if (r) { 3698 DRM_ERROR("Failed to load firmware!\n"); 3699 return r; 3700 } 3701 } 3702 3703 r = si_mc_load_microcode(rdev); 3704 if (r) { 3705 DRM_ERROR("Failed to load MC firmware!\n"); 3706 return r; 3707 } 3708 3709 r = r600_vram_scratch_init(rdev); 3710 if (r) 3711 return r; 3712 3713 si_mc_program(rdev); 3714 r = si_pcie_gart_enable(rdev); 3715 if (r) 3716 return r; 3717 si_gpu_init(rdev); 3718 3719 #if 0 3720 r = evergreen_blit_init(rdev); 3721 if (r) { 3722 r600_blit_fini(rdev); 3723 rdev->asic->copy = NULL; 3724 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r); 3725 } 3726 #endif 3727 /* allocate rlc buffers */ 3728 r = si_rlc_init(rdev); 3729 if (r) { 3730 DRM_ERROR("Failed to init rlc BOs!\n"); 3731 return r; 3732 } 3733 3734 /* allocate wb buffer */ 3735 r = radeon_wb_init(rdev); 3736 if (r) 3737 return r; 3738 3739 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX); 3740 if (r) { 3741 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); 3742 return r; 3743 } 3744 3745 r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX); 3746 if (r) { 3747 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); 3748 return r; 3749 } 3750 3751 r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX); 3752 if (r) { 3753 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); 3754 return r; 3755 } 3756 3757 /* Enable IRQ */ 3758 r = si_irq_init(rdev); 3759 if (r) { 3760 DRM_ERROR("radeon: IH init failed (%d).\n", r); 3761 radeon_irq_kms_fini(rdev); 3762 return r; 3763 } 3764 si_irq_set(rdev); 3765 3766 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 3767 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET, 3768 CP_RB0_RPTR, CP_RB0_WPTR, 3769 0, 0xfffff, RADEON_CP_PACKET2); 3770 if (r) 3771 return r; 3772 3773 ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]; 3774 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET, 3775 CP_RB1_RPTR, CP_RB1_WPTR, 3776 0, 0xfffff, RADEON_CP_PACKET2); 3777 if (r) 3778 return r; 3779 3780 ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]; 3781 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET, 3782 CP_RB2_RPTR, CP_RB2_WPTR, 3783 0, 0xfffff, RADEON_CP_PACKET2); 3784 if (r) 3785 return r; 3786 3787 r = si_cp_load_microcode(rdev); 3788 if (r) 3789 return r; 3790 r = si_cp_resume(rdev); 3791 if (r) 3792 return r; 3793 3794 r = radeon_ib_pool_init(rdev); 3795 if (r) { 3796 dev_err(rdev->dev, "IB initialization failed (%d).\n", r); 3797 return r; 3798 } 3799 3800 r = radeon_vm_manager_init(rdev); 3801 if (r) { 3802 dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r); 3803 return r; 3804 } 3805 3806 return 0; 3807 } 3808 3809 int si_resume(struct radeon_device *rdev) 3810 { 3811 int r; 3812 3813 /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw, 3814 * posting will perform necessary task to bring back GPU into good 3815 * shape. 3816 */ 3817 /* post card */ 3818 atom_asic_init(rdev->mode_info.atom_context); 3819 3820 rdev->accel_working = true; 3821 r = si_startup(rdev); 3822 if (r) { 3823 DRM_ERROR("si startup failed on resume\n"); 3824 rdev->accel_working = false; 3825 return r; 3826 } 3827 3828 return r; 3829 3830 } 3831 3832 int si_suspend(struct radeon_device *rdev) 3833 { 3834 si_cp_enable(rdev, false); 3835 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false; 3836 rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false; 3837 rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false; 3838 si_irq_suspend(rdev); 3839 radeon_wb_disable(rdev); 3840 si_pcie_gart_disable(rdev); 3841 return 0; 3842 } 3843 3844 /* Plan is to move initialization in that function and use 3845 * helper function so that radeon_device_init pretty much 3846 * do nothing more than calling asic specific function. This 3847 * should also allow to remove a bunch of callback function 3848 * like vram_info. 3849 */ 3850 int si_init(struct radeon_device *rdev) 3851 { 3852 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 3853 int r; 3854 3855 /* Read BIOS */ 3856 if (!radeon_get_bios(rdev)) { 3857 if (ASIC_IS_AVIVO(rdev)) 3858 return -EINVAL; 3859 } 3860 /* Must be an ATOMBIOS */ 3861 if (!rdev->is_atom_bios) { 3862 dev_err(rdev->dev, "Expecting atombios for cayman GPU\n"); 3863 return -EINVAL; 3864 } 3865 r = radeon_atombios_init(rdev); 3866 if (r) 3867 return r; 3868 3869 /* Post card if necessary */ 3870 if (!radeon_card_posted(rdev)) { 3871 if (!rdev->bios) { 3872 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n"); 3873 return -EINVAL; 3874 } 3875 DRM_INFO("GPU not posted. posting now...\n"); 3876 atom_asic_init(rdev->mode_info.atom_context); 3877 } 3878 /* Initialize scratch registers */ 3879 si_scratch_init(rdev); 3880 /* Initialize surface registers */ 3881 radeon_surface_init(rdev); 3882 /* Initialize clocks */ 3883 radeon_get_clock_info(rdev->ddev); 3884 3885 /* Fence driver */ 3886 r = radeon_fence_driver_init(rdev); 3887 if (r) 3888 return r; 3889 3890 /* initialize memory controller */ 3891 r = si_mc_init(rdev); 3892 if (r) 3893 return r; 3894 /* Memory manager */ 3895 r = radeon_bo_init(rdev); 3896 if (r) 3897 return r; 3898 3899 r = radeon_irq_kms_init(rdev); 3900 if (r) 3901 return r; 3902 3903 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 3904 ring->ring_obj = NULL; 3905 r600_ring_init(rdev, ring, 1024 * 1024); 3906 3907 ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]; 3908 ring->ring_obj = NULL; 3909 r600_ring_init(rdev, ring, 1024 * 1024); 3910 3911 ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]; 3912 ring->ring_obj = NULL; 3913 r600_ring_init(rdev, ring, 1024 * 1024); 3914 3915 rdev->ih.ring_obj = NULL; 3916 r600_ih_ring_init(rdev, 64 * 1024); 3917 3918 r = r600_pcie_gart_init(rdev); 3919 if (r) 3920 return r; 3921 3922 rdev->accel_working = true; 3923 r = si_startup(rdev); 3924 if (r) { 3925 dev_err(rdev->dev, "disabling GPU acceleration\n"); 3926 si_cp_fini(rdev); 3927 si_irq_fini(rdev); 3928 si_rlc_fini(rdev); 3929 radeon_wb_fini(rdev); 3930 radeon_ib_pool_fini(rdev); 3931 radeon_vm_manager_fini(rdev); 3932 radeon_irq_kms_fini(rdev); 3933 si_pcie_gart_fini(rdev); 3934 rdev->accel_working = false; 3935 } 3936 3937 /* Don't start up if the MC ucode is missing. 3938 * The default clocks and voltages before the MC ucode 3939 * is loaded are not suffient for advanced operations. 3940 */ 3941 if (!rdev->mc_fw) { 3942 DRM_ERROR("radeon: MC ucode required for NI+.\n"); 3943 return -EINVAL; 3944 } 3945 3946 return 0; 3947 } 3948 3949 void si_fini(struct radeon_device *rdev) 3950 { 3951 #if 0 3952 r600_blit_fini(rdev); 3953 #endif 3954 si_cp_fini(rdev); 3955 si_irq_fini(rdev); 3956 si_rlc_fini(rdev); 3957 radeon_wb_fini(rdev); 3958 radeon_vm_manager_fini(rdev); 3959 radeon_ib_pool_fini(rdev); 3960 radeon_irq_kms_fini(rdev); 3961 si_pcie_gart_fini(rdev); 3962 r600_vram_scratch_fini(rdev); 3963 radeon_gem_fini(rdev); 3964 radeon_fence_driver_fini(rdev); 3965 radeon_bo_fini(rdev); 3966 radeon_atombios_fini(rdev); 3967 kfree(rdev->bios); 3968 rdev->bios = NULL; 3969 } 3970 3971 /** 3972 * si_get_gpu_clock - return GPU clock counter snapshot 3973 * 3974 * @rdev: radeon_device pointer 3975 * 3976 * Fetches a GPU clock counter snapshot (SI). 3977 * Returns the 64 bit clock counter snapshot. 3978 */ 3979 uint64_t si_get_gpu_clock(struct radeon_device *rdev) 3980 { 3981 uint64_t clock; 3982 3983 mutex_lock(&rdev->gpu_clock_mutex); 3984 WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1); 3985 clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) | 3986 ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL); 3987 mutex_unlock(&rdev->gpu_clock_mutex); 3988 return clock; 3989 } 3990