xref: /openbmc/linux/drivers/gpu/drm/radeon/rs400.c (revision cd5d5810)
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #include <linux/seq_file.h>
29 #include <linux/slab.h>
30 #include <drm/drmP.h>
31 #include "radeon.h"
32 #include "radeon_asic.h"
33 #include "rs400d.h"
34 
35 /* This files gather functions specifics to : rs400,rs480 */
36 static int rs400_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
37 
38 void rs400_gart_adjust_size(struct radeon_device *rdev)
39 {
40 	/* Check gart size */
41 	switch (rdev->mc.gtt_size/(1024*1024)) {
42 	case 32:
43 	case 64:
44 	case 128:
45 	case 256:
46 	case 512:
47 	case 1024:
48 	case 2048:
49 		break;
50 	default:
51 		DRM_ERROR("Unable to use IGP GART size %uM\n",
52 			  (unsigned)(rdev->mc.gtt_size >> 20));
53 		DRM_ERROR("Valid GART size for IGP are 32M,64M,128M,256M,512M,1G,2G\n");
54 		DRM_ERROR("Forcing to 32M GART size\n");
55 		rdev->mc.gtt_size = 32 * 1024 * 1024;
56 		return;
57 	}
58 }
59 
60 void rs400_gart_tlb_flush(struct radeon_device *rdev)
61 {
62 	uint32_t tmp;
63 	unsigned int timeout = rdev->usec_timeout;
64 
65 	WREG32_MC(RS480_GART_CACHE_CNTRL, RS480_GART_CACHE_INVALIDATE);
66 	do {
67 		tmp = RREG32_MC(RS480_GART_CACHE_CNTRL);
68 		if ((tmp & RS480_GART_CACHE_INVALIDATE) == 0)
69 			break;
70 		DRM_UDELAY(1);
71 		timeout--;
72 	} while (timeout > 0);
73 	WREG32_MC(RS480_GART_CACHE_CNTRL, 0);
74 }
75 
76 int rs400_gart_init(struct radeon_device *rdev)
77 {
78 	int r;
79 
80 	if (rdev->gart.ptr) {
81 		WARN(1, "RS400 GART already initialized\n");
82 		return 0;
83 	}
84 	/* Check gart size */
85 	switch(rdev->mc.gtt_size / (1024 * 1024)) {
86 	case 32:
87 	case 64:
88 	case 128:
89 	case 256:
90 	case 512:
91 	case 1024:
92 	case 2048:
93 		break;
94 	default:
95 		return -EINVAL;
96 	}
97 	/* Initialize common gart structure */
98 	r = radeon_gart_init(rdev);
99 	if (r)
100 		return r;
101 	if (rs400_debugfs_pcie_gart_info_init(rdev))
102 		DRM_ERROR("Failed to register debugfs file for RS400 GART !\n");
103 	rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
104 	return radeon_gart_table_ram_alloc(rdev);
105 }
106 
107 int rs400_gart_enable(struct radeon_device *rdev)
108 {
109 	uint32_t size_reg;
110 	uint32_t tmp;
111 
112 	radeon_gart_restore(rdev);
113 	tmp = RREG32_MC(RS690_AIC_CTRL_SCRATCH);
114 	tmp |= RS690_DIS_OUT_OF_PCI_GART_ACCESS;
115 	WREG32_MC(RS690_AIC_CTRL_SCRATCH, tmp);
116 	/* Check gart size */
117 	switch(rdev->mc.gtt_size / (1024 * 1024)) {
118 	case 32:
119 		size_reg = RS480_VA_SIZE_32MB;
120 		break;
121 	case 64:
122 		size_reg = RS480_VA_SIZE_64MB;
123 		break;
124 	case 128:
125 		size_reg = RS480_VA_SIZE_128MB;
126 		break;
127 	case 256:
128 		size_reg = RS480_VA_SIZE_256MB;
129 		break;
130 	case 512:
131 		size_reg = RS480_VA_SIZE_512MB;
132 		break;
133 	case 1024:
134 		size_reg = RS480_VA_SIZE_1GB;
135 		break;
136 	case 2048:
137 		size_reg = RS480_VA_SIZE_2GB;
138 		break;
139 	default:
140 		return -EINVAL;
141 	}
142 	/* It should be fine to program it to max value */
143 	if (rdev->family == CHIP_RS690 || (rdev->family == CHIP_RS740)) {
144 		WREG32_MC(RS690_MCCFG_AGP_BASE, 0xFFFFFFFF);
145 		WREG32_MC(RS690_MCCFG_AGP_BASE_2, 0);
146 	} else {
147 		WREG32(RADEON_AGP_BASE, 0xFFFFFFFF);
148 		WREG32(RS480_AGP_BASE_2, 0);
149 	}
150 	tmp = REG_SET(RS690_MC_AGP_TOP, rdev->mc.gtt_end >> 16);
151 	tmp |= REG_SET(RS690_MC_AGP_START, rdev->mc.gtt_start >> 16);
152 	if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740)) {
153 		WREG32_MC(RS690_MCCFG_AGP_LOCATION, tmp);
154 		tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
155 		WREG32(RADEON_BUS_CNTL, tmp);
156 	} else {
157 		WREG32(RADEON_MC_AGP_LOCATION, tmp);
158 		tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
159 		WREG32(RADEON_BUS_CNTL, tmp);
160 	}
161 	/* Table should be in 32bits address space so ignore bits above. */
162 	tmp = (u32)rdev->gart.table_addr & 0xfffff000;
163 	tmp |= (upper_32_bits(rdev->gart.table_addr) & 0xff) << 4;
164 
165 	WREG32_MC(RS480_GART_BASE, tmp);
166 	/* TODO: more tweaking here */
167 	WREG32_MC(RS480_GART_FEATURE_ID,
168 		  (RS480_TLB_ENABLE |
169 		   RS480_GTW_LAC_EN | RS480_1LEVEL_GART));
170 	/* Disable snooping */
171 	WREG32_MC(RS480_AGP_MODE_CNTL,
172 		  (1 << RS480_REQ_TYPE_SNOOP_SHIFT) | RS480_REQ_TYPE_SNOOP_DIS);
173 	/* Disable AGP mode */
174 	/* FIXME: according to doc we should set HIDE_MMCFG_BAR=0,
175 	 * AGPMODE30=0 & AGP30ENHANCED=0 in NB_CNTL */
176 	if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740)) {
177 		tmp = RREG32_MC(RS480_MC_MISC_CNTL);
178 		tmp |= RS480_GART_INDEX_REG_EN | RS690_BLOCK_GFX_D3_EN;
179 		WREG32_MC(RS480_MC_MISC_CNTL, tmp);
180 	} else {
181 		tmp = RREG32_MC(RS480_MC_MISC_CNTL);
182 		tmp |= RS480_GART_INDEX_REG_EN;
183 		WREG32_MC(RS480_MC_MISC_CNTL, tmp);
184 	}
185 	/* Enable gart */
186 	WREG32_MC(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN | size_reg));
187 	rs400_gart_tlb_flush(rdev);
188 	DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
189 		 (unsigned)(rdev->mc.gtt_size >> 20),
190 		 (unsigned long long)rdev->gart.table_addr);
191 	rdev->gart.ready = true;
192 	return 0;
193 }
194 
195 void rs400_gart_disable(struct radeon_device *rdev)
196 {
197 	uint32_t tmp;
198 
199 	tmp = RREG32_MC(RS690_AIC_CTRL_SCRATCH);
200 	tmp |= RS690_DIS_OUT_OF_PCI_GART_ACCESS;
201 	WREG32_MC(RS690_AIC_CTRL_SCRATCH, tmp);
202 	WREG32_MC(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
203 }
204 
205 void rs400_gart_fini(struct radeon_device *rdev)
206 {
207 	radeon_gart_fini(rdev);
208 	rs400_gart_disable(rdev);
209 	radeon_gart_table_ram_free(rdev);
210 }
211 
212 #define RS400_PTE_WRITEABLE (1 << 2)
213 #define RS400_PTE_READABLE  (1 << 3)
214 
215 int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
216 {
217 	uint32_t entry;
218 	u32 *gtt = rdev->gart.ptr;
219 
220 	if (i < 0 || i > rdev->gart.num_gpu_pages) {
221 		return -EINVAL;
222 	}
223 
224 	entry = (lower_32_bits(addr) & PAGE_MASK) |
225 		((upper_32_bits(addr) & 0xff) << 4) |
226 		RS400_PTE_WRITEABLE | RS400_PTE_READABLE;
227 	entry = cpu_to_le32(entry);
228 	gtt[i] = entry;
229 	return 0;
230 }
231 
232 int rs400_mc_wait_for_idle(struct radeon_device *rdev)
233 {
234 	unsigned i;
235 	uint32_t tmp;
236 
237 	for (i = 0; i < rdev->usec_timeout; i++) {
238 		/* read MC_STATUS */
239 		tmp = RREG32(RADEON_MC_STATUS);
240 		if (tmp & RADEON_MC_IDLE) {
241 			return 0;
242 		}
243 		DRM_UDELAY(1);
244 	}
245 	return -1;
246 }
247 
248 static void rs400_gpu_init(struct radeon_device *rdev)
249 {
250 	/* FIXME: is this correct ? */
251 	r420_pipes_init(rdev);
252 	if (rs400_mc_wait_for_idle(rdev)) {
253 		printk(KERN_WARNING "rs400: Failed to wait MC idle while "
254 		       "programming pipes. Bad things might happen. %08x\n", RREG32(RADEON_MC_STATUS));
255 	}
256 }
257 
258 static void rs400_mc_init(struct radeon_device *rdev)
259 {
260 	u64 base;
261 
262 	rs400_gart_adjust_size(rdev);
263 	rdev->mc.igp_sideport_enabled = radeon_combios_sideport_present(rdev);
264 	/* DDR for all card after R300 & IGP */
265 	rdev->mc.vram_is_ddr = true;
266 	rdev->mc.vram_width = 128;
267 	r100_vram_init_sizes(rdev);
268 	base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
269 	radeon_vram_location(rdev, &rdev->mc, base);
270 	rdev->mc.gtt_base_align = rdev->mc.gtt_size - 1;
271 	radeon_gtt_location(rdev, &rdev->mc);
272 	radeon_update_bandwidth_info(rdev);
273 }
274 
275 uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg)
276 {
277 	unsigned long flags;
278 	uint32_t r;
279 
280 	spin_lock_irqsave(&rdev->mc_idx_lock, flags);
281 	WREG32(RS480_NB_MC_INDEX, reg & 0xff);
282 	r = RREG32(RS480_NB_MC_DATA);
283 	WREG32(RS480_NB_MC_INDEX, 0xff);
284 	spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
285 	return r;
286 }
287 
288 void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
289 {
290 	unsigned long flags;
291 
292 	spin_lock_irqsave(&rdev->mc_idx_lock, flags);
293 	WREG32(RS480_NB_MC_INDEX, ((reg) & 0xff) | RS480_NB_MC_IND_WR_EN);
294 	WREG32(RS480_NB_MC_DATA, (v));
295 	WREG32(RS480_NB_MC_INDEX, 0xff);
296 	spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
297 }
298 
299 #if defined(CONFIG_DEBUG_FS)
300 static int rs400_debugfs_gart_info(struct seq_file *m, void *data)
301 {
302 	struct drm_info_node *node = (struct drm_info_node *) m->private;
303 	struct drm_device *dev = node->minor->dev;
304 	struct radeon_device *rdev = dev->dev_private;
305 	uint32_t tmp;
306 
307 	tmp = RREG32(RADEON_HOST_PATH_CNTL);
308 	seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
309 	tmp = RREG32(RADEON_BUS_CNTL);
310 	seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
311 	tmp = RREG32_MC(RS690_AIC_CTRL_SCRATCH);
312 	seq_printf(m, "AIC_CTRL_SCRATCH 0x%08x\n", tmp);
313 	if (rdev->family == CHIP_RS690 || (rdev->family == CHIP_RS740)) {
314 		tmp = RREG32_MC(RS690_MCCFG_AGP_BASE);
315 		seq_printf(m, "MCCFG_AGP_BASE 0x%08x\n", tmp);
316 		tmp = RREG32_MC(RS690_MCCFG_AGP_BASE_2);
317 		seq_printf(m, "MCCFG_AGP_BASE_2 0x%08x\n", tmp);
318 		tmp = RREG32_MC(RS690_MCCFG_AGP_LOCATION);
319 		seq_printf(m, "MCCFG_AGP_LOCATION 0x%08x\n", tmp);
320 		tmp = RREG32_MC(RS690_MCCFG_FB_LOCATION);
321 		seq_printf(m, "MCCFG_FB_LOCATION 0x%08x\n", tmp);
322 		tmp = RREG32(RS690_HDP_FB_LOCATION);
323 		seq_printf(m, "HDP_FB_LOCATION 0x%08x\n", tmp);
324 	} else {
325 		tmp = RREG32(RADEON_AGP_BASE);
326 		seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
327 		tmp = RREG32(RS480_AGP_BASE_2);
328 		seq_printf(m, "AGP_BASE_2 0x%08x\n", tmp);
329 		tmp = RREG32(RADEON_MC_AGP_LOCATION);
330 		seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
331 	}
332 	tmp = RREG32_MC(RS480_GART_BASE);
333 	seq_printf(m, "GART_BASE 0x%08x\n", tmp);
334 	tmp = RREG32_MC(RS480_GART_FEATURE_ID);
335 	seq_printf(m, "GART_FEATURE_ID 0x%08x\n", tmp);
336 	tmp = RREG32_MC(RS480_AGP_MODE_CNTL);
337 	seq_printf(m, "AGP_MODE_CONTROL 0x%08x\n", tmp);
338 	tmp = RREG32_MC(RS480_MC_MISC_CNTL);
339 	seq_printf(m, "MC_MISC_CNTL 0x%08x\n", tmp);
340 	tmp = RREG32_MC(0x5F);
341 	seq_printf(m, "MC_MISC_UMA_CNTL 0x%08x\n", tmp);
342 	tmp = RREG32_MC(RS480_AGP_ADDRESS_SPACE_SIZE);
343 	seq_printf(m, "AGP_ADDRESS_SPACE_SIZE 0x%08x\n", tmp);
344 	tmp = RREG32_MC(RS480_GART_CACHE_CNTRL);
345 	seq_printf(m, "GART_CACHE_CNTRL 0x%08x\n", tmp);
346 	tmp = RREG32_MC(0x3B);
347 	seq_printf(m, "MC_GART_ERROR_ADDRESS 0x%08x\n", tmp);
348 	tmp = RREG32_MC(0x3C);
349 	seq_printf(m, "MC_GART_ERROR_ADDRESS_HI 0x%08x\n", tmp);
350 	tmp = RREG32_MC(0x30);
351 	seq_printf(m, "GART_ERROR_0 0x%08x\n", tmp);
352 	tmp = RREG32_MC(0x31);
353 	seq_printf(m, "GART_ERROR_1 0x%08x\n", tmp);
354 	tmp = RREG32_MC(0x32);
355 	seq_printf(m, "GART_ERROR_2 0x%08x\n", tmp);
356 	tmp = RREG32_MC(0x33);
357 	seq_printf(m, "GART_ERROR_3 0x%08x\n", tmp);
358 	tmp = RREG32_MC(0x34);
359 	seq_printf(m, "GART_ERROR_4 0x%08x\n", tmp);
360 	tmp = RREG32_MC(0x35);
361 	seq_printf(m, "GART_ERROR_5 0x%08x\n", tmp);
362 	tmp = RREG32_MC(0x36);
363 	seq_printf(m, "GART_ERROR_6 0x%08x\n", tmp);
364 	tmp = RREG32_MC(0x37);
365 	seq_printf(m, "GART_ERROR_7 0x%08x\n", tmp);
366 	return 0;
367 }
368 
369 static struct drm_info_list rs400_gart_info_list[] = {
370 	{"rs400_gart_info", rs400_debugfs_gart_info, 0, NULL},
371 };
372 #endif
373 
374 static int rs400_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
375 {
376 #if defined(CONFIG_DEBUG_FS)
377 	return radeon_debugfs_add_files(rdev, rs400_gart_info_list, 1);
378 #else
379 	return 0;
380 #endif
381 }
382 
383 static void rs400_mc_program(struct radeon_device *rdev)
384 {
385 	struct r100_mc_save save;
386 
387 	/* Stops all mc clients */
388 	r100_mc_stop(rdev, &save);
389 
390 	/* Wait for mc idle */
391 	if (rs400_mc_wait_for_idle(rdev))
392 		dev_warn(rdev->dev, "rs400: Wait MC idle timeout before updating MC.\n");
393 	WREG32(R_000148_MC_FB_LOCATION,
394 		S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
395 		S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
396 
397 	r100_mc_resume(rdev, &save);
398 }
399 
400 static int rs400_startup(struct radeon_device *rdev)
401 {
402 	int r;
403 
404 	r100_set_common_regs(rdev);
405 
406 	rs400_mc_program(rdev);
407 	/* Resume clock */
408 	r300_clock_startup(rdev);
409 	/* Initialize GPU configuration (# pipes, ...) */
410 	rs400_gpu_init(rdev);
411 	r100_enable_bm(rdev);
412 	/* Initialize GART (initialize after TTM so we can allocate
413 	 * memory through TTM but finalize after TTM) */
414 	r = rs400_gart_enable(rdev);
415 	if (r)
416 		return r;
417 
418 	/* allocate wb buffer */
419 	r = radeon_wb_init(rdev);
420 	if (r)
421 		return r;
422 
423 	r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
424 	if (r) {
425 		dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
426 		return r;
427 	}
428 
429 	/* Enable IRQ */
430 	if (!rdev->irq.installed) {
431 		r = radeon_irq_kms_init(rdev);
432 		if (r)
433 			return r;
434 	}
435 
436 	r100_irq_set(rdev);
437 	rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
438 	/* 1M ring buffer */
439 	r = r100_cp_init(rdev, 1024 * 1024);
440 	if (r) {
441 		dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
442 		return r;
443 	}
444 
445 	r = radeon_ib_pool_init(rdev);
446 	if (r) {
447 		dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
448 		return r;
449 	}
450 
451 	return 0;
452 }
453 
454 int rs400_resume(struct radeon_device *rdev)
455 {
456 	int r;
457 
458 	/* Make sur GART are not working */
459 	rs400_gart_disable(rdev);
460 	/* Resume clock before doing reset */
461 	r300_clock_startup(rdev);
462 	/* setup MC before calling post tables */
463 	rs400_mc_program(rdev);
464 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
465 	if (radeon_asic_reset(rdev)) {
466 		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
467 			RREG32(R_000E40_RBBM_STATUS),
468 			RREG32(R_0007C0_CP_STAT));
469 	}
470 	/* post */
471 	radeon_combios_asic_init(rdev->ddev);
472 	/* Resume clock after posting */
473 	r300_clock_startup(rdev);
474 	/* Initialize surface registers */
475 	radeon_surface_init(rdev);
476 
477 	rdev->accel_working = true;
478 	r = rs400_startup(rdev);
479 	if (r) {
480 		rdev->accel_working = false;
481 	}
482 	return r;
483 }
484 
485 int rs400_suspend(struct radeon_device *rdev)
486 {
487 	r100_cp_disable(rdev);
488 	radeon_wb_disable(rdev);
489 	r100_irq_disable(rdev);
490 	rs400_gart_disable(rdev);
491 	return 0;
492 }
493 
494 void rs400_fini(struct radeon_device *rdev)
495 {
496 	r100_cp_fini(rdev);
497 	radeon_wb_fini(rdev);
498 	radeon_ib_pool_fini(rdev);
499 	radeon_gem_fini(rdev);
500 	rs400_gart_fini(rdev);
501 	radeon_irq_kms_fini(rdev);
502 	radeon_fence_driver_fini(rdev);
503 	radeon_bo_fini(rdev);
504 	radeon_atombios_fini(rdev);
505 	kfree(rdev->bios);
506 	rdev->bios = NULL;
507 }
508 
509 int rs400_init(struct radeon_device *rdev)
510 {
511 	int r;
512 
513 	/* Disable VGA */
514 	r100_vga_render_disable(rdev);
515 	/* Initialize scratch registers */
516 	radeon_scratch_init(rdev);
517 	/* Initialize surface registers */
518 	radeon_surface_init(rdev);
519 	/* TODO: disable VGA need to use VGA request */
520 	/* restore some register to sane defaults */
521 	r100_restore_sanity(rdev);
522 	/* BIOS*/
523 	if (!radeon_get_bios(rdev)) {
524 		if (ASIC_IS_AVIVO(rdev))
525 			return -EINVAL;
526 	}
527 	if (rdev->is_atom_bios) {
528 		dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
529 		return -EINVAL;
530 	} else {
531 		r = radeon_combios_init(rdev);
532 		if (r)
533 			return r;
534 	}
535 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
536 	if (radeon_asic_reset(rdev)) {
537 		dev_warn(rdev->dev,
538 			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
539 			RREG32(R_000E40_RBBM_STATUS),
540 			RREG32(R_0007C0_CP_STAT));
541 	}
542 	/* check if cards are posted or not */
543 	if (radeon_boot_test_post_card(rdev) == false)
544 		return -EINVAL;
545 
546 	/* Initialize clocks */
547 	radeon_get_clock_info(rdev->ddev);
548 	/* initialize memory controller */
549 	rs400_mc_init(rdev);
550 	/* Fence driver */
551 	r = radeon_fence_driver_init(rdev);
552 	if (r)
553 		return r;
554 	/* Memory manager */
555 	r = radeon_bo_init(rdev);
556 	if (r)
557 		return r;
558 	r = rs400_gart_init(rdev);
559 	if (r)
560 		return r;
561 	r300_set_reg_safe(rdev);
562 
563 	rdev->accel_working = true;
564 	r = rs400_startup(rdev);
565 	if (r) {
566 		/* Somethings want wront with the accel init stop accel */
567 		dev_err(rdev->dev, "Disabling GPU acceleration\n");
568 		r100_cp_fini(rdev);
569 		radeon_wb_fini(rdev);
570 		radeon_ib_pool_fini(rdev);
571 		rs400_gart_fini(rdev);
572 		radeon_irq_kms_fini(rdev);
573 		rdev->accel_working = false;
574 	}
575 	return 0;
576 }
577