xref: /openbmc/linux/drivers/gpu/drm/radeon/radeon_sa.c (revision dcbad727)
1b15ba512SJerome Glisse /*
2b15ba512SJerome Glisse  * Copyright 2011 Red Hat Inc.
3b15ba512SJerome Glisse  * All Rights Reserved.
4b15ba512SJerome Glisse  *
5b15ba512SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
6b15ba512SJerome Glisse  * copy of this software and associated documentation files (the
7b15ba512SJerome Glisse  * "Software"), to deal in the Software without restriction, including
8b15ba512SJerome Glisse  * without limitation the rights to use, copy, modify, merge, publish,
9b15ba512SJerome Glisse  * distribute, sub license, and/or sell copies of the Software, and to
10b15ba512SJerome Glisse  * permit persons to whom the Software is furnished to do so, subject to
11b15ba512SJerome Glisse  * the following conditions:
12b15ba512SJerome Glisse  *
13b15ba512SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14b15ba512SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15b15ba512SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16b15ba512SJerome Glisse  * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17b15ba512SJerome Glisse  * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18b15ba512SJerome Glisse  * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19b15ba512SJerome Glisse  * USE OR OTHER DEALINGS IN THE SOFTWARE.
20b15ba512SJerome Glisse  *
21b15ba512SJerome Glisse  * The above copyright notice and this permission notice (including the
22b15ba512SJerome Glisse  * next paragraph) shall be included in all copies or substantial portions
23b15ba512SJerome Glisse  * of the Software.
24b15ba512SJerome Glisse  *
25b15ba512SJerome Glisse  */
26b15ba512SJerome Glisse /*
27b15ba512SJerome Glisse  * Authors:
28b15ba512SJerome Glisse  *    Jerome Glisse <glisse@freedesktop.org>
29b15ba512SJerome Glisse  */
30c3b7fe8bSChristian König /* Algorithm:
31c3b7fe8bSChristian König  *
32c3b7fe8bSChristian König  * We store the last allocated bo in "hole", we always try to allocate
33c3b7fe8bSChristian König  * after the last allocated bo. Principle is that in a linear GPU ring
34c3b7fe8bSChristian König  * progression was is after last is the oldest bo we allocated and thus
35c3b7fe8bSChristian König  * the first one that should no longer be in use by the GPU.
36c3b7fe8bSChristian König  *
37c3b7fe8bSChristian König  * If it's not the case we skip over the bo after last to the closest
38c3b7fe8bSChristian König  * done bo if such one exist. If none exist and we are not asked to
39c3b7fe8bSChristian König  * block we report failure to allocate.
40c3b7fe8bSChristian König  *
41c3b7fe8bSChristian König  * If we are asked to block we wait on all the oldest fence of all
42c3b7fe8bSChristian König  * rings. We just wait for any of those fence to complete.
43c3b7fe8bSChristian König  */
44f9183127SSam Ravnborg 
45b15ba512SJerome Glisse #include "radeon.h"
46b15ba512SJerome Glisse 
radeon_sa_bo_manager_init(struct radeon_device * rdev,struct radeon_sa_manager * sa_manager,unsigned int size,u32 sa_align,u32 domain,u32 flags)47b15ba512SJerome Glisse int radeon_sa_bo_manager_init(struct radeon_device *rdev,
48b15ba512SJerome Glisse 			      struct radeon_sa_manager *sa_manager,
49254986e3SMaarten Lankhorst 			      unsigned int size, u32 sa_align, u32 domain,
50254986e3SMaarten Lankhorst 			      u32 flags)
51b15ba512SJerome Glisse {
52254986e3SMaarten Lankhorst 	int r;
53b15ba512SJerome Glisse 
54254986e3SMaarten Lankhorst 	r = radeon_bo_create(rdev, size, RADEON_GPU_PAGE_SIZE, true,
55831b6966SMaarten Lankhorst 			     domain, flags, NULL, NULL, &sa_manager->bo);
56b15ba512SJerome Glisse 	if (r) {
57b15ba512SJerome Glisse 		dev_err(rdev->dev, "(%d) failed to allocate bo for manager\n", r);
58b15ba512SJerome Glisse 		return r;
59b15ba512SJerome Glisse 	}
60b15ba512SJerome Glisse 
61254986e3SMaarten Lankhorst 	sa_manager->domain = domain;
62254986e3SMaarten Lankhorst 
63254986e3SMaarten Lankhorst 	drm_suballoc_manager_init(&sa_manager->base, size, sa_align);
64254986e3SMaarten Lankhorst 
65b15ba512SJerome Glisse 	return r;
66b15ba512SJerome Glisse }
67b15ba512SJerome Glisse 
radeon_sa_bo_manager_fini(struct radeon_device * rdev,struct radeon_sa_manager * sa_manager)68b15ba512SJerome Glisse void radeon_sa_bo_manager_fini(struct radeon_device *rdev,
69b15ba512SJerome Glisse 			       struct radeon_sa_manager *sa_manager)
70b15ba512SJerome Glisse {
71254986e3SMaarten Lankhorst 	drm_suballoc_manager_fini(&sa_manager->base);
72b15ba512SJerome Glisse 	radeon_bo_unref(&sa_manager->bo);
73b15ba512SJerome Glisse }
74b15ba512SJerome Glisse 
radeon_sa_bo_manager_start(struct radeon_device * rdev,struct radeon_sa_manager * sa_manager)75b15ba512SJerome Glisse int radeon_sa_bo_manager_start(struct radeon_device *rdev,
76b15ba512SJerome Glisse 			       struct radeon_sa_manager *sa_manager)
77b15ba512SJerome Glisse {
78b15ba512SJerome Glisse 	int r;
79b15ba512SJerome Glisse 
80b15ba512SJerome Glisse 	if (sa_manager->bo == NULL) {
81b15ba512SJerome Glisse 		dev_err(rdev->dev, "no bo for sa manager\n");
82b15ba512SJerome Glisse 		return -EINVAL;
83b15ba512SJerome Glisse 	}
84b15ba512SJerome Glisse 
85b15ba512SJerome Glisse 	/* map the buffer */
86b15ba512SJerome Glisse 	r = radeon_bo_reserve(sa_manager->bo, false);
87b15ba512SJerome Glisse 	if (r) {
88b15ba512SJerome Glisse 		dev_err(rdev->dev, "(%d) failed to reserve manager bo\n", r);
89b15ba512SJerome Glisse 		return r;
90b15ba512SJerome Glisse 	}
91b15ba512SJerome Glisse 	r = radeon_bo_pin(sa_manager->bo, sa_manager->domain, &sa_manager->gpu_addr);
92b15ba512SJerome Glisse 	if (r) {
93b15ba512SJerome Glisse 		radeon_bo_unreserve(sa_manager->bo);
94b15ba512SJerome Glisse 		dev_err(rdev->dev, "(%d) failed to pin manager bo\n", r);
95b15ba512SJerome Glisse 		return r;
96b15ba512SJerome Glisse 	}
97b15ba512SJerome Glisse 	r = radeon_bo_kmap(sa_manager->bo, &sa_manager->cpu_ptr);
98b15ba512SJerome Glisse 	radeon_bo_unreserve(sa_manager->bo);
99b15ba512SJerome Glisse 	return r;
100b15ba512SJerome Glisse }
101b15ba512SJerome Glisse 
radeon_sa_bo_manager_suspend(struct radeon_device * rdev,struct radeon_sa_manager * sa_manager)102b15ba512SJerome Glisse int radeon_sa_bo_manager_suspend(struct radeon_device *rdev,
103b15ba512SJerome Glisse 				 struct radeon_sa_manager *sa_manager)
104b15ba512SJerome Glisse {
105b15ba512SJerome Glisse 	int r;
106b15ba512SJerome Glisse 
107b15ba512SJerome Glisse 	if (sa_manager->bo == NULL) {
108b15ba512SJerome Glisse 		dev_err(rdev->dev, "no bo for sa manager\n");
109b15ba512SJerome Glisse 		return -EINVAL;
110b15ba512SJerome Glisse 	}
111b15ba512SJerome Glisse 
112b15ba512SJerome Glisse 	r = radeon_bo_reserve(sa_manager->bo, false);
113b15ba512SJerome Glisse 	if (!r) {
114b15ba512SJerome Glisse 		radeon_bo_kunmap(sa_manager->bo);
115b15ba512SJerome Glisse 		radeon_bo_unpin(sa_manager->bo);
116b15ba512SJerome Glisse 		radeon_bo_unreserve(sa_manager->bo);
117b15ba512SJerome Glisse 	}
118b15ba512SJerome Glisse 	return r;
119b15ba512SJerome Glisse }
120b15ba512SJerome Glisse 
radeon_sa_bo_new(struct radeon_sa_manager * sa_manager,struct drm_suballoc ** sa_bo,unsigned int size,unsigned int align)121254986e3SMaarten Lankhorst int radeon_sa_bo_new(struct radeon_sa_manager *sa_manager,
122254986e3SMaarten Lankhorst 		     struct drm_suballoc **sa_bo,
123254986e3SMaarten Lankhorst 		     unsigned int size, unsigned int align)
124557017a0SChristian König {
125254986e3SMaarten Lankhorst 	struct drm_suballoc *sa = drm_suballoc_new(&sa_manager->base, size,
126*dcbad727SAlex Deucher 						   GFP_KERNEL, false, align);
127557017a0SChristian König 
128254986e3SMaarten Lankhorst 	if (IS_ERR(sa)) {
129c3b7fe8bSChristian König 		*sa_bo = NULL;
130254986e3SMaarten Lankhorst 		return PTR_ERR(sa);
131c3b7fe8bSChristian König 	}
132c3b7fe8bSChristian König 
133254986e3SMaarten Lankhorst 	*sa_bo = sa;
134254986e3SMaarten Lankhorst 	return 0;
135254986e3SMaarten Lankhorst }
136254986e3SMaarten Lankhorst 
radeon_sa_bo_free(struct drm_suballoc ** sa_bo,struct radeon_fence * fence)137254986e3SMaarten Lankhorst void radeon_sa_bo_free(struct drm_suballoc **sa_bo,
138557017a0SChristian König 		       struct radeon_fence *fence)
139b15ba512SJerome Glisse {
140c3b7fe8bSChristian König 	if (sa_bo == NULL || *sa_bo == NULL) {
1412e0d9910SChristian König 		return;
142c3b7fe8bSChristian König 	}
1432e0d9910SChristian König 
144254986e3SMaarten Lankhorst 	if (fence)
145254986e3SMaarten Lankhorst 		drm_suballoc_free(*sa_bo, &fence->base);
146254986e3SMaarten Lankhorst 	else
147254986e3SMaarten Lankhorst 		drm_suballoc_free(*sa_bo, NULL);
148254986e3SMaarten Lankhorst 
1492e0d9910SChristian König 	*sa_bo = NULL;
150b15ba512SJerome Glisse }
151711a9729SChristian König 
152711a9729SChristian König #if defined(CONFIG_DEBUG_FS)
radeon_sa_bo_dump_debug_info(struct radeon_sa_manager * sa_manager,struct seq_file * m)153711a9729SChristian König void radeon_sa_bo_dump_debug_info(struct radeon_sa_manager *sa_manager,
154711a9729SChristian König 				  struct seq_file *m)
155711a9729SChristian König {
156254986e3SMaarten Lankhorst 	struct drm_printer p = drm_seq_file_printer(m);
157711a9729SChristian König 
158254986e3SMaarten Lankhorst 	drm_suballoc_dump_debug_info(&sa_manager->base, &p, sa_manager->gpu_addr);
159711a9729SChristian König }
160711a9729SChristian König #endif
161