1 /* 2 * Copyright 2008 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: Dave Airlie 25 * Alex Deucher 26 * Jerome Glisse 27 * Christian König 28 */ 29 #include <linux/seq_file.h> 30 #include <linux/slab.h> 31 #include <drm/drmP.h> 32 #include <drm/radeon_drm.h> 33 #include "radeon_reg.h" 34 #include "radeon.h" 35 #include "atom.h" 36 37 /* 38 * IB 39 * IBs (Indirect Buffers) and areas of GPU accessible memory where 40 * commands are stored. You can put a pointer to the IB in the 41 * command ring and the hw will fetch the commands from the IB 42 * and execute them. Generally userspace acceleration drivers 43 * produce command buffers which are send to the kernel and 44 * put in IBs for execution by the requested ring. 45 */ 46 static int radeon_debugfs_sa_init(struct radeon_device *rdev); 47 48 /** 49 * radeon_ib_get - request an IB (Indirect Buffer) 50 * 51 * @rdev: radeon_device pointer 52 * @ring: ring index the IB is associated with 53 * @ib: IB object returned 54 * @size: requested IB size 55 * 56 * Request an IB (all asics). IBs are allocated using the 57 * suballocator. 58 * Returns 0 on success, error on failure. 59 */ 60 int radeon_ib_get(struct radeon_device *rdev, int ring, 61 struct radeon_ib *ib, struct radeon_vm *vm, 62 unsigned size) 63 { 64 int i, r; 65 66 r = radeon_sa_bo_new(rdev, &rdev->ring_tmp_bo, &ib->sa_bo, size, 256, true); 67 if (r) { 68 dev_err(rdev->dev, "failed to get a new IB (%d)\n", r); 69 return r; 70 } 71 72 r = radeon_semaphore_create(rdev, &ib->semaphore); 73 if (r) { 74 return r; 75 } 76 77 ib->ring = ring; 78 ib->fence = NULL; 79 ib->ptr = radeon_sa_bo_cpu_addr(ib->sa_bo); 80 ib->vm = vm; 81 if (vm) { 82 /* ib pool is bound at RADEON_VA_IB_OFFSET in virtual address 83 * space and soffset is the offset inside the pool bo 84 */ 85 ib->gpu_addr = ib->sa_bo->soffset + RADEON_VA_IB_OFFSET; 86 } else { 87 ib->gpu_addr = radeon_sa_bo_gpu_addr(ib->sa_bo); 88 } 89 ib->is_const_ib = false; 90 for (i = 0; i < RADEON_NUM_RINGS; ++i) 91 ib->sync_to[i] = NULL; 92 93 return 0; 94 } 95 96 /** 97 * radeon_ib_free - free an IB (Indirect Buffer) 98 * 99 * @rdev: radeon_device pointer 100 * @ib: IB object to free 101 * 102 * Free an IB (all asics). 103 */ 104 void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib) 105 { 106 radeon_semaphore_free(rdev, &ib->semaphore, ib->fence); 107 radeon_sa_bo_free(rdev, &ib->sa_bo, ib->fence); 108 radeon_fence_unref(&ib->fence); 109 } 110 111 /** 112 * radeon_ib_sync_to - sync to fence before executing the IB 113 * 114 * @ib: IB object to add fence to 115 * @fence: fence to sync to 116 * 117 * Sync to the fence before executing the IB 118 */ 119 void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence) 120 { 121 struct radeon_fence *other; 122 123 if (!fence) 124 return; 125 126 other = ib->sync_to[fence->ring]; 127 ib->sync_to[fence->ring] = radeon_fence_later(fence, other); 128 } 129 130 /** 131 * radeon_ib_schedule - schedule an IB (Indirect Buffer) on the ring 132 * 133 * @rdev: radeon_device pointer 134 * @ib: IB object to schedule 135 * @const_ib: Const IB to schedule (SI only) 136 * 137 * Schedule an IB on the associated ring (all asics). 138 * Returns 0 on success, error on failure. 139 * 140 * On SI, there are two parallel engines fed from the primary ring, 141 * the CE (Constant Engine) and the DE (Drawing Engine). Since 142 * resource descriptors have moved to memory, the CE allows you to 143 * prime the caches while the DE is updating register state so that 144 * the resource descriptors will be already in cache when the draw is 145 * processed. To accomplish this, the userspace driver submits two 146 * IBs, one for the CE and one for the DE. If there is a CE IB (called 147 * a CONST_IB), it will be put on the ring prior to the DE IB. Prior 148 * to SI there was just a DE IB. 149 */ 150 int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib, 151 struct radeon_ib *const_ib) 152 { 153 struct radeon_ring *ring = &rdev->ring[ib->ring]; 154 bool need_sync = false; 155 int i, r = 0; 156 157 if (!ib->length_dw || !ring->ready) { 158 /* TODO: Nothings in the ib we should report. */ 159 dev_err(rdev->dev, "couldn't schedule ib\n"); 160 return -EINVAL; 161 } 162 163 /* 64 dwords should be enough for fence too */ 164 r = radeon_ring_lock(rdev, ring, 64 + RADEON_NUM_RINGS * 8); 165 if (r) { 166 dev_err(rdev->dev, "scheduling IB failed (%d).\n", r); 167 return r; 168 } 169 for (i = 0; i < RADEON_NUM_RINGS; ++i) { 170 struct radeon_fence *fence = ib->sync_to[i]; 171 if (radeon_fence_need_sync(fence, ib->ring)) { 172 need_sync = true; 173 radeon_semaphore_sync_rings(rdev, ib->semaphore, 174 fence->ring, ib->ring); 175 radeon_fence_note_sync(fence, ib->ring); 176 } 177 } 178 /* immediately free semaphore when we don't need to sync */ 179 if (!need_sync) { 180 radeon_semaphore_free(rdev, &ib->semaphore, NULL); 181 } 182 /* if we can't remember our last VM flush then flush now! */ 183 /* XXX figure out why we have to flush for every IB */ 184 if (ib->vm /*&& !ib->vm->last_flush*/) { 185 radeon_ring_vm_flush(rdev, ib->ring, ib->vm); 186 } 187 if (const_ib) { 188 radeon_ring_ib_execute(rdev, const_ib->ring, const_ib); 189 radeon_semaphore_free(rdev, &const_ib->semaphore, NULL); 190 } 191 radeon_ring_ib_execute(rdev, ib->ring, ib); 192 r = radeon_fence_emit(rdev, &ib->fence, ib->ring); 193 if (r) { 194 dev_err(rdev->dev, "failed to emit fence for new IB (%d)\n", r); 195 radeon_ring_unlock_undo(rdev, ring); 196 return r; 197 } 198 if (const_ib) { 199 const_ib->fence = radeon_fence_ref(ib->fence); 200 } 201 /* we just flushed the VM, remember that */ 202 if (ib->vm && !ib->vm->last_flush) { 203 ib->vm->last_flush = radeon_fence_ref(ib->fence); 204 } 205 radeon_ring_unlock_commit(rdev, ring); 206 return 0; 207 } 208 209 /** 210 * radeon_ib_pool_init - Init the IB (Indirect Buffer) pool 211 * 212 * @rdev: radeon_device pointer 213 * 214 * Initialize the suballocator to manage a pool of memory 215 * for use as IBs (all asics). 216 * Returns 0 on success, error on failure. 217 */ 218 int radeon_ib_pool_init(struct radeon_device *rdev) 219 { 220 int r; 221 222 if (rdev->ib_pool_ready) { 223 return 0; 224 } 225 r = radeon_sa_bo_manager_init(rdev, &rdev->ring_tmp_bo, 226 RADEON_IB_POOL_SIZE*64*1024, 227 RADEON_GEM_DOMAIN_GTT); 228 if (r) { 229 return r; 230 } 231 232 r = radeon_sa_bo_manager_start(rdev, &rdev->ring_tmp_bo); 233 if (r) { 234 return r; 235 } 236 237 rdev->ib_pool_ready = true; 238 if (radeon_debugfs_sa_init(rdev)) { 239 dev_err(rdev->dev, "failed to register debugfs file for SA\n"); 240 } 241 return 0; 242 } 243 244 /** 245 * radeon_ib_pool_fini - Free the IB (Indirect Buffer) pool 246 * 247 * @rdev: radeon_device pointer 248 * 249 * Tear down the suballocator managing the pool of memory 250 * for use as IBs (all asics). 251 */ 252 void radeon_ib_pool_fini(struct radeon_device *rdev) 253 { 254 if (rdev->ib_pool_ready) { 255 radeon_sa_bo_manager_suspend(rdev, &rdev->ring_tmp_bo); 256 radeon_sa_bo_manager_fini(rdev, &rdev->ring_tmp_bo); 257 rdev->ib_pool_ready = false; 258 } 259 } 260 261 /** 262 * radeon_ib_ring_tests - test IBs on the rings 263 * 264 * @rdev: radeon_device pointer 265 * 266 * Test an IB (Indirect Buffer) on each ring. 267 * If the test fails, disable the ring. 268 * Returns 0 on success, error if the primary GFX ring 269 * IB test fails. 270 */ 271 int radeon_ib_ring_tests(struct radeon_device *rdev) 272 { 273 unsigned i; 274 int r; 275 276 for (i = 0; i < RADEON_NUM_RINGS; ++i) { 277 struct radeon_ring *ring = &rdev->ring[i]; 278 279 if (!ring->ready) 280 continue; 281 282 r = radeon_ib_test(rdev, i, ring); 283 if (r) { 284 ring->ready = false; 285 286 if (i == RADEON_RING_TYPE_GFX_INDEX) { 287 /* oh, oh, that's really bad */ 288 DRM_ERROR("radeon: failed testing IB on GFX ring (%d).\n", r); 289 rdev->accel_working = false; 290 return r; 291 292 } else { 293 /* still not good, but we can live with it */ 294 DRM_ERROR("radeon: failed testing IB on ring %d (%d).\n", i, r); 295 } 296 } 297 } 298 return 0; 299 } 300 301 /* 302 * Rings 303 * Most engines on the GPU are fed via ring buffers. Ring 304 * buffers are areas of GPU accessible memory that the host 305 * writes commands into and the GPU reads commands out of. 306 * There is a rptr (read pointer) that determines where the 307 * GPU is currently reading, and a wptr (write pointer) 308 * which determines where the host has written. When the 309 * pointers are equal, the ring is idle. When the host 310 * writes commands to the ring buffer, it increments the 311 * wptr. The GPU then starts fetching commands and executes 312 * them until the pointers are equal again. 313 */ 314 static int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring); 315 316 /** 317 * radeon_ring_write - write a value to the ring 318 * 319 * @ring: radeon_ring structure holding ring information 320 * @v: dword (dw) value to write 321 * 322 * Write a value to the requested ring buffer (all asics). 323 */ 324 void radeon_ring_write(struct radeon_ring *ring, uint32_t v) 325 { 326 #if DRM_DEBUG_CODE 327 if (ring->count_dw <= 0) { 328 DRM_ERROR("radeon: writing more dwords to the ring than expected!\n"); 329 } 330 #endif 331 ring->ring[ring->wptr++] = v; 332 ring->wptr &= ring->ptr_mask; 333 ring->count_dw--; 334 ring->ring_free_dw--; 335 } 336 337 /** 338 * radeon_ring_supports_scratch_reg - check if the ring supports 339 * writing to scratch registers 340 * 341 * @rdev: radeon_device pointer 342 * @ring: radeon_ring structure holding ring information 343 * 344 * Check if a specific ring supports writing to scratch registers (all asics). 345 * Returns true if the ring supports writing to scratch regs, false if not. 346 */ 347 bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev, 348 struct radeon_ring *ring) 349 { 350 switch (ring->idx) { 351 case RADEON_RING_TYPE_GFX_INDEX: 352 case CAYMAN_RING_TYPE_CP1_INDEX: 353 case CAYMAN_RING_TYPE_CP2_INDEX: 354 return true; 355 default: 356 return false; 357 } 358 } 359 360 /** 361 * radeon_ring_free_size - update the free size 362 * 363 * @rdev: radeon_device pointer 364 * @ring: radeon_ring structure holding ring information 365 * 366 * Update the free dw slots in the ring buffer (all asics). 367 */ 368 void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *ring) 369 { 370 u32 rptr; 371 372 if (rdev->wb.enabled && ring != &rdev->ring[R600_RING_TYPE_UVD_INDEX]) 373 rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]); 374 else 375 rptr = RREG32(ring->rptr_reg); 376 ring->rptr = (rptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift; 377 /* This works because ring_size is a power of 2 */ 378 ring->ring_free_dw = (ring->rptr + (ring->ring_size / 4)); 379 ring->ring_free_dw -= ring->wptr; 380 ring->ring_free_dw &= ring->ptr_mask; 381 if (!ring->ring_free_dw) { 382 ring->ring_free_dw = ring->ring_size / 4; 383 } 384 } 385 386 /** 387 * radeon_ring_alloc - allocate space on the ring buffer 388 * 389 * @rdev: radeon_device pointer 390 * @ring: radeon_ring structure holding ring information 391 * @ndw: number of dwords to allocate in the ring buffer 392 * 393 * Allocate @ndw dwords in the ring buffer (all asics). 394 * Returns 0 on success, error on failure. 395 */ 396 int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw) 397 { 398 int r; 399 400 /* make sure we aren't trying to allocate more space than there is on the ring */ 401 if (ndw > (ring->ring_size / 4)) 402 return -ENOMEM; 403 /* Align requested size with padding so unlock_commit can 404 * pad safely */ 405 radeon_ring_free_size(rdev, ring); 406 if (ring->ring_free_dw == (ring->ring_size / 4)) { 407 /* This is an empty ring update lockup info to avoid 408 * false positive. 409 */ 410 radeon_ring_lockup_update(ring); 411 } 412 ndw = (ndw + ring->align_mask) & ~ring->align_mask; 413 while (ndw > (ring->ring_free_dw - 1)) { 414 radeon_ring_free_size(rdev, ring); 415 if (ndw < ring->ring_free_dw) { 416 break; 417 } 418 r = radeon_fence_wait_next_locked(rdev, ring->idx); 419 if (r) 420 return r; 421 } 422 ring->count_dw = ndw; 423 ring->wptr_old = ring->wptr; 424 return 0; 425 } 426 427 /** 428 * radeon_ring_lock - lock the ring and allocate space on it 429 * 430 * @rdev: radeon_device pointer 431 * @ring: radeon_ring structure holding ring information 432 * @ndw: number of dwords to allocate in the ring buffer 433 * 434 * Lock the ring and allocate @ndw dwords in the ring buffer 435 * (all asics). 436 * Returns 0 on success, error on failure. 437 */ 438 int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw) 439 { 440 int r; 441 442 mutex_lock(&rdev->ring_lock); 443 r = radeon_ring_alloc(rdev, ring, ndw); 444 if (r) { 445 mutex_unlock(&rdev->ring_lock); 446 return r; 447 } 448 return 0; 449 } 450 451 /** 452 * radeon_ring_commit - tell the GPU to execute the new 453 * commands on the ring buffer 454 * 455 * @rdev: radeon_device pointer 456 * @ring: radeon_ring structure holding ring information 457 * 458 * Update the wptr (write pointer) to tell the GPU to 459 * execute new commands on the ring buffer (all asics). 460 */ 461 void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *ring) 462 { 463 /* We pad to match fetch size */ 464 while (ring->wptr & ring->align_mask) { 465 radeon_ring_write(ring, ring->nop); 466 } 467 DRM_MEMORYBARRIER(); 468 WREG32(ring->wptr_reg, (ring->wptr << ring->ptr_reg_shift) & ring->ptr_reg_mask); 469 (void)RREG32(ring->wptr_reg); 470 } 471 472 /** 473 * radeon_ring_unlock_commit - tell the GPU to execute the new 474 * commands on the ring buffer and unlock it 475 * 476 * @rdev: radeon_device pointer 477 * @ring: radeon_ring structure holding ring information 478 * 479 * Call radeon_ring_commit() then unlock the ring (all asics). 480 */ 481 void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *ring) 482 { 483 radeon_ring_commit(rdev, ring); 484 mutex_unlock(&rdev->ring_lock); 485 } 486 487 /** 488 * radeon_ring_undo - reset the wptr 489 * 490 * @ring: radeon_ring structure holding ring information 491 * 492 * Reset the driver's copy of the wptr (all asics). 493 */ 494 void radeon_ring_undo(struct radeon_ring *ring) 495 { 496 ring->wptr = ring->wptr_old; 497 } 498 499 /** 500 * radeon_ring_unlock_undo - reset the wptr and unlock the ring 501 * 502 * @ring: radeon_ring structure holding ring information 503 * 504 * Call radeon_ring_undo() then unlock the ring (all asics). 505 */ 506 void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *ring) 507 { 508 radeon_ring_undo(ring); 509 mutex_unlock(&rdev->ring_lock); 510 } 511 512 /** 513 * radeon_ring_force_activity - add some nop packets to the ring 514 * 515 * @rdev: radeon_device pointer 516 * @ring: radeon_ring structure holding ring information 517 * 518 * Add some nop packets to the ring to force activity (all asics). 519 * Used for lockup detection to see if the rptr is advancing. 520 */ 521 void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring) 522 { 523 int r; 524 525 radeon_ring_free_size(rdev, ring); 526 if (ring->rptr == ring->wptr) { 527 r = radeon_ring_alloc(rdev, ring, 1); 528 if (!r) { 529 radeon_ring_write(ring, ring->nop); 530 radeon_ring_commit(rdev, ring); 531 } 532 } 533 } 534 535 /** 536 * radeon_ring_lockup_update - update lockup variables 537 * 538 * @ring: radeon_ring structure holding ring information 539 * 540 * Update the last rptr value and timestamp (all asics). 541 */ 542 void radeon_ring_lockup_update(struct radeon_ring *ring) 543 { 544 ring->last_rptr = ring->rptr; 545 ring->last_activity = jiffies; 546 } 547 548 /** 549 * radeon_ring_test_lockup() - check if ring is lockedup by recording information 550 * @rdev: radeon device structure 551 * @ring: radeon_ring structure holding ring information 552 * 553 * We don't need to initialize the lockup tracking information as we will either 554 * have CP rptr to a different value of jiffies wrap around which will force 555 * initialization of the lockup tracking informations. 556 * 557 * A possible false positivie is if we get call after while and last_cp_rptr == 558 * the current CP rptr, even if it's unlikely it might happen. To avoid this 559 * if the elapsed time since last call is bigger than 2 second than we return 560 * false and update the tracking information. Due to this the caller must call 561 * radeon_ring_test_lockup several time in less than 2sec for lockup to be reported 562 * the fencing code should be cautious about that. 563 * 564 * Caller should write to the ring to force CP to do something so we don't get 565 * false positive when CP is just gived nothing to do. 566 * 567 **/ 568 bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring) 569 { 570 unsigned long cjiffies, elapsed; 571 uint32_t rptr; 572 573 cjiffies = jiffies; 574 if (!time_after(cjiffies, ring->last_activity)) { 575 /* likely a wrap around */ 576 radeon_ring_lockup_update(ring); 577 return false; 578 } 579 rptr = RREG32(ring->rptr_reg); 580 ring->rptr = (rptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift; 581 if (ring->rptr != ring->last_rptr) { 582 /* CP is still working no lockup */ 583 radeon_ring_lockup_update(ring); 584 return false; 585 } 586 elapsed = jiffies_to_msecs(cjiffies - ring->last_activity); 587 if (radeon_lockup_timeout && elapsed >= radeon_lockup_timeout) { 588 dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed); 589 return true; 590 } 591 /* give a chance to the GPU ... */ 592 return false; 593 } 594 595 /** 596 * radeon_ring_backup - Back up the content of a ring 597 * 598 * @rdev: radeon_device pointer 599 * @ring: the ring we want to back up 600 * 601 * Saves all unprocessed commits from a ring, returns the number of dwords saved. 602 */ 603 unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring, 604 uint32_t **data) 605 { 606 unsigned size, ptr, i; 607 608 /* just in case lock the ring */ 609 mutex_lock(&rdev->ring_lock); 610 *data = NULL; 611 612 if (ring->ring_obj == NULL) { 613 mutex_unlock(&rdev->ring_lock); 614 return 0; 615 } 616 617 /* it doesn't make sense to save anything if all fences are signaled */ 618 if (!radeon_fence_count_emitted(rdev, ring->idx)) { 619 mutex_unlock(&rdev->ring_lock); 620 return 0; 621 } 622 623 /* calculate the number of dw on the ring */ 624 if (ring->rptr_save_reg) 625 ptr = RREG32(ring->rptr_save_reg); 626 else if (rdev->wb.enabled) 627 ptr = le32_to_cpu(*ring->next_rptr_cpu_addr); 628 else { 629 /* no way to read back the next rptr */ 630 mutex_unlock(&rdev->ring_lock); 631 return 0; 632 } 633 634 size = ring->wptr + (ring->ring_size / 4); 635 size -= ptr; 636 size &= ring->ptr_mask; 637 if (size == 0) { 638 mutex_unlock(&rdev->ring_lock); 639 return 0; 640 } 641 642 /* and then save the content of the ring */ 643 *data = kmalloc_array(size, sizeof(uint32_t), GFP_KERNEL); 644 if (!*data) { 645 mutex_unlock(&rdev->ring_lock); 646 return 0; 647 } 648 for (i = 0; i < size; ++i) { 649 (*data)[i] = ring->ring[ptr++]; 650 ptr &= ring->ptr_mask; 651 } 652 653 mutex_unlock(&rdev->ring_lock); 654 return size; 655 } 656 657 /** 658 * radeon_ring_restore - append saved commands to the ring again 659 * 660 * @rdev: radeon_device pointer 661 * @ring: ring to append commands to 662 * @size: number of dwords we want to write 663 * @data: saved commands 664 * 665 * Allocates space on the ring and restore the previously saved commands. 666 */ 667 int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring, 668 unsigned size, uint32_t *data) 669 { 670 int i, r; 671 672 if (!size || !data) 673 return 0; 674 675 /* restore the saved ring content */ 676 r = radeon_ring_lock(rdev, ring, size); 677 if (r) 678 return r; 679 680 for (i = 0; i < size; ++i) { 681 radeon_ring_write(ring, data[i]); 682 } 683 684 radeon_ring_unlock_commit(rdev, ring); 685 kfree(data); 686 return 0; 687 } 688 689 /** 690 * radeon_ring_init - init driver ring struct. 691 * 692 * @rdev: radeon_device pointer 693 * @ring: radeon_ring structure holding ring information 694 * @ring_size: size of the ring 695 * @rptr_offs: offset of the rptr writeback location in the WB buffer 696 * @rptr_reg: MMIO offset of the rptr register 697 * @wptr_reg: MMIO offset of the wptr register 698 * @ptr_reg_shift: bit offset of the rptr/wptr values 699 * @ptr_reg_mask: bit mask of the rptr/wptr values 700 * @nop: nop packet for this ring 701 * 702 * Initialize the driver information for the selected ring (all asics). 703 * Returns 0 on success, error on failure. 704 */ 705 int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size, 706 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg, 707 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop) 708 { 709 int r; 710 711 ring->ring_size = ring_size; 712 ring->rptr_offs = rptr_offs; 713 ring->rptr_reg = rptr_reg; 714 ring->wptr_reg = wptr_reg; 715 ring->ptr_reg_shift = ptr_reg_shift; 716 ring->ptr_reg_mask = ptr_reg_mask; 717 ring->nop = nop; 718 /* Allocate ring buffer */ 719 if (ring->ring_obj == NULL) { 720 r = radeon_bo_create(rdev, ring->ring_size, PAGE_SIZE, true, 721 RADEON_GEM_DOMAIN_GTT, 722 NULL, &ring->ring_obj); 723 if (r) { 724 dev_err(rdev->dev, "(%d) ring create failed\n", r); 725 return r; 726 } 727 r = radeon_bo_reserve(ring->ring_obj, false); 728 if (unlikely(r != 0)) 729 return r; 730 r = radeon_bo_pin(ring->ring_obj, RADEON_GEM_DOMAIN_GTT, 731 &ring->gpu_addr); 732 if (r) { 733 radeon_bo_unreserve(ring->ring_obj); 734 dev_err(rdev->dev, "(%d) ring pin failed\n", r); 735 return r; 736 } 737 r = radeon_bo_kmap(ring->ring_obj, 738 (void **)&ring->ring); 739 radeon_bo_unreserve(ring->ring_obj); 740 if (r) { 741 dev_err(rdev->dev, "(%d) ring map failed\n", r); 742 return r; 743 } 744 } 745 ring->ptr_mask = (ring->ring_size / 4) - 1; 746 ring->ring_free_dw = ring->ring_size / 4; 747 if (rdev->wb.enabled) { 748 u32 index = RADEON_WB_RING0_NEXT_RPTR + (ring->idx * 4); 749 ring->next_rptr_gpu_addr = rdev->wb.gpu_addr + index; 750 ring->next_rptr_cpu_addr = &rdev->wb.wb[index/4]; 751 } 752 if (radeon_debugfs_ring_init(rdev, ring)) { 753 DRM_ERROR("Failed to register debugfs file for rings !\n"); 754 } 755 radeon_ring_lockup_update(ring); 756 return 0; 757 } 758 759 /** 760 * radeon_ring_fini - tear down the driver ring struct. 761 * 762 * @rdev: radeon_device pointer 763 * @ring: radeon_ring structure holding ring information 764 * 765 * Tear down the driver information for the selected ring (all asics). 766 */ 767 void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *ring) 768 { 769 int r; 770 struct radeon_bo *ring_obj; 771 772 mutex_lock(&rdev->ring_lock); 773 ring_obj = ring->ring_obj; 774 ring->ready = false; 775 ring->ring = NULL; 776 ring->ring_obj = NULL; 777 mutex_unlock(&rdev->ring_lock); 778 779 if (ring_obj) { 780 r = radeon_bo_reserve(ring_obj, false); 781 if (likely(r == 0)) { 782 radeon_bo_kunmap(ring_obj); 783 radeon_bo_unpin(ring_obj); 784 radeon_bo_unreserve(ring_obj); 785 } 786 radeon_bo_unref(&ring_obj); 787 } 788 } 789 790 /* 791 * Debugfs info 792 */ 793 #if defined(CONFIG_DEBUG_FS) 794 795 static int radeon_debugfs_ring_info(struct seq_file *m, void *data) 796 { 797 struct drm_info_node *node = (struct drm_info_node *) m->private; 798 struct drm_device *dev = node->minor->dev; 799 struct radeon_device *rdev = dev->dev_private; 800 int ridx = *(int*)node->info_ent->data; 801 struct radeon_ring *ring = &rdev->ring[ridx]; 802 unsigned count, i, j; 803 u32 tmp; 804 805 radeon_ring_free_size(rdev, ring); 806 count = (ring->ring_size / 4) - ring->ring_free_dw; 807 tmp = RREG32(ring->wptr_reg) >> ring->ptr_reg_shift; 808 seq_printf(m, "wptr(0x%04x): 0x%08x [%5d]\n", ring->wptr_reg, tmp, tmp); 809 tmp = RREG32(ring->rptr_reg) >> ring->ptr_reg_shift; 810 seq_printf(m, "rptr(0x%04x): 0x%08x [%5d]\n", ring->rptr_reg, tmp, tmp); 811 if (ring->rptr_save_reg) { 812 seq_printf(m, "rptr next(0x%04x): 0x%08x\n", ring->rptr_save_reg, 813 RREG32(ring->rptr_save_reg)); 814 } 815 seq_printf(m, "driver's copy of the wptr: 0x%08x [%5d]\n", ring->wptr, ring->wptr); 816 seq_printf(m, "driver's copy of the rptr: 0x%08x [%5d]\n", ring->rptr, ring->rptr); 817 seq_printf(m, "last semaphore signal addr : 0x%016llx\n", ring->last_semaphore_signal_addr); 818 seq_printf(m, "last semaphore wait addr : 0x%016llx\n", ring->last_semaphore_wait_addr); 819 seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw); 820 seq_printf(m, "%u dwords in ring\n", count); 821 /* print 8 dw before current rptr as often it's the last executed 822 * packet that is the root issue 823 */ 824 i = (ring->rptr + ring->ptr_mask + 1 - 32) & ring->ptr_mask; 825 for (j = 0; j <= (count + 32); j++) { 826 seq_printf(m, "r[%5d]=0x%08x\n", i, ring->ring[i]); 827 i = (i + 1) & ring->ptr_mask; 828 } 829 return 0; 830 } 831 832 static int radeon_gfx_index = RADEON_RING_TYPE_GFX_INDEX; 833 static int cayman_cp1_index = CAYMAN_RING_TYPE_CP1_INDEX; 834 static int cayman_cp2_index = CAYMAN_RING_TYPE_CP2_INDEX; 835 static int radeon_dma1_index = R600_RING_TYPE_DMA_INDEX; 836 static int radeon_dma2_index = CAYMAN_RING_TYPE_DMA1_INDEX; 837 static int r600_uvd_index = R600_RING_TYPE_UVD_INDEX; 838 839 static struct drm_info_list radeon_debugfs_ring_info_list[] = { 840 {"radeon_ring_gfx", radeon_debugfs_ring_info, 0, &radeon_gfx_index}, 841 {"radeon_ring_cp1", radeon_debugfs_ring_info, 0, &cayman_cp1_index}, 842 {"radeon_ring_cp2", radeon_debugfs_ring_info, 0, &cayman_cp2_index}, 843 {"radeon_ring_dma1", radeon_debugfs_ring_info, 0, &radeon_dma1_index}, 844 {"radeon_ring_dma2", radeon_debugfs_ring_info, 0, &radeon_dma2_index}, 845 {"radeon_ring_uvd", radeon_debugfs_ring_info, 0, &r600_uvd_index}, 846 }; 847 848 static int radeon_debugfs_sa_info(struct seq_file *m, void *data) 849 { 850 struct drm_info_node *node = (struct drm_info_node *) m->private; 851 struct drm_device *dev = node->minor->dev; 852 struct radeon_device *rdev = dev->dev_private; 853 854 radeon_sa_bo_dump_debug_info(&rdev->ring_tmp_bo, m); 855 856 return 0; 857 858 } 859 860 static struct drm_info_list radeon_debugfs_sa_list[] = { 861 {"radeon_sa_info", &radeon_debugfs_sa_info, 0, NULL}, 862 }; 863 864 #endif 865 866 static int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring) 867 { 868 #if defined(CONFIG_DEBUG_FS) 869 unsigned i; 870 for (i = 0; i < ARRAY_SIZE(radeon_debugfs_ring_info_list); ++i) { 871 struct drm_info_list *info = &radeon_debugfs_ring_info_list[i]; 872 int ridx = *(int*)radeon_debugfs_ring_info_list[i].data; 873 unsigned r; 874 875 if (&rdev->ring[ridx] != ring) 876 continue; 877 878 r = radeon_debugfs_add_files(rdev, info, 1); 879 if (r) 880 return r; 881 } 882 #endif 883 return 0; 884 } 885 886 static int radeon_debugfs_sa_init(struct radeon_device *rdev) 887 { 888 #if defined(CONFIG_DEBUG_FS) 889 return radeon_debugfs_add_files(rdev, radeon_debugfs_sa_list, 1); 890 #else 891 return 0; 892 #endif 893 } 894