1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
3771fe6b9SJerome Glisse  *                VA Linux Systems Inc., Fremont, California.
4771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Original Authors:
25771fe6b9SJerome Glisse  *   Kevin E. Martin, Rickard E. Faith, Alan Hourihane
26771fe6b9SJerome Glisse  *
27771fe6b9SJerome Glisse  * Kernel port Author: Dave Airlie
28771fe6b9SJerome Glisse  */
29771fe6b9SJerome Glisse 
30771fe6b9SJerome Glisse #ifndef RADEON_MODE_H
31771fe6b9SJerome Glisse #define RADEON_MODE_H
32771fe6b9SJerome Glisse 
33760285e7SDavid Howells #include <drm/drm_crtc.h>
34760285e7SDavid Howells #include <drm/drm_edid.h>
35760285e7SDavid Howells #include <drm/drm_dp_helper.h>
36760285e7SDavid Howells #include <drm/drm_fixed.h>
37760285e7SDavid Howells #include <drm/drm_crtc_helper.h>
38771fe6b9SJerome Glisse #include <linux/i2c.h>
39771fe6b9SJerome Glisse #include <linux/i2c-algo-bit.h>
40c93bb85bSJerome Glisse 
4138651674SDave Airlie struct radeon_bo;
42c93bb85bSJerome Glisse struct radeon_device;
43771fe6b9SJerome Glisse 
44771fe6b9SJerome Glisse #define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
45771fe6b9SJerome Glisse #define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
46771fe6b9SJerome Glisse #define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
47771fe6b9SJerome Glisse #define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
48771fe6b9SJerome Glisse 
4988f39063SStefan Brüns #define RADEON_MAX_HPD_PINS 7
5088f39063SStefan Brüns #define RADEON_MAX_CRTCS 6
5188f39063SStefan Brüns #define RADEON_MAX_AFMT_BLOCKS 7
5288f39063SStefan Brüns 
53771fe6b9SJerome Glisse enum radeon_rmx_type {
54771fe6b9SJerome Glisse 	RMX_OFF,
55771fe6b9SJerome Glisse 	RMX_FULL,
56771fe6b9SJerome Glisse 	RMX_CENTER,
57771fe6b9SJerome Glisse 	RMX_ASPECT
58771fe6b9SJerome Glisse };
59771fe6b9SJerome Glisse 
60771fe6b9SJerome Glisse enum radeon_tv_std {
61771fe6b9SJerome Glisse 	TV_STD_NTSC,
62771fe6b9SJerome Glisse 	TV_STD_PAL,
63771fe6b9SJerome Glisse 	TV_STD_PAL_M,
64771fe6b9SJerome Glisse 	TV_STD_PAL_60,
65771fe6b9SJerome Glisse 	TV_STD_NTSC_J,
66771fe6b9SJerome Glisse 	TV_STD_SCART_PAL,
67771fe6b9SJerome Glisse 	TV_STD_SECAM,
68771fe6b9SJerome Glisse 	TV_STD_PAL_CN,
69d79766faSAlex Deucher 	TV_STD_PAL_N,
70771fe6b9SJerome Glisse };
71771fe6b9SJerome Glisse 
725b1714d3SAlex Deucher enum radeon_underscan_type {
735b1714d3SAlex Deucher 	UNDERSCAN_OFF,
745b1714d3SAlex Deucher 	UNDERSCAN_ON,
755b1714d3SAlex Deucher 	UNDERSCAN_AUTO,
765b1714d3SAlex Deucher };
775b1714d3SAlex Deucher 
788e36ed00SAlex Deucher enum radeon_hpd_id {
798e36ed00SAlex Deucher 	RADEON_HPD_1 = 0,
808e36ed00SAlex Deucher 	RADEON_HPD_2,
818e36ed00SAlex Deucher 	RADEON_HPD_3,
828e36ed00SAlex Deucher 	RADEON_HPD_4,
838e36ed00SAlex Deucher 	RADEON_HPD_5,
848e36ed00SAlex Deucher 	RADEON_HPD_6,
858e36ed00SAlex Deucher 	RADEON_HPD_NONE = 0xff,
868e36ed00SAlex Deucher };
878e36ed00SAlex Deucher 
88f376b94fSAlex Deucher #define RADEON_MAX_I2C_BUS 16
89f376b94fSAlex Deucher 
909b9fe724SAlex Deucher /* radeon gpio-based i2c
919b9fe724SAlex Deucher  * 1. "mask" reg and bits
929b9fe724SAlex Deucher  *    grabs the gpio pins for software use
939b9fe724SAlex Deucher  *    0=not held  1=held
949b9fe724SAlex Deucher  * 2. "a" reg and bits
959b9fe724SAlex Deucher  *    output pin value
969b9fe724SAlex Deucher  *    0=low 1=high
979b9fe724SAlex Deucher  * 3. "en" reg and bits
989b9fe724SAlex Deucher  *    sets the pin direction
999b9fe724SAlex Deucher  *    0=input 1=output
1009b9fe724SAlex Deucher  * 4. "y" reg and bits
1019b9fe724SAlex Deucher  *    input pin value
1029b9fe724SAlex Deucher  *    0=low 1=high
1039b9fe724SAlex Deucher  */
104771fe6b9SJerome Glisse struct radeon_i2c_bus_rec {
105771fe6b9SJerome Glisse 	bool valid;
1066a93cb25SAlex Deucher 	/* id used by atom */
1076a93cb25SAlex Deucher 	uint8_t i2c_id;
108bcc1c2a1SAlex Deucher 	/* id used by atom */
1098e36ed00SAlex Deucher 	enum radeon_hpd_id hpd;
1106a93cb25SAlex Deucher 	/* can be used with hw i2c engine */
1116a93cb25SAlex Deucher 	bool hw_capable;
1126a93cb25SAlex Deucher 	/* uses multi-media i2c engine */
1136a93cb25SAlex Deucher 	bool mm_i2c;
1146a93cb25SAlex Deucher 	/* regs and bits */
115771fe6b9SJerome Glisse 	uint32_t mask_clk_reg;
116771fe6b9SJerome Glisse 	uint32_t mask_data_reg;
117771fe6b9SJerome Glisse 	uint32_t a_clk_reg;
118771fe6b9SJerome Glisse 	uint32_t a_data_reg;
1199b9fe724SAlex Deucher 	uint32_t en_clk_reg;
1209b9fe724SAlex Deucher 	uint32_t en_data_reg;
1219b9fe724SAlex Deucher 	uint32_t y_clk_reg;
1229b9fe724SAlex Deucher 	uint32_t y_data_reg;
123771fe6b9SJerome Glisse 	uint32_t mask_clk_mask;
124771fe6b9SJerome Glisse 	uint32_t mask_data_mask;
125771fe6b9SJerome Glisse 	uint32_t a_clk_mask;
126771fe6b9SJerome Glisse 	uint32_t a_data_mask;
1279b9fe724SAlex Deucher 	uint32_t en_clk_mask;
1289b9fe724SAlex Deucher 	uint32_t en_data_mask;
1299b9fe724SAlex Deucher 	uint32_t y_clk_mask;
1309b9fe724SAlex Deucher 	uint32_t y_data_mask;
131771fe6b9SJerome Glisse };
132771fe6b9SJerome Glisse 
133771fe6b9SJerome Glisse struct radeon_tmds_pll {
134771fe6b9SJerome Glisse     uint32_t freq;
135771fe6b9SJerome Glisse     uint32_t value;
136771fe6b9SJerome Glisse };
137771fe6b9SJerome Glisse 
138771fe6b9SJerome Glisse #define RADEON_MAX_BIOS_CONNECTOR 16
139771fe6b9SJerome Glisse 
1407c27f87dSAlex Deucher /* pll flags */
141771fe6b9SJerome Glisse #define RADEON_PLL_USE_BIOS_DIVS        (1 << 0)
142771fe6b9SJerome Glisse #define RADEON_PLL_NO_ODD_POST_DIV      (1 << 1)
143771fe6b9SJerome Glisse #define RADEON_PLL_USE_REF_DIV          (1 << 2)
144771fe6b9SJerome Glisse #define RADEON_PLL_LEGACY               (1 << 3)
145771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_LOW_REF_DIV   (1 << 4)
146771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_HIGH_REF_DIV  (1 << 5)
147771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_LOW_FB_DIV    (1 << 6)
148771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_HIGH_FB_DIV   (1 << 7)
149771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_LOW_POST_DIV  (1 << 8)
150771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
151771fe6b9SJerome Glisse #define RADEON_PLL_USE_FRAC_FB_DIV      (1 << 10)
152d0e275a9SAlex Deucher #define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
153fc10332bSAlex Deucher #define RADEON_PLL_USE_POST_DIV         (1 << 12)
15486cb2bbfSAlex Deucher #define RADEON_PLL_IS_LCD               (1 << 13)
155f523f74eSAlex Deucher #define RADEON_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
156771fe6b9SJerome Glisse 
157771fe6b9SJerome Glisse struct radeon_pll {
158fc10332bSAlex Deucher 	/* reference frequency */
159fc10332bSAlex Deucher 	uint32_t reference_freq;
160fc10332bSAlex Deucher 
161fc10332bSAlex Deucher 	/* fixed dividers */
162fc10332bSAlex Deucher 	uint32_t reference_div;
163fc10332bSAlex Deucher 	uint32_t post_div;
164fc10332bSAlex Deucher 
165fc10332bSAlex Deucher 	/* pll in/out limits */
166771fe6b9SJerome Glisse 	uint32_t pll_in_min;
167771fe6b9SJerome Glisse 	uint32_t pll_in_max;
168771fe6b9SJerome Glisse 	uint32_t pll_out_min;
169771fe6b9SJerome Glisse 	uint32_t pll_out_max;
17086cb2bbfSAlex Deucher 	uint32_t lcd_pll_out_min;
17186cb2bbfSAlex Deucher 	uint32_t lcd_pll_out_max;
172fc10332bSAlex Deucher 	uint32_t best_vco;
173771fe6b9SJerome Glisse 
174fc10332bSAlex Deucher 	/* divider limits */
175771fe6b9SJerome Glisse 	uint32_t min_ref_div;
176771fe6b9SJerome Glisse 	uint32_t max_ref_div;
177771fe6b9SJerome Glisse 	uint32_t min_post_div;
178771fe6b9SJerome Glisse 	uint32_t max_post_div;
179771fe6b9SJerome Glisse 	uint32_t min_feedback_div;
180771fe6b9SJerome Glisse 	uint32_t max_feedback_div;
181771fe6b9SJerome Glisse 	uint32_t min_frac_feedback_div;
182771fe6b9SJerome Glisse 	uint32_t max_frac_feedback_div;
183fc10332bSAlex Deucher 
184fc10332bSAlex Deucher 	/* flags for the current clock */
185fc10332bSAlex Deucher 	uint32_t flags;
186fc10332bSAlex Deucher 
187fc10332bSAlex Deucher 	/* pll id */
188fc10332bSAlex Deucher 	uint32_t id;
189771fe6b9SJerome Glisse };
190771fe6b9SJerome Glisse 
191771fe6b9SJerome Glisse struct radeon_i2c_chan {
192771fe6b9SJerome Glisse 	struct i2c_adapter adapter;
193746c1aa4SDave Airlie 	struct drm_device *dev;
194ac1aade6SAlex Deucher 	struct i2c_algo_bit_data bit;
195771fe6b9SJerome Glisse 	struct radeon_i2c_bus_rec rec;
196496263bfSAlex Deucher 	struct drm_dp_aux aux;
197379dfc25SAlex Deucher 	bool has_aux;
198831719d6SAlex Deucher 	struct mutex mutex;
199771fe6b9SJerome Glisse };
200771fe6b9SJerome Glisse 
201771fe6b9SJerome Glisse /* mostly for macs, but really any system without connector tables */
202771fe6b9SJerome Glisse enum radeon_connector_table {
203aa74fbb4SAlex Deucher 	CT_NONE = 0,
204771fe6b9SJerome Glisse 	CT_GENERIC,
205771fe6b9SJerome Glisse 	CT_IBOOK,
206771fe6b9SJerome Glisse 	CT_POWERBOOK_EXTERNAL,
207771fe6b9SJerome Glisse 	CT_POWERBOOK_INTERNAL,
208771fe6b9SJerome Glisse 	CT_POWERBOOK_VGA,
209771fe6b9SJerome Glisse 	CT_MINI_EXTERNAL,
210771fe6b9SJerome Glisse 	CT_MINI_INTERNAL,
211771fe6b9SJerome Glisse 	CT_IMAC_G5_ISIGHT,
212771fe6b9SJerome Glisse 	CT_EMAC,
21376a7142aSDave Airlie 	CT_RN50_POWER,
214aa74fbb4SAlex Deucher 	CT_MAC_X800,
2159fad321aSAlex Deucher 	CT_MAC_G5_9600,
216cafa59b9SAlex Deucher 	CT_SAM440EP,
217cafa59b9SAlex Deucher 	CT_MAC_G4_SILVER
218771fe6b9SJerome Glisse };
219771fe6b9SJerome Glisse 
220fcec570bSAlex Deucher enum radeon_dvo_chip {
221fcec570bSAlex Deucher 	DVO_SIL164,
222fcec570bSAlex Deucher 	DVO_SIL1178,
223fcec570bSAlex Deucher };
224fcec570bSAlex Deucher 
2258be48d92SDave Airlie struct radeon_fbdev;
22638651674SDave Airlie 
2270783986aSAlex Deucher struct radeon_afmt {
2280783986aSAlex Deucher 	bool enabled;
2290783986aSAlex Deucher 	int offset;
2300783986aSAlex Deucher 	bool last_buffer_filled_status;
2310783986aSAlex Deucher 	int id;
232b530602fSAlex Deucher 	struct r600_audio_pin *pin;
2330783986aSAlex Deucher };
2340783986aSAlex Deucher 
235771fe6b9SJerome Glisse struct radeon_mode_info {
236771fe6b9SJerome Glisse 	struct atom_context *atom_context;
23761c4b24bSMathias Fröhlich 	struct card_info *atom_card_info;
238771fe6b9SJerome Glisse 	enum radeon_connector_table connector_table;
239771fe6b9SJerome Glisse 	bool mode_config_initialized;
24088f39063SStefan Brüns 	struct radeon_crtc *crtcs[RADEON_MAX_CRTCS];
24188f39063SStefan Brüns 	struct radeon_afmt *afmt[RADEON_MAX_AFMT_BLOCKS];
242445282dbSDave Airlie 	/* DVI-I properties */
243445282dbSDave Airlie 	struct drm_property *coherent_mode_property;
244445282dbSDave Airlie 	/* DAC enable load detect */
245445282dbSDave Airlie 	struct drm_property *load_detect_property;
2465b1714d3SAlex Deucher 	/* TV standard */
247445282dbSDave Airlie 	struct drm_property *tv_std_property;
248445282dbSDave Airlie 	/* legacy TMDS PLL detect */
249445282dbSDave Airlie 	struct drm_property *tmds_pll_property;
2505b1714d3SAlex Deucher 	/* underscan */
2515b1714d3SAlex Deucher 	struct drm_property *underscan_property;
2525bccf5e3SMarius Gröger 	struct drm_property *underscan_hborder_property;
2535bccf5e3SMarius Gröger 	struct drm_property *underscan_vborder_property;
2548666c076SAlex Deucher 	/* audio */
2558666c076SAlex Deucher 	struct drm_property *audio_property;
2566214bb74SAlex Deucher 	/* FMT dithering */
2576214bb74SAlex Deucher 	struct drm_property *dither_property;
2583c537889SAlex Deucher 	/* hardcoded DFP edid from BIOS */
2593c537889SAlex Deucher 	struct edid *bios_hardcoded_edid;
260fafcf94eSAlex Deucher 	int bios_hardcoded_edid_size;
26138651674SDave Airlie 
26238651674SDave Airlie 	/* pointer to fbdev info structure */
2638be48d92SDave Airlie 	struct radeon_fbdev *rfbdev;
264af7912e5SAlex Deucher 	/* firmware flags */
265af7912e5SAlex Deucher 	u16 firmware_flags;
266bced76f2SAlex Deucher 	/* pointer to backlight encoder */
267bced76f2SAlex Deucher 	struct radeon_encoder *bl_encoder;
268c93bb85bSJerome Glisse };
269c93bb85bSJerome Glisse 
27091030880SAlex Deucher #define RADEON_MAX_BL_LEVEL 0xFF
27191030880SAlex Deucher 
272bced76f2SAlex Deucher #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
273bced76f2SAlex Deucher 
27491030880SAlex Deucher struct radeon_backlight_privdata {
27591030880SAlex Deucher 	struct radeon_encoder *encoder;
27691030880SAlex Deucher 	uint8_t negative;
27791030880SAlex Deucher };
27891030880SAlex Deucher 
27991030880SAlex Deucher #endif
28091030880SAlex Deucher 
2814ce001abSDave Airlie #define MAX_H_CODE_TIMING_LEN 32
2824ce001abSDave Airlie #define MAX_V_CODE_TIMING_LEN 32
2834ce001abSDave Airlie 
2844ce001abSDave Airlie /* need to store these as reading
2854ce001abSDave Airlie    back code tables is excessive */
2864ce001abSDave Airlie struct radeon_tv_regs {
2874ce001abSDave Airlie 	uint32_t tv_uv_adr;
2884ce001abSDave Airlie 	uint32_t timing_cntl;
2894ce001abSDave Airlie 	uint32_t hrestart;
2904ce001abSDave Airlie 	uint32_t vrestart;
2914ce001abSDave Airlie 	uint32_t frestart;
2924ce001abSDave Airlie 	uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
2934ce001abSDave Airlie 	uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
2944ce001abSDave Airlie };
2954ce001abSDave Airlie 
29619eca43eSAlex Deucher struct radeon_atom_ss {
29719eca43eSAlex Deucher 	uint16_t percentage;
29818f8f52bSAlex Deucher 	uint16_t percentage_divider;
29919eca43eSAlex Deucher 	uint8_t type;
30019eca43eSAlex Deucher 	uint16_t step;
30119eca43eSAlex Deucher 	uint8_t delay;
30219eca43eSAlex Deucher 	uint8_t range;
30319eca43eSAlex Deucher 	uint8_t refdiv;
30419eca43eSAlex Deucher 	/* asic_ss */
30519eca43eSAlex Deucher 	uint16_t rate;
30619eca43eSAlex Deucher 	uint16_t amount;
30719eca43eSAlex Deucher };
30819eca43eSAlex Deucher 
309771fe6b9SJerome Glisse struct radeon_crtc {
310771fe6b9SJerome Glisse 	struct drm_crtc base;
311771fe6b9SJerome Glisse 	int crtc_id;
312771fe6b9SJerome Glisse 	u16 lut_r[256], lut_g[256], lut_b[256];
313771fe6b9SJerome Glisse 	bool enabled;
314771fe6b9SJerome Glisse 	bool can_tile;
315771fe6b9SJerome Glisse 	uint32_t crtc_offset;
316771fe6b9SJerome Glisse 	struct drm_gem_object *cursor_bo;
317771fe6b9SJerome Glisse 	uint64_t cursor_addr;
318771fe6b9SJerome Glisse 	int cursor_width;
319771fe6b9SJerome Glisse 	int cursor_height;
3209e05fa1dSAlex Deucher 	int max_cursor_width;
3219e05fa1dSAlex Deucher 	int max_cursor_height;
3224162338aSDave Airlie 	uint32_t legacy_display_base_addr;
323c836e862SAlex Deucher 	uint32_t legacy_cursor_offset;
324c93bb85bSJerome Glisse 	enum radeon_rmx_type rmx_type;
3255b1714d3SAlex Deucher 	u8 h_border;
3265b1714d3SAlex Deucher 	u8 v_border;
327c93bb85bSJerome Glisse 	fixed20_12 vsc;
328c93bb85bSJerome Glisse 	fixed20_12 hsc;
329de2103e4SAlex Deucher 	struct drm_display_mode native_mode;
330bcc1c2a1SAlex Deucher 	int pll_id;
3316f34be50SAlex Deucher 	/* page flipping */
332fa7f517cSChristian König 	struct workqueue_struct *flip_queue;
333fa7f517cSChristian König 	struct radeon_flip_work *flip_work;
33419eca43eSAlex Deucher 	/* pll sharing */
33519eca43eSAlex Deucher 	struct radeon_atom_ss ss;
33619eca43eSAlex Deucher 	bool ss_enabled;
33719eca43eSAlex Deucher 	u32 adjusted_clock;
33819eca43eSAlex Deucher 	int bpc;
33919eca43eSAlex Deucher 	u32 pll_reference_div;
34019eca43eSAlex Deucher 	u32 pll_post_div;
34119eca43eSAlex Deucher 	u32 pll_flags;
3425df3196bSAlex Deucher 	struct drm_encoder *encoder;
34357b35e29SAlex Deucher 	struct drm_connector *connector;
3447178d2a6SAlex Deucher 	/* for dpm */
3457178d2a6SAlex Deucher 	u32 line_time;
3467178d2a6SAlex Deucher 	u32 wm_low;
3477178d2a6SAlex Deucher 	u32 wm_high;
34866edc1c9SAlex Deucher 	struct drm_display_mode hw_mode;
349771fe6b9SJerome Glisse };
350771fe6b9SJerome Glisse 
351771fe6b9SJerome Glisse struct radeon_encoder_primary_dac {
352771fe6b9SJerome Glisse 	/* legacy primary dac */
353771fe6b9SJerome Glisse 	uint32_t ps2_pdac_adj;
354771fe6b9SJerome Glisse };
355771fe6b9SJerome Glisse 
356771fe6b9SJerome Glisse struct radeon_encoder_lvds {
357771fe6b9SJerome Glisse 	/* legacy lvds */
358771fe6b9SJerome Glisse 	uint16_t panel_vcc_delay;
359771fe6b9SJerome Glisse 	uint8_t  panel_pwr_delay;
360771fe6b9SJerome Glisse 	uint8_t  panel_digon_delay;
361771fe6b9SJerome Glisse 	uint8_t  panel_blon_delay;
362771fe6b9SJerome Glisse 	uint16_t panel_ref_divider;
363771fe6b9SJerome Glisse 	uint8_t  panel_post_divider;
364771fe6b9SJerome Glisse 	uint16_t panel_fb_divider;
365771fe6b9SJerome Glisse 	bool     use_bios_dividers;
366771fe6b9SJerome Glisse 	uint32_t lvds_gen_cntl;
367771fe6b9SJerome Glisse 	/* panel mode */
368de2103e4SAlex Deucher 	struct drm_display_mode native_mode;
36963ec0119SMichel Dänzer 	struct backlight_device *bl_dev;
37063ec0119SMichel Dänzer 	int      dpms_mode;
37163ec0119SMichel Dänzer 	uint8_t  backlight_level;
372771fe6b9SJerome Glisse };
373771fe6b9SJerome Glisse 
374771fe6b9SJerome Glisse struct radeon_encoder_tv_dac {
375771fe6b9SJerome Glisse 	/* legacy tv dac */
376771fe6b9SJerome Glisse 	uint32_t ps2_tvdac_adj;
377771fe6b9SJerome Glisse 	uint32_t ntsc_tvdac_adj;
378771fe6b9SJerome Glisse 	uint32_t pal_tvdac_adj;
379771fe6b9SJerome Glisse 
3804ce001abSDave Airlie 	int               h_pos;
3814ce001abSDave Airlie 	int               v_pos;
3824ce001abSDave Airlie 	int               h_size;
3834ce001abSDave Airlie 	int               supported_tv_stds;
3844ce001abSDave Airlie 	bool              tv_on;
385771fe6b9SJerome Glisse 	enum radeon_tv_std tv_std;
3864ce001abSDave Airlie 	struct radeon_tv_regs tv;
387771fe6b9SJerome Glisse };
388771fe6b9SJerome Glisse 
389771fe6b9SJerome Glisse struct radeon_encoder_int_tmds {
390771fe6b9SJerome Glisse 	/* legacy int tmds */
391771fe6b9SJerome Glisse 	struct radeon_tmds_pll tmds_pll[4];
392771fe6b9SJerome Glisse };
393771fe6b9SJerome Glisse 
394fcec570bSAlex Deucher struct radeon_encoder_ext_tmds {
395fcec570bSAlex Deucher 	/* tmds over dvo */
396fcec570bSAlex Deucher 	struct radeon_i2c_chan *i2c_bus;
397fcec570bSAlex Deucher 	uint8_t slave_addr;
398fcec570bSAlex Deucher 	enum radeon_dvo_chip dvo_chip;
399fcec570bSAlex Deucher };
400fcec570bSAlex Deucher 
401ebbe1cb9SAlex Deucher /* spread spectrum */
402771fe6b9SJerome Glisse struct radeon_encoder_atom_dig {
4035137ee94SAlex Deucher 	bool linkb;
404771fe6b9SJerome Glisse 	/* atom dig */
405771fe6b9SJerome Glisse 	bool coherent_mode;
406ba032a58SAlex Deucher 	int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
407ba032a58SAlex Deucher 	/* atom lvds/edp */
408ba032a58SAlex Deucher 	uint32_t lcd_misc;
409771fe6b9SJerome Glisse 	uint16_t panel_pwr_delay;
410ba032a58SAlex Deucher 	uint32_t lcd_ss_id;
411771fe6b9SJerome Glisse 	/* panel mode */
412de2103e4SAlex Deucher 	struct drm_display_mode native_mode;
41363ec0119SMichel Dänzer 	struct backlight_device *bl_dev;
41463ec0119SMichel Dänzer 	int dpms_mode;
41563ec0119SMichel Dänzer 	uint8_t backlight_level;
416386d4d75SAlex Deucher 	int panel_mode;
4170783986aSAlex Deucher 	struct radeon_afmt *afmt;
418771fe6b9SJerome Glisse };
419771fe6b9SJerome Glisse 
4204ce001abSDave Airlie struct radeon_encoder_atom_dac {
4214ce001abSDave Airlie 	enum radeon_tv_std tv_std;
4224ce001abSDave Airlie };
4234ce001abSDave Airlie 
424771fe6b9SJerome Glisse struct radeon_encoder {
425771fe6b9SJerome Glisse 	struct drm_encoder base;
4265137ee94SAlex Deucher 	uint32_t encoder_enum;
427771fe6b9SJerome Glisse 	uint32_t encoder_id;
428771fe6b9SJerome Glisse 	uint32_t devices;
4294ce001abSDave Airlie 	uint32_t active_device;
430771fe6b9SJerome Glisse 	uint32_t flags;
431771fe6b9SJerome Glisse 	uint32_t pixel_clock;
432771fe6b9SJerome Glisse 	enum radeon_rmx_type rmx_type;
4335b1714d3SAlex Deucher 	enum radeon_underscan_type underscan_type;
4345bccf5e3SMarius Gröger 	uint32_t underscan_hborder;
4355bccf5e3SMarius Gröger 	uint32_t underscan_vborder;
436de2103e4SAlex Deucher 	struct drm_display_mode native_mode;
437771fe6b9SJerome Glisse 	void *enc_priv;
43858bd0863SChristian König 	int audio_polling_active;
4393e4b9982SAlex Deucher 	bool is_ext_encoder;
44036868bdaSAlex Deucher 	u16 caps;
441771fe6b9SJerome Glisse };
442771fe6b9SJerome Glisse 
443771fe6b9SJerome Glisse struct radeon_connector_atom_dig {
444771fe6b9SJerome Glisse 	uint32_t igp_lane_info;
4454143e919SAlex Deucher 	/* displayport */
4461a644cd4SDaniel Vetter 	u8 dpcd[DP_RECEIVER_CAP_SIZE];
4474143e919SAlex Deucher 	u8 dp_sink_type;
4485801ead6SAlex Deucher 	int dp_clock;
4495801ead6SAlex Deucher 	int dp_lane_count;
4508b834852SAlex Deucher 	bool edp_on;
451771fe6b9SJerome Glisse };
452771fe6b9SJerome Glisse 
453eed45b30SAlex Deucher struct radeon_gpio_rec {
454eed45b30SAlex Deucher 	bool valid;
455eed45b30SAlex Deucher 	u8 id;
456eed45b30SAlex Deucher 	u32 reg;
457eed45b30SAlex Deucher 	u32 mask;
458eed45b30SAlex Deucher };
459eed45b30SAlex Deucher 
460eed45b30SAlex Deucher struct radeon_hpd {
461eed45b30SAlex Deucher 	enum radeon_hpd_id hpd;
462eed45b30SAlex Deucher 	u8 plugged_state;
463eed45b30SAlex Deucher 	struct radeon_gpio_rec gpio;
464eed45b30SAlex Deucher };
465eed45b30SAlex Deucher 
46626b5bc98SAlex Deucher struct radeon_router {
46726b5bc98SAlex Deucher 	u32 router_id;
46826b5bc98SAlex Deucher 	struct radeon_i2c_bus_rec i2c_info;
46926b5bc98SAlex Deucher 	u8 i2c_addr;
470fb939dfcSAlex Deucher 	/* i2c mux */
471fb939dfcSAlex Deucher 	bool ddc_valid;
472fb939dfcSAlex Deucher 	u8 ddc_mux_type;
473fb939dfcSAlex Deucher 	u8 ddc_mux_control_pin;
474fb939dfcSAlex Deucher 	u8 ddc_mux_state;
475fb939dfcSAlex Deucher 	/* clock/data mux */
476fb939dfcSAlex Deucher 	bool cd_valid;
477fb939dfcSAlex Deucher 	u8 cd_mux_type;
478fb939dfcSAlex Deucher 	u8 cd_mux_control_pin;
479fb939dfcSAlex Deucher 	u8 cd_mux_state;
48026b5bc98SAlex Deucher };
48126b5bc98SAlex Deucher 
4828666c076SAlex Deucher enum radeon_connector_audio {
4838666c076SAlex Deucher 	RADEON_AUDIO_DISABLE = 0,
4848666c076SAlex Deucher 	RADEON_AUDIO_ENABLE = 1,
4858666c076SAlex Deucher 	RADEON_AUDIO_AUTO = 2
4868666c076SAlex Deucher };
4878666c076SAlex Deucher 
4886214bb74SAlex Deucher enum radeon_connector_dither {
4896214bb74SAlex Deucher 	RADEON_FMT_DITHER_DISABLE = 0,
4906214bb74SAlex Deucher 	RADEON_FMT_DITHER_ENABLE = 1,
4916214bb74SAlex Deucher };
4926214bb74SAlex Deucher 
493771fe6b9SJerome Glisse struct radeon_connector {
494771fe6b9SJerome Glisse 	struct drm_connector base;
495771fe6b9SJerome Glisse 	uint32_t connector_id;
496771fe6b9SJerome Glisse 	uint32_t devices;
497771fe6b9SJerome Glisse 	struct radeon_i2c_chan *ddc_bus;
4985b1714d3SAlex Deucher 	/* some systems have an hdmi and vga port with a shared ddc line */
4990294cf4fSAlex Deucher 	bool shared_ddc;
5004ce001abSDave Airlie 	bool use_digital;
5014ce001abSDave Airlie 	/* we need to mind the EDID between detect
5024ce001abSDave Airlie 	   and get modes due to analog/digital/tvencoder */
5034ce001abSDave Airlie 	struct edid *edid;
504771fe6b9SJerome Glisse 	void *con_priv;
505445282dbSDave Airlie 	bool dac_load_detect;
506d0d0a225SAlex Deucher 	bool detected_by_load; /* if the connection status was determined by load */
507b75fad06SAlex Deucher 	uint16_t connector_object_id;
508eed45b30SAlex Deucher 	struct radeon_hpd hpd;
50926b5bc98SAlex Deucher 	struct radeon_router router;
51026b5bc98SAlex Deucher 	struct radeon_i2c_chan *router_bus;
5118666c076SAlex Deucher 	enum radeon_connector_audio audio;
5126214bb74SAlex Deucher 	enum radeon_connector_dither dither;
513ea292861SMario Kleiner 	int pixelclock_for_modeset;
514771fe6b9SJerome Glisse };
515771fe6b9SJerome Glisse 
516771fe6b9SJerome Glisse struct radeon_framebuffer {
517771fe6b9SJerome Glisse 	struct drm_framebuffer base;
518771fe6b9SJerome Glisse 	struct drm_gem_object *obj;
519771fe6b9SJerome Glisse };
520771fe6b9SJerome Glisse 
521996d5c59SAlex Deucher #define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \
522996d5c59SAlex Deucher 				((em) == ATOM_ENCODER_MODE_DP_MST))
5236383cf7dSMario Kleiner 
5247062ab67SChristian König struct atom_clock_dividers {
5257062ab67SChristian König 	u32 post_div;
5267062ab67SChristian König 	union {
5277062ab67SChristian König 		struct {
5287062ab67SChristian König #ifdef __BIG_ENDIAN
5297062ab67SChristian König 			u32 reserved : 6;
5307062ab67SChristian König 			u32 whole_fb_div : 12;
5317062ab67SChristian König 			u32 frac_fb_div : 14;
5327062ab67SChristian König #else
5337062ab67SChristian König 			u32 frac_fb_div : 14;
5347062ab67SChristian König 			u32 whole_fb_div : 12;
5357062ab67SChristian König 			u32 reserved : 6;
5367062ab67SChristian König #endif
5377062ab67SChristian König 		};
5387062ab67SChristian König 		u32 fb_div;
5397062ab67SChristian König 	};
5407062ab67SChristian König 	u32 ref_div;
5417062ab67SChristian König 	bool enable_post_div;
5427062ab67SChristian König 	bool enable_dithen;
5437062ab67SChristian König 	u32 vco_mode;
5447062ab67SChristian König 	u32 real_clock;
5459219ed65SAlex Deucher 	/* added for CI */
5469219ed65SAlex Deucher 	u32 post_divider;
5479219ed65SAlex Deucher 	u32 flags;
5487062ab67SChristian König };
5497062ab67SChristian König 
550eaa778afSAlex Deucher struct atom_mpll_param {
551eaa778afSAlex Deucher 	union {
552eaa778afSAlex Deucher 		struct {
553eaa778afSAlex Deucher #ifdef __BIG_ENDIAN
554eaa778afSAlex Deucher 			u32 reserved : 8;
555eaa778afSAlex Deucher 			u32 clkfrac : 12;
556eaa778afSAlex Deucher 			u32 clkf : 12;
557eaa778afSAlex Deucher #else
558eaa778afSAlex Deucher 			u32 clkf : 12;
559eaa778afSAlex Deucher 			u32 clkfrac : 12;
560eaa778afSAlex Deucher 			u32 reserved : 8;
561eaa778afSAlex Deucher #endif
562eaa778afSAlex Deucher 		};
563eaa778afSAlex Deucher 		u32 fb_div;
564eaa778afSAlex Deucher 	};
565eaa778afSAlex Deucher 	u32 post_div;
566eaa778afSAlex Deucher 	u32 bwcntl;
567eaa778afSAlex Deucher 	u32 dll_speed;
568eaa778afSAlex Deucher 	u32 vco_mode;
569eaa778afSAlex Deucher 	u32 yclk_sel;
570eaa778afSAlex Deucher 	u32 qdr;
571eaa778afSAlex Deucher 	u32 half_rate;
572eaa778afSAlex Deucher };
573eaa778afSAlex Deucher 
574ae5b0abbSAlex Deucher #define MEM_TYPE_GDDR5  0x50
575ae5b0abbSAlex Deucher #define MEM_TYPE_GDDR4  0x40
576ae5b0abbSAlex Deucher #define MEM_TYPE_GDDR3  0x30
577ae5b0abbSAlex Deucher #define MEM_TYPE_DDR2   0x20
578ae5b0abbSAlex Deucher #define MEM_TYPE_GDDR1  0x10
579ae5b0abbSAlex Deucher #define MEM_TYPE_DDR3   0xb0
580ae5b0abbSAlex Deucher #define MEM_TYPE_MASK   0xf0
581ae5b0abbSAlex Deucher 
582ae5b0abbSAlex Deucher struct atom_memory_info {
583ae5b0abbSAlex Deucher 	u8 mem_vendor;
584ae5b0abbSAlex Deucher 	u8 mem_type;
585ae5b0abbSAlex Deucher };
586ae5b0abbSAlex Deucher 
587ae5b0abbSAlex Deucher #define MAX_AC_TIMING_ENTRIES 16
588ae5b0abbSAlex Deucher 
589ae5b0abbSAlex Deucher struct atom_memory_clock_range_table
590ae5b0abbSAlex Deucher {
591ae5b0abbSAlex Deucher 	u8 num_entries;
592ae5b0abbSAlex Deucher 	u8 rsv[3];
593ae5b0abbSAlex Deucher 	u32 mclk[MAX_AC_TIMING_ENTRIES];
594ae5b0abbSAlex Deucher };
595ae5b0abbSAlex Deucher 
596ae5b0abbSAlex Deucher #define VBIOS_MC_REGISTER_ARRAY_SIZE 32
597ae5b0abbSAlex Deucher #define VBIOS_MAX_AC_TIMING_ENTRIES 20
598ae5b0abbSAlex Deucher 
599ae5b0abbSAlex Deucher struct atom_mc_reg_entry {
600ae5b0abbSAlex Deucher 	u32 mclk_max;
601ae5b0abbSAlex Deucher 	u32 mc_data[VBIOS_MC_REGISTER_ARRAY_SIZE];
602ae5b0abbSAlex Deucher };
603ae5b0abbSAlex Deucher 
604ae5b0abbSAlex Deucher struct atom_mc_register_address {
605ae5b0abbSAlex Deucher 	u16 s1;
606ae5b0abbSAlex Deucher 	u8 pre_reg_data;
607ae5b0abbSAlex Deucher };
608ae5b0abbSAlex Deucher 
609ae5b0abbSAlex Deucher struct atom_mc_reg_table {
610ae5b0abbSAlex Deucher 	u8 last;
611ae5b0abbSAlex Deucher 	u8 num_entries;
612ae5b0abbSAlex Deucher 	struct atom_mc_reg_entry mc_reg_table_entry[VBIOS_MAX_AC_TIMING_ENTRIES];
613ae5b0abbSAlex Deucher 	struct atom_mc_register_address mc_reg_address[VBIOS_MC_REGISTER_ARRAY_SIZE];
614ae5b0abbSAlex Deucher };
615ae5b0abbSAlex Deucher 
616ae5b0abbSAlex Deucher #define MAX_VOLTAGE_ENTRIES 32
617ae5b0abbSAlex Deucher 
618ae5b0abbSAlex Deucher struct atom_voltage_table_entry
619ae5b0abbSAlex Deucher {
620ae5b0abbSAlex Deucher 	u16 value;
621ae5b0abbSAlex Deucher 	u32 smio_low;
622ae5b0abbSAlex Deucher };
623ae5b0abbSAlex Deucher 
624ae5b0abbSAlex Deucher struct atom_voltage_table
625ae5b0abbSAlex Deucher {
626ae5b0abbSAlex Deucher 	u32 count;
627ae5b0abbSAlex Deucher 	u32 mask_low;
62865171944SAlex Deucher 	u32 phase_delay;
629ae5b0abbSAlex Deucher 	struct atom_voltage_table_entry entries[MAX_VOLTAGE_ENTRIES];
630ae5b0abbSAlex Deucher };
631ae5b0abbSAlex Deucher 
632a38eab52SRashika Kheria 
633a38eab52SRashika Kheria extern void
634a38eab52SRashika Kheria radeon_add_atom_connector(struct drm_device *dev,
635a38eab52SRashika Kheria 			  uint32_t connector_id,
636a38eab52SRashika Kheria 			  uint32_t supported_device,
637a38eab52SRashika Kheria 			  int connector_type,
638a38eab52SRashika Kheria 			  struct radeon_i2c_bus_rec *i2c_bus,
639a38eab52SRashika Kheria 			  uint32_t igp_lane_info,
640a38eab52SRashika Kheria 			  uint16_t connector_object_id,
641a38eab52SRashika Kheria 			  struct radeon_hpd *hpd,
642a38eab52SRashika Kheria 			  struct radeon_router *router);
643a38eab52SRashika Kheria extern void
644a38eab52SRashika Kheria radeon_add_legacy_connector(struct drm_device *dev,
645a38eab52SRashika Kheria 			    uint32_t connector_id,
646a38eab52SRashika Kheria 			    uint32_t supported_device,
647a38eab52SRashika Kheria 			    int connector_type,
648a38eab52SRashika Kheria 			    struct radeon_i2c_bus_rec *i2c_bus,
649a38eab52SRashika Kheria 			    uint16_t connector_object_id,
650a38eab52SRashika Kheria 			    struct radeon_hpd *hpd);
6510091fc13SRashika Kheria extern uint32_t
6520091fc13SRashika Kheria radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
6530091fc13SRashika Kheria 			uint8_t dac);
6540091fc13SRashika Kheria extern void radeon_link_encoder_connector(struct drm_device *dev);
655a38eab52SRashika Kheria 
656d79766faSAlex Deucher extern enum radeon_tv_std
657d79766faSAlex Deucher radeon_combios_get_tv_info(struct radeon_device *rdev);
658d79766faSAlex Deucher extern enum radeon_tv_std
659d79766faSAlex Deucher radeon_atombios_get_tv_info(struct radeon_device *rdev);
6604a6369e9SAlex Deucher extern void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
6612abba66eSAlex Deucher 						 u16 *vddc, u16 *vddci, u16 *mvdd);
662d79766faSAlex Deucher 
66384ac68e0SAlex Deucher extern void
66484ac68e0SAlex Deucher radeon_combios_connected_scratch_regs(struct drm_connector *connector,
66584ac68e0SAlex Deucher 				      struct drm_encoder *encoder,
66684ac68e0SAlex Deucher 				      bool connected);
66784ac68e0SAlex Deucher extern void
66884ac68e0SAlex Deucher radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
66984ac68e0SAlex Deucher 				       struct drm_encoder *encoder,
67084ac68e0SAlex Deucher 				       bool connected);
67184ac68e0SAlex Deucher 
6725b1714d3SAlex Deucher extern struct drm_connector *
6735b1714d3SAlex Deucher radeon_get_connector_for_encoder(struct drm_encoder *encoder);
6749aa59993SAlex Deucher extern struct drm_connector *
6759aa59993SAlex Deucher radeon_get_connector_for_encoder_init(struct drm_encoder *encoder);
6769aa59993SAlex Deucher extern bool radeon_dig_monitor_is_duallink(struct drm_encoder *encoder,
6779aa59993SAlex Deucher 				    u32 pixel_clock);
6785b1714d3SAlex Deucher 
6791d33e1fcSAlex Deucher extern u16 radeon_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder);
6801d33e1fcSAlex Deucher extern u16 radeon_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector);
681d7fa8bb3SAlex Deucher extern bool radeon_connector_encoder_is_hbr2(struct drm_connector *connector);
682d7fa8bb3SAlex Deucher extern bool radeon_connector_is_dp12_capable(struct drm_connector *connector);
683eccea792SAlex Deucher extern int radeon_get_monitor_bpc(struct drm_connector *connector);
684d7fa8bb3SAlex Deucher 
685d4877cf2SAlex Deucher extern void radeon_connector_hotplug(struct drm_connector *connector);
686224d94b1SAlex Deucher extern int radeon_dp_mode_valid_helper(struct drm_connector *connector,
6875801ead6SAlex Deucher 				       struct drm_display_mode *mode);
6885801ead6SAlex Deucher extern void radeon_dp_set_link_config(struct drm_connector *connector,
689e811f5aeSLaurent Pinchart 				      const struct drm_display_mode *mode);
690224d94b1SAlex Deucher extern void radeon_dp_link_train(struct drm_encoder *encoder,
6915801ead6SAlex Deucher 				 struct drm_connector *connector);
692d5811e87SAlex Deucher extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
6934143e919SAlex Deucher extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
6949fa05c98SAlex Deucher extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
695386d4d75SAlex Deucher extern int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
696386d4d75SAlex Deucher 				    struct drm_connector *connector);
6972953da15SAlex Deucher extern void radeon_dp_set_rx_power_state(struct drm_connector *connector,
6982953da15SAlex Deucher 					 u8 power_state);
699496263bfSAlex Deucher extern void radeon_dp_aux_init(struct radeon_connector *radeon_connector);
700558e27dbSAlex Deucher extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode);
701ac89af1eSAlex Deucher extern void radeon_atom_encoder_init(struct radeon_device *rdev);
702f3f1f03eSAlex Deucher extern void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev);
7035801ead6SAlex Deucher extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
7045801ead6SAlex Deucher 					   int action, uint8_t lane_num,
7055801ead6SAlex Deucher 					   uint8_t lane_set);
706591a10e1SAlex Deucher extern void radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder);
7073f03ced8SAlex Deucher extern struct drm_encoder *radeon_get_external_encoder(struct drm_encoder *encoder);
7084cf3b494SRashika Kheria void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le);
709746c1aa4SDave Airlie 
710f376b94fSAlex Deucher extern void radeon_i2c_init(struct radeon_device *rdev);
711f376b94fSAlex Deucher extern void radeon_i2c_fini(struct radeon_device *rdev);
712f376b94fSAlex Deucher extern void radeon_combios_i2c_init(struct radeon_device *rdev);
713f376b94fSAlex Deucher extern void radeon_atombios_i2c_init(struct radeon_device *rdev);
714f376b94fSAlex Deucher extern void radeon_i2c_add(struct radeon_device *rdev,
715f376b94fSAlex Deucher 			   struct radeon_i2c_bus_rec *rec,
716f376b94fSAlex Deucher 			   const char *name);
717f376b94fSAlex Deucher extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
718f376b94fSAlex Deucher 						 struct radeon_i2c_bus_rec *i2c_bus);
719771fe6b9SJerome Glisse extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
720771fe6b9SJerome Glisse 						 struct radeon_i2c_bus_rec *rec,
721771fe6b9SJerome Glisse 						 const char *name);
722771fe6b9SJerome Glisse extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
7235a6f98f5SAlex Deucher extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
724fcec570bSAlex Deucher 				u8 slave_addr,
725fcec570bSAlex Deucher 				u8 addr,
726fcec570bSAlex Deucher 				u8 *val);
7275a6f98f5SAlex Deucher extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
728fcec570bSAlex Deucher 				u8 slave_addr,
729fcec570bSAlex Deucher 				u8 addr,
730fcec570bSAlex Deucher 				u8 val);
731fb939dfcSAlex Deucher extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector);
732fb939dfcSAlex Deucher extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector);
7330a9069d3SNiels Ole Salscheider extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector, bool use_aux);
734771fe6b9SJerome Glisse extern int radeon_ddc_get_modes(struct radeon_connector *radeon_connector);
735771fe6b9SJerome Glisse 
736771fe6b9SJerome Glisse extern struct drm_encoder *radeon_best_encoder(struct drm_connector *connector);
737771fe6b9SJerome Glisse 
738ba032a58SAlex Deucher extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
739ba032a58SAlex Deucher 					     struct radeon_atom_ss *ss,
740ba032a58SAlex Deucher 					     int id);
741ba032a58SAlex Deucher extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
742ba032a58SAlex Deucher 					     struct radeon_atom_ss *ss,
743ba032a58SAlex Deucher 					     int id, u32 clock);
744ba032a58SAlex Deucher 
745f523f74eSAlex Deucher extern void radeon_compute_pll_legacy(struct radeon_pll *pll,
746771fe6b9SJerome Glisse 				      uint64_t freq,
747771fe6b9SJerome Glisse 				      uint32_t *dot_clock_p,
748771fe6b9SJerome Glisse 				      uint32_t *fb_div_p,
749771fe6b9SJerome Glisse 				      uint32_t *frac_fb_div_p,
750771fe6b9SJerome Glisse 				      uint32_t *ref_div_p,
751fc10332bSAlex Deucher 				      uint32_t *post_div_p);
752771fe6b9SJerome Glisse 
753f523f74eSAlex Deucher extern void radeon_compute_pll_avivo(struct radeon_pll *pll,
754f523f74eSAlex Deucher 				     u32 freq,
755f523f74eSAlex Deucher 				     u32 *dot_clock_p,
756f523f74eSAlex Deucher 				     u32 *fb_div_p,
757f523f74eSAlex Deucher 				     u32 *frac_fb_div_p,
758f523f74eSAlex Deucher 				     u32 *ref_div_p,
759f523f74eSAlex Deucher 				     u32 *post_div_p);
760f523f74eSAlex Deucher 
7611f3b6a45SDave Airlie extern void radeon_setup_encoder_clones(struct drm_device *dev);
7621f3b6a45SDave Airlie 
763771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
764771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
765771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
766771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
767771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
76899999aaaSAlex Deucher extern void atombios_dvo_setup(struct drm_encoder *encoder, int action);
76932f48ffeSAlex Deucher extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
770771fe6b9SJerome Glisse extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
7712dafb74dSAlex Deucher extern bool atombios_set_edp_panel_power(struct drm_connector *connector, int action);
7724ce001abSDave Airlie extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
773771fe6b9SJerome Glisse 
774771fe6b9SJerome Glisse extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
775771fe6b9SJerome Glisse extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
776771fe6b9SJerome Glisse 				   struct drm_framebuffer *old_fb);
7774dd19b0dSChris Ball extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
7784dd19b0dSChris Ball 					 struct drm_framebuffer *fb,
77921c74a8eSJason Wessel 					 int x, int y,
78021c74a8eSJason Wessel 					 enum mode_set_atomic state);
781771fe6b9SJerome Glisse extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
782771fe6b9SJerome Glisse 				   struct drm_display_mode *mode,
783771fe6b9SJerome Glisse 				   struct drm_display_mode *adjusted_mode,
784771fe6b9SJerome Glisse 				   int x, int y,
785771fe6b9SJerome Glisse 				   struct drm_framebuffer *old_fb);
786771fe6b9SJerome Glisse extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
787771fe6b9SJerome Glisse 
788771fe6b9SJerome Glisse extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
789771fe6b9SJerome Glisse 				 struct drm_framebuffer *old_fb);
7904dd19b0dSChris Ball extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc,
7914dd19b0dSChris Ball 				       struct drm_framebuffer *fb,
79221c74a8eSJason Wessel 				       int x, int y,
79321c74a8eSJason Wessel 				       enum mode_set_atomic state);
7944dd19b0dSChris Ball extern int radeon_crtc_do_set_base(struct drm_crtc *crtc,
7954dd19b0dSChris Ball 				   struct drm_framebuffer *fb,
7964dd19b0dSChris Ball 				   int x, int y, int atomic);
797771fe6b9SJerome Glisse extern int radeon_crtc_cursor_set(struct drm_crtc *crtc,
798771fe6b9SJerome Glisse 				  struct drm_file *file_priv,
799771fe6b9SJerome Glisse 				  uint32_t handle,
800771fe6b9SJerome Glisse 				  uint32_t width,
801771fe6b9SJerome Glisse 				  uint32_t height);
802771fe6b9SJerome Glisse extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
803771fe6b9SJerome Glisse 				   int x, int y);
804771fe6b9SJerome Glisse 
805f5a80209SMario Kleiner extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
806abca9e45SVille Syrjälä 				      unsigned int flags,
807d47abc58SMario Kleiner 				      int *vpos, int *hpos, ktime_t *stime,
808d47abc58SMario Kleiner 				      ktime_t *etime);
8096383cf7dSMario Kleiner 
8103c537889SAlex Deucher extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
8113c537889SAlex Deucher extern struct edid *
812c324acd5SAlex Deucher radeon_bios_get_hardcoded_edid(struct radeon_device *rdev);
813771fe6b9SJerome Glisse extern bool radeon_atom_get_clock_info(struct drm_device *dev);
814771fe6b9SJerome Glisse extern bool radeon_combios_get_clock_info(struct drm_device *dev);
815771fe6b9SJerome Glisse extern struct radeon_encoder_atom_dig *
816771fe6b9SJerome Glisse radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
817fcec570bSAlex Deucher extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
818445282dbSDave Airlie 					  struct radeon_encoder_int_tmds *tmds);
819fcec570bSAlex Deucher extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
820445282dbSDave Airlie 						     struct radeon_encoder_int_tmds *tmds);
821fcec570bSAlex Deucher extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
822445282dbSDave Airlie 						   struct radeon_encoder_int_tmds *tmds);
823fcec570bSAlex Deucher extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
824fcec570bSAlex Deucher 							 struct radeon_encoder_ext_tmds *tmds);
825fcec570bSAlex Deucher extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
826fcec570bSAlex Deucher 						       struct radeon_encoder_ext_tmds *tmds);
8276fe7ac3fSAlex Deucher extern struct radeon_encoder_primary_dac *
8286fe7ac3fSAlex Deucher radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
8296fe7ac3fSAlex Deucher extern struct radeon_encoder_tv_dac *
8306fe7ac3fSAlex Deucher radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
831771fe6b9SJerome Glisse extern struct radeon_encoder_lvds *
832771fe6b9SJerome Glisse radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
833771fe6b9SJerome Glisse extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
834771fe6b9SJerome Glisse extern struct radeon_encoder_tv_dac *
835771fe6b9SJerome Glisse radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
836771fe6b9SJerome Glisse extern struct radeon_encoder_primary_dac *
837771fe6b9SJerome Glisse radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
838fcec570bSAlex Deucher extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
839fcec570bSAlex Deucher extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
840771fe6b9SJerome Glisse extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
841771fe6b9SJerome Glisse extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
842771fe6b9SJerome Glisse extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
843771fe6b9SJerome Glisse extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
844f657c2a7SYang Zhao extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
845f657c2a7SYang Zhao extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
846771fe6b9SJerome Glisse extern void
847771fe6b9SJerome Glisse radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
848771fe6b9SJerome Glisse extern void
849771fe6b9SJerome Glisse radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
850771fe6b9SJerome Glisse extern void
851771fe6b9SJerome Glisse radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
852771fe6b9SJerome Glisse extern void
853771fe6b9SJerome Glisse radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
854771fe6b9SJerome Glisse extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
855771fe6b9SJerome Glisse 				     u16 blue, int regno);
856b8c00ac5SDave Airlie extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
857b8c00ac5SDave Airlie 				     u16 *blue, int regno);
858aaefcd42SDave Airlie int radeon_framebuffer_init(struct drm_device *dev,
85938651674SDave Airlie 			     struct radeon_framebuffer *rfb,
860308e5bcbSJesse Barnes 			     struct drm_mode_fb_cmd2 *mode_cmd,
861771fe6b9SJerome Glisse 			     struct drm_gem_object *obj);
862771fe6b9SJerome Glisse 
863771fe6b9SJerome Glisse int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
864771fe6b9SJerome Glisse bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
865771fe6b9SJerome Glisse bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
866771fe6b9SJerome Glisse void radeon_atombios_init_crtc(struct drm_device *dev,
867771fe6b9SJerome Glisse 			       struct radeon_crtc *radeon_crtc);
868771fe6b9SJerome Glisse void radeon_legacy_init_crtc(struct drm_device *dev,
869771fe6b9SJerome Glisse 			     struct radeon_crtc *radeon_crtc);
870771fe6b9SJerome Glisse 
871771fe6b9SJerome Glisse void radeon_get_clock_info(struct drm_device *dev);
872771fe6b9SJerome Glisse 
873771fe6b9SJerome Glisse extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
874771fe6b9SJerome Glisse extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
875771fe6b9SJerome Glisse 
876771fe6b9SJerome Glisse void radeon_enc_destroy(struct drm_encoder *encoder);
877771fe6b9SJerome Glisse void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
878771fe6b9SJerome Glisse void radeon_combios_asic_init(struct drm_device *dev);
879c93bb85bSJerome Glisse bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
880e811f5aeSLaurent Pinchart 					const struct drm_display_mode *mode,
881c93bb85bSJerome Glisse 					struct drm_display_mode *adjusted_mode);
8823515387bSAlex Deucher void radeon_panel_mode_fixup(struct drm_encoder *encoder,
8833515387bSAlex Deucher 			     struct drm_display_mode *adjusted_mode);
8844ce001abSDave Airlie void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
885771fe6b9SJerome Glisse 
8864ce001abSDave Airlie /* legacy tv */
8874ce001abSDave Airlie void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
8884ce001abSDave Airlie 				      uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
8894ce001abSDave Airlie 				      uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
8904ce001abSDave Airlie void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
8914ce001abSDave Airlie 				  uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
8924ce001abSDave Airlie 				  uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
8934ce001abSDave Airlie void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
8944ce001abSDave Airlie 				  uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
8954ce001abSDave Airlie 				  uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
8964ce001abSDave Airlie void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
8974ce001abSDave Airlie 			       struct drm_display_mode *mode,
8984ce001abSDave Airlie 			       struct drm_display_mode *adjusted_mode);
89938651674SDave Airlie 
900134b480fSAlex Deucher /* fmt blocks */
901134b480fSAlex Deucher void avivo_program_fmt(struct drm_encoder *encoder);
902134b480fSAlex Deucher void dce3_program_fmt(struct drm_encoder *encoder);
903134b480fSAlex Deucher void dce4_program_fmt(struct drm_encoder *encoder);
904134b480fSAlex Deucher void dce8_program_fmt(struct drm_encoder *encoder);
905134b480fSAlex Deucher 
90638651674SDave Airlie /* fbdev layer */
90738651674SDave Airlie int radeon_fbdev_init(struct radeon_device *rdev);
90838651674SDave Airlie void radeon_fbdev_fini(struct radeon_device *rdev);
90938651674SDave Airlie void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state);
91038651674SDave Airlie int radeon_fbdev_total_size(struct radeon_device *rdev);
91138651674SDave Airlie bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj);
912eb1f8e4fSDave Airlie 
913eb1f8e4fSDave Airlie void radeon_fb_output_poll_changed(struct radeon_device *rdev);
9146f34be50SAlex Deucher 
9151a0e7918SChristian König void radeon_crtc_handle_vblank(struct radeon_device *rdev, int crtc_id);
9166f34be50SAlex Deucher void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id);
9176f34be50SAlex Deucher 
918ff72145bSDave Airlie int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled);
919771fe6b9SJerome Glisse #endif
920