1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
3771fe6b9SJerome Glisse  *                VA Linux Systems Inc., Fremont, California.
4771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Original Authors:
25771fe6b9SJerome Glisse  *   Kevin E. Martin, Rickard E. Faith, Alan Hourihane
26771fe6b9SJerome Glisse  *
27771fe6b9SJerome Glisse  * Kernel port Author: Dave Airlie
28771fe6b9SJerome Glisse  */
29771fe6b9SJerome Glisse 
30771fe6b9SJerome Glisse #ifndef RADEON_MODE_H
31771fe6b9SJerome Glisse #define RADEON_MODE_H
32771fe6b9SJerome Glisse 
33760285e7SDavid Howells #include <drm/drm_crtc.h>
34760285e7SDavid Howells #include <drm/drm_edid.h>
35760285e7SDavid Howells #include <drm/drm_dp_helper.h>
36760285e7SDavid Howells #include <drm/drm_fixed.h>
37760285e7SDavid Howells #include <drm/drm_crtc_helper.h>
38771fe6b9SJerome Glisse #include <linux/i2c.h>
39771fe6b9SJerome Glisse #include <linux/i2c-algo-bit.h>
40c93bb85bSJerome Glisse 
4138651674SDave Airlie struct radeon_bo;
42c93bb85bSJerome Glisse struct radeon_device;
43771fe6b9SJerome Glisse 
44771fe6b9SJerome Glisse #define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
45771fe6b9SJerome Glisse #define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
46771fe6b9SJerome Glisse #define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
47771fe6b9SJerome Glisse #define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
48771fe6b9SJerome Glisse 
4988f39063SStefan Brüns #define RADEON_MAX_HPD_PINS 7
5088f39063SStefan Brüns #define RADEON_MAX_CRTCS 6
5188f39063SStefan Brüns #define RADEON_MAX_AFMT_BLOCKS 7
5288f39063SStefan Brüns 
53771fe6b9SJerome Glisse enum radeon_rmx_type {
54771fe6b9SJerome Glisse 	RMX_OFF,
55771fe6b9SJerome Glisse 	RMX_FULL,
56771fe6b9SJerome Glisse 	RMX_CENTER,
57771fe6b9SJerome Glisse 	RMX_ASPECT
58771fe6b9SJerome Glisse };
59771fe6b9SJerome Glisse 
60771fe6b9SJerome Glisse enum radeon_tv_std {
61771fe6b9SJerome Glisse 	TV_STD_NTSC,
62771fe6b9SJerome Glisse 	TV_STD_PAL,
63771fe6b9SJerome Glisse 	TV_STD_PAL_M,
64771fe6b9SJerome Glisse 	TV_STD_PAL_60,
65771fe6b9SJerome Glisse 	TV_STD_NTSC_J,
66771fe6b9SJerome Glisse 	TV_STD_SCART_PAL,
67771fe6b9SJerome Glisse 	TV_STD_SECAM,
68771fe6b9SJerome Glisse 	TV_STD_PAL_CN,
69d79766faSAlex Deucher 	TV_STD_PAL_N,
70771fe6b9SJerome Glisse };
71771fe6b9SJerome Glisse 
725b1714d3SAlex Deucher enum radeon_underscan_type {
735b1714d3SAlex Deucher 	UNDERSCAN_OFF,
745b1714d3SAlex Deucher 	UNDERSCAN_ON,
755b1714d3SAlex Deucher 	UNDERSCAN_AUTO,
765b1714d3SAlex Deucher };
775b1714d3SAlex Deucher 
788e36ed00SAlex Deucher enum radeon_hpd_id {
798e36ed00SAlex Deucher 	RADEON_HPD_1 = 0,
808e36ed00SAlex Deucher 	RADEON_HPD_2,
818e36ed00SAlex Deucher 	RADEON_HPD_3,
828e36ed00SAlex Deucher 	RADEON_HPD_4,
838e36ed00SAlex Deucher 	RADEON_HPD_5,
848e36ed00SAlex Deucher 	RADEON_HPD_6,
858e36ed00SAlex Deucher 	RADEON_HPD_NONE = 0xff,
868e36ed00SAlex Deucher };
878e36ed00SAlex Deucher 
8867ba31d3SAlex Deucher enum radeon_output_csc {
8967ba31d3SAlex Deucher 	RADEON_OUTPUT_CSC_BYPASS = 0,
9067ba31d3SAlex Deucher 	RADEON_OUTPUT_CSC_TVRGB = 1,
9167ba31d3SAlex Deucher 	RADEON_OUTPUT_CSC_YCBCR601 = 2,
9267ba31d3SAlex Deucher 	RADEON_OUTPUT_CSC_YCBCR709 = 3,
9367ba31d3SAlex Deucher };
9467ba31d3SAlex Deucher 
95f376b94fSAlex Deucher #define RADEON_MAX_I2C_BUS 16
96f376b94fSAlex Deucher 
979b9fe724SAlex Deucher /* radeon gpio-based i2c
989b9fe724SAlex Deucher  * 1. "mask" reg and bits
999b9fe724SAlex Deucher  *    grabs the gpio pins for software use
1009b9fe724SAlex Deucher  *    0=not held  1=held
1019b9fe724SAlex Deucher  * 2. "a" reg and bits
1029b9fe724SAlex Deucher  *    output pin value
1039b9fe724SAlex Deucher  *    0=low 1=high
1049b9fe724SAlex Deucher  * 3. "en" reg and bits
1059b9fe724SAlex Deucher  *    sets the pin direction
1069b9fe724SAlex Deucher  *    0=input 1=output
1079b9fe724SAlex Deucher  * 4. "y" reg and bits
1089b9fe724SAlex Deucher  *    input pin value
1099b9fe724SAlex Deucher  *    0=low 1=high
1109b9fe724SAlex Deucher  */
111771fe6b9SJerome Glisse struct radeon_i2c_bus_rec {
112771fe6b9SJerome Glisse 	bool valid;
1136a93cb25SAlex Deucher 	/* id used by atom */
1146a93cb25SAlex Deucher 	uint8_t i2c_id;
115bcc1c2a1SAlex Deucher 	/* id used by atom */
1168e36ed00SAlex Deucher 	enum radeon_hpd_id hpd;
1176a93cb25SAlex Deucher 	/* can be used with hw i2c engine */
1186a93cb25SAlex Deucher 	bool hw_capable;
1196a93cb25SAlex Deucher 	/* uses multi-media i2c engine */
1206a93cb25SAlex Deucher 	bool mm_i2c;
1216a93cb25SAlex Deucher 	/* regs and bits */
122771fe6b9SJerome Glisse 	uint32_t mask_clk_reg;
123771fe6b9SJerome Glisse 	uint32_t mask_data_reg;
124771fe6b9SJerome Glisse 	uint32_t a_clk_reg;
125771fe6b9SJerome Glisse 	uint32_t a_data_reg;
1269b9fe724SAlex Deucher 	uint32_t en_clk_reg;
1279b9fe724SAlex Deucher 	uint32_t en_data_reg;
1289b9fe724SAlex Deucher 	uint32_t y_clk_reg;
1299b9fe724SAlex Deucher 	uint32_t y_data_reg;
130771fe6b9SJerome Glisse 	uint32_t mask_clk_mask;
131771fe6b9SJerome Glisse 	uint32_t mask_data_mask;
132771fe6b9SJerome Glisse 	uint32_t a_clk_mask;
133771fe6b9SJerome Glisse 	uint32_t a_data_mask;
1349b9fe724SAlex Deucher 	uint32_t en_clk_mask;
1359b9fe724SAlex Deucher 	uint32_t en_data_mask;
1369b9fe724SAlex Deucher 	uint32_t y_clk_mask;
1379b9fe724SAlex Deucher 	uint32_t y_data_mask;
138771fe6b9SJerome Glisse };
139771fe6b9SJerome Glisse 
140771fe6b9SJerome Glisse struct radeon_tmds_pll {
141771fe6b9SJerome Glisse     uint32_t freq;
142771fe6b9SJerome Glisse     uint32_t value;
143771fe6b9SJerome Glisse };
144771fe6b9SJerome Glisse 
145771fe6b9SJerome Glisse #define RADEON_MAX_BIOS_CONNECTOR 16
146771fe6b9SJerome Glisse 
1477c27f87dSAlex Deucher /* pll flags */
148771fe6b9SJerome Glisse #define RADEON_PLL_USE_BIOS_DIVS        (1 << 0)
149771fe6b9SJerome Glisse #define RADEON_PLL_NO_ODD_POST_DIV      (1 << 1)
150771fe6b9SJerome Glisse #define RADEON_PLL_USE_REF_DIV          (1 << 2)
151771fe6b9SJerome Glisse #define RADEON_PLL_LEGACY               (1 << 3)
152771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_LOW_REF_DIV   (1 << 4)
153771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_HIGH_REF_DIV  (1 << 5)
154771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_LOW_FB_DIV    (1 << 6)
155771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_HIGH_FB_DIV   (1 << 7)
156771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_LOW_POST_DIV  (1 << 8)
157771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
158771fe6b9SJerome Glisse #define RADEON_PLL_USE_FRAC_FB_DIV      (1 << 10)
159d0e275a9SAlex Deucher #define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
160fc10332bSAlex Deucher #define RADEON_PLL_USE_POST_DIV         (1 << 12)
16186cb2bbfSAlex Deucher #define RADEON_PLL_IS_LCD               (1 << 13)
162f523f74eSAlex Deucher #define RADEON_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
163771fe6b9SJerome Glisse 
164771fe6b9SJerome Glisse struct radeon_pll {
165fc10332bSAlex Deucher 	/* reference frequency */
166fc10332bSAlex Deucher 	uint32_t reference_freq;
167fc10332bSAlex Deucher 
168fc10332bSAlex Deucher 	/* fixed dividers */
169fc10332bSAlex Deucher 	uint32_t reference_div;
170fc10332bSAlex Deucher 	uint32_t post_div;
171fc10332bSAlex Deucher 
172fc10332bSAlex Deucher 	/* pll in/out limits */
173771fe6b9SJerome Glisse 	uint32_t pll_in_min;
174771fe6b9SJerome Glisse 	uint32_t pll_in_max;
175771fe6b9SJerome Glisse 	uint32_t pll_out_min;
176771fe6b9SJerome Glisse 	uint32_t pll_out_max;
17786cb2bbfSAlex Deucher 	uint32_t lcd_pll_out_min;
17886cb2bbfSAlex Deucher 	uint32_t lcd_pll_out_max;
179fc10332bSAlex Deucher 	uint32_t best_vco;
180771fe6b9SJerome Glisse 
181fc10332bSAlex Deucher 	/* divider limits */
182771fe6b9SJerome Glisse 	uint32_t min_ref_div;
183771fe6b9SJerome Glisse 	uint32_t max_ref_div;
184771fe6b9SJerome Glisse 	uint32_t min_post_div;
185771fe6b9SJerome Glisse 	uint32_t max_post_div;
186771fe6b9SJerome Glisse 	uint32_t min_feedback_div;
187771fe6b9SJerome Glisse 	uint32_t max_feedback_div;
188771fe6b9SJerome Glisse 	uint32_t min_frac_feedback_div;
189771fe6b9SJerome Glisse 	uint32_t max_frac_feedback_div;
190fc10332bSAlex Deucher 
191fc10332bSAlex Deucher 	/* flags for the current clock */
192fc10332bSAlex Deucher 	uint32_t flags;
193fc10332bSAlex Deucher 
194fc10332bSAlex Deucher 	/* pll id */
195fc10332bSAlex Deucher 	uint32_t id;
196771fe6b9SJerome Glisse };
197771fe6b9SJerome Glisse 
198771fe6b9SJerome Glisse struct radeon_i2c_chan {
199771fe6b9SJerome Glisse 	struct i2c_adapter adapter;
200746c1aa4SDave Airlie 	struct drm_device *dev;
201ac1aade6SAlex Deucher 	struct i2c_algo_bit_data bit;
202771fe6b9SJerome Glisse 	struct radeon_i2c_bus_rec rec;
203496263bfSAlex Deucher 	struct drm_dp_aux aux;
204379dfc25SAlex Deucher 	bool has_aux;
205831719d6SAlex Deucher 	struct mutex mutex;
206771fe6b9SJerome Glisse };
207771fe6b9SJerome Glisse 
208771fe6b9SJerome Glisse /* mostly for macs, but really any system without connector tables */
209771fe6b9SJerome Glisse enum radeon_connector_table {
210aa74fbb4SAlex Deucher 	CT_NONE = 0,
211771fe6b9SJerome Glisse 	CT_GENERIC,
212771fe6b9SJerome Glisse 	CT_IBOOK,
213771fe6b9SJerome Glisse 	CT_POWERBOOK_EXTERNAL,
214771fe6b9SJerome Glisse 	CT_POWERBOOK_INTERNAL,
215771fe6b9SJerome Glisse 	CT_POWERBOOK_VGA,
216771fe6b9SJerome Glisse 	CT_MINI_EXTERNAL,
217771fe6b9SJerome Glisse 	CT_MINI_INTERNAL,
218771fe6b9SJerome Glisse 	CT_IMAC_G5_ISIGHT,
219771fe6b9SJerome Glisse 	CT_EMAC,
22076a7142aSDave Airlie 	CT_RN50_POWER,
221aa74fbb4SAlex Deucher 	CT_MAC_X800,
2229fad321aSAlex Deucher 	CT_MAC_G5_9600,
223cafa59b9SAlex Deucher 	CT_SAM440EP,
224cafa59b9SAlex Deucher 	CT_MAC_G4_SILVER
225771fe6b9SJerome Glisse };
226771fe6b9SJerome Glisse 
227fcec570bSAlex Deucher enum radeon_dvo_chip {
228fcec570bSAlex Deucher 	DVO_SIL164,
229fcec570bSAlex Deucher 	DVO_SIL1178,
230fcec570bSAlex Deucher };
231fcec570bSAlex Deucher 
2328be48d92SDave Airlie struct radeon_fbdev;
23338651674SDave Airlie 
2340783986aSAlex Deucher struct radeon_afmt {
2350783986aSAlex Deucher 	bool enabled;
2360783986aSAlex Deucher 	int offset;
2370783986aSAlex Deucher 	bool last_buffer_filled_status;
2380783986aSAlex Deucher 	int id;
239b530602fSAlex Deucher 	struct r600_audio_pin *pin;
2400783986aSAlex Deucher };
2410783986aSAlex Deucher 
242771fe6b9SJerome Glisse struct radeon_mode_info {
243771fe6b9SJerome Glisse 	struct atom_context *atom_context;
24461c4b24bSMathias Fröhlich 	struct card_info *atom_card_info;
245771fe6b9SJerome Glisse 	enum radeon_connector_table connector_table;
246771fe6b9SJerome Glisse 	bool mode_config_initialized;
24788f39063SStefan Brüns 	struct radeon_crtc *crtcs[RADEON_MAX_CRTCS];
24888f39063SStefan Brüns 	struct radeon_afmt *afmt[RADEON_MAX_AFMT_BLOCKS];
249445282dbSDave Airlie 	/* DVI-I properties */
250445282dbSDave Airlie 	struct drm_property *coherent_mode_property;
251445282dbSDave Airlie 	/* DAC enable load detect */
252445282dbSDave Airlie 	struct drm_property *load_detect_property;
2535b1714d3SAlex Deucher 	/* TV standard */
254445282dbSDave Airlie 	struct drm_property *tv_std_property;
255445282dbSDave Airlie 	/* legacy TMDS PLL detect */
256445282dbSDave Airlie 	struct drm_property *tmds_pll_property;
2575b1714d3SAlex Deucher 	/* underscan */
2585b1714d3SAlex Deucher 	struct drm_property *underscan_property;
2595bccf5e3SMarius Gröger 	struct drm_property *underscan_hborder_property;
2605bccf5e3SMarius Gröger 	struct drm_property *underscan_vborder_property;
2618666c076SAlex Deucher 	/* audio */
2628666c076SAlex Deucher 	struct drm_property *audio_property;
2636214bb74SAlex Deucher 	/* FMT dithering */
2646214bb74SAlex Deucher 	struct drm_property *dither_property;
26567ba31d3SAlex Deucher 	/* Output CSC */
26667ba31d3SAlex Deucher 	struct drm_property *output_csc_property;
2673c537889SAlex Deucher 	/* hardcoded DFP edid from BIOS */
2683c537889SAlex Deucher 	struct edid *bios_hardcoded_edid;
269fafcf94eSAlex Deucher 	int bios_hardcoded_edid_size;
27038651674SDave Airlie 
27138651674SDave Airlie 	/* pointer to fbdev info structure */
2728be48d92SDave Airlie 	struct radeon_fbdev *rfbdev;
273af7912e5SAlex Deucher 	/* firmware flags */
274af7912e5SAlex Deucher 	u16 firmware_flags;
275bced76f2SAlex Deucher 	/* pointer to backlight encoder */
276bced76f2SAlex Deucher 	struct radeon_encoder *bl_encoder;
277c93bb85bSJerome Glisse };
278c93bb85bSJerome Glisse 
27991030880SAlex Deucher #define RADEON_MAX_BL_LEVEL 0xFF
28091030880SAlex Deucher 
281bced76f2SAlex Deucher #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
282bced76f2SAlex Deucher 
28391030880SAlex Deucher struct radeon_backlight_privdata {
28491030880SAlex Deucher 	struct radeon_encoder *encoder;
28591030880SAlex Deucher 	uint8_t negative;
28691030880SAlex Deucher };
28791030880SAlex Deucher 
28891030880SAlex Deucher #endif
28991030880SAlex Deucher 
2904ce001abSDave Airlie #define MAX_H_CODE_TIMING_LEN 32
2914ce001abSDave Airlie #define MAX_V_CODE_TIMING_LEN 32
2924ce001abSDave Airlie 
2934ce001abSDave Airlie /* need to store these as reading
2944ce001abSDave Airlie    back code tables is excessive */
2954ce001abSDave Airlie struct radeon_tv_regs {
2964ce001abSDave Airlie 	uint32_t tv_uv_adr;
2974ce001abSDave Airlie 	uint32_t timing_cntl;
2984ce001abSDave Airlie 	uint32_t hrestart;
2994ce001abSDave Airlie 	uint32_t vrestart;
3004ce001abSDave Airlie 	uint32_t frestart;
3014ce001abSDave Airlie 	uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
3024ce001abSDave Airlie 	uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
3034ce001abSDave Airlie };
3044ce001abSDave Airlie 
30519eca43eSAlex Deucher struct radeon_atom_ss {
30619eca43eSAlex Deucher 	uint16_t percentage;
30718f8f52bSAlex Deucher 	uint16_t percentage_divider;
30819eca43eSAlex Deucher 	uint8_t type;
30919eca43eSAlex Deucher 	uint16_t step;
31019eca43eSAlex Deucher 	uint8_t delay;
31119eca43eSAlex Deucher 	uint8_t range;
31219eca43eSAlex Deucher 	uint8_t refdiv;
31319eca43eSAlex Deucher 	/* asic_ss */
31419eca43eSAlex Deucher 	uint16_t rate;
31519eca43eSAlex Deucher 	uint16_t amount;
31619eca43eSAlex Deucher };
31719eca43eSAlex Deucher 
318a2b6d3b3SMichel Dänzer enum radeon_flip_status {
319a2b6d3b3SMichel Dänzer 	RADEON_FLIP_NONE,
320a2b6d3b3SMichel Dänzer 	RADEON_FLIP_PENDING,
321a2b6d3b3SMichel Dänzer 	RADEON_FLIP_SUBMITTED
322a2b6d3b3SMichel Dänzer };
323a2b6d3b3SMichel Dänzer 
324771fe6b9SJerome Glisse struct radeon_crtc {
325771fe6b9SJerome Glisse 	struct drm_crtc base;
326771fe6b9SJerome Glisse 	int crtc_id;
327771fe6b9SJerome Glisse 	u16 lut_r[256], lut_g[256], lut_b[256];
328771fe6b9SJerome Glisse 	bool enabled;
329771fe6b9SJerome Glisse 	bool can_tile;
330771fe6b9SJerome Glisse 	uint32_t crtc_offset;
331771fe6b9SJerome Glisse 	struct drm_gem_object *cursor_bo;
332771fe6b9SJerome Glisse 	uint64_t cursor_addr;
33378b1a601SMichel Dänzer 	int cursor_x;
33478b1a601SMichel Dänzer 	int cursor_y;
33578b1a601SMichel Dänzer 	int cursor_hot_x;
33678b1a601SMichel Dänzer 	int cursor_hot_y;
337771fe6b9SJerome Glisse 	int cursor_width;
338771fe6b9SJerome Glisse 	int cursor_height;
3399e05fa1dSAlex Deucher 	int max_cursor_width;
3409e05fa1dSAlex Deucher 	int max_cursor_height;
3414162338aSDave Airlie 	uint32_t legacy_display_base_addr;
342c836e862SAlex Deucher 	uint32_t legacy_cursor_offset;
343c93bb85bSJerome Glisse 	enum radeon_rmx_type rmx_type;
3445b1714d3SAlex Deucher 	u8 h_border;
3455b1714d3SAlex Deucher 	u8 v_border;
346c93bb85bSJerome Glisse 	fixed20_12 vsc;
347c93bb85bSJerome Glisse 	fixed20_12 hsc;
348de2103e4SAlex Deucher 	struct drm_display_mode native_mode;
349bcc1c2a1SAlex Deucher 	int pll_id;
3506f34be50SAlex Deucher 	/* page flipping */
351fa7f517cSChristian König 	struct workqueue_struct *flip_queue;
352fa7f517cSChristian König 	struct radeon_flip_work *flip_work;
353a2b6d3b3SMichel Dänzer 	enum radeon_flip_status flip_status;
35419eca43eSAlex Deucher 	/* pll sharing */
35519eca43eSAlex Deucher 	struct radeon_atom_ss ss;
35619eca43eSAlex Deucher 	bool ss_enabled;
35719eca43eSAlex Deucher 	u32 adjusted_clock;
35819eca43eSAlex Deucher 	int bpc;
35919eca43eSAlex Deucher 	u32 pll_reference_div;
36019eca43eSAlex Deucher 	u32 pll_post_div;
36119eca43eSAlex Deucher 	u32 pll_flags;
3625df3196bSAlex Deucher 	struct drm_encoder *encoder;
36357b35e29SAlex Deucher 	struct drm_connector *connector;
3647178d2a6SAlex Deucher 	/* for dpm */
3657178d2a6SAlex Deucher 	u32 line_time;
3667178d2a6SAlex Deucher 	u32 wm_low;
3677178d2a6SAlex Deucher 	u32 wm_high;
36866edc1c9SAlex Deucher 	struct drm_display_mode hw_mode;
369643b1f56SAlex Deucher 	enum radeon_output_csc output_csc;
370771fe6b9SJerome Glisse };
371771fe6b9SJerome Glisse 
372771fe6b9SJerome Glisse struct radeon_encoder_primary_dac {
373771fe6b9SJerome Glisse 	/* legacy primary dac */
374771fe6b9SJerome Glisse 	uint32_t ps2_pdac_adj;
375771fe6b9SJerome Glisse };
376771fe6b9SJerome Glisse 
377771fe6b9SJerome Glisse struct radeon_encoder_lvds {
378771fe6b9SJerome Glisse 	/* legacy lvds */
379771fe6b9SJerome Glisse 	uint16_t panel_vcc_delay;
380771fe6b9SJerome Glisse 	uint8_t  panel_pwr_delay;
381771fe6b9SJerome Glisse 	uint8_t  panel_digon_delay;
382771fe6b9SJerome Glisse 	uint8_t  panel_blon_delay;
383771fe6b9SJerome Glisse 	uint16_t panel_ref_divider;
384771fe6b9SJerome Glisse 	uint8_t  panel_post_divider;
385771fe6b9SJerome Glisse 	uint16_t panel_fb_divider;
386771fe6b9SJerome Glisse 	bool     use_bios_dividers;
387771fe6b9SJerome Glisse 	uint32_t lvds_gen_cntl;
388771fe6b9SJerome Glisse 	/* panel mode */
389de2103e4SAlex Deucher 	struct drm_display_mode native_mode;
39063ec0119SMichel Dänzer 	struct backlight_device *bl_dev;
39163ec0119SMichel Dänzer 	int      dpms_mode;
39263ec0119SMichel Dänzer 	uint8_t  backlight_level;
393771fe6b9SJerome Glisse };
394771fe6b9SJerome Glisse 
395771fe6b9SJerome Glisse struct radeon_encoder_tv_dac {
396771fe6b9SJerome Glisse 	/* legacy tv dac */
397771fe6b9SJerome Glisse 	uint32_t ps2_tvdac_adj;
398771fe6b9SJerome Glisse 	uint32_t ntsc_tvdac_adj;
399771fe6b9SJerome Glisse 	uint32_t pal_tvdac_adj;
400771fe6b9SJerome Glisse 
4014ce001abSDave Airlie 	int               h_pos;
4024ce001abSDave Airlie 	int               v_pos;
4034ce001abSDave Airlie 	int               h_size;
4044ce001abSDave Airlie 	int               supported_tv_stds;
4054ce001abSDave Airlie 	bool              tv_on;
406771fe6b9SJerome Glisse 	enum radeon_tv_std tv_std;
4074ce001abSDave Airlie 	struct radeon_tv_regs tv;
408771fe6b9SJerome Glisse };
409771fe6b9SJerome Glisse 
410771fe6b9SJerome Glisse struct radeon_encoder_int_tmds {
411771fe6b9SJerome Glisse 	/* legacy int tmds */
412771fe6b9SJerome Glisse 	struct radeon_tmds_pll tmds_pll[4];
413771fe6b9SJerome Glisse };
414771fe6b9SJerome Glisse 
415fcec570bSAlex Deucher struct radeon_encoder_ext_tmds {
416fcec570bSAlex Deucher 	/* tmds over dvo */
417fcec570bSAlex Deucher 	struct radeon_i2c_chan *i2c_bus;
418fcec570bSAlex Deucher 	uint8_t slave_addr;
419fcec570bSAlex Deucher 	enum radeon_dvo_chip dvo_chip;
420fcec570bSAlex Deucher };
421fcec570bSAlex Deucher 
422ebbe1cb9SAlex Deucher /* spread spectrum */
423771fe6b9SJerome Glisse struct radeon_encoder_atom_dig {
4245137ee94SAlex Deucher 	bool linkb;
425771fe6b9SJerome Glisse 	/* atom dig */
426771fe6b9SJerome Glisse 	bool coherent_mode;
427ba032a58SAlex Deucher 	int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
428ba032a58SAlex Deucher 	/* atom lvds/edp */
429ba032a58SAlex Deucher 	uint32_t lcd_misc;
430771fe6b9SJerome Glisse 	uint16_t panel_pwr_delay;
431ba032a58SAlex Deucher 	uint32_t lcd_ss_id;
432771fe6b9SJerome Glisse 	/* panel mode */
433de2103e4SAlex Deucher 	struct drm_display_mode native_mode;
43463ec0119SMichel Dänzer 	struct backlight_device *bl_dev;
43563ec0119SMichel Dänzer 	int dpms_mode;
43663ec0119SMichel Dänzer 	uint8_t backlight_level;
437386d4d75SAlex Deucher 	int panel_mode;
4380783986aSAlex Deucher 	struct radeon_afmt *afmt;
439771fe6b9SJerome Glisse };
440771fe6b9SJerome Glisse 
4414ce001abSDave Airlie struct radeon_encoder_atom_dac {
4424ce001abSDave Airlie 	enum radeon_tv_std tv_std;
4434ce001abSDave Airlie };
4444ce001abSDave Airlie 
445771fe6b9SJerome Glisse struct radeon_encoder {
446771fe6b9SJerome Glisse 	struct drm_encoder base;
4475137ee94SAlex Deucher 	uint32_t encoder_enum;
448771fe6b9SJerome Glisse 	uint32_t encoder_id;
449771fe6b9SJerome Glisse 	uint32_t devices;
4504ce001abSDave Airlie 	uint32_t active_device;
451771fe6b9SJerome Glisse 	uint32_t flags;
452771fe6b9SJerome Glisse 	uint32_t pixel_clock;
453771fe6b9SJerome Glisse 	enum radeon_rmx_type rmx_type;
4545b1714d3SAlex Deucher 	enum radeon_underscan_type underscan_type;
4555bccf5e3SMarius Gröger 	uint32_t underscan_hborder;
4565bccf5e3SMarius Gröger 	uint32_t underscan_vborder;
457de2103e4SAlex Deucher 	struct drm_display_mode native_mode;
458771fe6b9SJerome Glisse 	void *enc_priv;
45958bd0863SChristian König 	int audio_polling_active;
4603e4b9982SAlex Deucher 	bool is_ext_encoder;
46136868bdaSAlex Deucher 	u16 caps;
4621a626b68SSlava Grigorev 	struct radeon_audio_funcs *audio;
463643b1f56SAlex Deucher 	enum radeon_output_csc output_csc;
464771fe6b9SJerome Glisse };
465771fe6b9SJerome Glisse 
466771fe6b9SJerome Glisse struct radeon_connector_atom_dig {
467771fe6b9SJerome Glisse 	uint32_t igp_lane_info;
4684143e919SAlex Deucher 	/* displayport */
4691a644cd4SDaniel Vetter 	u8 dpcd[DP_RECEIVER_CAP_SIZE];
4704143e919SAlex Deucher 	u8 dp_sink_type;
4715801ead6SAlex Deucher 	int dp_clock;
4725801ead6SAlex Deucher 	int dp_lane_count;
4738b834852SAlex Deucher 	bool edp_on;
474771fe6b9SJerome Glisse };
475771fe6b9SJerome Glisse 
476eed45b30SAlex Deucher struct radeon_gpio_rec {
477eed45b30SAlex Deucher 	bool valid;
478eed45b30SAlex Deucher 	u8 id;
479eed45b30SAlex Deucher 	u32 reg;
480eed45b30SAlex Deucher 	u32 mask;
481727b3d25SAlex Deucher 	u32 shift;
482eed45b30SAlex Deucher };
483eed45b30SAlex Deucher 
484eed45b30SAlex Deucher struct radeon_hpd {
485eed45b30SAlex Deucher 	enum radeon_hpd_id hpd;
486eed45b30SAlex Deucher 	u8 plugged_state;
487eed45b30SAlex Deucher 	struct radeon_gpio_rec gpio;
488eed45b30SAlex Deucher };
489eed45b30SAlex Deucher 
49026b5bc98SAlex Deucher struct radeon_router {
49126b5bc98SAlex Deucher 	u32 router_id;
49226b5bc98SAlex Deucher 	struct radeon_i2c_bus_rec i2c_info;
49326b5bc98SAlex Deucher 	u8 i2c_addr;
494fb939dfcSAlex Deucher 	/* i2c mux */
495fb939dfcSAlex Deucher 	bool ddc_valid;
496fb939dfcSAlex Deucher 	u8 ddc_mux_type;
497fb939dfcSAlex Deucher 	u8 ddc_mux_control_pin;
498fb939dfcSAlex Deucher 	u8 ddc_mux_state;
499fb939dfcSAlex Deucher 	/* clock/data mux */
500fb939dfcSAlex Deucher 	bool cd_valid;
501fb939dfcSAlex Deucher 	u8 cd_mux_type;
502fb939dfcSAlex Deucher 	u8 cd_mux_control_pin;
503fb939dfcSAlex Deucher 	u8 cd_mux_state;
50426b5bc98SAlex Deucher };
50526b5bc98SAlex Deucher 
5068666c076SAlex Deucher enum radeon_connector_audio {
5078666c076SAlex Deucher 	RADEON_AUDIO_DISABLE = 0,
5088666c076SAlex Deucher 	RADEON_AUDIO_ENABLE = 1,
5098666c076SAlex Deucher 	RADEON_AUDIO_AUTO = 2
5108666c076SAlex Deucher };
5118666c076SAlex Deucher 
5126214bb74SAlex Deucher enum radeon_connector_dither {
5136214bb74SAlex Deucher 	RADEON_FMT_DITHER_DISABLE = 0,
5146214bb74SAlex Deucher 	RADEON_FMT_DITHER_ENABLE = 1,
5156214bb74SAlex Deucher };
5166214bb74SAlex Deucher 
517771fe6b9SJerome Glisse struct radeon_connector {
518771fe6b9SJerome Glisse 	struct drm_connector base;
519771fe6b9SJerome Glisse 	uint32_t connector_id;
520771fe6b9SJerome Glisse 	uint32_t devices;
521771fe6b9SJerome Glisse 	struct radeon_i2c_chan *ddc_bus;
5225b1714d3SAlex Deucher 	/* some systems have an hdmi and vga port with a shared ddc line */
5230294cf4fSAlex Deucher 	bool shared_ddc;
5244ce001abSDave Airlie 	bool use_digital;
5254ce001abSDave Airlie 	/* we need to mind the EDID between detect
5264ce001abSDave Airlie 	   and get modes due to analog/digital/tvencoder */
5274ce001abSDave Airlie 	struct edid *edid;
528771fe6b9SJerome Glisse 	void *con_priv;
529445282dbSDave Airlie 	bool dac_load_detect;
530d0d0a225SAlex Deucher 	bool detected_by_load; /* if the connection status was determined by load */
531b75fad06SAlex Deucher 	uint16_t connector_object_id;
532eed45b30SAlex Deucher 	struct radeon_hpd hpd;
53326b5bc98SAlex Deucher 	struct radeon_router router;
53426b5bc98SAlex Deucher 	struct radeon_i2c_chan *router_bus;
5358666c076SAlex Deucher 	enum radeon_connector_audio audio;
5366214bb74SAlex Deucher 	enum radeon_connector_dither dither;
537ea292861SMario Kleiner 	int pixelclock_for_modeset;
538771fe6b9SJerome Glisse };
539771fe6b9SJerome Glisse 
540771fe6b9SJerome Glisse struct radeon_framebuffer {
541771fe6b9SJerome Glisse 	struct drm_framebuffer base;
542771fe6b9SJerome Glisse 	struct drm_gem_object *obj;
543771fe6b9SJerome Glisse };
544771fe6b9SJerome Glisse 
545996d5c59SAlex Deucher #define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \
546996d5c59SAlex Deucher 				((em) == ATOM_ENCODER_MODE_DP_MST))
5476383cf7dSMario Kleiner 
5487062ab67SChristian König struct atom_clock_dividers {
5497062ab67SChristian König 	u32 post_div;
5507062ab67SChristian König 	union {
5517062ab67SChristian König 		struct {
5527062ab67SChristian König #ifdef __BIG_ENDIAN
5537062ab67SChristian König 			u32 reserved : 6;
5547062ab67SChristian König 			u32 whole_fb_div : 12;
5557062ab67SChristian König 			u32 frac_fb_div : 14;
5567062ab67SChristian König #else
5577062ab67SChristian König 			u32 frac_fb_div : 14;
5587062ab67SChristian König 			u32 whole_fb_div : 12;
5597062ab67SChristian König 			u32 reserved : 6;
5607062ab67SChristian König #endif
5617062ab67SChristian König 		};
5627062ab67SChristian König 		u32 fb_div;
5637062ab67SChristian König 	};
5647062ab67SChristian König 	u32 ref_div;
5657062ab67SChristian König 	bool enable_post_div;
5667062ab67SChristian König 	bool enable_dithen;
5677062ab67SChristian König 	u32 vco_mode;
5687062ab67SChristian König 	u32 real_clock;
5699219ed65SAlex Deucher 	/* added for CI */
5709219ed65SAlex Deucher 	u32 post_divider;
5719219ed65SAlex Deucher 	u32 flags;
5727062ab67SChristian König };
5737062ab67SChristian König 
574eaa778afSAlex Deucher struct atom_mpll_param {
575eaa778afSAlex Deucher 	union {
576eaa778afSAlex Deucher 		struct {
577eaa778afSAlex Deucher #ifdef __BIG_ENDIAN
578eaa778afSAlex Deucher 			u32 reserved : 8;
579eaa778afSAlex Deucher 			u32 clkfrac : 12;
580eaa778afSAlex Deucher 			u32 clkf : 12;
581eaa778afSAlex Deucher #else
582eaa778afSAlex Deucher 			u32 clkf : 12;
583eaa778afSAlex Deucher 			u32 clkfrac : 12;
584eaa778afSAlex Deucher 			u32 reserved : 8;
585eaa778afSAlex Deucher #endif
586eaa778afSAlex Deucher 		};
587eaa778afSAlex Deucher 		u32 fb_div;
588eaa778afSAlex Deucher 	};
589eaa778afSAlex Deucher 	u32 post_div;
590eaa778afSAlex Deucher 	u32 bwcntl;
591eaa778afSAlex Deucher 	u32 dll_speed;
592eaa778afSAlex Deucher 	u32 vco_mode;
593eaa778afSAlex Deucher 	u32 yclk_sel;
594eaa778afSAlex Deucher 	u32 qdr;
595eaa778afSAlex Deucher 	u32 half_rate;
596eaa778afSAlex Deucher };
597eaa778afSAlex Deucher 
598ae5b0abbSAlex Deucher #define MEM_TYPE_GDDR5  0x50
599ae5b0abbSAlex Deucher #define MEM_TYPE_GDDR4  0x40
600ae5b0abbSAlex Deucher #define MEM_TYPE_GDDR3  0x30
601ae5b0abbSAlex Deucher #define MEM_TYPE_DDR2   0x20
602ae5b0abbSAlex Deucher #define MEM_TYPE_GDDR1  0x10
603ae5b0abbSAlex Deucher #define MEM_TYPE_DDR3   0xb0
604ae5b0abbSAlex Deucher #define MEM_TYPE_MASK   0xf0
605ae5b0abbSAlex Deucher 
606ae5b0abbSAlex Deucher struct atom_memory_info {
607ae5b0abbSAlex Deucher 	u8 mem_vendor;
608ae5b0abbSAlex Deucher 	u8 mem_type;
609ae5b0abbSAlex Deucher };
610ae5b0abbSAlex Deucher 
611ae5b0abbSAlex Deucher #define MAX_AC_TIMING_ENTRIES 16
612ae5b0abbSAlex Deucher 
613ae5b0abbSAlex Deucher struct atom_memory_clock_range_table
614ae5b0abbSAlex Deucher {
615ae5b0abbSAlex Deucher 	u8 num_entries;
616ae5b0abbSAlex Deucher 	u8 rsv[3];
617ae5b0abbSAlex Deucher 	u32 mclk[MAX_AC_TIMING_ENTRIES];
618ae5b0abbSAlex Deucher };
619ae5b0abbSAlex Deucher 
620ae5b0abbSAlex Deucher #define VBIOS_MC_REGISTER_ARRAY_SIZE 32
621ae5b0abbSAlex Deucher #define VBIOS_MAX_AC_TIMING_ENTRIES 20
622ae5b0abbSAlex Deucher 
623ae5b0abbSAlex Deucher struct atom_mc_reg_entry {
624ae5b0abbSAlex Deucher 	u32 mclk_max;
625ae5b0abbSAlex Deucher 	u32 mc_data[VBIOS_MC_REGISTER_ARRAY_SIZE];
626ae5b0abbSAlex Deucher };
627ae5b0abbSAlex Deucher 
628ae5b0abbSAlex Deucher struct atom_mc_register_address {
629ae5b0abbSAlex Deucher 	u16 s1;
630ae5b0abbSAlex Deucher 	u8 pre_reg_data;
631ae5b0abbSAlex Deucher };
632ae5b0abbSAlex Deucher 
633ae5b0abbSAlex Deucher struct atom_mc_reg_table {
634ae5b0abbSAlex Deucher 	u8 last;
635ae5b0abbSAlex Deucher 	u8 num_entries;
636ae5b0abbSAlex Deucher 	struct atom_mc_reg_entry mc_reg_table_entry[VBIOS_MAX_AC_TIMING_ENTRIES];
637ae5b0abbSAlex Deucher 	struct atom_mc_register_address mc_reg_address[VBIOS_MC_REGISTER_ARRAY_SIZE];
638ae5b0abbSAlex Deucher };
639ae5b0abbSAlex Deucher 
640ae5b0abbSAlex Deucher #define MAX_VOLTAGE_ENTRIES 32
641ae5b0abbSAlex Deucher 
642ae5b0abbSAlex Deucher struct atom_voltage_table_entry
643ae5b0abbSAlex Deucher {
644ae5b0abbSAlex Deucher 	u16 value;
645ae5b0abbSAlex Deucher 	u32 smio_low;
646ae5b0abbSAlex Deucher };
647ae5b0abbSAlex Deucher 
648ae5b0abbSAlex Deucher struct atom_voltage_table
649ae5b0abbSAlex Deucher {
650ae5b0abbSAlex Deucher 	u32 count;
651ae5b0abbSAlex Deucher 	u32 mask_low;
65265171944SAlex Deucher 	u32 phase_delay;
653ae5b0abbSAlex Deucher 	struct atom_voltage_table_entry entries[MAX_VOLTAGE_ENTRIES];
654ae5b0abbSAlex Deucher };
655ae5b0abbSAlex Deucher 
656a38eab52SRashika Kheria 
657a38eab52SRashika Kheria extern void
658a38eab52SRashika Kheria radeon_add_atom_connector(struct drm_device *dev,
659a38eab52SRashika Kheria 			  uint32_t connector_id,
660a38eab52SRashika Kheria 			  uint32_t supported_device,
661a38eab52SRashika Kheria 			  int connector_type,
662a38eab52SRashika Kheria 			  struct radeon_i2c_bus_rec *i2c_bus,
663a38eab52SRashika Kheria 			  uint32_t igp_lane_info,
664a38eab52SRashika Kheria 			  uint16_t connector_object_id,
665a38eab52SRashika Kheria 			  struct radeon_hpd *hpd,
666a38eab52SRashika Kheria 			  struct radeon_router *router);
667a38eab52SRashika Kheria extern void
668a38eab52SRashika Kheria radeon_add_legacy_connector(struct drm_device *dev,
669a38eab52SRashika Kheria 			    uint32_t connector_id,
670a38eab52SRashika Kheria 			    uint32_t supported_device,
671a38eab52SRashika Kheria 			    int connector_type,
672a38eab52SRashika Kheria 			    struct radeon_i2c_bus_rec *i2c_bus,
673a38eab52SRashika Kheria 			    uint16_t connector_object_id,
674a38eab52SRashika Kheria 			    struct radeon_hpd *hpd);
6750091fc13SRashika Kheria extern uint32_t
6760091fc13SRashika Kheria radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
6770091fc13SRashika Kheria 			uint8_t dac);
6780091fc13SRashika Kheria extern void radeon_link_encoder_connector(struct drm_device *dev);
679a38eab52SRashika Kheria 
680d79766faSAlex Deucher extern enum radeon_tv_std
681d79766faSAlex Deucher radeon_combios_get_tv_info(struct radeon_device *rdev);
682d79766faSAlex Deucher extern enum radeon_tv_std
683d79766faSAlex Deucher radeon_atombios_get_tv_info(struct radeon_device *rdev);
6844a6369e9SAlex Deucher extern void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
6852abba66eSAlex Deucher 						 u16 *vddc, u16 *vddci, u16 *mvdd);
686d79766faSAlex Deucher 
68784ac68e0SAlex Deucher extern void
68884ac68e0SAlex Deucher radeon_combios_connected_scratch_regs(struct drm_connector *connector,
68984ac68e0SAlex Deucher 				      struct drm_encoder *encoder,
69084ac68e0SAlex Deucher 				      bool connected);
69184ac68e0SAlex Deucher extern void
69284ac68e0SAlex Deucher radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
69384ac68e0SAlex Deucher 				       struct drm_encoder *encoder,
69484ac68e0SAlex Deucher 				       bool connected);
69584ac68e0SAlex Deucher 
6965b1714d3SAlex Deucher extern struct drm_connector *
6975b1714d3SAlex Deucher radeon_get_connector_for_encoder(struct drm_encoder *encoder);
6989aa59993SAlex Deucher extern struct drm_connector *
6999aa59993SAlex Deucher radeon_get_connector_for_encoder_init(struct drm_encoder *encoder);
7009aa59993SAlex Deucher extern bool radeon_dig_monitor_is_duallink(struct drm_encoder *encoder,
7019aa59993SAlex Deucher 				    u32 pixel_clock);
7025b1714d3SAlex Deucher 
7031d33e1fcSAlex Deucher extern u16 radeon_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder);
7041d33e1fcSAlex Deucher extern u16 radeon_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector);
705d7fa8bb3SAlex Deucher extern bool radeon_connector_is_dp12_capable(struct drm_connector *connector);
706eccea792SAlex Deucher extern int radeon_get_monitor_bpc(struct drm_connector *connector);
707d7fa8bb3SAlex Deucher 
708377bd8a9SAlex Deucher extern struct edid *radeon_connector_edid(struct drm_connector *connector);
709377bd8a9SAlex Deucher 
710d4877cf2SAlex Deucher extern void radeon_connector_hotplug(struct drm_connector *connector);
711224d94b1SAlex Deucher extern int radeon_dp_mode_valid_helper(struct drm_connector *connector,
7125801ead6SAlex Deucher 				       struct drm_display_mode *mode);
7135801ead6SAlex Deucher extern void radeon_dp_set_link_config(struct drm_connector *connector,
714e811f5aeSLaurent Pinchart 				      const struct drm_display_mode *mode);
715224d94b1SAlex Deucher extern void radeon_dp_link_train(struct drm_encoder *encoder,
7165801ead6SAlex Deucher 				 struct drm_connector *connector);
717d5811e87SAlex Deucher extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
7184143e919SAlex Deucher extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
7199fa05c98SAlex Deucher extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
720386d4d75SAlex Deucher extern int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
721386d4d75SAlex Deucher 				    struct drm_connector *connector);
7222953da15SAlex Deucher extern void radeon_dp_set_rx_power_state(struct drm_connector *connector,
7232953da15SAlex Deucher 					 u8 power_state);
724496263bfSAlex Deucher extern void radeon_dp_aux_init(struct radeon_connector *radeon_connector);
725875711f0SDave Airlie extern ssize_t
726875711f0SDave Airlie radeon_dp_aux_transfer_native(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg);
727875711f0SDave Airlie 
728558e27dbSAlex Deucher extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode);
729ac89af1eSAlex Deucher extern void radeon_atom_encoder_init(struct radeon_device *rdev);
730f3f1f03eSAlex Deucher extern void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev);
7315801ead6SAlex Deucher extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
7325801ead6SAlex Deucher 					   int action, uint8_t lane_num,
7335801ead6SAlex Deucher 					   uint8_t lane_set);
734591a10e1SAlex Deucher extern void radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder);
7353f03ced8SAlex Deucher extern struct drm_encoder *radeon_get_external_encoder(struct drm_encoder *encoder);
7364cf3b494SRashika Kheria void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le);
737746c1aa4SDave Airlie 
738f376b94fSAlex Deucher extern void radeon_i2c_init(struct radeon_device *rdev);
739f376b94fSAlex Deucher extern void radeon_i2c_fini(struct radeon_device *rdev);
740f376b94fSAlex Deucher extern void radeon_combios_i2c_init(struct radeon_device *rdev);
741f376b94fSAlex Deucher extern void radeon_atombios_i2c_init(struct radeon_device *rdev);
742f376b94fSAlex Deucher extern void radeon_i2c_add(struct radeon_device *rdev,
743f376b94fSAlex Deucher 			   struct radeon_i2c_bus_rec *rec,
744f376b94fSAlex Deucher 			   const char *name);
745f376b94fSAlex Deucher extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
746f376b94fSAlex Deucher 						 struct radeon_i2c_bus_rec *i2c_bus);
747771fe6b9SJerome Glisse extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
748771fe6b9SJerome Glisse 						 struct radeon_i2c_bus_rec *rec,
749771fe6b9SJerome Glisse 						 const char *name);
750771fe6b9SJerome Glisse extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
7515a6f98f5SAlex Deucher extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
752fcec570bSAlex Deucher 				u8 slave_addr,
753fcec570bSAlex Deucher 				u8 addr,
754fcec570bSAlex Deucher 				u8 *val);
7555a6f98f5SAlex Deucher extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
756fcec570bSAlex Deucher 				u8 slave_addr,
757fcec570bSAlex Deucher 				u8 addr,
758fcec570bSAlex Deucher 				u8 val);
759fb939dfcSAlex Deucher extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector);
760fb939dfcSAlex Deucher extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector);
7610a9069d3SNiels Ole Salscheider extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector, bool use_aux);
762771fe6b9SJerome Glisse 
763ba032a58SAlex Deucher extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
764ba032a58SAlex Deucher 					     struct radeon_atom_ss *ss,
765ba032a58SAlex Deucher 					     int id);
766ba032a58SAlex Deucher extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
767ba032a58SAlex Deucher 					     struct radeon_atom_ss *ss,
768ba032a58SAlex Deucher 					     int id, u32 clock);
76909e619c0SAlex Deucher extern struct radeon_gpio_rec radeon_atombios_lookup_gpio(struct radeon_device *rdev,
77009e619c0SAlex Deucher 							  u8 id);
771ba032a58SAlex Deucher 
772f523f74eSAlex Deucher extern void radeon_compute_pll_legacy(struct radeon_pll *pll,
773771fe6b9SJerome Glisse 				      uint64_t freq,
774771fe6b9SJerome Glisse 				      uint32_t *dot_clock_p,
775771fe6b9SJerome Glisse 				      uint32_t *fb_div_p,
776771fe6b9SJerome Glisse 				      uint32_t *frac_fb_div_p,
777771fe6b9SJerome Glisse 				      uint32_t *ref_div_p,
778fc10332bSAlex Deucher 				      uint32_t *post_div_p);
779771fe6b9SJerome Glisse 
780f523f74eSAlex Deucher extern void radeon_compute_pll_avivo(struct radeon_pll *pll,
781f523f74eSAlex Deucher 				     u32 freq,
782f523f74eSAlex Deucher 				     u32 *dot_clock_p,
783f523f74eSAlex Deucher 				     u32 *fb_div_p,
784f523f74eSAlex Deucher 				     u32 *frac_fb_div_p,
785f523f74eSAlex Deucher 				     u32 *ref_div_p,
786f523f74eSAlex Deucher 				     u32 *post_div_p);
787f523f74eSAlex Deucher 
7881f3b6a45SDave Airlie extern void radeon_setup_encoder_clones(struct drm_device *dev);
7891f3b6a45SDave Airlie 
790771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
791771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
792771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
793771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
794771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
79599999aaaSAlex Deucher extern void atombios_dvo_setup(struct drm_encoder *encoder, int action);
79632f48ffeSAlex Deucher extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
797771fe6b9SJerome Glisse extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
7982dafb74dSAlex Deucher extern bool atombios_set_edp_panel_power(struct drm_connector *connector, int action);
7994ce001abSDave Airlie extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
800d740a933SAlex Deucher extern bool radeon_encoder_is_digital(struct drm_encoder *encoder);
801771fe6b9SJerome Glisse 
802771fe6b9SJerome Glisse extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
803771fe6b9SJerome Glisse extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
804771fe6b9SJerome Glisse 				   struct drm_framebuffer *old_fb);
8054dd19b0dSChris Ball extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
8064dd19b0dSChris Ball 					 struct drm_framebuffer *fb,
80721c74a8eSJason Wessel 					 int x, int y,
80821c74a8eSJason Wessel 					 enum mode_set_atomic state);
809771fe6b9SJerome Glisse extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
810771fe6b9SJerome Glisse 				   struct drm_display_mode *mode,
811771fe6b9SJerome Glisse 				   struct drm_display_mode *adjusted_mode,
812771fe6b9SJerome Glisse 				   int x, int y,
813771fe6b9SJerome Glisse 				   struct drm_framebuffer *old_fb);
814771fe6b9SJerome Glisse extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
815771fe6b9SJerome Glisse 
816771fe6b9SJerome Glisse extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
817771fe6b9SJerome Glisse 				 struct drm_framebuffer *old_fb);
8184dd19b0dSChris Ball extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc,
8194dd19b0dSChris Ball 				       struct drm_framebuffer *fb,
82021c74a8eSJason Wessel 				       int x, int y,
82121c74a8eSJason Wessel 				       enum mode_set_atomic state);
8224dd19b0dSChris Ball extern int radeon_crtc_do_set_base(struct drm_crtc *crtc,
8234dd19b0dSChris Ball 				   struct drm_framebuffer *fb,
8244dd19b0dSChris Ball 				   int x, int y, int atomic);
82578b1a601SMichel Dänzer extern int radeon_crtc_cursor_set2(struct drm_crtc *crtc,
826771fe6b9SJerome Glisse 				   struct drm_file *file_priv,
827771fe6b9SJerome Glisse 				   uint32_t handle,
828771fe6b9SJerome Glisse 				   uint32_t width,
82978b1a601SMichel Dänzer 				   uint32_t height,
83078b1a601SMichel Dänzer 				   int32_t hot_x,
83178b1a601SMichel Dänzer 				   int32_t hot_y);
832771fe6b9SJerome Glisse extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
833771fe6b9SJerome Glisse 				   int x, int y);
8346d3759faSMichel Dänzer extern void radeon_cursor_reset(struct drm_crtc *crtc);
835771fe6b9SJerome Glisse 
836f5a80209SMario Kleiner extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
837abca9e45SVille Syrjälä 				      unsigned int flags,
838d47abc58SMario Kleiner 				      int *vpos, int *hpos, ktime_t *stime,
839d47abc58SMario Kleiner 				      ktime_t *etime);
8406383cf7dSMario Kleiner 
8413c537889SAlex Deucher extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
8423c537889SAlex Deucher extern struct edid *
843c324acd5SAlex Deucher radeon_bios_get_hardcoded_edid(struct radeon_device *rdev);
844771fe6b9SJerome Glisse extern bool radeon_atom_get_clock_info(struct drm_device *dev);
845771fe6b9SJerome Glisse extern bool radeon_combios_get_clock_info(struct drm_device *dev);
846771fe6b9SJerome Glisse extern struct radeon_encoder_atom_dig *
847771fe6b9SJerome Glisse radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
848fcec570bSAlex Deucher extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
849445282dbSDave Airlie 					  struct radeon_encoder_int_tmds *tmds);
850fcec570bSAlex Deucher extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
851445282dbSDave Airlie 						     struct radeon_encoder_int_tmds *tmds);
852fcec570bSAlex Deucher extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
853445282dbSDave Airlie 						   struct radeon_encoder_int_tmds *tmds);
854fcec570bSAlex Deucher extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
855fcec570bSAlex Deucher 							 struct radeon_encoder_ext_tmds *tmds);
856fcec570bSAlex Deucher extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
857fcec570bSAlex Deucher 						       struct radeon_encoder_ext_tmds *tmds);
8586fe7ac3fSAlex Deucher extern struct radeon_encoder_primary_dac *
8596fe7ac3fSAlex Deucher radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
8606fe7ac3fSAlex Deucher extern struct radeon_encoder_tv_dac *
8616fe7ac3fSAlex Deucher radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
862771fe6b9SJerome Glisse extern struct radeon_encoder_lvds *
863771fe6b9SJerome Glisse radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
864771fe6b9SJerome Glisse extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
865771fe6b9SJerome Glisse extern struct radeon_encoder_tv_dac *
866771fe6b9SJerome Glisse radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
867771fe6b9SJerome Glisse extern struct radeon_encoder_primary_dac *
868771fe6b9SJerome Glisse radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
869fcec570bSAlex Deucher extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
870fcec570bSAlex Deucher extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
871771fe6b9SJerome Glisse extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
872771fe6b9SJerome Glisse extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
873771fe6b9SJerome Glisse extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
874771fe6b9SJerome Glisse extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
875f657c2a7SYang Zhao extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
876f657c2a7SYang Zhao extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
877771fe6b9SJerome Glisse extern void
878771fe6b9SJerome Glisse radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
879771fe6b9SJerome Glisse extern void
880771fe6b9SJerome Glisse radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
881771fe6b9SJerome Glisse extern void
882771fe6b9SJerome Glisse radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
883771fe6b9SJerome Glisse extern void
884771fe6b9SJerome Glisse radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
885771fe6b9SJerome Glisse extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
886771fe6b9SJerome Glisse 				     u16 blue, int regno);
887b8c00ac5SDave Airlie extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
888b8c00ac5SDave Airlie 				     u16 *blue, int regno);
889aaefcd42SDave Airlie int radeon_framebuffer_init(struct drm_device *dev,
89038651674SDave Airlie 			     struct radeon_framebuffer *rfb,
891308e5bcbSJesse Barnes 			     struct drm_mode_fb_cmd2 *mode_cmd,
892771fe6b9SJerome Glisse 			     struct drm_gem_object *obj);
893771fe6b9SJerome Glisse 
894771fe6b9SJerome Glisse int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
895771fe6b9SJerome Glisse bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
896771fe6b9SJerome Glisse bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
897771fe6b9SJerome Glisse void radeon_atombios_init_crtc(struct drm_device *dev,
898771fe6b9SJerome Glisse 			       struct radeon_crtc *radeon_crtc);
899771fe6b9SJerome Glisse void radeon_legacy_init_crtc(struct drm_device *dev,
900771fe6b9SJerome Glisse 			     struct radeon_crtc *radeon_crtc);
901771fe6b9SJerome Glisse 
902771fe6b9SJerome Glisse void radeon_get_clock_info(struct drm_device *dev);
903771fe6b9SJerome Glisse 
904771fe6b9SJerome Glisse extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
905771fe6b9SJerome Glisse extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
906771fe6b9SJerome Glisse 
907771fe6b9SJerome Glisse void radeon_enc_destroy(struct drm_encoder *encoder);
908771fe6b9SJerome Glisse void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
909771fe6b9SJerome Glisse void radeon_combios_asic_init(struct drm_device *dev);
910c93bb85bSJerome Glisse bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
911e811f5aeSLaurent Pinchart 					const struct drm_display_mode *mode,
912c93bb85bSJerome Glisse 					struct drm_display_mode *adjusted_mode);
9133515387bSAlex Deucher void radeon_panel_mode_fixup(struct drm_encoder *encoder,
9143515387bSAlex Deucher 			     struct drm_display_mode *adjusted_mode);
9154ce001abSDave Airlie void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
916771fe6b9SJerome Glisse 
9174ce001abSDave Airlie /* legacy tv */
9184ce001abSDave Airlie void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
9194ce001abSDave Airlie 				      uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
9204ce001abSDave Airlie 				      uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
9214ce001abSDave Airlie void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
9224ce001abSDave Airlie 				  uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
9234ce001abSDave Airlie 				  uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
9244ce001abSDave Airlie void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
9254ce001abSDave Airlie 				  uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
9264ce001abSDave Airlie 				  uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
9274ce001abSDave Airlie void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
9284ce001abSDave Airlie 			       struct drm_display_mode *mode,
9294ce001abSDave Airlie 			       struct drm_display_mode *adjusted_mode);
93038651674SDave Airlie 
931134b480fSAlex Deucher /* fmt blocks */
932134b480fSAlex Deucher void avivo_program_fmt(struct drm_encoder *encoder);
933134b480fSAlex Deucher void dce3_program_fmt(struct drm_encoder *encoder);
934134b480fSAlex Deucher void dce4_program_fmt(struct drm_encoder *encoder);
935134b480fSAlex Deucher void dce8_program_fmt(struct drm_encoder *encoder);
936134b480fSAlex Deucher 
93738651674SDave Airlie /* fbdev layer */
93838651674SDave Airlie int radeon_fbdev_init(struct radeon_device *rdev);
93938651674SDave Airlie void radeon_fbdev_fini(struct radeon_device *rdev);
94038651674SDave Airlie void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state);
94138651674SDave Airlie bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj);
942eb1f8e4fSDave Airlie 
943eb1f8e4fSDave Airlie void radeon_fb_output_poll_changed(struct radeon_device *rdev);
9446f34be50SAlex Deucher 
9451a0e7918SChristian König void radeon_crtc_handle_vblank(struct radeon_device *rdev, int crtc_id);
9466f34be50SAlex Deucher void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id);
9476f34be50SAlex Deucher 
948ff72145bSDave Airlie int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled);
949771fe6b9SJerome Glisse #endif
950