1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
3771fe6b9SJerome Glisse  *                VA Linux Systems Inc., Fremont, California.
4771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Original Authors:
25771fe6b9SJerome Glisse  *   Kevin E. Martin, Rickard E. Faith, Alan Hourihane
26771fe6b9SJerome Glisse  *
27771fe6b9SJerome Glisse  * Kernel port Author: Dave Airlie
28771fe6b9SJerome Glisse  */
29771fe6b9SJerome Glisse 
30771fe6b9SJerome Glisse #ifndef RADEON_MODE_H
31771fe6b9SJerome Glisse #define RADEON_MODE_H
32771fe6b9SJerome Glisse 
33771fe6b9SJerome Glisse #include <drm_crtc.h>
34771fe6b9SJerome Glisse #include <drm_mode.h>
35771fe6b9SJerome Glisse #include <drm_edid.h>
36746c1aa4SDave Airlie #include <drm_dp_helper.h>
37771fe6b9SJerome Glisse #include <linux/i2c.h>
38771fe6b9SJerome Glisse #include <linux/i2c-id.h>
39771fe6b9SJerome Glisse #include <linux/i2c-algo-bit.h>
40c93bb85bSJerome Glisse #include "radeon_fixed.h"
41c93bb85bSJerome Glisse 
4238651674SDave Airlie struct radeon_bo;
43c93bb85bSJerome Glisse struct radeon_device;
44771fe6b9SJerome Glisse 
45771fe6b9SJerome Glisse #define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
46771fe6b9SJerome Glisse #define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
47771fe6b9SJerome Glisse #define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
48771fe6b9SJerome Glisse #define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
49771fe6b9SJerome Glisse 
50771fe6b9SJerome Glisse enum radeon_rmx_type {
51771fe6b9SJerome Glisse 	RMX_OFF,
52771fe6b9SJerome Glisse 	RMX_FULL,
53771fe6b9SJerome Glisse 	RMX_CENTER,
54771fe6b9SJerome Glisse 	RMX_ASPECT
55771fe6b9SJerome Glisse };
56771fe6b9SJerome Glisse 
57771fe6b9SJerome Glisse enum radeon_tv_std {
58771fe6b9SJerome Glisse 	TV_STD_NTSC,
59771fe6b9SJerome Glisse 	TV_STD_PAL,
60771fe6b9SJerome Glisse 	TV_STD_PAL_M,
61771fe6b9SJerome Glisse 	TV_STD_PAL_60,
62771fe6b9SJerome Glisse 	TV_STD_NTSC_J,
63771fe6b9SJerome Glisse 	TV_STD_SCART_PAL,
64771fe6b9SJerome Glisse 	TV_STD_SECAM,
65771fe6b9SJerome Glisse 	TV_STD_PAL_CN,
66d79766faSAlex Deucher 	TV_STD_PAL_N,
67771fe6b9SJerome Glisse };
68771fe6b9SJerome Glisse 
699b9fe724SAlex Deucher /* radeon gpio-based i2c
709b9fe724SAlex Deucher  * 1. "mask" reg and bits
719b9fe724SAlex Deucher  *    grabs the gpio pins for software use
729b9fe724SAlex Deucher  *    0=not held  1=held
739b9fe724SAlex Deucher  * 2. "a" reg and bits
749b9fe724SAlex Deucher  *    output pin value
759b9fe724SAlex Deucher  *    0=low 1=high
769b9fe724SAlex Deucher  * 3. "en" reg and bits
779b9fe724SAlex Deucher  *    sets the pin direction
789b9fe724SAlex Deucher  *    0=input 1=output
799b9fe724SAlex Deucher  * 4. "y" reg and bits
809b9fe724SAlex Deucher  *    input pin value
819b9fe724SAlex Deucher  *    0=low 1=high
829b9fe724SAlex Deucher  */
83771fe6b9SJerome Glisse struct radeon_i2c_bus_rec {
84771fe6b9SJerome Glisse 	bool valid;
856a93cb25SAlex Deucher 	/* id used by atom */
866a93cb25SAlex Deucher 	uint8_t i2c_id;
87bcc1c2a1SAlex Deucher 	/* id used by atom */
88bcc1c2a1SAlex Deucher 	uint8_t hpd_id;
896a93cb25SAlex Deucher 	/* can be used with hw i2c engine */
906a93cb25SAlex Deucher 	bool hw_capable;
916a93cb25SAlex Deucher 	/* uses multi-media i2c engine */
926a93cb25SAlex Deucher 	bool mm_i2c;
936a93cb25SAlex Deucher 	/* regs and bits */
94771fe6b9SJerome Glisse 	uint32_t mask_clk_reg;
95771fe6b9SJerome Glisse 	uint32_t mask_data_reg;
96771fe6b9SJerome Glisse 	uint32_t a_clk_reg;
97771fe6b9SJerome Glisse 	uint32_t a_data_reg;
989b9fe724SAlex Deucher 	uint32_t en_clk_reg;
999b9fe724SAlex Deucher 	uint32_t en_data_reg;
1009b9fe724SAlex Deucher 	uint32_t y_clk_reg;
1019b9fe724SAlex Deucher 	uint32_t y_data_reg;
102771fe6b9SJerome Glisse 	uint32_t mask_clk_mask;
103771fe6b9SJerome Glisse 	uint32_t mask_data_mask;
104771fe6b9SJerome Glisse 	uint32_t a_clk_mask;
105771fe6b9SJerome Glisse 	uint32_t a_data_mask;
1069b9fe724SAlex Deucher 	uint32_t en_clk_mask;
1079b9fe724SAlex Deucher 	uint32_t en_data_mask;
1089b9fe724SAlex Deucher 	uint32_t y_clk_mask;
1099b9fe724SAlex Deucher 	uint32_t y_data_mask;
110771fe6b9SJerome Glisse };
111771fe6b9SJerome Glisse 
112771fe6b9SJerome Glisse struct radeon_tmds_pll {
113771fe6b9SJerome Glisse     uint32_t freq;
114771fe6b9SJerome Glisse     uint32_t value;
115771fe6b9SJerome Glisse };
116771fe6b9SJerome Glisse 
117771fe6b9SJerome Glisse #define RADEON_MAX_BIOS_CONNECTOR 16
118771fe6b9SJerome Glisse 
1197c27f87dSAlex Deucher /* pll flags */
120771fe6b9SJerome Glisse #define RADEON_PLL_USE_BIOS_DIVS        (1 << 0)
121771fe6b9SJerome Glisse #define RADEON_PLL_NO_ODD_POST_DIV      (1 << 1)
122771fe6b9SJerome Glisse #define RADEON_PLL_USE_REF_DIV          (1 << 2)
123771fe6b9SJerome Glisse #define RADEON_PLL_LEGACY               (1 << 3)
124771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_LOW_REF_DIV   (1 << 4)
125771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_HIGH_REF_DIV  (1 << 5)
126771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_LOW_FB_DIV    (1 << 6)
127771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_HIGH_FB_DIV   (1 << 7)
128771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_LOW_POST_DIV  (1 << 8)
129771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
130771fe6b9SJerome Glisse #define RADEON_PLL_USE_FRAC_FB_DIV      (1 << 10)
131d0e275a9SAlex Deucher #define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
132fc10332bSAlex Deucher #define RADEON_PLL_USE_POST_DIV         (1 << 12)
13386cb2bbfSAlex Deucher #define RADEON_PLL_IS_LCD               (1 << 13)
134771fe6b9SJerome Glisse 
1357c27f87dSAlex Deucher /* pll algo */
1367c27f87dSAlex Deucher enum radeon_pll_algo {
1377c27f87dSAlex Deucher 	PLL_ALGO_LEGACY,
138383be5d1SAlex Deucher 	PLL_ALGO_NEW
1397c27f87dSAlex Deucher };
1407c27f87dSAlex Deucher 
141771fe6b9SJerome Glisse struct radeon_pll {
142fc10332bSAlex Deucher 	/* reference frequency */
143fc10332bSAlex Deucher 	uint32_t reference_freq;
144fc10332bSAlex Deucher 
145fc10332bSAlex Deucher 	/* fixed dividers */
146fc10332bSAlex Deucher 	uint32_t reference_div;
147fc10332bSAlex Deucher 	uint32_t post_div;
148fc10332bSAlex Deucher 
149fc10332bSAlex Deucher 	/* pll in/out limits */
150771fe6b9SJerome Glisse 	uint32_t pll_in_min;
151771fe6b9SJerome Glisse 	uint32_t pll_in_max;
152771fe6b9SJerome Glisse 	uint32_t pll_out_min;
153771fe6b9SJerome Glisse 	uint32_t pll_out_max;
15486cb2bbfSAlex Deucher 	uint32_t lcd_pll_out_min;
15586cb2bbfSAlex Deucher 	uint32_t lcd_pll_out_max;
156fc10332bSAlex Deucher 	uint32_t best_vco;
157771fe6b9SJerome Glisse 
158fc10332bSAlex Deucher 	/* divider limits */
159771fe6b9SJerome Glisse 	uint32_t min_ref_div;
160771fe6b9SJerome Glisse 	uint32_t max_ref_div;
161771fe6b9SJerome Glisse 	uint32_t min_post_div;
162771fe6b9SJerome Glisse 	uint32_t max_post_div;
163771fe6b9SJerome Glisse 	uint32_t min_feedback_div;
164771fe6b9SJerome Glisse 	uint32_t max_feedback_div;
165771fe6b9SJerome Glisse 	uint32_t min_frac_feedback_div;
166771fe6b9SJerome Glisse 	uint32_t max_frac_feedback_div;
167fc10332bSAlex Deucher 
168fc10332bSAlex Deucher 	/* flags for the current clock */
169fc10332bSAlex Deucher 	uint32_t flags;
170fc10332bSAlex Deucher 
171fc10332bSAlex Deucher 	/* pll id */
172fc10332bSAlex Deucher 	uint32_t id;
1737c27f87dSAlex Deucher 	/* pll algo */
1747c27f87dSAlex Deucher 	enum radeon_pll_algo algo;
175771fe6b9SJerome Glisse };
176771fe6b9SJerome Glisse 
177771fe6b9SJerome Glisse struct radeon_i2c_chan {
178771fe6b9SJerome Glisse 	struct i2c_adapter adapter;
179746c1aa4SDave Airlie 	struct drm_device *dev;
180746c1aa4SDave Airlie 	union {
181ac1aade6SAlex Deucher 		struct i2c_algo_bit_data bit;
182746c1aa4SDave Airlie 		struct i2c_algo_dp_aux_data dp;
183746c1aa4SDave Airlie 	} algo;
184771fe6b9SJerome Glisse 	struct radeon_i2c_bus_rec rec;
185771fe6b9SJerome Glisse };
186771fe6b9SJerome Glisse 
187771fe6b9SJerome Glisse /* mostly for macs, but really any system without connector tables */
188771fe6b9SJerome Glisse enum radeon_connector_table {
189771fe6b9SJerome Glisse 	CT_NONE,
190771fe6b9SJerome Glisse 	CT_GENERIC,
191771fe6b9SJerome Glisse 	CT_IBOOK,
192771fe6b9SJerome Glisse 	CT_POWERBOOK_EXTERNAL,
193771fe6b9SJerome Glisse 	CT_POWERBOOK_INTERNAL,
194771fe6b9SJerome Glisse 	CT_POWERBOOK_VGA,
195771fe6b9SJerome Glisse 	CT_MINI_EXTERNAL,
196771fe6b9SJerome Glisse 	CT_MINI_INTERNAL,
197771fe6b9SJerome Glisse 	CT_IMAC_G5_ISIGHT,
198771fe6b9SJerome Glisse 	CT_EMAC,
199771fe6b9SJerome Glisse };
200771fe6b9SJerome Glisse 
201fcec570bSAlex Deucher enum radeon_dvo_chip {
202fcec570bSAlex Deucher 	DVO_SIL164,
203fcec570bSAlex Deucher 	DVO_SIL1178,
204fcec570bSAlex Deucher };
205fcec570bSAlex Deucher 
20638651674SDave Airlie struct radeon_kernel_fbdev;
20738651674SDave Airlie 
208771fe6b9SJerome Glisse struct radeon_mode_info {
209771fe6b9SJerome Glisse 	struct atom_context *atom_context;
21061c4b24bSMathias Fröhlich 	struct card_info *atom_card_info;
211771fe6b9SJerome Glisse 	enum radeon_connector_table connector_table;
212771fe6b9SJerome Glisse 	bool mode_config_initialized;
213bcc1c2a1SAlex Deucher 	struct radeon_crtc *crtcs[6];
214445282dbSDave Airlie 	/* DVI-I properties */
215445282dbSDave Airlie 	struct drm_property *coherent_mode_property;
216445282dbSDave Airlie 	/* DAC enable load detect */
217445282dbSDave Airlie 	struct drm_property *load_detect_property;
218445282dbSDave Airlie 	/* TV standard load detect */
219445282dbSDave Airlie 	struct drm_property *tv_std_property;
220445282dbSDave Airlie 	/* legacy TMDS PLL detect */
221445282dbSDave Airlie 	struct drm_property *tmds_pll_property;
2223c537889SAlex Deucher 	/* hardcoded DFP edid from BIOS */
2233c537889SAlex Deucher 	struct edid *bios_hardcoded_edid;
22438651674SDave Airlie 
22538651674SDave Airlie 	/* pointer to fbdev info structure */
22638651674SDave Airlie 	struct radeon_kernel_fbdev *rfbdev;
227c93bb85bSJerome Glisse };
228c93bb85bSJerome Glisse 
2294ce001abSDave Airlie #define MAX_H_CODE_TIMING_LEN 32
2304ce001abSDave Airlie #define MAX_V_CODE_TIMING_LEN 32
2314ce001abSDave Airlie 
2324ce001abSDave Airlie /* need to store these as reading
2334ce001abSDave Airlie    back code tables is excessive */
2344ce001abSDave Airlie struct radeon_tv_regs {
2354ce001abSDave Airlie 	uint32_t tv_uv_adr;
2364ce001abSDave Airlie 	uint32_t timing_cntl;
2374ce001abSDave Airlie 	uint32_t hrestart;
2384ce001abSDave Airlie 	uint32_t vrestart;
2394ce001abSDave Airlie 	uint32_t frestart;
2404ce001abSDave Airlie 	uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
2414ce001abSDave Airlie 	uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
2424ce001abSDave Airlie };
2434ce001abSDave Airlie 
244771fe6b9SJerome Glisse struct radeon_crtc {
245771fe6b9SJerome Glisse 	struct drm_crtc base;
246771fe6b9SJerome Glisse 	int crtc_id;
247771fe6b9SJerome Glisse 	u16 lut_r[256], lut_g[256], lut_b[256];
248771fe6b9SJerome Glisse 	bool enabled;
249771fe6b9SJerome Glisse 	bool can_tile;
250771fe6b9SJerome Glisse 	uint32_t crtc_offset;
251771fe6b9SJerome Glisse 	struct drm_gem_object *cursor_bo;
252771fe6b9SJerome Glisse 	uint64_t cursor_addr;
253771fe6b9SJerome Glisse 	int cursor_width;
254771fe6b9SJerome Glisse 	int cursor_height;
2554162338aSDave Airlie 	uint32_t legacy_display_base_addr;
256c836e862SAlex Deucher 	uint32_t legacy_cursor_offset;
257c93bb85bSJerome Glisse 	enum radeon_rmx_type rmx_type;
258c93bb85bSJerome Glisse 	fixed20_12 vsc;
259c93bb85bSJerome Glisse 	fixed20_12 hsc;
260de2103e4SAlex Deucher 	struct drm_display_mode native_mode;
261bcc1c2a1SAlex Deucher 	int pll_id;
262771fe6b9SJerome Glisse };
263771fe6b9SJerome Glisse 
264771fe6b9SJerome Glisse struct radeon_encoder_primary_dac {
265771fe6b9SJerome Glisse 	/* legacy primary dac */
266771fe6b9SJerome Glisse 	uint32_t ps2_pdac_adj;
267771fe6b9SJerome Glisse };
268771fe6b9SJerome Glisse 
269771fe6b9SJerome Glisse struct radeon_encoder_lvds {
270771fe6b9SJerome Glisse 	/* legacy lvds */
271771fe6b9SJerome Glisse 	uint16_t panel_vcc_delay;
272771fe6b9SJerome Glisse 	uint8_t  panel_pwr_delay;
273771fe6b9SJerome Glisse 	uint8_t  panel_digon_delay;
274771fe6b9SJerome Glisse 	uint8_t  panel_blon_delay;
275771fe6b9SJerome Glisse 	uint16_t panel_ref_divider;
276771fe6b9SJerome Glisse 	uint8_t  panel_post_divider;
277771fe6b9SJerome Glisse 	uint16_t panel_fb_divider;
278771fe6b9SJerome Glisse 	bool     use_bios_dividers;
279771fe6b9SJerome Glisse 	uint32_t lvds_gen_cntl;
280771fe6b9SJerome Glisse 	/* panel mode */
281de2103e4SAlex Deucher 	struct drm_display_mode native_mode;
282771fe6b9SJerome Glisse };
283771fe6b9SJerome Glisse 
284771fe6b9SJerome Glisse struct radeon_encoder_tv_dac {
285771fe6b9SJerome Glisse 	/* legacy tv dac */
286771fe6b9SJerome Glisse 	uint32_t ps2_tvdac_adj;
287771fe6b9SJerome Glisse 	uint32_t ntsc_tvdac_adj;
288771fe6b9SJerome Glisse 	uint32_t pal_tvdac_adj;
289771fe6b9SJerome Glisse 
2904ce001abSDave Airlie 	int               h_pos;
2914ce001abSDave Airlie 	int               v_pos;
2924ce001abSDave Airlie 	int               h_size;
2934ce001abSDave Airlie 	int               supported_tv_stds;
2944ce001abSDave Airlie 	bool              tv_on;
295771fe6b9SJerome Glisse 	enum radeon_tv_std tv_std;
2964ce001abSDave Airlie 	struct radeon_tv_regs tv;
297771fe6b9SJerome Glisse };
298771fe6b9SJerome Glisse 
299771fe6b9SJerome Glisse struct radeon_encoder_int_tmds {
300771fe6b9SJerome Glisse 	/* legacy int tmds */
301771fe6b9SJerome Glisse 	struct radeon_tmds_pll tmds_pll[4];
302771fe6b9SJerome Glisse };
303771fe6b9SJerome Glisse 
304fcec570bSAlex Deucher struct radeon_encoder_ext_tmds {
305fcec570bSAlex Deucher 	/* tmds over dvo */
306fcec570bSAlex Deucher 	struct radeon_i2c_chan *i2c_bus;
307fcec570bSAlex Deucher 	uint8_t slave_addr;
308fcec570bSAlex Deucher 	enum radeon_dvo_chip dvo_chip;
309fcec570bSAlex Deucher };
310fcec570bSAlex Deucher 
311ebbe1cb9SAlex Deucher /* spread spectrum */
312ebbe1cb9SAlex Deucher struct radeon_atom_ss {
313ebbe1cb9SAlex Deucher 	uint16_t percentage;
314ebbe1cb9SAlex Deucher 	uint8_t type;
315ebbe1cb9SAlex Deucher 	uint8_t step;
316ebbe1cb9SAlex Deucher 	uint8_t delay;
317ebbe1cb9SAlex Deucher 	uint8_t range;
318ebbe1cb9SAlex Deucher 	uint8_t refdiv;
319ebbe1cb9SAlex Deucher };
320ebbe1cb9SAlex Deucher 
321771fe6b9SJerome Glisse struct radeon_encoder_atom_dig {
322771fe6b9SJerome Glisse 	/* atom dig */
323771fe6b9SJerome Glisse 	bool coherent_mode;
324f28cf339SDave Airlie 	int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB */
325771fe6b9SJerome Glisse 	/* atom lvds */
326771fe6b9SJerome Glisse 	uint32_t lvds_misc;
327771fe6b9SJerome Glisse 	uint16_t panel_pwr_delay;
3287c27f87dSAlex Deucher 	enum radeon_pll_algo pll_algo;
329ebbe1cb9SAlex Deucher 	struct radeon_atom_ss *ss;
330771fe6b9SJerome Glisse 	/* panel mode */
331de2103e4SAlex Deucher 	struct drm_display_mode native_mode;
332771fe6b9SJerome Glisse };
333771fe6b9SJerome Glisse 
3344ce001abSDave Airlie struct radeon_encoder_atom_dac {
3354ce001abSDave Airlie 	enum radeon_tv_std tv_std;
3364ce001abSDave Airlie };
3374ce001abSDave Airlie 
338771fe6b9SJerome Glisse struct radeon_encoder {
339771fe6b9SJerome Glisse 	struct drm_encoder base;
340771fe6b9SJerome Glisse 	uint32_t encoder_id;
341771fe6b9SJerome Glisse 	uint32_t devices;
3424ce001abSDave Airlie 	uint32_t active_device;
343771fe6b9SJerome Glisse 	uint32_t flags;
344771fe6b9SJerome Glisse 	uint32_t pixel_clock;
345771fe6b9SJerome Glisse 	enum radeon_rmx_type rmx_type;
346de2103e4SAlex Deucher 	struct drm_display_mode native_mode;
347771fe6b9SJerome Glisse 	void *enc_priv;
348dafc3bd5SChristian Koenig 	int hdmi_offset;
349808032eeSRafał Miłecki 	int hdmi_config_offset;
350dafc3bd5SChristian Koenig 	int hdmi_audio_workaround;
351dafc3bd5SChristian Koenig 	int hdmi_buffer_status;
352771fe6b9SJerome Glisse };
353771fe6b9SJerome Glisse 
354771fe6b9SJerome Glisse struct radeon_connector_atom_dig {
355771fe6b9SJerome Glisse 	uint32_t igp_lane_info;
356771fe6b9SJerome Glisse 	bool linkb;
3574143e919SAlex Deucher 	/* displayport */
358746c1aa4SDave Airlie 	struct radeon_i2c_chan *dp_i2c_bus;
3591a66c95aSAlex Deucher 	u8 dpcd[8];
3604143e919SAlex Deucher 	u8 dp_sink_type;
3615801ead6SAlex Deucher 	int dp_clock;
3625801ead6SAlex Deucher 	int dp_lane_count;
363771fe6b9SJerome Glisse };
364771fe6b9SJerome Glisse 
365eed45b30SAlex Deucher struct radeon_gpio_rec {
366eed45b30SAlex Deucher 	bool valid;
367eed45b30SAlex Deucher 	u8 id;
368eed45b30SAlex Deucher 	u32 reg;
369eed45b30SAlex Deucher 	u32 mask;
370eed45b30SAlex Deucher };
371eed45b30SAlex Deucher 
372eed45b30SAlex Deucher enum radeon_hpd_id {
373eed45b30SAlex Deucher 	RADEON_HPD_NONE = 0,
374eed45b30SAlex Deucher 	RADEON_HPD_1,
375eed45b30SAlex Deucher 	RADEON_HPD_2,
376eed45b30SAlex Deucher 	RADEON_HPD_3,
377eed45b30SAlex Deucher 	RADEON_HPD_4,
378eed45b30SAlex Deucher 	RADEON_HPD_5,
379eed45b30SAlex Deucher 	RADEON_HPD_6,
380eed45b30SAlex Deucher };
381eed45b30SAlex Deucher 
382eed45b30SAlex Deucher struct radeon_hpd {
383eed45b30SAlex Deucher 	enum radeon_hpd_id hpd;
384eed45b30SAlex Deucher 	u8 plugged_state;
385eed45b30SAlex Deucher 	struct radeon_gpio_rec gpio;
386eed45b30SAlex Deucher };
387eed45b30SAlex Deucher 
388771fe6b9SJerome Glisse struct radeon_connector {
389771fe6b9SJerome Glisse 	struct drm_connector base;
390771fe6b9SJerome Glisse 	uint32_t connector_id;
391771fe6b9SJerome Glisse 	uint32_t devices;
392771fe6b9SJerome Glisse 	struct radeon_i2c_chan *ddc_bus;
3930294cf4fSAlex Deucher 	/* some systems have a an hdmi and vga port with a shared ddc line */
3940294cf4fSAlex Deucher 	bool shared_ddc;
3954ce001abSDave Airlie 	bool use_digital;
3964ce001abSDave Airlie 	/* we need to mind the EDID between detect
3974ce001abSDave Airlie 	   and get modes due to analog/digital/tvencoder */
3984ce001abSDave Airlie 	struct edid *edid;
399771fe6b9SJerome Glisse 	void *con_priv;
400445282dbSDave Airlie 	bool dac_load_detect;
401b75fad06SAlex Deucher 	uint16_t connector_object_id;
402eed45b30SAlex Deucher 	struct radeon_hpd hpd;
403771fe6b9SJerome Glisse };
404771fe6b9SJerome Glisse 
405771fe6b9SJerome Glisse struct radeon_framebuffer {
406771fe6b9SJerome Glisse 	struct drm_framebuffer base;
407771fe6b9SJerome Glisse 	struct drm_gem_object *obj;
408771fe6b9SJerome Glisse };
409771fe6b9SJerome Glisse 
410d79766faSAlex Deucher extern enum radeon_tv_std
411d79766faSAlex Deucher radeon_combios_get_tv_info(struct radeon_device *rdev);
412d79766faSAlex Deucher extern enum radeon_tv_std
413d79766faSAlex Deucher radeon_atombios_get_tv_info(struct radeon_device *rdev);
414d79766faSAlex Deucher 
415d4877cf2SAlex Deucher extern void radeon_connector_hotplug(struct drm_connector *connector);
416d4877cf2SAlex Deucher extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
4175801ead6SAlex Deucher extern int radeon_dp_mode_valid_helper(struct radeon_connector *radeon_connector,
4185801ead6SAlex Deucher 				       struct drm_display_mode *mode);
4195801ead6SAlex Deucher extern void radeon_dp_set_link_config(struct drm_connector *connector,
4205801ead6SAlex Deucher 				      struct drm_display_mode *mode);
4215801ead6SAlex Deucher extern void dp_link_train(struct drm_encoder *encoder,
4225801ead6SAlex Deucher 			  struct drm_connector *connector);
4234143e919SAlex Deucher extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
4249fa05c98SAlex Deucher extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
425bcc1c2a1SAlex Deucher extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action);
4265801ead6SAlex Deucher extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
4275801ead6SAlex Deucher 					   int action, uint8_t lane_num,
4285801ead6SAlex Deucher 					   uint8_t lane_set);
429746c1aa4SDave Airlie extern int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
430746c1aa4SDave Airlie 				uint8_t write_byte, uint8_t *read_byte);
431746c1aa4SDave Airlie 
432746c1aa4SDave Airlie extern struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev,
4336a93cb25SAlex Deucher 						    struct radeon_i2c_bus_rec *rec,
4346a93cb25SAlex Deucher 						    const char *name);
435771fe6b9SJerome Glisse extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
436771fe6b9SJerome Glisse 						 struct radeon_i2c_bus_rec *rec,
437771fe6b9SJerome Glisse 						 const char *name);
438771fe6b9SJerome Glisse extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
4395a6f98f5SAlex Deucher extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
440fcec570bSAlex Deucher 				u8 slave_addr,
441fcec570bSAlex Deucher 				u8 addr,
442fcec570bSAlex Deucher 				u8 *val);
4435a6f98f5SAlex Deucher extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
444fcec570bSAlex Deucher 				u8 slave_addr,
445fcec570bSAlex Deucher 				u8 addr,
446fcec570bSAlex Deucher 				u8 val);
447771fe6b9SJerome Glisse extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector);
448771fe6b9SJerome Glisse extern int radeon_ddc_get_modes(struct radeon_connector *radeon_connector);
449771fe6b9SJerome Glisse 
450771fe6b9SJerome Glisse extern struct drm_encoder *radeon_best_encoder(struct drm_connector *connector);
451771fe6b9SJerome Glisse 
452771fe6b9SJerome Glisse extern void radeon_compute_pll(struct radeon_pll *pll,
453771fe6b9SJerome Glisse 			       uint64_t freq,
454771fe6b9SJerome Glisse 			       uint32_t *dot_clock_p,
455771fe6b9SJerome Glisse 			       uint32_t *fb_div_p,
456771fe6b9SJerome Glisse 			       uint32_t *frac_fb_div_p,
457771fe6b9SJerome Glisse 			       uint32_t *ref_div_p,
458fc10332bSAlex Deucher 			       uint32_t *post_div_p);
459771fe6b9SJerome Glisse 
4601f3b6a45SDave Airlie extern void radeon_setup_encoder_clones(struct drm_device *dev);
4611f3b6a45SDave Airlie 
462771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
463771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
464771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
465771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
466771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
467771fe6b9SJerome Glisse extern void atombios_external_tmds_setup(struct drm_encoder *encoder, int action);
46832f48ffeSAlex Deucher extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
469771fe6b9SJerome Glisse extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
4704ce001abSDave Airlie extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
471771fe6b9SJerome Glisse 
472771fe6b9SJerome Glisse extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
473771fe6b9SJerome Glisse extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
474771fe6b9SJerome Glisse 				   struct drm_framebuffer *old_fb);
475771fe6b9SJerome Glisse extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
476771fe6b9SJerome Glisse 				   struct drm_display_mode *mode,
477771fe6b9SJerome Glisse 				   struct drm_display_mode *adjusted_mode,
478771fe6b9SJerome Glisse 				   int x, int y,
479771fe6b9SJerome Glisse 				   struct drm_framebuffer *old_fb);
480771fe6b9SJerome Glisse extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
481771fe6b9SJerome Glisse 
482771fe6b9SJerome Glisse extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
483771fe6b9SJerome Glisse 				 struct drm_framebuffer *old_fb);
484771fe6b9SJerome Glisse 
485771fe6b9SJerome Glisse extern int radeon_crtc_cursor_set(struct drm_crtc *crtc,
486771fe6b9SJerome Glisse 				  struct drm_file *file_priv,
487771fe6b9SJerome Glisse 				  uint32_t handle,
488771fe6b9SJerome Glisse 				  uint32_t width,
489771fe6b9SJerome Glisse 				  uint32_t height);
490771fe6b9SJerome Glisse extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
491771fe6b9SJerome Glisse 				   int x, int y);
492771fe6b9SJerome Glisse 
4933c537889SAlex Deucher extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
4943c537889SAlex Deucher extern struct edid *
4953c537889SAlex Deucher radeon_combios_get_hardcoded_edid(struct radeon_device *rdev);
496771fe6b9SJerome Glisse extern bool radeon_atom_get_clock_info(struct drm_device *dev);
497771fe6b9SJerome Glisse extern bool radeon_combios_get_clock_info(struct drm_device *dev);
498771fe6b9SJerome Glisse extern struct radeon_encoder_atom_dig *
499771fe6b9SJerome Glisse radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
500fcec570bSAlex Deucher extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
501445282dbSDave Airlie 					  struct radeon_encoder_int_tmds *tmds);
502fcec570bSAlex Deucher extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
503445282dbSDave Airlie 						     struct radeon_encoder_int_tmds *tmds);
504fcec570bSAlex Deucher extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
505445282dbSDave Airlie 						   struct radeon_encoder_int_tmds *tmds);
506fcec570bSAlex Deucher extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
507fcec570bSAlex Deucher 							 struct radeon_encoder_ext_tmds *tmds);
508fcec570bSAlex Deucher extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
509fcec570bSAlex Deucher 						       struct radeon_encoder_ext_tmds *tmds);
5106fe7ac3fSAlex Deucher extern struct radeon_encoder_primary_dac *
5116fe7ac3fSAlex Deucher radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
5126fe7ac3fSAlex Deucher extern struct radeon_encoder_tv_dac *
5136fe7ac3fSAlex Deucher radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
514771fe6b9SJerome Glisse extern struct radeon_encoder_lvds *
515771fe6b9SJerome Glisse radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
516771fe6b9SJerome Glisse extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
517771fe6b9SJerome Glisse extern struct radeon_encoder_tv_dac *
518771fe6b9SJerome Glisse radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
519771fe6b9SJerome Glisse extern struct radeon_encoder_primary_dac *
520771fe6b9SJerome Glisse radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
521fcec570bSAlex Deucher extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
522fcec570bSAlex Deucher extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
523771fe6b9SJerome Glisse extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
524771fe6b9SJerome Glisse extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
525771fe6b9SJerome Glisse extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
526771fe6b9SJerome Glisse extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
527f657c2a7SYang Zhao extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
528f657c2a7SYang Zhao extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
529771fe6b9SJerome Glisse extern void
530771fe6b9SJerome Glisse radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
531771fe6b9SJerome Glisse extern void
532771fe6b9SJerome Glisse radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
533771fe6b9SJerome Glisse extern void
534771fe6b9SJerome Glisse radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
535771fe6b9SJerome Glisse extern void
536771fe6b9SJerome Glisse radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
537771fe6b9SJerome Glisse extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
538771fe6b9SJerome Glisse 				     u16 blue, int regno);
539b8c00ac5SDave Airlie extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
540b8c00ac5SDave Airlie 				     u16 *blue, int regno);
54138651674SDave Airlie void radeon_framebuffer_init(struct drm_device *dev,
54238651674SDave Airlie 			     struct radeon_framebuffer *rfb,
543771fe6b9SJerome Glisse 			     struct drm_mode_fb_cmd *mode_cmd,
544771fe6b9SJerome Glisse 			     struct drm_gem_object *obj);
545771fe6b9SJerome Glisse 
546771fe6b9SJerome Glisse int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
547771fe6b9SJerome Glisse bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
548771fe6b9SJerome Glisse bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
549771fe6b9SJerome Glisse void radeon_atombios_init_crtc(struct drm_device *dev,
550771fe6b9SJerome Glisse 			       struct radeon_crtc *radeon_crtc);
551771fe6b9SJerome Glisse void radeon_legacy_init_crtc(struct drm_device *dev,
552771fe6b9SJerome Glisse 			     struct radeon_crtc *radeon_crtc);
553771fe6b9SJerome Glisse 
554771fe6b9SJerome Glisse void radeon_get_clock_info(struct drm_device *dev);
555771fe6b9SJerome Glisse 
556771fe6b9SJerome Glisse extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
557771fe6b9SJerome Glisse extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
558771fe6b9SJerome Glisse 
559771fe6b9SJerome Glisse void radeon_enc_destroy(struct drm_encoder *encoder);
560771fe6b9SJerome Glisse void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
561771fe6b9SJerome Glisse void radeon_combios_asic_init(struct drm_device *dev);
562771fe6b9SJerome Glisse extern int radeon_static_clocks_init(struct drm_device *dev);
563c93bb85bSJerome Glisse bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
564c93bb85bSJerome Glisse 					struct drm_display_mode *mode,
565c93bb85bSJerome Glisse 					struct drm_display_mode *adjusted_mode);
5664ce001abSDave Airlie void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
567771fe6b9SJerome Glisse 
5684ce001abSDave Airlie /* legacy tv */
5694ce001abSDave Airlie void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
5704ce001abSDave Airlie 				      uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
5714ce001abSDave Airlie 				      uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
5724ce001abSDave Airlie void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
5734ce001abSDave Airlie 				  uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
5744ce001abSDave Airlie 				  uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
5754ce001abSDave Airlie void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
5764ce001abSDave Airlie 				  uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
5774ce001abSDave Airlie 				  uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
5784ce001abSDave Airlie void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
5794ce001abSDave Airlie 			       struct drm_display_mode *mode,
5804ce001abSDave Airlie 			       struct drm_display_mode *adjusted_mode);
58138651674SDave Airlie 
58238651674SDave Airlie /* fbdev layer */
58338651674SDave Airlie int radeon_fbdev_init(struct radeon_device *rdev);
58438651674SDave Airlie void radeon_fbdev_fini(struct radeon_device *rdev);
58538651674SDave Airlie void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state);
58638651674SDave Airlie int radeon_fbdev_total_size(struct radeon_device *rdev);
58738651674SDave Airlie bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj);
58838651674SDave Airlie void radeonfb_hotplug(struct drm_device *dev);
589771fe6b9SJerome Glisse #endif
590