1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and 3771fe6b9SJerome Glisse * VA Linux Systems Inc., Fremont, California. 4771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Original Authors: 25771fe6b9SJerome Glisse * Kevin E. Martin, Rickard E. Faith, Alan Hourihane 26771fe6b9SJerome Glisse * 27771fe6b9SJerome Glisse * Kernel port Author: Dave Airlie 28771fe6b9SJerome Glisse */ 29771fe6b9SJerome Glisse 30771fe6b9SJerome Glisse #ifndef RADEON_MODE_H 31771fe6b9SJerome Glisse #define RADEON_MODE_H 32771fe6b9SJerome Glisse 33771fe6b9SJerome Glisse #include <drm_crtc.h> 34771fe6b9SJerome Glisse #include <drm_mode.h> 35771fe6b9SJerome Glisse #include <drm_edid.h> 36746c1aa4SDave Airlie #include <drm_dp_helper.h> 3768adac5eSBen Skeggs #include <drm_fixed.h> 3821c74a8eSJason Wessel #include <drm_crtc_helper.h> 39771fe6b9SJerome Glisse #include <linux/i2c.h> 40771fe6b9SJerome Glisse #include <linux/i2c-id.h> 41771fe6b9SJerome Glisse #include <linux/i2c-algo-bit.h> 42c93bb85bSJerome Glisse 4338651674SDave Airlie struct radeon_bo; 44c93bb85bSJerome Glisse struct radeon_device; 45771fe6b9SJerome Glisse 46771fe6b9SJerome Glisse #define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base) 47771fe6b9SJerome Glisse #define to_radeon_connector(x) container_of(x, struct radeon_connector, base) 48771fe6b9SJerome Glisse #define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base) 49771fe6b9SJerome Glisse #define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base) 50771fe6b9SJerome Glisse 51771fe6b9SJerome Glisse enum radeon_rmx_type { 52771fe6b9SJerome Glisse RMX_OFF, 53771fe6b9SJerome Glisse RMX_FULL, 54771fe6b9SJerome Glisse RMX_CENTER, 55771fe6b9SJerome Glisse RMX_ASPECT 56771fe6b9SJerome Glisse }; 57771fe6b9SJerome Glisse 58771fe6b9SJerome Glisse enum radeon_tv_std { 59771fe6b9SJerome Glisse TV_STD_NTSC, 60771fe6b9SJerome Glisse TV_STD_PAL, 61771fe6b9SJerome Glisse TV_STD_PAL_M, 62771fe6b9SJerome Glisse TV_STD_PAL_60, 63771fe6b9SJerome Glisse TV_STD_NTSC_J, 64771fe6b9SJerome Glisse TV_STD_SCART_PAL, 65771fe6b9SJerome Glisse TV_STD_SECAM, 66771fe6b9SJerome Glisse TV_STD_PAL_CN, 67d79766faSAlex Deucher TV_STD_PAL_N, 68771fe6b9SJerome Glisse }; 69771fe6b9SJerome Glisse 705b1714d3SAlex Deucher enum radeon_underscan_type { 715b1714d3SAlex Deucher UNDERSCAN_OFF, 725b1714d3SAlex Deucher UNDERSCAN_ON, 735b1714d3SAlex Deucher UNDERSCAN_AUTO, 745b1714d3SAlex Deucher }; 755b1714d3SAlex Deucher 768e36ed00SAlex Deucher enum radeon_hpd_id { 778e36ed00SAlex Deucher RADEON_HPD_1 = 0, 788e36ed00SAlex Deucher RADEON_HPD_2, 798e36ed00SAlex Deucher RADEON_HPD_3, 808e36ed00SAlex Deucher RADEON_HPD_4, 818e36ed00SAlex Deucher RADEON_HPD_5, 828e36ed00SAlex Deucher RADEON_HPD_6, 838e36ed00SAlex Deucher RADEON_HPD_NONE = 0xff, 848e36ed00SAlex Deucher }; 858e36ed00SAlex Deucher 86f376b94fSAlex Deucher #define RADEON_MAX_I2C_BUS 16 87f376b94fSAlex Deucher 889b9fe724SAlex Deucher /* radeon gpio-based i2c 899b9fe724SAlex Deucher * 1. "mask" reg and bits 909b9fe724SAlex Deucher * grabs the gpio pins for software use 919b9fe724SAlex Deucher * 0=not held 1=held 929b9fe724SAlex Deucher * 2. "a" reg and bits 939b9fe724SAlex Deucher * output pin value 949b9fe724SAlex Deucher * 0=low 1=high 959b9fe724SAlex Deucher * 3. "en" reg and bits 969b9fe724SAlex Deucher * sets the pin direction 979b9fe724SAlex Deucher * 0=input 1=output 989b9fe724SAlex Deucher * 4. "y" reg and bits 999b9fe724SAlex Deucher * input pin value 1009b9fe724SAlex Deucher * 0=low 1=high 1019b9fe724SAlex Deucher */ 102771fe6b9SJerome Glisse struct radeon_i2c_bus_rec { 103771fe6b9SJerome Glisse bool valid; 1046a93cb25SAlex Deucher /* id used by atom */ 1056a93cb25SAlex Deucher uint8_t i2c_id; 106bcc1c2a1SAlex Deucher /* id used by atom */ 1078e36ed00SAlex Deucher enum radeon_hpd_id hpd; 1086a93cb25SAlex Deucher /* can be used with hw i2c engine */ 1096a93cb25SAlex Deucher bool hw_capable; 1106a93cb25SAlex Deucher /* uses multi-media i2c engine */ 1116a93cb25SAlex Deucher bool mm_i2c; 1126a93cb25SAlex Deucher /* regs and bits */ 113771fe6b9SJerome Glisse uint32_t mask_clk_reg; 114771fe6b9SJerome Glisse uint32_t mask_data_reg; 115771fe6b9SJerome Glisse uint32_t a_clk_reg; 116771fe6b9SJerome Glisse uint32_t a_data_reg; 1179b9fe724SAlex Deucher uint32_t en_clk_reg; 1189b9fe724SAlex Deucher uint32_t en_data_reg; 1199b9fe724SAlex Deucher uint32_t y_clk_reg; 1209b9fe724SAlex Deucher uint32_t y_data_reg; 121771fe6b9SJerome Glisse uint32_t mask_clk_mask; 122771fe6b9SJerome Glisse uint32_t mask_data_mask; 123771fe6b9SJerome Glisse uint32_t a_clk_mask; 124771fe6b9SJerome Glisse uint32_t a_data_mask; 1259b9fe724SAlex Deucher uint32_t en_clk_mask; 1269b9fe724SAlex Deucher uint32_t en_data_mask; 1279b9fe724SAlex Deucher uint32_t y_clk_mask; 1289b9fe724SAlex Deucher uint32_t y_data_mask; 129771fe6b9SJerome Glisse }; 130771fe6b9SJerome Glisse 131771fe6b9SJerome Glisse struct radeon_tmds_pll { 132771fe6b9SJerome Glisse uint32_t freq; 133771fe6b9SJerome Glisse uint32_t value; 134771fe6b9SJerome Glisse }; 135771fe6b9SJerome Glisse 136771fe6b9SJerome Glisse #define RADEON_MAX_BIOS_CONNECTOR 16 137771fe6b9SJerome Glisse 1387c27f87dSAlex Deucher /* pll flags */ 139771fe6b9SJerome Glisse #define RADEON_PLL_USE_BIOS_DIVS (1 << 0) 140771fe6b9SJerome Glisse #define RADEON_PLL_NO_ODD_POST_DIV (1 << 1) 141771fe6b9SJerome Glisse #define RADEON_PLL_USE_REF_DIV (1 << 2) 142771fe6b9SJerome Glisse #define RADEON_PLL_LEGACY (1 << 3) 1435480f727SDave Airlie #define RADEON_PLL_PREFER_LOW_REF_DIV (1 << 4) 1445480f727SDave Airlie #define RADEON_PLL_PREFER_HIGH_REF_DIV (1 << 5) 1455480f727SDave Airlie #define RADEON_PLL_PREFER_LOW_FB_DIV (1 << 6) 1465480f727SDave Airlie #define RADEON_PLL_PREFER_HIGH_FB_DIV (1 << 7) 1475480f727SDave Airlie #define RADEON_PLL_PREFER_LOW_POST_DIV (1 << 8) 1485480f727SDave Airlie #define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9) 1495480f727SDave Airlie #define RADEON_PLL_USE_FRAC_FB_DIV (1 << 10) 1505480f727SDave Airlie #define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11) 1515480f727SDave Airlie #define RADEON_PLL_USE_POST_DIV (1 << 12) 1525480f727SDave Airlie #define RADEON_PLL_IS_LCD (1 << 13) 1537c27f87dSAlex Deucher 154771fe6b9SJerome Glisse struct radeon_pll { 155fc10332bSAlex Deucher /* reference frequency */ 156fc10332bSAlex Deucher uint32_t reference_freq; 157fc10332bSAlex Deucher 158fc10332bSAlex Deucher /* fixed dividers */ 159fc10332bSAlex Deucher uint32_t reference_div; 160fc10332bSAlex Deucher uint32_t post_div; 161fc10332bSAlex Deucher 162fc10332bSAlex Deucher /* pll in/out limits */ 163771fe6b9SJerome Glisse uint32_t pll_in_min; 164771fe6b9SJerome Glisse uint32_t pll_in_max; 165771fe6b9SJerome Glisse uint32_t pll_out_min; 166771fe6b9SJerome Glisse uint32_t pll_out_max; 16786cb2bbfSAlex Deucher uint32_t lcd_pll_out_min; 16886cb2bbfSAlex Deucher uint32_t lcd_pll_out_max; 169fc10332bSAlex Deucher uint32_t best_vco; 170771fe6b9SJerome Glisse 171fc10332bSAlex Deucher /* divider limits */ 172771fe6b9SJerome Glisse uint32_t min_ref_div; 173771fe6b9SJerome Glisse uint32_t max_ref_div; 174771fe6b9SJerome Glisse uint32_t min_post_div; 175771fe6b9SJerome Glisse uint32_t max_post_div; 176771fe6b9SJerome Glisse uint32_t min_feedback_div; 177771fe6b9SJerome Glisse uint32_t max_feedback_div; 178771fe6b9SJerome Glisse uint32_t min_frac_feedback_div; 179771fe6b9SJerome Glisse uint32_t max_frac_feedback_div; 180fc10332bSAlex Deucher 181fc10332bSAlex Deucher /* flags for the current clock */ 182fc10332bSAlex Deucher uint32_t flags; 183fc10332bSAlex Deucher 184fc10332bSAlex Deucher /* pll id */ 185fc10332bSAlex Deucher uint32_t id; 186771fe6b9SJerome Glisse }; 187771fe6b9SJerome Glisse 188771fe6b9SJerome Glisse struct radeon_i2c_chan { 189771fe6b9SJerome Glisse struct i2c_adapter adapter; 190746c1aa4SDave Airlie struct drm_device *dev; 191746c1aa4SDave Airlie union { 192ac1aade6SAlex Deucher struct i2c_algo_bit_data bit; 193746c1aa4SDave Airlie struct i2c_algo_dp_aux_data dp; 194746c1aa4SDave Airlie } algo; 195771fe6b9SJerome Glisse struct radeon_i2c_bus_rec rec; 196771fe6b9SJerome Glisse }; 197771fe6b9SJerome Glisse 198771fe6b9SJerome Glisse /* mostly for macs, but really any system without connector tables */ 199771fe6b9SJerome Glisse enum radeon_connector_table { 200aa74fbb4SAlex Deucher CT_NONE = 0, 201771fe6b9SJerome Glisse CT_GENERIC, 202771fe6b9SJerome Glisse CT_IBOOK, 203771fe6b9SJerome Glisse CT_POWERBOOK_EXTERNAL, 204771fe6b9SJerome Glisse CT_POWERBOOK_INTERNAL, 205771fe6b9SJerome Glisse CT_POWERBOOK_VGA, 206771fe6b9SJerome Glisse CT_MINI_EXTERNAL, 207771fe6b9SJerome Glisse CT_MINI_INTERNAL, 208771fe6b9SJerome Glisse CT_IMAC_G5_ISIGHT, 209771fe6b9SJerome Glisse CT_EMAC, 21076a7142aSDave Airlie CT_RN50_POWER, 211aa74fbb4SAlex Deucher CT_MAC_X800, 212771fe6b9SJerome Glisse }; 213771fe6b9SJerome Glisse 214fcec570bSAlex Deucher enum radeon_dvo_chip { 215fcec570bSAlex Deucher DVO_SIL164, 216fcec570bSAlex Deucher DVO_SIL1178, 217fcec570bSAlex Deucher }; 218fcec570bSAlex Deucher 2198be48d92SDave Airlie struct radeon_fbdev; 22038651674SDave Airlie 221771fe6b9SJerome Glisse struct radeon_mode_info { 222771fe6b9SJerome Glisse struct atom_context *atom_context; 22361c4b24bSMathias Fröhlich struct card_info *atom_card_info; 224771fe6b9SJerome Glisse enum radeon_connector_table connector_table; 225771fe6b9SJerome Glisse bool mode_config_initialized; 226bcc1c2a1SAlex Deucher struct radeon_crtc *crtcs[6]; 227445282dbSDave Airlie /* DVI-I properties */ 228445282dbSDave Airlie struct drm_property *coherent_mode_property; 229445282dbSDave Airlie /* DAC enable load detect */ 230445282dbSDave Airlie struct drm_property *load_detect_property; 2315b1714d3SAlex Deucher /* TV standard */ 232445282dbSDave Airlie struct drm_property *tv_std_property; 233445282dbSDave Airlie /* legacy TMDS PLL detect */ 234445282dbSDave Airlie struct drm_property *tmds_pll_property; 2355b1714d3SAlex Deucher /* underscan */ 2365b1714d3SAlex Deucher struct drm_property *underscan_property; 2375bccf5e3SMarius Gröger struct drm_property *underscan_hborder_property; 2385bccf5e3SMarius Gröger struct drm_property *underscan_vborder_property; 2393c537889SAlex Deucher /* hardcoded DFP edid from BIOS */ 2403c537889SAlex Deucher struct edid *bios_hardcoded_edid; 24138651674SDave Airlie 24238651674SDave Airlie /* pointer to fbdev info structure */ 2438be48d92SDave Airlie struct radeon_fbdev *rfbdev; 244c93bb85bSJerome Glisse }; 245c93bb85bSJerome Glisse 2464ce001abSDave Airlie #define MAX_H_CODE_TIMING_LEN 32 2474ce001abSDave Airlie #define MAX_V_CODE_TIMING_LEN 32 2484ce001abSDave Airlie 2494ce001abSDave Airlie /* need to store these as reading 2504ce001abSDave Airlie back code tables is excessive */ 2514ce001abSDave Airlie struct radeon_tv_regs { 2524ce001abSDave Airlie uint32_t tv_uv_adr; 2534ce001abSDave Airlie uint32_t timing_cntl; 2544ce001abSDave Airlie uint32_t hrestart; 2554ce001abSDave Airlie uint32_t vrestart; 2564ce001abSDave Airlie uint32_t frestart; 2574ce001abSDave Airlie uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN]; 2584ce001abSDave Airlie uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN]; 2594ce001abSDave Airlie }; 2604ce001abSDave Airlie 261771fe6b9SJerome Glisse struct radeon_crtc { 262771fe6b9SJerome Glisse struct drm_crtc base; 263771fe6b9SJerome Glisse int crtc_id; 264771fe6b9SJerome Glisse u16 lut_r[256], lut_g[256], lut_b[256]; 265771fe6b9SJerome Glisse bool enabled; 266771fe6b9SJerome Glisse bool can_tile; 267771fe6b9SJerome Glisse uint32_t crtc_offset; 268771fe6b9SJerome Glisse struct drm_gem_object *cursor_bo; 269771fe6b9SJerome Glisse uint64_t cursor_addr; 270771fe6b9SJerome Glisse int cursor_width; 271771fe6b9SJerome Glisse int cursor_height; 2724162338aSDave Airlie uint32_t legacy_display_base_addr; 273c836e862SAlex Deucher uint32_t legacy_cursor_offset; 274c93bb85bSJerome Glisse enum radeon_rmx_type rmx_type; 2755b1714d3SAlex Deucher u8 h_border; 2765b1714d3SAlex Deucher u8 v_border; 277c93bb85bSJerome Glisse fixed20_12 vsc; 278c93bb85bSJerome Glisse fixed20_12 hsc; 279de2103e4SAlex Deucher struct drm_display_mode native_mode; 280bcc1c2a1SAlex Deucher int pll_id; 281771fe6b9SJerome Glisse }; 282771fe6b9SJerome Glisse 283771fe6b9SJerome Glisse struct radeon_encoder_primary_dac { 284771fe6b9SJerome Glisse /* legacy primary dac */ 285771fe6b9SJerome Glisse uint32_t ps2_pdac_adj; 286771fe6b9SJerome Glisse }; 287771fe6b9SJerome Glisse 288771fe6b9SJerome Glisse struct radeon_encoder_lvds { 289771fe6b9SJerome Glisse /* legacy lvds */ 290771fe6b9SJerome Glisse uint16_t panel_vcc_delay; 291771fe6b9SJerome Glisse uint8_t panel_pwr_delay; 292771fe6b9SJerome Glisse uint8_t panel_digon_delay; 293771fe6b9SJerome Glisse uint8_t panel_blon_delay; 294771fe6b9SJerome Glisse uint16_t panel_ref_divider; 295771fe6b9SJerome Glisse uint8_t panel_post_divider; 296771fe6b9SJerome Glisse uint16_t panel_fb_divider; 297771fe6b9SJerome Glisse bool use_bios_dividers; 298771fe6b9SJerome Glisse uint32_t lvds_gen_cntl; 299771fe6b9SJerome Glisse /* panel mode */ 300de2103e4SAlex Deucher struct drm_display_mode native_mode; 301771fe6b9SJerome Glisse }; 302771fe6b9SJerome Glisse 303771fe6b9SJerome Glisse struct radeon_encoder_tv_dac { 304771fe6b9SJerome Glisse /* legacy tv dac */ 305771fe6b9SJerome Glisse uint32_t ps2_tvdac_adj; 306771fe6b9SJerome Glisse uint32_t ntsc_tvdac_adj; 307771fe6b9SJerome Glisse uint32_t pal_tvdac_adj; 308771fe6b9SJerome Glisse 3094ce001abSDave Airlie int h_pos; 3104ce001abSDave Airlie int v_pos; 3114ce001abSDave Airlie int h_size; 3124ce001abSDave Airlie int supported_tv_stds; 3134ce001abSDave Airlie bool tv_on; 314771fe6b9SJerome Glisse enum radeon_tv_std tv_std; 3154ce001abSDave Airlie struct radeon_tv_regs tv; 316771fe6b9SJerome Glisse }; 317771fe6b9SJerome Glisse 318771fe6b9SJerome Glisse struct radeon_encoder_int_tmds { 319771fe6b9SJerome Glisse /* legacy int tmds */ 320771fe6b9SJerome Glisse struct radeon_tmds_pll tmds_pll[4]; 321771fe6b9SJerome Glisse }; 322771fe6b9SJerome Glisse 323fcec570bSAlex Deucher struct radeon_encoder_ext_tmds { 324fcec570bSAlex Deucher /* tmds over dvo */ 325fcec570bSAlex Deucher struct radeon_i2c_chan *i2c_bus; 326fcec570bSAlex Deucher uint8_t slave_addr; 327fcec570bSAlex Deucher enum radeon_dvo_chip dvo_chip; 328fcec570bSAlex Deucher }; 329fcec570bSAlex Deucher 330ebbe1cb9SAlex Deucher /* spread spectrum */ 331ebbe1cb9SAlex Deucher struct radeon_atom_ss { 332ebbe1cb9SAlex Deucher uint16_t percentage; 333ebbe1cb9SAlex Deucher uint8_t type; 334ba032a58SAlex Deucher uint16_t step; 335ebbe1cb9SAlex Deucher uint8_t delay; 336ebbe1cb9SAlex Deucher uint8_t range; 337ebbe1cb9SAlex Deucher uint8_t refdiv; 338ba032a58SAlex Deucher /* asic_ss */ 339ba032a58SAlex Deucher uint16_t rate; 340ba032a58SAlex Deucher uint16_t amount; 341ebbe1cb9SAlex Deucher }; 342ebbe1cb9SAlex Deucher 343771fe6b9SJerome Glisse struct radeon_encoder_atom_dig { 3445137ee94SAlex Deucher bool linkb; 345771fe6b9SJerome Glisse /* atom dig */ 346771fe6b9SJerome Glisse bool coherent_mode; 347ba032a58SAlex Deucher int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */ 348ba032a58SAlex Deucher /* atom lvds/edp */ 349ba032a58SAlex Deucher uint32_t lcd_misc; 350771fe6b9SJerome Glisse uint16_t panel_pwr_delay; 351ba032a58SAlex Deucher uint32_t lcd_ss_id; 352771fe6b9SJerome Glisse /* panel mode */ 353de2103e4SAlex Deucher struct drm_display_mode native_mode; 354771fe6b9SJerome Glisse }; 355771fe6b9SJerome Glisse 3564ce001abSDave Airlie struct radeon_encoder_atom_dac { 3574ce001abSDave Airlie enum radeon_tv_std tv_std; 3584ce001abSDave Airlie }; 3594ce001abSDave Airlie 360771fe6b9SJerome Glisse struct radeon_encoder { 361771fe6b9SJerome Glisse struct drm_encoder base; 3625137ee94SAlex Deucher uint32_t encoder_enum; 363771fe6b9SJerome Glisse uint32_t encoder_id; 364771fe6b9SJerome Glisse uint32_t devices; 3654ce001abSDave Airlie uint32_t active_device; 366771fe6b9SJerome Glisse uint32_t flags; 367771fe6b9SJerome Glisse uint32_t pixel_clock; 368771fe6b9SJerome Glisse enum radeon_rmx_type rmx_type; 3695b1714d3SAlex Deucher enum radeon_underscan_type underscan_type; 3705bccf5e3SMarius Gröger uint32_t underscan_hborder; 3715bccf5e3SMarius Gröger uint32_t underscan_vborder; 372de2103e4SAlex Deucher struct drm_display_mode native_mode; 373771fe6b9SJerome Glisse void *enc_priv; 37458bd0863SChristian König int audio_polling_active; 375dafc3bd5SChristian Koenig int hdmi_offset; 376808032eeSRafał Miłecki int hdmi_config_offset; 377dafc3bd5SChristian Koenig int hdmi_audio_workaround; 378dafc3bd5SChristian Koenig int hdmi_buffer_status; 379771fe6b9SJerome Glisse }; 380771fe6b9SJerome Glisse 381771fe6b9SJerome Glisse struct radeon_connector_atom_dig { 382771fe6b9SJerome Glisse uint32_t igp_lane_info; 3834143e919SAlex Deucher /* displayport */ 384746c1aa4SDave Airlie struct radeon_i2c_chan *dp_i2c_bus; 3851a66c95aSAlex Deucher u8 dpcd[8]; 3864143e919SAlex Deucher u8 dp_sink_type; 3875801ead6SAlex Deucher int dp_clock; 3885801ead6SAlex Deucher int dp_lane_count; 389771fe6b9SJerome Glisse }; 390771fe6b9SJerome Glisse 391eed45b30SAlex Deucher struct radeon_gpio_rec { 392eed45b30SAlex Deucher bool valid; 393eed45b30SAlex Deucher u8 id; 394eed45b30SAlex Deucher u32 reg; 395eed45b30SAlex Deucher u32 mask; 396eed45b30SAlex Deucher }; 397eed45b30SAlex Deucher 398eed45b30SAlex Deucher struct radeon_hpd { 399eed45b30SAlex Deucher enum radeon_hpd_id hpd; 400eed45b30SAlex Deucher u8 plugged_state; 401eed45b30SAlex Deucher struct radeon_gpio_rec gpio; 402eed45b30SAlex Deucher }; 403eed45b30SAlex Deucher 40426b5bc98SAlex Deucher struct radeon_router { 40526b5bc98SAlex Deucher bool valid; 40626b5bc98SAlex Deucher u32 router_id; 40726b5bc98SAlex Deucher struct radeon_i2c_bus_rec i2c_info; 40826b5bc98SAlex Deucher u8 i2c_addr; 40926b5bc98SAlex Deucher u8 mux_type; 41026b5bc98SAlex Deucher u8 mux_control_pin; 41126b5bc98SAlex Deucher u8 mux_state; 41226b5bc98SAlex Deucher }; 41326b5bc98SAlex Deucher 414771fe6b9SJerome Glisse struct radeon_connector { 415771fe6b9SJerome Glisse struct drm_connector base; 416771fe6b9SJerome Glisse uint32_t connector_id; 417771fe6b9SJerome Glisse uint32_t devices; 418771fe6b9SJerome Glisse struct radeon_i2c_chan *ddc_bus; 4195b1714d3SAlex Deucher /* some systems have an hdmi and vga port with a shared ddc line */ 4200294cf4fSAlex Deucher bool shared_ddc; 4214ce001abSDave Airlie bool use_digital; 4224ce001abSDave Airlie /* we need to mind the EDID between detect 4234ce001abSDave Airlie and get modes due to analog/digital/tvencoder */ 4244ce001abSDave Airlie struct edid *edid; 425771fe6b9SJerome Glisse void *con_priv; 426445282dbSDave Airlie bool dac_load_detect; 427b75fad06SAlex Deucher uint16_t connector_object_id; 428eed45b30SAlex Deucher struct radeon_hpd hpd; 42926b5bc98SAlex Deucher struct radeon_router router; 43026b5bc98SAlex Deucher struct radeon_i2c_chan *router_bus; 431771fe6b9SJerome Glisse }; 432771fe6b9SJerome Glisse 433771fe6b9SJerome Glisse struct radeon_framebuffer { 434771fe6b9SJerome Glisse struct drm_framebuffer base; 435771fe6b9SJerome Glisse struct drm_gem_object *obj; 436771fe6b9SJerome Glisse }; 437771fe6b9SJerome Glisse 4386383cf7dSMario Kleiner /* radeon_get_crtc_scanoutpos() return flags */ 4396383cf7dSMario Kleiner #define RADEON_SCANOUTPOS_VALID (1 << 0) 4406383cf7dSMario Kleiner #define RADEON_SCANOUTPOS_INVBL (1 << 1) 4416383cf7dSMario Kleiner #define RADEON_SCANOUTPOS_ACCURATE (1 << 2) 4426383cf7dSMario Kleiner 443d79766faSAlex Deucher extern enum radeon_tv_std 444d79766faSAlex Deucher radeon_combios_get_tv_info(struct radeon_device *rdev); 445d79766faSAlex Deucher extern enum radeon_tv_std 446d79766faSAlex Deucher radeon_atombios_get_tv_info(struct radeon_device *rdev); 447d79766faSAlex Deucher 4485b1714d3SAlex Deucher extern struct drm_connector * 4495b1714d3SAlex Deucher radeon_get_connector_for_encoder(struct drm_encoder *encoder); 4505b1714d3SAlex Deucher 451d4877cf2SAlex Deucher extern void radeon_connector_hotplug(struct drm_connector *connector); 452d4877cf2SAlex Deucher extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector); 4535801ead6SAlex Deucher extern int radeon_dp_mode_valid_helper(struct radeon_connector *radeon_connector, 4545801ead6SAlex Deucher struct drm_display_mode *mode); 4555801ead6SAlex Deucher extern void radeon_dp_set_link_config(struct drm_connector *connector, 4565801ead6SAlex Deucher struct drm_display_mode *mode); 4575801ead6SAlex Deucher extern void dp_link_train(struct drm_encoder *encoder, 4585801ead6SAlex Deucher struct drm_connector *connector); 4594143e919SAlex Deucher extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector); 4609fa05c98SAlex Deucher extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector); 461bcc1c2a1SAlex Deucher extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action); 4625801ead6SAlex Deucher extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder, 4635801ead6SAlex Deucher int action, uint8_t lane_num, 4645801ead6SAlex Deucher uint8_t lane_set); 465746c1aa4SDave Airlie extern int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode, 466746c1aa4SDave Airlie uint8_t write_byte, uint8_t *read_byte); 467746c1aa4SDave Airlie 468f376b94fSAlex Deucher extern void radeon_i2c_init(struct radeon_device *rdev); 469f376b94fSAlex Deucher extern void radeon_i2c_fini(struct radeon_device *rdev); 470f376b94fSAlex Deucher extern void radeon_combios_i2c_init(struct radeon_device *rdev); 471f376b94fSAlex Deucher extern void radeon_atombios_i2c_init(struct radeon_device *rdev); 472f376b94fSAlex Deucher extern void radeon_i2c_add(struct radeon_device *rdev, 473f376b94fSAlex Deucher struct radeon_i2c_bus_rec *rec, 474f376b94fSAlex Deucher const char *name); 475f376b94fSAlex Deucher extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev, 476f376b94fSAlex Deucher struct radeon_i2c_bus_rec *i2c_bus); 477746c1aa4SDave Airlie extern struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev, 4786a93cb25SAlex Deucher struct radeon_i2c_bus_rec *rec, 4796a93cb25SAlex Deucher const char *name); 480771fe6b9SJerome Glisse extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev, 481771fe6b9SJerome Glisse struct radeon_i2c_bus_rec *rec, 482771fe6b9SJerome Glisse const char *name); 483771fe6b9SJerome Glisse extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c); 4845a6f98f5SAlex Deucher extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus, 485fcec570bSAlex Deucher u8 slave_addr, 486fcec570bSAlex Deucher u8 addr, 487fcec570bSAlex Deucher u8 *val); 4885a6f98f5SAlex Deucher extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c, 489fcec570bSAlex Deucher u8 slave_addr, 490fcec570bSAlex Deucher u8 addr, 491fcec570bSAlex Deucher u8 val); 49226b5bc98SAlex Deucher extern void radeon_router_select_port(struct radeon_connector *radeon_connector); 493771fe6b9SJerome Glisse extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector); 494771fe6b9SJerome Glisse extern int radeon_ddc_get_modes(struct radeon_connector *radeon_connector); 495771fe6b9SJerome Glisse 496771fe6b9SJerome Glisse extern struct drm_encoder *radeon_best_encoder(struct drm_connector *connector); 497771fe6b9SJerome Glisse 498ba032a58SAlex Deucher extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev, 499ba032a58SAlex Deucher struct radeon_atom_ss *ss, 500ba032a58SAlex Deucher int id); 501ba032a58SAlex Deucher extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev, 502ba032a58SAlex Deucher struct radeon_atom_ss *ss, 503ba032a58SAlex Deucher int id, u32 clock); 504ba032a58SAlex Deucher 505771fe6b9SJerome Glisse extern void radeon_compute_pll(struct radeon_pll *pll, 506771fe6b9SJerome Glisse uint64_t freq, 507771fe6b9SJerome Glisse uint32_t *dot_clock_p, 508771fe6b9SJerome Glisse uint32_t *fb_div_p, 509771fe6b9SJerome Glisse uint32_t *frac_fb_div_p, 510771fe6b9SJerome Glisse uint32_t *ref_div_p, 511fc10332bSAlex Deucher uint32_t *post_div_p); 512771fe6b9SJerome Glisse 5131f3b6a45SDave Airlie extern void radeon_setup_encoder_clones(struct drm_device *dev); 5141f3b6a45SDave Airlie 515771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index); 516771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv); 517771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv); 518771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index); 519771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index); 520771fe6b9SJerome Glisse extern void atombios_external_tmds_setup(struct drm_encoder *encoder, int action); 52132f48ffeSAlex Deucher extern void atombios_digital_setup(struct drm_encoder *encoder, int action); 522771fe6b9SJerome Glisse extern int atombios_get_encoder_mode(struct drm_encoder *encoder); 5234ce001abSDave Airlie extern void radeon_encoder_set_active_device(struct drm_encoder *encoder); 524771fe6b9SJerome Glisse 525771fe6b9SJerome Glisse extern void radeon_crtc_load_lut(struct drm_crtc *crtc); 526771fe6b9SJerome Glisse extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y, 527771fe6b9SJerome Glisse struct drm_framebuffer *old_fb); 5284dd19b0dSChris Ball extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc, 5294dd19b0dSChris Ball struct drm_framebuffer *fb, 53021c74a8eSJason Wessel int x, int y, 53121c74a8eSJason Wessel enum mode_set_atomic state); 532771fe6b9SJerome Glisse extern int atombios_crtc_mode_set(struct drm_crtc *crtc, 533771fe6b9SJerome Glisse struct drm_display_mode *mode, 534771fe6b9SJerome Glisse struct drm_display_mode *adjusted_mode, 535771fe6b9SJerome Glisse int x, int y, 536771fe6b9SJerome Glisse struct drm_framebuffer *old_fb); 537771fe6b9SJerome Glisse extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode); 538771fe6b9SJerome Glisse 539771fe6b9SJerome Glisse extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y, 540771fe6b9SJerome Glisse struct drm_framebuffer *old_fb); 5414dd19b0dSChris Ball extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc, 5424dd19b0dSChris Ball struct drm_framebuffer *fb, 54321c74a8eSJason Wessel int x, int y, 54421c74a8eSJason Wessel enum mode_set_atomic state); 5454dd19b0dSChris Ball extern int radeon_crtc_do_set_base(struct drm_crtc *crtc, 5464dd19b0dSChris Ball struct drm_framebuffer *fb, 5474dd19b0dSChris Ball int x, int y, int atomic); 548771fe6b9SJerome Glisse extern int radeon_crtc_cursor_set(struct drm_crtc *crtc, 549771fe6b9SJerome Glisse struct drm_file *file_priv, 550771fe6b9SJerome Glisse uint32_t handle, 551771fe6b9SJerome Glisse uint32_t width, 552771fe6b9SJerome Glisse uint32_t height); 553771fe6b9SJerome Glisse extern int radeon_crtc_cursor_move(struct drm_crtc *crtc, 554771fe6b9SJerome Glisse int x, int y); 555771fe6b9SJerome Glisse 5566383cf7dSMario Kleiner extern int radeon_get_crtc_scanoutpos(struct radeon_device *rdev, int crtc, int *vpos, int *hpos); 5576383cf7dSMario Kleiner 5583c537889SAlex Deucher extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev); 5593c537889SAlex Deucher extern struct edid * 5603c537889SAlex Deucher radeon_combios_get_hardcoded_edid(struct radeon_device *rdev); 561771fe6b9SJerome Glisse extern bool radeon_atom_get_clock_info(struct drm_device *dev); 562771fe6b9SJerome Glisse extern bool radeon_combios_get_clock_info(struct drm_device *dev); 563771fe6b9SJerome Glisse extern struct radeon_encoder_atom_dig * 564771fe6b9SJerome Glisse radeon_atombios_get_lvds_info(struct radeon_encoder *encoder); 565fcec570bSAlex Deucher extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder, 566445282dbSDave Airlie struct radeon_encoder_int_tmds *tmds); 567fcec570bSAlex Deucher extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder, 568445282dbSDave Airlie struct radeon_encoder_int_tmds *tmds); 569fcec570bSAlex Deucher extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder, 570445282dbSDave Airlie struct radeon_encoder_int_tmds *tmds); 571fcec570bSAlex Deucher extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder, 572fcec570bSAlex Deucher struct radeon_encoder_ext_tmds *tmds); 573fcec570bSAlex Deucher extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder, 574fcec570bSAlex Deucher struct radeon_encoder_ext_tmds *tmds); 5756fe7ac3fSAlex Deucher extern struct radeon_encoder_primary_dac * 5766fe7ac3fSAlex Deucher radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder); 5776fe7ac3fSAlex Deucher extern struct radeon_encoder_tv_dac * 5786fe7ac3fSAlex Deucher radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder); 579771fe6b9SJerome Glisse extern struct radeon_encoder_lvds * 580771fe6b9SJerome Glisse radeon_combios_get_lvds_info(struct radeon_encoder *encoder); 581771fe6b9SJerome Glisse extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder); 582771fe6b9SJerome Glisse extern struct radeon_encoder_tv_dac * 583771fe6b9SJerome Glisse radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder); 584771fe6b9SJerome Glisse extern struct radeon_encoder_primary_dac * 585771fe6b9SJerome Glisse radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder); 586fcec570bSAlex Deucher extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder); 587fcec570bSAlex Deucher extern void radeon_external_tmds_setup(struct drm_encoder *encoder); 588771fe6b9SJerome Glisse extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock); 589771fe6b9SJerome Glisse extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev); 590771fe6b9SJerome Glisse extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock); 591771fe6b9SJerome Glisse extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev); 592f657c2a7SYang Zhao extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev); 593f657c2a7SYang Zhao extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev); 594771fe6b9SJerome Glisse extern void 595771fe6b9SJerome Glisse radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc); 596771fe6b9SJerome Glisse extern void 597771fe6b9SJerome Glisse radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on); 598771fe6b9SJerome Glisse extern void 599771fe6b9SJerome Glisse radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc); 600771fe6b9SJerome Glisse extern void 601771fe6b9SJerome Glisse radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on); 602771fe6b9SJerome Glisse extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green, 603771fe6b9SJerome Glisse u16 blue, int regno); 604b8c00ac5SDave Airlie extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green, 605b8c00ac5SDave Airlie u16 *blue, int regno); 60638651674SDave Airlie void radeon_framebuffer_init(struct drm_device *dev, 60738651674SDave Airlie struct radeon_framebuffer *rfb, 608771fe6b9SJerome Glisse struct drm_mode_fb_cmd *mode_cmd, 609771fe6b9SJerome Glisse struct drm_gem_object *obj); 610771fe6b9SJerome Glisse 611771fe6b9SJerome Glisse int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb); 612771fe6b9SJerome Glisse bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev); 613771fe6b9SJerome Glisse bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev); 614771fe6b9SJerome Glisse void radeon_atombios_init_crtc(struct drm_device *dev, 615771fe6b9SJerome Glisse struct radeon_crtc *radeon_crtc); 616771fe6b9SJerome Glisse void radeon_legacy_init_crtc(struct drm_device *dev, 617771fe6b9SJerome Glisse struct radeon_crtc *radeon_crtc); 618771fe6b9SJerome Glisse 619771fe6b9SJerome Glisse void radeon_get_clock_info(struct drm_device *dev); 620771fe6b9SJerome Glisse 621771fe6b9SJerome Glisse extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev); 622771fe6b9SJerome Glisse extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev); 623771fe6b9SJerome Glisse 624771fe6b9SJerome Glisse void radeon_enc_destroy(struct drm_encoder *encoder); 625771fe6b9SJerome Glisse void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj); 626771fe6b9SJerome Glisse void radeon_combios_asic_init(struct drm_device *dev); 627c93bb85bSJerome Glisse bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc, 628c93bb85bSJerome Glisse struct drm_display_mode *mode, 629c93bb85bSJerome Glisse struct drm_display_mode *adjusted_mode); 6303515387bSAlex Deucher void radeon_panel_mode_fixup(struct drm_encoder *encoder, 6313515387bSAlex Deucher struct drm_display_mode *adjusted_mode); 6324ce001abSDave Airlie void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc); 633771fe6b9SJerome Glisse 6344ce001abSDave Airlie /* legacy tv */ 6354ce001abSDave Airlie void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder, 6364ce001abSDave Airlie uint32_t *h_total_disp, uint32_t *h_sync_strt_wid, 6374ce001abSDave Airlie uint32_t *v_total_disp, uint32_t *v_sync_strt_wid); 6384ce001abSDave Airlie void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder, 6394ce001abSDave Airlie uint32_t *htotal_cntl, uint32_t *ppll_ref_div, 6404ce001abSDave Airlie uint32_t *ppll_div_3, uint32_t *pixclks_cntl); 6414ce001abSDave Airlie void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder, 6424ce001abSDave Airlie uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div, 6434ce001abSDave Airlie uint32_t *p2pll_div_0, uint32_t *pixclks_cntl); 6444ce001abSDave Airlie void radeon_legacy_tv_mode_set(struct drm_encoder *encoder, 6454ce001abSDave Airlie struct drm_display_mode *mode, 6464ce001abSDave Airlie struct drm_display_mode *adjusted_mode); 64738651674SDave Airlie 64838651674SDave Airlie /* fbdev layer */ 64938651674SDave Airlie int radeon_fbdev_init(struct radeon_device *rdev); 65038651674SDave Airlie void radeon_fbdev_fini(struct radeon_device *rdev); 65138651674SDave Airlie void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state); 65238651674SDave Airlie int radeon_fbdev_total_size(struct radeon_device *rdev); 65338651674SDave Airlie bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj); 654eb1f8e4fSDave Airlie 655eb1f8e4fSDave Airlie void radeon_fb_output_poll_changed(struct radeon_device *rdev); 656771fe6b9SJerome Glisse #endif 657