1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
3771fe6b9SJerome Glisse  *                VA Linux Systems Inc., Fremont, California.
4771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Original Authors:
25771fe6b9SJerome Glisse  *   Kevin E. Martin, Rickard E. Faith, Alan Hourihane
26771fe6b9SJerome Glisse  *
27771fe6b9SJerome Glisse  * Kernel port Author: Dave Airlie
28771fe6b9SJerome Glisse  */
29771fe6b9SJerome Glisse 
30771fe6b9SJerome Glisse #ifndef RADEON_MODE_H
31771fe6b9SJerome Glisse #define RADEON_MODE_H
32771fe6b9SJerome Glisse 
33760285e7SDavid Howells #include <drm/drm_crtc.h>
34760285e7SDavid Howells #include <drm/drm_edid.h>
35760285e7SDavid Howells #include <drm/drm_dp_helper.h>
36760285e7SDavid Howells #include <drm/drm_fixed.h>
37760285e7SDavid Howells #include <drm/drm_crtc_helper.h>
38771fe6b9SJerome Glisse #include <linux/i2c.h>
39771fe6b9SJerome Glisse #include <linux/i2c-algo-bit.h>
40c93bb85bSJerome Glisse 
4138651674SDave Airlie struct radeon_bo;
42c93bb85bSJerome Glisse struct radeon_device;
43771fe6b9SJerome Glisse 
44771fe6b9SJerome Glisse #define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
45771fe6b9SJerome Glisse #define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
46771fe6b9SJerome Glisse #define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
47771fe6b9SJerome Glisse #define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
48771fe6b9SJerome Glisse 
49771fe6b9SJerome Glisse enum radeon_rmx_type {
50771fe6b9SJerome Glisse 	RMX_OFF,
51771fe6b9SJerome Glisse 	RMX_FULL,
52771fe6b9SJerome Glisse 	RMX_CENTER,
53771fe6b9SJerome Glisse 	RMX_ASPECT
54771fe6b9SJerome Glisse };
55771fe6b9SJerome Glisse 
56771fe6b9SJerome Glisse enum radeon_tv_std {
57771fe6b9SJerome Glisse 	TV_STD_NTSC,
58771fe6b9SJerome Glisse 	TV_STD_PAL,
59771fe6b9SJerome Glisse 	TV_STD_PAL_M,
60771fe6b9SJerome Glisse 	TV_STD_PAL_60,
61771fe6b9SJerome Glisse 	TV_STD_NTSC_J,
62771fe6b9SJerome Glisse 	TV_STD_SCART_PAL,
63771fe6b9SJerome Glisse 	TV_STD_SECAM,
64771fe6b9SJerome Glisse 	TV_STD_PAL_CN,
65d79766faSAlex Deucher 	TV_STD_PAL_N,
66771fe6b9SJerome Glisse };
67771fe6b9SJerome Glisse 
685b1714d3SAlex Deucher enum radeon_underscan_type {
695b1714d3SAlex Deucher 	UNDERSCAN_OFF,
705b1714d3SAlex Deucher 	UNDERSCAN_ON,
715b1714d3SAlex Deucher 	UNDERSCAN_AUTO,
725b1714d3SAlex Deucher };
735b1714d3SAlex Deucher 
748e36ed00SAlex Deucher enum radeon_hpd_id {
758e36ed00SAlex Deucher 	RADEON_HPD_1 = 0,
768e36ed00SAlex Deucher 	RADEON_HPD_2,
778e36ed00SAlex Deucher 	RADEON_HPD_3,
788e36ed00SAlex Deucher 	RADEON_HPD_4,
798e36ed00SAlex Deucher 	RADEON_HPD_5,
808e36ed00SAlex Deucher 	RADEON_HPD_6,
818e36ed00SAlex Deucher 	RADEON_HPD_NONE = 0xff,
828e36ed00SAlex Deucher };
838e36ed00SAlex Deucher 
84f376b94fSAlex Deucher #define RADEON_MAX_I2C_BUS 16
85f376b94fSAlex Deucher 
869b9fe724SAlex Deucher /* radeon gpio-based i2c
879b9fe724SAlex Deucher  * 1. "mask" reg and bits
889b9fe724SAlex Deucher  *    grabs the gpio pins for software use
899b9fe724SAlex Deucher  *    0=not held  1=held
909b9fe724SAlex Deucher  * 2. "a" reg and bits
919b9fe724SAlex Deucher  *    output pin value
929b9fe724SAlex Deucher  *    0=low 1=high
939b9fe724SAlex Deucher  * 3. "en" reg and bits
949b9fe724SAlex Deucher  *    sets the pin direction
959b9fe724SAlex Deucher  *    0=input 1=output
969b9fe724SAlex Deucher  * 4. "y" reg and bits
979b9fe724SAlex Deucher  *    input pin value
989b9fe724SAlex Deucher  *    0=low 1=high
999b9fe724SAlex Deucher  */
100771fe6b9SJerome Glisse struct radeon_i2c_bus_rec {
101771fe6b9SJerome Glisse 	bool valid;
1026a93cb25SAlex Deucher 	/* id used by atom */
1036a93cb25SAlex Deucher 	uint8_t i2c_id;
104bcc1c2a1SAlex Deucher 	/* id used by atom */
1058e36ed00SAlex Deucher 	enum radeon_hpd_id hpd;
1066a93cb25SAlex Deucher 	/* can be used with hw i2c engine */
1076a93cb25SAlex Deucher 	bool hw_capable;
1086a93cb25SAlex Deucher 	/* uses multi-media i2c engine */
1096a93cb25SAlex Deucher 	bool mm_i2c;
1106a93cb25SAlex Deucher 	/* regs and bits */
111771fe6b9SJerome Glisse 	uint32_t mask_clk_reg;
112771fe6b9SJerome Glisse 	uint32_t mask_data_reg;
113771fe6b9SJerome Glisse 	uint32_t a_clk_reg;
114771fe6b9SJerome Glisse 	uint32_t a_data_reg;
1159b9fe724SAlex Deucher 	uint32_t en_clk_reg;
1169b9fe724SAlex Deucher 	uint32_t en_data_reg;
1179b9fe724SAlex Deucher 	uint32_t y_clk_reg;
1189b9fe724SAlex Deucher 	uint32_t y_data_reg;
119771fe6b9SJerome Glisse 	uint32_t mask_clk_mask;
120771fe6b9SJerome Glisse 	uint32_t mask_data_mask;
121771fe6b9SJerome Glisse 	uint32_t a_clk_mask;
122771fe6b9SJerome Glisse 	uint32_t a_data_mask;
1239b9fe724SAlex Deucher 	uint32_t en_clk_mask;
1249b9fe724SAlex Deucher 	uint32_t en_data_mask;
1259b9fe724SAlex Deucher 	uint32_t y_clk_mask;
1269b9fe724SAlex Deucher 	uint32_t y_data_mask;
127771fe6b9SJerome Glisse };
128771fe6b9SJerome Glisse 
129771fe6b9SJerome Glisse struct radeon_tmds_pll {
130771fe6b9SJerome Glisse     uint32_t freq;
131771fe6b9SJerome Glisse     uint32_t value;
132771fe6b9SJerome Glisse };
133771fe6b9SJerome Glisse 
134771fe6b9SJerome Glisse #define RADEON_MAX_BIOS_CONNECTOR 16
135771fe6b9SJerome Glisse 
1367c27f87dSAlex Deucher /* pll flags */
137771fe6b9SJerome Glisse #define RADEON_PLL_USE_BIOS_DIVS        (1 << 0)
138771fe6b9SJerome Glisse #define RADEON_PLL_NO_ODD_POST_DIV      (1 << 1)
139771fe6b9SJerome Glisse #define RADEON_PLL_USE_REF_DIV          (1 << 2)
140771fe6b9SJerome Glisse #define RADEON_PLL_LEGACY               (1 << 3)
141771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_LOW_REF_DIV   (1 << 4)
142771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_HIGH_REF_DIV  (1 << 5)
143771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_LOW_FB_DIV    (1 << 6)
144771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_HIGH_FB_DIV   (1 << 7)
145771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_LOW_POST_DIV  (1 << 8)
146771fe6b9SJerome Glisse #define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
147771fe6b9SJerome Glisse #define RADEON_PLL_USE_FRAC_FB_DIV      (1 << 10)
148d0e275a9SAlex Deucher #define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
149fc10332bSAlex Deucher #define RADEON_PLL_USE_POST_DIV         (1 << 12)
15086cb2bbfSAlex Deucher #define RADEON_PLL_IS_LCD               (1 << 13)
151f523f74eSAlex Deucher #define RADEON_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
152771fe6b9SJerome Glisse 
153771fe6b9SJerome Glisse struct radeon_pll {
154fc10332bSAlex Deucher 	/* reference frequency */
155fc10332bSAlex Deucher 	uint32_t reference_freq;
156fc10332bSAlex Deucher 
157fc10332bSAlex Deucher 	/* fixed dividers */
158fc10332bSAlex Deucher 	uint32_t reference_div;
159fc10332bSAlex Deucher 	uint32_t post_div;
160fc10332bSAlex Deucher 
161fc10332bSAlex Deucher 	/* pll in/out limits */
162771fe6b9SJerome Glisse 	uint32_t pll_in_min;
163771fe6b9SJerome Glisse 	uint32_t pll_in_max;
164771fe6b9SJerome Glisse 	uint32_t pll_out_min;
165771fe6b9SJerome Glisse 	uint32_t pll_out_max;
16686cb2bbfSAlex Deucher 	uint32_t lcd_pll_out_min;
16786cb2bbfSAlex Deucher 	uint32_t lcd_pll_out_max;
168fc10332bSAlex Deucher 	uint32_t best_vco;
169771fe6b9SJerome Glisse 
170fc10332bSAlex Deucher 	/* divider limits */
171771fe6b9SJerome Glisse 	uint32_t min_ref_div;
172771fe6b9SJerome Glisse 	uint32_t max_ref_div;
173771fe6b9SJerome Glisse 	uint32_t min_post_div;
174771fe6b9SJerome Glisse 	uint32_t max_post_div;
175771fe6b9SJerome Glisse 	uint32_t min_feedback_div;
176771fe6b9SJerome Glisse 	uint32_t max_feedback_div;
177771fe6b9SJerome Glisse 	uint32_t min_frac_feedback_div;
178771fe6b9SJerome Glisse 	uint32_t max_frac_feedback_div;
179fc10332bSAlex Deucher 
180fc10332bSAlex Deucher 	/* flags for the current clock */
181fc10332bSAlex Deucher 	uint32_t flags;
182fc10332bSAlex Deucher 
183fc10332bSAlex Deucher 	/* pll id */
184fc10332bSAlex Deucher 	uint32_t id;
185771fe6b9SJerome Glisse };
186771fe6b9SJerome Glisse 
187771fe6b9SJerome Glisse struct radeon_i2c_chan {
188771fe6b9SJerome Glisse 	struct i2c_adapter adapter;
189746c1aa4SDave Airlie 	struct drm_device *dev;
190746c1aa4SDave Airlie 	union {
191ac1aade6SAlex Deucher 		struct i2c_algo_bit_data bit;
192746c1aa4SDave Airlie 		struct i2c_algo_dp_aux_data dp;
193746c1aa4SDave Airlie 	} algo;
194771fe6b9SJerome Glisse 	struct radeon_i2c_bus_rec rec;
195771fe6b9SJerome Glisse };
196771fe6b9SJerome Glisse 
197771fe6b9SJerome Glisse /* mostly for macs, but really any system without connector tables */
198771fe6b9SJerome Glisse enum radeon_connector_table {
199aa74fbb4SAlex Deucher 	CT_NONE = 0,
200771fe6b9SJerome Glisse 	CT_GENERIC,
201771fe6b9SJerome Glisse 	CT_IBOOK,
202771fe6b9SJerome Glisse 	CT_POWERBOOK_EXTERNAL,
203771fe6b9SJerome Glisse 	CT_POWERBOOK_INTERNAL,
204771fe6b9SJerome Glisse 	CT_POWERBOOK_VGA,
205771fe6b9SJerome Glisse 	CT_MINI_EXTERNAL,
206771fe6b9SJerome Glisse 	CT_MINI_INTERNAL,
207771fe6b9SJerome Glisse 	CT_IMAC_G5_ISIGHT,
208771fe6b9SJerome Glisse 	CT_EMAC,
20976a7142aSDave Airlie 	CT_RN50_POWER,
210aa74fbb4SAlex Deucher 	CT_MAC_X800,
2119fad321aSAlex Deucher 	CT_MAC_G5_9600,
212cafa59b9SAlex Deucher 	CT_SAM440EP,
213cafa59b9SAlex Deucher 	CT_MAC_G4_SILVER
214771fe6b9SJerome Glisse };
215771fe6b9SJerome Glisse 
216fcec570bSAlex Deucher enum radeon_dvo_chip {
217fcec570bSAlex Deucher 	DVO_SIL164,
218fcec570bSAlex Deucher 	DVO_SIL1178,
219fcec570bSAlex Deucher };
220fcec570bSAlex Deucher 
2218be48d92SDave Airlie struct radeon_fbdev;
22238651674SDave Airlie 
2230783986aSAlex Deucher struct radeon_afmt {
2240783986aSAlex Deucher 	bool enabled;
2250783986aSAlex Deucher 	int offset;
2260783986aSAlex Deucher 	bool last_buffer_filled_status;
2270783986aSAlex Deucher 	int id;
228b530602fSAlex Deucher 	struct r600_audio_pin *pin;
2290783986aSAlex Deucher };
2300783986aSAlex Deucher 
231771fe6b9SJerome Glisse struct radeon_mode_info {
232771fe6b9SJerome Glisse 	struct atom_context *atom_context;
23361c4b24bSMathias Fröhlich 	struct card_info *atom_card_info;
234771fe6b9SJerome Glisse 	enum radeon_connector_table connector_table;
235771fe6b9SJerome Glisse 	bool mode_config_initialized;
236bcc1c2a1SAlex Deucher 	struct radeon_crtc *crtcs[6];
237b530602fSAlex Deucher 	struct radeon_afmt *afmt[7];
238445282dbSDave Airlie 	/* DVI-I properties */
239445282dbSDave Airlie 	struct drm_property *coherent_mode_property;
240445282dbSDave Airlie 	/* DAC enable load detect */
241445282dbSDave Airlie 	struct drm_property *load_detect_property;
2425b1714d3SAlex Deucher 	/* TV standard */
243445282dbSDave Airlie 	struct drm_property *tv_std_property;
244445282dbSDave Airlie 	/* legacy TMDS PLL detect */
245445282dbSDave Airlie 	struct drm_property *tmds_pll_property;
2465b1714d3SAlex Deucher 	/* underscan */
2475b1714d3SAlex Deucher 	struct drm_property *underscan_property;
2485bccf5e3SMarius Gröger 	struct drm_property *underscan_hborder_property;
2495bccf5e3SMarius Gröger 	struct drm_property *underscan_vborder_property;
2508666c076SAlex Deucher 	/* audio */
2518666c076SAlex Deucher 	struct drm_property *audio_property;
2526214bb74SAlex Deucher 	/* FMT dithering */
2536214bb74SAlex Deucher 	struct drm_property *dither_property;
2543c537889SAlex Deucher 	/* hardcoded DFP edid from BIOS */
2553c537889SAlex Deucher 	struct edid *bios_hardcoded_edid;
256fafcf94eSAlex Deucher 	int bios_hardcoded_edid_size;
25738651674SDave Airlie 
25838651674SDave Airlie 	/* pointer to fbdev info structure */
2598be48d92SDave Airlie 	struct radeon_fbdev *rfbdev;
260af7912e5SAlex Deucher 	/* firmware flags */
261af7912e5SAlex Deucher 	u16 firmware_flags;
262bced76f2SAlex Deucher 	/* pointer to backlight encoder */
263bced76f2SAlex Deucher 	struct radeon_encoder *bl_encoder;
264c93bb85bSJerome Glisse };
265c93bb85bSJerome Glisse 
26691030880SAlex Deucher #define RADEON_MAX_BL_LEVEL 0xFF
26791030880SAlex Deucher 
268bced76f2SAlex Deucher #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
269bced76f2SAlex Deucher 
27091030880SAlex Deucher struct radeon_backlight_privdata {
27191030880SAlex Deucher 	struct radeon_encoder *encoder;
27291030880SAlex Deucher 	uint8_t negative;
27391030880SAlex Deucher };
27491030880SAlex Deucher 
27591030880SAlex Deucher #endif
27691030880SAlex Deucher 
2774ce001abSDave Airlie #define MAX_H_CODE_TIMING_LEN 32
2784ce001abSDave Airlie #define MAX_V_CODE_TIMING_LEN 32
2794ce001abSDave Airlie 
2804ce001abSDave Airlie /* need to store these as reading
2814ce001abSDave Airlie    back code tables is excessive */
2824ce001abSDave Airlie struct radeon_tv_regs {
2834ce001abSDave Airlie 	uint32_t tv_uv_adr;
2844ce001abSDave Airlie 	uint32_t timing_cntl;
2854ce001abSDave Airlie 	uint32_t hrestart;
2864ce001abSDave Airlie 	uint32_t vrestart;
2874ce001abSDave Airlie 	uint32_t frestart;
2884ce001abSDave Airlie 	uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
2894ce001abSDave Airlie 	uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
2904ce001abSDave Airlie };
2914ce001abSDave Airlie 
29219eca43eSAlex Deucher struct radeon_atom_ss {
29319eca43eSAlex Deucher 	uint16_t percentage;
29419eca43eSAlex Deucher 	uint8_t type;
29519eca43eSAlex Deucher 	uint16_t step;
29619eca43eSAlex Deucher 	uint8_t delay;
29719eca43eSAlex Deucher 	uint8_t range;
29819eca43eSAlex Deucher 	uint8_t refdiv;
29919eca43eSAlex Deucher 	/* asic_ss */
30019eca43eSAlex Deucher 	uint16_t rate;
30119eca43eSAlex Deucher 	uint16_t amount;
30219eca43eSAlex Deucher };
30319eca43eSAlex Deucher 
304771fe6b9SJerome Glisse struct radeon_crtc {
305771fe6b9SJerome Glisse 	struct drm_crtc base;
306771fe6b9SJerome Glisse 	int crtc_id;
307771fe6b9SJerome Glisse 	u16 lut_r[256], lut_g[256], lut_b[256];
308771fe6b9SJerome Glisse 	bool enabled;
309771fe6b9SJerome Glisse 	bool can_tile;
310771fe6b9SJerome Glisse 	uint32_t crtc_offset;
311771fe6b9SJerome Glisse 	struct drm_gem_object *cursor_bo;
312771fe6b9SJerome Glisse 	uint64_t cursor_addr;
313771fe6b9SJerome Glisse 	int cursor_width;
314771fe6b9SJerome Glisse 	int cursor_height;
3159e05fa1dSAlex Deucher 	int max_cursor_width;
3169e05fa1dSAlex Deucher 	int max_cursor_height;
3174162338aSDave Airlie 	uint32_t legacy_display_base_addr;
318c836e862SAlex Deucher 	uint32_t legacy_cursor_offset;
319c93bb85bSJerome Glisse 	enum radeon_rmx_type rmx_type;
3205b1714d3SAlex Deucher 	u8 h_border;
3215b1714d3SAlex Deucher 	u8 v_border;
322c93bb85bSJerome Glisse 	fixed20_12 vsc;
323c93bb85bSJerome Glisse 	fixed20_12 hsc;
324de2103e4SAlex Deucher 	struct drm_display_mode native_mode;
325bcc1c2a1SAlex Deucher 	int pll_id;
3266f34be50SAlex Deucher 	/* page flipping */
3276f34be50SAlex Deucher 	struct radeon_unpin_work *unpin_work;
3286f34be50SAlex Deucher 	int deferred_flip_completion;
32919eca43eSAlex Deucher 	/* pll sharing */
33019eca43eSAlex Deucher 	struct radeon_atom_ss ss;
33119eca43eSAlex Deucher 	bool ss_enabled;
33219eca43eSAlex Deucher 	u32 adjusted_clock;
33319eca43eSAlex Deucher 	int bpc;
33419eca43eSAlex Deucher 	u32 pll_reference_div;
33519eca43eSAlex Deucher 	u32 pll_post_div;
33619eca43eSAlex Deucher 	u32 pll_flags;
3375df3196bSAlex Deucher 	struct drm_encoder *encoder;
33857b35e29SAlex Deucher 	struct drm_connector *connector;
3397178d2a6SAlex Deucher 	/* for dpm */
3407178d2a6SAlex Deucher 	u32 line_time;
3417178d2a6SAlex Deucher 	u32 wm_low;
3427178d2a6SAlex Deucher 	u32 wm_high;
34366edc1c9SAlex Deucher 	struct drm_display_mode hw_mode;
344771fe6b9SJerome Glisse };
345771fe6b9SJerome Glisse 
346771fe6b9SJerome Glisse struct radeon_encoder_primary_dac {
347771fe6b9SJerome Glisse 	/* legacy primary dac */
348771fe6b9SJerome Glisse 	uint32_t ps2_pdac_adj;
349771fe6b9SJerome Glisse };
350771fe6b9SJerome Glisse 
351771fe6b9SJerome Glisse struct radeon_encoder_lvds {
352771fe6b9SJerome Glisse 	/* legacy lvds */
353771fe6b9SJerome Glisse 	uint16_t panel_vcc_delay;
354771fe6b9SJerome Glisse 	uint8_t  panel_pwr_delay;
355771fe6b9SJerome Glisse 	uint8_t  panel_digon_delay;
356771fe6b9SJerome Glisse 	uint8_t  panel_blon_delay;
357771fe6b9SJerome Glisse 	uint16_t panel_ref_divider;
358771fe6b9SJerome Glisse 	uint8_t  panel_post_divider;
359771fe6b9SJerome Glisse 	uint16_t panel_fb_divider;
360771fe6b9SJerome Glisse 	bool     use_bios_dividers;
361771fe6b9SJerome Glisse 	uint32_t lvds_gen_cntl;
362771fe6b9SJerome Glisse 	/* panel mode */
363de2103e4SAlex Deucher 	struct drm_display_mode native_mode;
36463ec0119SMichel Dänzer 	struct backlight_device *bl_dev;
36563ec0119SMichel Dänzer 	int      dpms_mode;
36663ec0119SMichel Dänzer 	uint8_t  backlight_level;
367771fe6b9SJerome Glisse };
368771fe6b9SJerome Glisse 
369771fe6b9SJerome Glisse struct radeon_encoder_tv_dac {
370771fe6b9SJerome Glisse 	/* legacy tv dac */
371771fe6b9SJerome Glisse 	uint32_t ps2_tvdac_adj;
372771fe6b9SJerome Glisse 	uint32_t ntsc_tvdac_adj;
373771fe6b9SJerome Glisse 	uint32_t pal_tvdac_adj;
374771fe6b9SJerome Glisse 
3754ce001abSDave Airlie 	int               h_pos;
3764ce001abSDave Airlie 	int               v_pos;
3774ce001abSDave Airlie 	int               h_size;
3784ce001abSDave Airlie 	int               supported_tv_stds;
3794ce001abSDave Airlie 	bool              tv_on;
380771fe6b9SJerome Glisse 	enum radeon_tv_std tv_std;
3814ce001abSDave Airlie 	struct radeon_tv_regs tv;
382771fe6b9SJerome Glisse };
383771fe6b9SJerome Glisse 
384771fe6b9SJerome Glisse struct radeon_encoder_int_tmds {
385771fe6b9SJerome Glisse 	/* legacy int tmds */
386771fe6b9SJerome Glisse 	struct radeon_tmds_pll tmds_pll[4];
387771fe6b9SJerome Glisse };
388771fe6b9SJerome Glisse 
389fcec570bSAlex Deucher struct radeon_encoder_ext_tmds {
390fcec570bSAlex Deucher 	/* tmds over dvo */
391fcec570bSAlex Deucher 	struct radeon_i2c_chan *i2c_bus;
392fcec570bSAlex Deucher 	uint8_t slave_addr;
393fcec570bSAlex Deucher 	enum radeon_dvo_chip dvo_chip;
394fcec570bSAlex Deucher };
395fcec570bSAlex Deucher 
396ebbe1cb9SAlex Deucher /* spread spectrum */
397771fe6b9SJerome Glisse struct radeon_encoder_atom_dig {
3985137ee94SAlex Deucher 	bool linkb;
399771fe6b9SJerome Glisse 	/* atom dig */
400771fe6b9SJerome Glisse 	bool coherent_mode;
401ba032a58SAlex Deucher 	int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
402ba032a58SAlex Deucher 	/* atom lvds/edp */
403ba032a58SAlex Deucher 	uint32_t lcd_misc;
404771fe6b9SJerome Glisse 	uint16_t panel_pwr_delay;
405ba032a58SAlex Deucher 	uint32_t lcd_ss_id;
406771fe6b9SJerome Glisse 	/* panel mode */
407de2103e4SAlex Deucher 	struct drm_display_mode native_mode;
40863ec0119SMichel Dänzer 	struct backlight_device *bl_dev;
40963ec0119SMichel Dänzer 	int dpms_mode;
41063ec0119SMichel Dänzer 	uint8_t backlight_level;
411386d4d75SAlex Deucher 	int panel_mode;
4120783986aSAlex Deucher 	struct radeon_afmt *afmt;
413771fe6b9SJerome Glisse };
414771fe6b9SJerome Glisse 
4154ce001abSDave Airlie struct radeon_encoder_atom_dac {
4164ce001abSDave Airlie 	enum radeon_tv_std tv_std;
4174ce001abSDave Airlie };
4184ce001abSDave Airlie 
419771fe6b9SJerome Glisse struct radeon_encoder {
420771fe6b9SJerome Glisse 	struct drm_encoder base;
4215137ee94SAlex Deucher 	uint32_t encoder_enum;
422771fe6b9SJerome Glisse 	uint32_t encoder_id;
423771fe6b9SJerome Glisse 	uint32_t devices;
4244ce001abSDave Airlie 	uint32_t active_device;
425771fe6b9SJerome Glisse 	uint32_t flags;
426771fe6b9SJerome Glisse 	uint32_t pixel_clock;
427771fe6b9SJerome Glisse 	enum radeon_rmx_type rmx_type;
4285b1714d3SAlex Deucher 	enum radeon_underscan_type underscan_type;
4295bccf5e3SMarius Gröger 	uint32_t underscan_hborder;
4305bccf5e3SMarius Gröger 	uint32_t underscan_vborder;
431de2103e4SAlex Deucher 	struct drm_display_mode native_mode;
432771fe6b9SJerome Glisse 	void *enc_priv;
43358bd0863SChristian König 	int audio_polling_active;
4343e4b9982SAlex Deucher 	bool is_ext_encoder;
43536868bdaSAlex Deucher 	u16 caps;
436771fe6b9SJerome Glisse };
437771fe6b9SJerome Glisse 
438771fe6b9SJerome Glisse struct radeon_connector_atom_dig {
439771fe6b9SJerome Glisse 	uint32_t igp_lane_info;
4404143e919SAlex Deucher 	/* displayport */
441746c1aa4SDave Airlie 	struct radeon_i2c_chan *dp_i2c_bus;
4421a644cd4SDaniel Vetter 	u8 dpcd[DP_RECEIVER_CAP_SIZE];
4434143e919SAlex Deucher 	u8 dp_sink_type;
4445801ead6SAlex Deucher 	int dp_clock;
4455801ead6SAlex Deucher 	int dp_lane_count;
4468b834852SAlex Deucher 	bool edp_on;
447771fe6b9SJerome Glisse };
448771fe6b9SJerome Glisse 
449eed45b30SAlex Deucher struct radeon_gpio_rec {
450eed45b30SAlex Deucher 	bool valid;
451eed45b30SAlex Deucher 	u8 id;
452eed45b30SAlex Deucher 	u32 reg;
453eed45b30SAlex Deucher 	u32 mask;
454eed45b30SAlex Deucher };
455eed45b30SAlex Deucher 
456eed45b30SAlex Deucher struct radeon_hpd {
457eed45b30SAlex Deucher 	enum radeon_hpd_id hpd;
458eed45b30SAlex Deucher 	u8 plugged_state;
459eed45b30SAlex Deucher 	struct radeon_gpio_rec gpio;
460eed45b30SAlex Deucher };
461eed45b30SAlex Deucher 
46226b5bc98SAlex Deucher struct radeon_router {
46326b5bc98SAlex Deucher 	u32 router_id;
46426b5bc98SAlex Deucher 	struct radeon_i2c_bus_rec i2c_info;
46526b5bc98SAlex Deucher 	u8 i2c_addr;
466fb939dfcSAlex Deucher 	/* i2c mux */
467fb939dfcSAlex Deucher 	bool ddc_valid;
468fb939dfcSAlex Deucher 	u8 ddc_mux_type;
469fb939dfcSAlex Deucher 	u8 ddc_mux_control_pin;
470fb939dfcSAlex Deucher 	u8 ddc_mux_state;
471fb939dfcSAlex Deucher 	/* clock/data mux */
472fb939dfcSAlex Deucher 	bool cd_valid;
473fb939dfcSAlex Deucher 	u8 cd_mux_type;
474fb939dfcSAlex Deucher 	u8 cd_mux_control_pin;
475fb939dfcSAlex Deucher 	u8 cd_mux_state;
47626b5bc98SAlex Deucher };
47726b5bc98SAlex Deucher 
4788666c076SAlex Deucher enum radeon_connector_audio {
4798666c076SAlex Deucher 	RADEON_AUDIO_DISABLE = 0,
4808666c076SAlex Deucher 	RADEON_AUDIO_ENABLE = 1,
4818666c076SAlex Deucher 	RADEON_AUDIO_AUTO = 2
4828666c076SAlex Deucher };
4838666c076SAlex Deucher 
4846214bb74SAlex Deucher enum radeon_connector_dither {
4856214bb74SAlex Deucher 	RADEON_FMT_DITHER_DISABLE = 0,
4866214bb74SAlex Deucher 	RADEON_FMT_DITHER_ENABLE = 1,
4876214bb74SAlex Deucher };
4886214bb74SAlex Deucher 
489771fe6b9SJerome Glisse struct radeon_connector {
490771fe6b9SJerome Glisse 	struct drm_connector base;
491771fe6b9SJerome Glisse 	uint32_t connector_id;
492771fe6b9SJerome Glisse 	uint32_t devices;
493771fe6b9SJerome Glisse 	struct radeon_i2c_chan *ddc_bus;
4945b1714d3SAlex Deucher 	/* some systems have an hdmi and vga port with a shared ddc line */
4950294cf4fSAlex Deucher 	bool shared_ddc;
4964ce001abSDave Airlie 	bool use_digital;
4974ce001abSDave Airlie 	/* we need to mind the EDID between detect
4984ce001abSDave Airlie 	   and get modes due to analog/digital/tvencoder */
4994ce001abSDave Airlie 	struct edid *edid;
500771fe6b9SJerome Glisse 	void *con_priv;
501445282dbSDave Airlie 	bool dac_load_detect;
502d0d0a225SAlex Deucher 	bool detected_by_load; /* if the connection status was determined by load */
503b75fad06SAlex Deucher 	uint16_t connector_object_id;
504eed45b30SAlex Deucher 	struct radeon_hpd hpd;
50526b5bc98SAlex Deucher 	struct radeon_router router;
50626b5bc98SAlex Deucher 	struct radeon_i2c_chan *router_bus;
5078666c076SAlex Deucher 	enum radeon_connector_audio audio;
5086214bb74SAlex Deucher 	enum radeon_connector_dither dither;
509771fe6b9SJerome Glisse };
510771fe6b9SJerome Glisse 
511771fe6b9SJerome Glisse struct radeon_framebuffer {
512771fe6b9SJerome Glisse 	struct drm_framebuffer base;
513771fe6b9SJerome Glisse 	struct drm_gem_object *obj;
514771fe6b9SJerome Glisse };
515771fe6b9SJerome Glisse 
516996d5c59SAlex Deucher #define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \
517996d5c59SAlex Deucher 				((em) == ATOM_ENCODER_MODE_DP_MST))
5186383cf7dSMario Kleiner 
5197062ab67SChristian König struct atom_clock_dividers {
5207062ab67SChristian König 	u32 post_div;
5217062ab67SChristian König 	union {
5227062ab67SChristian König 		struct {
5237062ab67SChristian König #ifdef __BIG_ENDIAN
5247062ab67SChristian König 			u32 reserved : 6;
5257062ab67SChristian König 			u32 whole_fb_div : 12;
5267062ab67SChristian König 			u32 frac_fb_div : 14;
5277062ab67SChristian König #else
5287062ab67SChristian König 			u32 frac_fb_div : 14;
5297062ab67SChristian König 			u32 whole_fb_div : 12;
5307062ab67SChristian König 			u32 reserved : 6;
5317062ab67SChristian König #endif
5327062ab67SChristian König 		};
5337062ab67SChristian König 		u32 fb_div;
5347062ab67SChristian König 	};
5357062ab67SChristian König 	u32 ref_div;
5367062ab67SChristian König 	bool enable_post_div;
5377062ab67SChristian König 	bool enable_dithen;
5387062ab67SChristian König 	u32 vco_mode;
5397062ab67SChristian König 	u32 real_clock;
5409219ed65SAlex Deucher 	/* added for CI */
5419219ed65SAlex Deucher 	u32 post_divider;
5429219ed65SAlex Deucher 	u32 flags;
5437062ab67SChristian König };
5447062ab67SChristian König 
545eaa778afSAlex Deucher struct atom_mpll_param {
546eaa778afSAlex Deucher 	union {
547eaa778afSAlex Deucher 		struct {
548eaa778afSAlex Deucher #ifdef __BIG_ENDIAN
549eaa778afSAlex Deucher 			u32 reserved : 8;
550eaa778afSAlex Deucher 			u32 clkfrac : 12;
551eaa778afSAlex Deucher 			u32 clkf : 12;
552eaa778afSAlex Deucher #else
553eaa778afSAlex Deucher 			u32 clkf : 12;
554eaa778afSAlex Deucher 			u32 clkfrac : 12;
555eaa778afSAlex Deucher 			u32 reserved : 8;
556eaa778afSAlex Deucher #endif
557eaa778afSAlex Deucher 		};
558eaa778afSAlex Deucher 		u32 fb_div;
559eaa778afSAlex Deucher 	};
560eaa778afSAlex Deucher 	u32 post_div;
561eaa778afSAlex Deucher 	u32 bwcntl;
562eaa778afSAlex Deucher 	u32 dll_speed;
563eaa778afSAlex Deucher 	u32 vco_mode;
564eaa778afSAlex Deucher 	u32 yclk_sel;
565eaa778afSAlex Deucher 	u32 qdr;
566eaa778afSAlex Deucher 	u32 half_rate;
567eaa778afSAlex Deucher };
568eaa778afSAlex Deucher 
569ae5b0abbSAlex Deucher #define MEM_TYPE_GDDR5  0x50
570ae5b0abbSAlex Deucher #define MEM_TYPE_GDDR4  0x40
571ae5b0abbSAlex Deucher #define MEM_TYPE_GDDR3  0x30
572ae5b0abbSAlex Deucher #define MEM_TYPE_DDR2   0x20
573ae5b0abbSAlex Deucher #define MEM_TYPE_GDDR1  0x10
574ae5b0abbSAlex Deucher #define MEM_TYPE_DDR3   0xb0
575ae5b0abbSAlex Deucher #define MEM_TYPE_MASK   0xf0
576ae5b0abbSAlex Deucher 
577ae5b0abbSAlex Deucher struct atom_memory_info {
578ae5b0abbSAlex Deucher 	u8 mem_vendor;
579ae5b0abbSAlex Deucher 	u8 mem_type;
580ae5b0abbSAlex Deucher };
581ae5b0abbSAlex Deucher 
582ae5b0abbSAlex Deucher #define MAX_AC_TIMING_ENTRIES 16
583ae5b0abbSAlex Deucher 
584ae5b0abbSAlex Deucher struct atom_memory_clock_range_table
585ae5b0abbSAlex Deucher {
586ae5b0abbSAlex Deucher 	u8 num_entries;
587ae5b0abbSAlex Deucher 	u8 rsv[3];
588ae5b0abbSAlex Deucher 	u32 mclk[MAX_AC_TIMING_ENTRIES];
589ae5b0abbSAlex Deucher };
590ae5b0abbSAlex Deucher 
591ae5b0abbSAlex Deucher #define VBIOS_MC_REGISTER_ARRAY_SIZE 32
592ae5b0abbSAlex Deucher #define VBIOS_MAX_AC_TIMING_ENTRIES 20
593ae5b0abbSAlex Deucher 
594ae5b0abbSAlex Deucher struct atom_mc_reg_entry {
595ae5b0abbSAlex Deucher 	u32 mclk_max;
596ae5b0abbSAlex Deucher 	u32 mc_data[VBIOS_MC_REGISTER_ARRAY_SIZE];
597ae5b0abbSAlex Deucher };
598ae5b0abbSAlex Deucher 
599ae5b0abbSAlex Deucher struct atom_mc_register_address {
600ae5b0abbSAlex Deucher 	u16 s1;
601ae5b0abbSAlex Deucher 	u8 pre_reg_data;
602ae5b0abbSAlex Deucher };
603ae5b0abbSAlex Deucher 
604ae5b0abbSAlex Deucher struct atom_mc_reg_table {
605ae5b0abbSAlex Deucher 	u8 last;
606ae5b0abbSAlex Deucher 	u8 num_entries;
607ae5b0abbSAlex Deucher 	struct atom_mc_reg_entry mc_reg_table_entry[VBIOS_MAX_AC_TIMING_ENTRIES];
608ae5b0abbSAlex Deucher 	struct atom_mc_register_address mc_reg_address[VBIOS_MC_REGISTER_ARRAY_SIZE];
609ae5b0abbSAlex Deucher };
610ae5b0abbSAlex Deucher 
611ae5b0abbSAlex Deucher #define MAX_VOLTAGE_ENTRIES 32
612ae5b0abbSAlex Deucher 
613ae5b0abbSAlex Deucher struct atom_voltage_table_entry
614ae5b0abbSAlex Deucher {
615ae5b0abbSAlex Deucher 	u16 value;
616ae5b0abbSAlex Deucher 	u32 smio_low;
617ae5b0abbSAlex Deucher };
618ae5b0abbSAlex Deucher 
619ae5b0abbSAlex Deucher struct atom_voltage_table
620ae5b0abbSAlex Deucher {
621ae5b0abbSAlex Deucher 	u32 count;
622ae5b0abbSAlex Deucher 	u32 mask_low;
62365171944SAlex Deucher 	u32 phase_delay;
624ae5b0abbSAlex Deucher 	struct atom_voltage_table_entry entries[MAX_VOLTAGE_ENTRIES];
625ae5b0abbSAlex Deucher };
626ae5b0abbSAlex Deucher 
627a38eab52SRashika Kheria 
628a38eab52SRashika Kheria extern void
629a38eab52SRashika Kheria radeon_add_atom_connector(struct drm_device *dev,
630a38eab52SRashika Kheria 			  uint32_t connector_id,
631a38eab52SRashika Kheria 			  uint32_t supported_device,
632a38eab52SRashika Kheria 			  int connector_type,
633a38eab52SRashika Kheria 			  struct radeon_i2c_bus_rec *i2c_bus,
634a38eab52SRashika Kheria 			  uint32_t igp_lane_info,
635a38eab52SRashika Kheria 			  uint16_t connector_object_id,
636a38eab52SRashika Kheria 			  struct radeon_hpd *hpd,
637a38eab52SRashika Kheria 			  struct radeon_router *router);
638a38eab52SRashika Kheria extern void
639a38eab52SRashika Kheria radeon_add_legacy_connector(struct drm_device *dev,
640a38eab52SRashika Kheria 			    uint32_t connector_id,
641a38eab52SRashika Kheria 			    uint32_t supported_device,
642a38eab52SRashika Kheria 			    int connector_type,
643a38eab52SRashika Kheria 			    struct radeon_i2c_bus_rec *i2c_bus,
644a38eab52SRashika Kheria 			    uint16_t connector_object_id,
645a38eab52SRashika Kheria 			    struct radeon_hpd *hpd);
6460091fc13SRashika Kheria extern uint32_t
6470091fc13SRashika Kheria radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
6480091fc13SRashika Kheria 			uint8_t dac);
6490091fc13SRashika Kheria extern void radeon_link_encoder_connector(struct drm_device *dev);
650a38eab52SRashika Kheria 
651d79766faSAlex Deucher extern enum radeon_tv_std
652d79766faSAlex Deucher radeon_combios_get_tv_info(struct radeon_device *rdev);
653d79766faSAlex Deucher extern enum radeon_tv_std
654d79766faSAlex Deucher radeon_atombios_get_tv_info(struct radeon_device *rdev);
6554a6369e9SAlex Deucher extern void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
6562abba66eSAlex Deucher 						 u16 *vddc, u16 *vddci, u16 *mvdd);
657d79766faSAlex Deucher 
65884ac68e0SAlex Deucher extern void
65984ac68e0SAlex Deucher radeon_combios_connected_scratch_regs(struct drm_connector *connector,
66084ac68e0SAlex Deucher 				      struct drm_encoder *encoder,
66184ac68e0SAlex Deucher 				      bool connected);
66284ac68e0SAlex Deucher extern void
66384ac68e0SAlex Deucher radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
66484ac68e0SAlex Deucher 				       struct drm_encoder *encoder,
66584ac68e0SAlex Deucher 				       bool connected);
66684ac68e0SAlex Deucher 
6675b1714d3SAlex Deucher extern struct drm_connector *
6685b1714d3SAlex Deucher radeon_get_connector_for_encoder(struct drm_encoder *encoder);
6699aa59993SAlex Deucher extern struct drm_connector *
6709aa59993SAlex Deucher radeon_get_connector_for_encoder_init(struct drm_encoder *encoder);
6719aa59993SAlex Deucher extern bool radeon_dig_monitor_is_duallink(struct drm_encoder *encoder,
6729aa59993SAlex Deucher 				    u32 pixel_clock);
6735b1714d3SAlex Deucher 
6741d33e1fcSAlex Deucher extern u16 radeon_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder);
6751d33e1fcSAlex Deucher extern u16 radeon_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector);
676d7fa8bb3SAlex Deucher extern bool radeon_connector_encoder_is_hbr2(struct drm_connector *connector);
677d7fa8bb3SAlex Deucher extern bool radeon_connector_is_dp12_capable(struct drm_connector *connector);
678eccea792SAlex Deucher extern int radeon_get_monitor_bpc(struct drm_connector *connector);
679d7fa8bb3SAlex Deucher 
680d4877cf2SAlex Deucher extern void radeon_connector_hotplug(struct drm_connector *connector);
681224d94b1SAlex Deucher extern int radeon_dp_mode_valid_helper(struct drm_connector *connector,
6825801ead6SAlex Deucher 				       struct drm_display_mode *mode);
6835801ead6SAlex Deucher extern void radeon_dp_set_link_config(struct drm_connector *connector,
684e811f5aeSLaurent Pinchart 				      const struct drm_display_mode *mode);
685224d94b1SAlex Deucher extern void radeon_dp_link_train(struct drm_encoder *encoder,
6865801ead6SAlex Deucher 				 struct drm_connector *connector);
687d5811e87SAlex Deucher extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
6884143e919SAlex Deucher extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
6899fa05c98SAlex Deucher extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
690386d4d75SAlex Deucher extern int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
691386d4d75SAlex Deucher 				    struct drm_connector *connector);
692558e27dbSAlex Deucher extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode);
693ac89af1eSAlex Deucher extern void radeon_atom_encoder_init(struct radeon_device *rdev);
694f3f1f03eSAlex Deucher extern void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev);
6955801ead6SAlex Deucher extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
6965801ead6SAlex Deucher 					   int action, uint8_t lane_num,
6975801ead6SAlex Deucher 					   uint8_t lane_set);
698591a10e1SAlex Deucher extern void radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder);
6993f03ced8SAlex Deucher extern struct drm_encoder *radeon_get_external_encoder(struct drm_encoder *encoder);
700746c1aa4SDave Airlie extern int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
701834b2904SAlex Deucher 				u8 write_byte, u8 *read_byte);
7024cf3b494SRashika Kheria void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le);
703746c1aa4SDave Airlie 
704f376b94fSAlex Deucher extern void radeon_i2c_init(struct radeon_device *rdev);
705f376b94fSAlex Deucher extern void radeon_i2c_fini(struct radeon_device *rdev);
706f376b94fSAlex Deucher extern void radeon_combios_i2c_init(struct radeon_device *rdev);
707f376b94fSAlex Deucher extern void radeon_atombios_i2c_init(struct radeon_device *rdev);
708f376b94fSAlex Deucher extern void radeon_i2c_add(struct radeon_device *rdev,
709f376b94fSAlex Deucher 			   struct radeon_i2c_bus_rec *rec,
710f376b94fSAlex Deucher 			   const char *name);
711f376b94fSAlex Deucher extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
712f376b94fSAlex Deucher 						 struct radeon_i2c_bus_rec *i2c_bus);
713746c1aa4SDave Airlie extern struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev,
7146a93cb25SAlex Deucher 						    struct radeon_i2c_bus_rec *rec,
7156a93cb25SAlex Deucher 						    const char *name);
716771fe6b9SJerome Glisse extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
717771fe6b9SJerome Glisse 						 struct radeon_i2c_bus_rec *rec,
718771fe6b9SJerome Glisse 						 const char *name);
719771fe6b9SJerome Glisse extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
7205a6f98f5SAlex Deucher extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
721fcec570bSAlex Deucher 				u8 slave_addr,
722fcec570bSAlex Deucher 				u8 addr,
723fcec570bSAlex Deucher 				u8 *val);
7245a6f98f5SAlex Deucher extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
725fcec570bSAlex Deucher 				u8 slave_addr,
726fcec570bSAlex Deucher 				u8 addr,
727fcec570bSAlex Deucher 				u8 val);
728fb939dfcSAlex Deucher extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector);
729fb939dfcSAlex Deucher extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector);
7300a9069d3SNiels Ole Salscheider extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector, bool use_aux);
731771fe6b9SJerome Glisse extern int radeon_ddc_get_modes(struct radeon_connector *radeon_connector);
732771fe6b9SJerome Glisse 
733771fe6b9SJerome Glisse extern struct drm_encoder *radeon_best_encoder(struct drm_connector *connector);
734771fe6b9SJerome Glisse 
735ba032a58SAlex Deucher extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
736ba032a58SAlex Deucher 					     struct radeon_atom_ss *ss,
737ba032a58SAlex Deucher 					     int id);
738ba032a58SAlex Deucher extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
739ba032a58SAlex Deucher 					     struct radeon_atom_ss *ss,
740ba032a58SAlex Deucher 					     int id, u32 clock);
741ba032a58SAlex Deucher 
742f523f74eSAlex Deucher extern void radeon_compute_pll_legacy(struct radeon_pll *pll,
743771fe6b9SJerome Glisse 				      uint64_t freq,
744771fe6b9SJerome Glisse 				      uint32_t *dot_clock_p,
745771fe6b9SJerome Glisse 				      uint32_t *fb_div_p,
746771fe6b9SJerome Glisse 				      uint32_t *frac_fb_div_p,
747771fe6b9SJerome Glisse 				      uint32_t *ref_div_p,
748fc10332bSAlex Deucher 				      uint32_t *post_div_p);
749771fe6b9SJerome Glisse 
750f523f74eSAlex Deucher extern void radeon_compute_pll_avivo(struct radeon_pll *pll,
751f523f74eSAlex Deucher 				     u32 freq,
752f523f74eSAlex Deucher 				     u32 *dot_clock_p,
753f523f74eSAlex Deucher 				     u32 *fb_div_p,
754f523f74eSAlex Deucher 				     u32 *frac_fb_div_p,
755f523f74eSAlex Deucher 				     u32 *ref_div_p,
756f523f74eSAlex Deucher 				     u32 *post_div_p);
757f523f74eSAlex Deucher 
7581f3b6a45SDave Airlie extern void radeon_setup_encoder_clones(struct drm_device *dev);
7591f3b6a45SDave Airlie 
760771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
761771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
762771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
763771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
764771fe6b9SJerome Glisse struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
76599999aaaSAlex Deucher extern void atombios_dvo_setup(struct drm_encoder *encoder, int action);
76632f48ffeSAlex Deucher extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
767771fe6b9SJerome Glisse extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
7682dafb74dSAlex Deucher extern bool atombios_set_edp_panel_power(struct drm_connector *connector, int action);
7694ce001abSDave Airlie extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
770771fe6b9SJerome Glisse 
771771fe6b9SJerome Glisse extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
772771fe6b9SJerome Glisse extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
773771fe6b9SJerome Glisse 				   struct drm_framebuffer *old_fb);
7744dd19b0dSChris Ball extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
7754dd19b0dSChris Ball 					 struct drm_framebuffer *fb,
77621c74a8eSJason Wessel 					 int x, int y,
77721c74a8eSJason Wessel 					 enum mode_set_atomic state);
778771fe6b9SJerome Glisse extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
779771fe6b9SJerome Glisse 				   struct drm_display_mode *mode,
780771fe6b9SJerome Glisse 				   struct drm_display_mode *adjusted_mode,
781771fe6b9SJerome Glisse 				   int x, int y,
782771fe6b9SJerome Glisse 				   struct drm_framebuffer *old_fb);
783771fe6b9SJerome Glisse extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
784771fe6b9SJerome Glisse 
785771fe6b9SJerome Glisse extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
786771fe6b9SJerome Glisse 				 struct drm_framebuffer *old_fb);
7874dd19b0dSChris Ball extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc,
7884dd19b0dSChris Ball 				       struct drm_framebuffer *fb,
78921c74a8eSJason Wessel 				       int x, int y,
79021c74a8eSJason Wessel 				       enum mode_set_atomic state);
7914dd19b0dSChris Ball extern int radeon_crtc_do_set_base(struct drm_crtc *crtc,
7924dd19b0dSChris Ball 				   struct drm_framebuffer *fb,
7934dd19b0dSChris Ball 				   int x, int y, int atomic);
794771fe6b9SJerome Glisse extern int radeon_crtc_cursor_set(struct drm_crtc *crtc,
795771fe6b9SJerome Glisse 				  struct drm_file *file_priv,
796771fe6b9SJerome Glisse 				  uint32_t handle,
797771fe6b9SJerome Glisse 				  uint32_t width,
798771fe6b9SJerome Glisse 				  uint32_t height);
799771fe6b9SJerome Glisse extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
800771fe6b9SJerome Glisse 				   int x, int y);
801771fe6b9SJerome Glisse 
802f5a80209SMario Kleiner extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
803d47abc58SMario Kleiner 				      int *vpos, int *hpos, ktime_t *stime,
804d47abc58SMario Kleiner 				      ktime_t *etime);
8056383cf7dSMario Kleiner 
8063c537889SAlex Deucher extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
8073c537889SAlex Deucher extern struct edid *
808c324acd5SAlex Deucher radeon_bios_get_hardcoded_edid(struct radeon_device *rdev);
809771fe6b9SJerome Glisse extern bool radeon_atom_get_clock_info(struct drm_device *dev);
810771fe6b9SJerome Glisse extern bool radeon_combios_get_clock_info(struct drm_device *dev);
811771fe6b9SJerome Glisse extern struct radeon_encoder_atom_dig *
812771fe6b9SJerome Glisse radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
813fcec570bSAlex Deucher extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
814445282dbSDave Airlie 					  struct radeon_encoder_int_tmds *tmds);
815fcec570bSAlex Deucher extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
816445282dbSDave Airlie 						     struct radeon_encoder_int_tmds *tmds);
817fcec570bSAlex Deucher extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
818445282dbSDave Airlie 						   struct radeon_encoder_int_tmds *tmds);
819fcec570bSAlex Deucher extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
820fcec570bSAlex Deucher 							 struct radeon_encoder_ext_tmds *tmds);
821fcec570bSAlex Deucher extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
822fcec570bSAlex Deucher 						       struct radeon_encoder_ext_tmds *tmds);
8236fe7ac3fSAlex Deucher extern struct radeon_encoder_primary_dac *
8246fe7ac3fSAlex Deucher radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
8256fe7ac3fSAlex Deucher extern struct radeon_encoder_tv_dac *
8266fe7ac3fSAlex Deucher radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
827771fe6b9SJerome Glisse extern struct radeon_encoder_lvds *
828771fe6b9SJerome Glisse radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
829771fe6b9SJerome Glisse extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
830771fe6b9SJerome Glisse extern struct radeon_encoder_tv_dac *
831771fe6b9SJerome Glisse radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
832771fe6b9SJerome Glisse extern struct radeon_encoder_primary_dac *
833771fe6b9SJerome Glisse radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
834fcec570bSAlex Deucher extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
835fcec570bSAlex Deucher extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
836771fe6b9SJerome Glisse extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
837771fe6b9SJerome Glisse extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
838771fe6b9SJerome Glisse extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
839771fe6b9SJerome Glisse extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
840f657c2a7SYang Zhao extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
841f657c2a7SYang Zhao extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
842771fe6b9SJerome Glisse extern void
843771fe6b9SJerome Glisse radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
844771fe6b9SJerome Glisse extern void
845771fe6b9SJerome Glisse radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
846771fe6b9SJerome Glisse extern void
847771fe6b9SJerome Glisse radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
848771fe6b9SJerome Glisse extern void
849771fe6b9SJerome Glisse radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
850771fe6b9SJerome Glisse extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
851771fe6b9SJerome Glisse 				     u16 blue, int regno);
852b8c00ac5SDave Airlie extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
853b8c00ac5SDave Airlie 				     u16 *blue, int regno);
854aaefcd42SDave Airlie int radeon_framebuffer_init(struct drm_device *dev,
85538651674SDave Airlie 			     struct radeon_framebuffer *rfb,
856308e5bcbSJesse Barnes 			     struct drm_mode_fb_cmd2 *mode_cmd,
857771fe6b9SJerome Glisse 			     struct drm_gem_object *obj);
858771fe6b9SJerome Glisse 
859771fe6b9SJerome Glisse int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
860771fe6b9SJerome Glisse bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
861771fe6b9SJerome Glisse bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
862771fe6b9SJerome Glisse void radeon_atombios_init_crtc(struct drm_device *dev,
863771fe6b9SJerome Glisse 			       struct radeon_crtc *radeon_crtc);
864771fe6b9SJerome Glisse void radeon_legacy_init_crtc(struct drm_device *dev,
865771fe6b9SJerome Glisse 			     struct radeon_crtc *radeon_crtc);
866771fe6b9SJerome Glisse 
867771fe6b9SJerome Glisse void radeon_get_clock_info(struct drm_device *dev);
868771fe6b9SJerome Glisse 
869771fe6b9SJerome Glisse extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
870771fe6b9SJerome Glisse extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
871771fe6b9SJerome Glisse 
872771fe6b9SJerome Glisse void radeon_enc_destroy(struct drm_encoder *encoder);
873771fe6b9SJerome Glisse void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
874771fe6b9SJerome Glisse void radeon_combios_asic_init(struct drm_device *dev);
875c93bb85bSJerome Glisse bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
876e811f5aeSLaurent Pinchart 					const struct drm_display_mode *mode,
877c93bb85bSJerome Glisse 					struct drm_display_mode *adjusted_mode);
8783515387bSAlex Deucher void radeon_panel_mode_fixup(struct drm_encoder *encoder,
8793515387bSAlex Deucher 			     struct drm_display_mode *adjusted_mode);
8804ce001abSDave Airlie void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
881771fe6b9SJerome Glisse 
8824ce001abSDave Airlie /* legacy tv */
8834ce001abSDave Airlie void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
8844ce001abSDave Airlie 				      uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
8854ce001abSDave Airlie 				      uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
8864ce001abSDave Airlie void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
8874ce001abSDave Airlie 				  uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
8884ce001abSDave Airlie 				  uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
8894ce001abSDave Airlie void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
8904ce001abSDave Airlie 				  uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
8914ce001abSDave Airlie 				  uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
8924ce001abSDave Airlie void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
8934ce001abSDave Airlie 			       struct drm_display_mode *mode,
8944ce001abSDave Airlie 			       struct drm_display_mode *adjusted_mode);
89538651674SDave Airlie 
896134b480fSAlex Deucher /* fmt blocks */
897134b480fSAlex Deucher void avivo_program_fmt(struct drm_encoder *encoder);
898134b480fSAlex Deucher void dce3_program_fmt(struct drm_encoder *encoder);
899134b480fSAlex Deucher void dce4_program_fmt(struct drm_encoder *encoder);
900134b480fSAlex Deucher void dce8_program_fmt(struct drm_encoder *encoder);
901134b480fSAlex Deucher 
90238651674SDave Airlie /* fbdev layer */
90338651674SDave Airlie int radeon_fbdev_init(struct radeon_device *rdev);
90438651674SDave Airlie void radeon_fbdev_fini(struct radeon_device *rdev);
90538651674SDave Airlie void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state);
90638651674SDave Airlie int radeon_fbdev_total_size(struct radeon_device *rdev);
90738651674SDave Airlie bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj);
908eb1f8e4fSDave Airlie 
909eb1f8e4fSDave Airlie void radeon_fb_output_poll_changed(struct radeon_device *rdev);
9106f34be50SAlex Deucher 
9116f34be50SAlex Deucher void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id);
9126f34be50SAlex Deucher 
913ff72145bSDave Airlie int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled);
914771fe6b9SJerome Glisse #endif
915