1 /** 2 * \file radeon_drv.c 3 * ATI Radeon driver 4 * 5 * \author Gareth Hughes <gareth@valinux.com> 6 */ 7 8 /* 9 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California. 10 * All Rights Reserved. 11 * 12 * Permission is hereby granted, free of charge, to any person obtaining a 13 * copy of this software and associated documentation files (the "Software"), 14 * to deal in the Software without restriction, including without limitation 15 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 16 * and/or sell copies of the Software, and to permit persons to whom the 17 * Software is furnished to do so, subject to the following conditions: 18 * 19 * The above copyright notice and this permission notice (including the next 20 * paragraph) shall be included in all copies or substantial portions of the 21 * Software. 22 * 23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 25 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 26 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR 27 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 28 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 29 * OTHER DEALINGS IN THE SOFTWARE. 30 */ 31 32 #include <drm/drmP.h> 33 #include <drm/radeon_drm.h> 34 #include "radeon_drv.h" 35 36 #include <drm/drm_pciids.h> 37 #include <linux/console.h> 38 #include <linux/module.h> 39 #include <linux/pm_runtime.h> 40 #include <linux/vga_switcheroo.h> 41 #include "drm_crtc_helper.h" 42 /* 43 * KMS wrapper. 44 * - 2.0.0 - initial interface 45 * - 2.1.0 - add square tiling interface 46 * - 2.2.0 - add r6xx/r7xx const buffer support 47 * - 2.3.0 - add MSPOS + 3D texture + r500 VAP regs 48 * - 2.4.0 - add crtc id query 49 * - 2.5.0 - add get accel 2 to work around ddx breakage for evergreen 50 * - 2.6.0 - add tiling config query (r6xx+), add initial HiZ support (r300->r500) 51 * 2.7.0 - fixups for r600 2D tiling support. (no external ABI change), add eg dyn gpr regs 52 * 2.8.0 - pageflip support, r500 US_FORMAT regs. r500 ARGB2101010 colorbuf, r300->r500 CMASK, clock crystal query 53 * 2.9.0 - r600 tiling (s3tc,rgtc) working, SET_PREDICATION packet 3 on r600 + eg, backend query 54 * 2.10.0 - fusion 2D tiling 55 * 2.11.0 - backend map, initial compute support for the CS checker 56 * 2.12.0 - RADEON_CS_KEEP_TILING_FLAGS 57 * 2.13.0 - virtual memory support, streamout 58 * 2.14.0 - add evergreen tiling informations 59 * 2.15.0 - add max_pipes query 60 * 2.16.0 - fix evergreen 2D tiled surface calculation 61 * 2.17.0 - add STRMOUT_BASE_UPDATE for r7xx 62 * 2.18.0 - r600-eg: allow "invalid" DB formats 63 * 2.19.0 - r600-eg: MSAA textures 64 * 2.20.0 - r600-si: RADEON_INFO_TIMESTAMP query 65 * 2.21.0 - r600-r700: FMASK and CMASK 66 * 2.22.0 - r600 only: RESOLVE_BOX allowed 67 * 2.23.0 - allow STRMOUT_BASE_UPDATE on RS780 and RS880 68 * 2.24.0 - eg only: allow MIP_ADDRESS=0 for MSAA textures 69 * 2.25.0 - eg+: new info request for num SE and num SH 70 * 2.26.0 - r600-eg: fix htile size computation 71 * 2.27.0 - r600-SI: Add CS ioctl support for async DMA 72 * 2.28.0 - r600-eg: Add MEM_WRITE packet support 73 * 2.29.0 - R500 FP16 color clear registers 74 * 2.30.0 - fix for FMASK texturing 75 * 2.31.0 - Add fastfb support for rs690 76 * 2.32.0 - new info request for rings working 77 * 2.33.0 - Add SI tiling mode array query 78 * 2.34.0 - Add CIK tiling mode array query 79 * 2.35.0 - Add CIK macrotile mode array query 80 * 2.36.0 - Fix CIK DCE tiling setup 81 * 2.37.0 - allow GS ring setup on r6xx/r7xx 82 * 2.38.0 - RADEON_GEM_OP (GET_INITIAL_DOMAIN, SET_INITIAL_DOMAIN), 83 * CIK: 1D and linear tiling modes contain valid PIPE_CONFIG 84 * 2.39.0 - Add INFO query for number of active CUs 85 */ 86 #define KMS_DRIVER_MAJOR 2 87 #define KMS_DRIVER_MINOR 39 88 #define KMS_DRIVER_PATCHLEVEL 0 89 int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags); 90 int radeon_driver_unload_kms(struct drm_device *dev); 91 void radeon_driver_lastclose_kms(struct drm_device *dev); 92 int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv); 93 void radeon_driver_postclose_kms(struct drm_device *dev, 94 struct drm_file *file_priv); 95 void radeon_driver_preclose_kms(struct drm_device *dev, 96 struct drm_file *file_priv); 97 int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon); 98 int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon); 99 u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc); 100 int radeon_enable_vblank_kms(struct drm_device *dev, int crtc); 101 void radeon_disable_vblank_kms(struct drm_device *dev, int crtc); 102 int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc, 103 int *max_error, 104 struct timeval *vblank_time, 105 unsigned flags); 106 void radeon_driver_irq_preinstall_kms(struct drm_device *dev); 107 int radeon_driver_irq_postinstall_kms(struct drm_device *dev); 108 void radeon_driver_irq_uninstall_kms(struct drm_device *dev); 109 irqreturn_t radeon_driver_irq_handler_kms(int irq, void *arg); 110 void radeon_gem_object_free(struct drm_gem_object *obj); 111 int radeon_gem_object_open(struct drm_gem_object *obj, 112 struct drm_file *file_priv); 113 void radeon_gem_object_close(struct drm_gem_object *obj, 114 struct drm_file *file_priv); 115 extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc, 116 unsigned int flags, 117 int *vpos, int *hpos, ktime_t *stime, 118 ktime_t *etime); 119 extern bool radeon_is_px(struct drm_device *dev); 120 extern const struct drm_ioctl_desc radeon_ioctls_kms[]; 121 extern int radeon_max_kms_ioctl; 122 int radeon_mmap(struct file *filp, struct vm_area_struct *vma); 123 int radeon_mode_dumb_mmap(struct drm_file *filp, 124 struct drm_device *dev, 125 uint32_t handle, uint64_t *offset_p); 126 int radeon_mode_dumb_create(struct drm_file *file_priv, 127 struct drm_device *dev, 128 struct drm_mode_create_dumb *args); 129 struct sg_table *radeon_gem_prime_get_sg_table(struct drm_gem_object *obj); 130 struct drm_gem_object *radeon_gem_prime_import_sg_table(struct drm_device *dev, 131 size_t size, 132 struct sg_table *sg); 133 int radeon_gem_prime_pin(struct drm_gem_object *obj); 134 void radeon_gem_prime_unpin(struct drm_gem_object *obj); 135 struct reservation_object *radeon_gem_prime_res_obj(struct drm_gem_object *); 136 void *radeon_gem_prime_vmap(struct drm_gem_object *obj); 137 void radeon_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr); 138 extern long radeon_kms_compat_ioctl(struct file *filp, unsigned int cmd, 139 unsigned long arg); 140 141 #if defined(CONFIG_DEBUG_FS) 142 int radeon_debugfs_init(struct drm_minor *minor); 143 void radeon_debugfs_cleanup(struct drm_minor *minor); 144 #endif 145 146 /* atpx handler */ 147 #if defined(CONFIG_VGA_SWITCHEROO) 148 void radeon_register_atpx_handler(void); 149 void radeon_unregister_atpx_handler(void); 150 #else 151 static inline void radeon_register_atpx_handler(void) {} 152 static inline void radeon_unregister_atpx_handler(void) {} 153 #endif 154 155 int radeon_no_wb; 156 int radeon_modeset = -1; 157 int radeon_dynclks = -1; 158 int radeon_r4xx_atom = 0; 159 int radeon_agpmode = 0; 160 int radeon_vram_limit = 0; 161 int radeon_gart_size = -1; /* auto */ 162 int radeon_benchmarking = 0; 163 int radeon_testing = 0; 164 int radeon_connector_table = 0; 165 int radeon_tv = 1; 166 int radeon_audio = -1; 167 int radeon_disp_priority = 0; 168 int radeon_hw_i2c = 0; 169 int radeon_pcie_gen2 = -1; 170 int radeon_msi = -1; 171 int radeon_lockup_timeout = 10000; 172 int radeon_fastfb = 0; 173 int radeon_dpm = -1; 174 int radeon_aspm = -1; 175 int radeon_runtime_pm = -1; 176 int radeon_hard_reset = 0; 177 int radeon_vm_size = 4096; 178 int radeon_vm_block_size = 9; 179 int radeon_deep_color = 0; 180 181 MODULE_PARM_DESC(no_wb, "Disable AGP writeback for scratch registers"); 182 module_param_named(no_wb, radeon_no_wb, int, 0444); 183 184 MODULE_PARM_DESC(modeset, "Disable/Enable modesetting"); 185 module_param_named(modeset, radeon_modeset, int, 0400); 186 187 MODULE_PARM_DESC(dynclks, "Disable/Enable dynamic clocks"); 188 module_param_named(dynclks, radeon_dynclks, int, 0444); 189 190 MODULE_PARM_DESC(r4xx_atom, "Enable ATOMBIOS modesetting for R4xx"); 191 module_param_named(r4xx_atom, radeon_r4xx_atom, int, 0444); 192 193 MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes"); 194 module_param_named(vramlimit, radeon_vram_limit, int, 0600); 195 196 MODULE_PARM_DESC(agpmode, "AGP Mode (-1 == PCI)"); 197 module_param_named(agpmode, radeon_agpmode, int, 0444); 198 199 MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)"); 200 module_param_named(gartsize, radeon_gart_size, int, 0600); 201 202 MODULE_PARM_DESC(benchmark, "Run benchmark"); 203 module_param_named(benchmark, radeon_benchmarking, int, 0444); 204 205 MODULE_PARM_DESC(test, "Run tests"); 206 module_param_named(test, radeon_testing, int, 0444); 207 208 MODULE_PARM_DESC(connector_table, "Force connector table"); 209 module_param_named(connector_table, radeon_connector_table, int, 0444); 210 211 MODULE_PARM_DESC(tv, "TV enable (0 = disable)"); 212 module_param_named(tv, radeon_tv, int, 0444); 213 214 MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)"); 215 module_param_named(audio, radeon_audio, int, 0444); 216 217 MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)"); 218 module_param_named(disp_priority, radeon_disp_priority, int, 0444); 219 220 MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)"); 221 module_param_named(hw_i2c, radeon_hw_i2c, int, 0444); 222 223 MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)"); 224 module_param_named(pcie_gen2, radeon_pcie_gen2, int, 0444); 225 226 MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)"); 227 module_param_named(msi, radeon_msi, int, 0444); 228 229 MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (defaul 10000 = 10 seconds, 0 = disable)"); 230 module_param_named(lockup_timeout, radeon_lockup_timeout, int, 0444); 231 232 MODULE_PARM_DESC(fastfb, "Direct FB access for IGP chips (0 = disable, 1 = enable)"); 233 module_param_named(fastfb, radeon_fastfb, int, 0444); 234 235 MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)"); 236 module_param_named(dpm, radeon_dpm, int, 0444); 237 238 MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)"); 239 module_param_named(aspm, radeon_aspm, int, 0444); 240 241 MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)"); 242 module_param_named(runpm, radeon_runtime_pm, int, 0444); 243 244 MODULE_PARM_DESC(hard_reset, "PCI config reset (1 = force enable, 0 = disable (default))"); 245 module_param_named(hard_reset, radeon_hard_reset, int, 0444); 246 247 MODULE_PARM_DESC(vm_size, "VM address space size in megabytes (default 4GB)"); 248 module_param_named(vm_size, radeon_vm_size, int, 0444); 249 250 MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default 9)"); 251 module_param_named(vm_block_size, radeon_vm_block_size, int, 0444); 252 253 MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))"); 254 module_param_named(deep_color, radeon_deep_color, int, 0444); 255 256 static struct pci_device_id pciidlist[] = { 257 radeon_PCI_IDS 258 }; 259 260 MODULE_DEVICE_TABLE(pci, pciidlist); 261 262 #ifdef CONFIG_DRM_RADEON_UMS 263 264 static int radeon_suspend(struct drm_device *dev, pm_message_t state) 265 { 266 drm_radeon_private_t *dev_priv = dev->dev_private; 267 268 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) 269 return 0; 270 271 /* Disable *all* interrupts */ 272 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600) 273 RADEON_WRITE(R500_DxMODE_INT_MASK, 0); 274 RADEON_WRITE(RADEON_GEN_INT_CNTL, 0); 275 return 0; 276 } 277 278 static int radeon_resume(struct drm_device *dev) 279 { 280 drm_radeon_private_t *dev_priv = dev->dev_private; 281 282 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) 283 return 0; 284 285 /* Restore interrupt registers */ 286 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RS600) 287 RADEON_WRITE(R500_DxMODE_INT_MASK, dev_priv->r500_disp_irq_reg); 288 RADEON_WRITE(RADEON_GEN_INT_CNTL, dev_priv->irq_enable_reg); 289 return 0; 290 } 291 292 293 static const struct file_operations radeon_driver_old_fops = { 294 .owner = THIS_MODULE, 295 .open = drm_open, 296 .release = drm_release, 297 .unlocked_ioctl = drm_ioctl, 298 .mmap = drm_mmap, 299 .poll = drm_poll, 300 .read = drm_read, 301 #ifdef CONFIG_COMPAT 302 .compat_ioctl = radeon_compat_ioctl, 303 #endif 304 .llseek = noop_llseek, 305 }; 306 307 static struct drm_driver driver_old = { 308 .driver_features = 309 DRIVER_USE_AGP | DRIVER_PCI_DMA | DRIVER_SG | 310 DRIVER_HAVE_IRQ | DRIVER_HAVE_DMA | DRIVER_IRQ_SHARED, 311 .dev_priv_size = sizeof(drm_radeon_buf_priv_t), 312 .load = radeon_driver_load, 313 .firstopen = radeon_driver_firstopen, 314 .open = radeon_driver_open, 315 .preclose = radeon_driver_preclose, 316 .postclose = radeon_driver_postclose, 317 .lastclose = radeon_driver_lastclose, 318 .unload = radeon_driver_unload, 319 .suspend = radeon_suspend, 320 .resume = radeon_resume, 321 .get_vblank_counter = radeon_get_vblank_counter, 322 .enable_vblank = radeon_enable_vblank, 323 .disable_vblank = radeon_disable_vblank, 324 .master_create = radeon_master_create, 325 .master_destroy = radeon_master_destroy, 326 .irq_preinstall = radeon_driver_irq_preinstall, 327 .irq_postinstall = radeon_driver_irq_postinstall, 328 .irq_uninstall = radeon_driver_irq_uninstall, 329 .irq_handler = radeon_driver_irq_handler, 330 .ioctls = radeon_ioctls, 331 .dma_ioctl = radeon_cp_buffers, 332 .fops = &radeon_driver_old_fops, 333 .name = DRIVER_NAME, 334 .desc = DRIVER_DESC, 335 .date = DRIVER_DATE, 336 .major = DRIVER_MAJOR, 337 .minor = DRIVER_MINOR, 338 .patchlevel = DRIVER_PATCHLEVEL, 339 }; 340 341 #endif 342 343 static struct drm_driver kms_driver; 344 345 static int radeon_kick_out_firmware_fb(struct pci_dev *pdev) 346 { 347 struct apertures_struct *ap; 348 bool primary = false; 349 350 ap = alloc_apertures(1); 351 if (!ap) 352 return -ENOMEM; 353 354 ap->ranges[0].base = pci_resource_start(pdev, 0); 355 ap->ranges[0].size = pci_resource_len(pdev, 0); 356 357 #ifdef CONFIG_X86 358 primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW; 359 #endif 360 remove_conflicting_framebuffers(ap, "radeondrmfb", primary); 361 kfree(ap); 362 363 return 0; 364 } 365 366 static int radeon_pci_probe(struct pci_dev *pdev, 367 const struct pci_device_id *ent) 368 { 369 int ret; 370 371 /* Get rid of things like offb */ 372 ret = radeon_kick_out_firmware_fb(pdev); 373 if (ret) 374 return ret; 375 376 return drm_get_pci_dev(pdev, ent, &kms_driver); 377 } 378 379 static void 380 radeon_pci_remove(struct pci_dev *pdev) 381 { 382 struct drm_device *dev = pci_get_drvdata(pdev); 383 384 drm_put_dev(dev); 385 } 386 387 static int radeon_pmops_suspend(struct device *dev) 388 { 389 struct pci_dev *pdev = to_pci_dev(dev); 390 struct drm_device *drm_dev = pci_get_drvdata(pdev); 391 return radeon_suspend_kms(drm_dev, true, true); 392 } 393 394 static int radeon_pmops_resume(struct device *dev) 395 { 396 struct pci_dev *pdev = to_pci_dev(dev); 397 struct drm_device *drm_dev = pci_get_drvdata(pdev); 398 return radeon_resume_kms(drm_dev, true, true); 399 } 400 401 static int radeon_pmops_freeze(struct device *dev) 402 { 403 struct pci_dev *pdev = to_pci_dev(dev); 404 struct drm_device *drm_dev = pci_get_drvdata(pdev); 405 return radeon_suspend_kms(drm_dev, false, true); 406 } 407 408 static int radeon_pmops_thaw(struct device *dev) 409 { 410 struct pci_dev *pdev = to_pci_dev(dev); 411 struct drm_device *drm_dev = pci_get_drvdata(pdev); 412 return radeon_resume_kms(drm_dev, false, true); 413 } 414 415 static int radeon_pmops_runtime_suspend(struct device *dev) 416 { 417 struct pci_dev *pdev = to_pci_dev(dev); 418 struct drm_device *drm_dev = pci_get_drvdata(pdev); 419 int ret; 420 421 if (!radeon_is_px(drm_dev)) { 422 pm_runtime_forbid(dev); 423 return -EBUSY; 424 } 425 426 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 427 drm_kms_helper_poll_disable(drm_dev); 428 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF); 429 430 ret = radeon_suspend_kms(drm_dev, false, false); 431 pci_save_state(pdev); 432 pci_disable_device(pdev); 433 pci_set_power_state(pdev, PCI_D3cold); 434 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF; 435 436 return 0; 437 } 438 439 static int radeon_pmops_runtime_resume(struct device *dev) 440 { 441 struct pci_dev *pdev = to_pci_dev(dev); 442 struct drm_device *drm_dev = pci_get_drvdata(pdev); 443 int ret; 444 445 if (!radeon_is_px(drm_dev)) 446 return -EINVAL; 447 448 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 449 450 pci_set_power_state(pdev, PCI_D0); 451 pci_restore_state(pdev); 452 ret = pci_enable_device(pdev); 453 if (ret) 454 return ret; 455 pci_set_master(pdev); 456 457 ret = radeon_resume_kms(drm_dev, false, false); 458 drm_kms_helper_poll_enable(drm_dev); 459 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON); 460 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON; 461 return 0; 462 } 463 464 static int radeon_pmops_runtime_idle(struct device *dev) 465 { 466 struct pci_dev *pdev = to_pci_dev(dev); 467 struct drm_device *drm_dev = pci_get_drvdata(pdev); 468 struct drm_crtc *crtc; 469 470 if (!radeon_is_px(drm_dev)) { 471 pm_runtime_forbid(dev); 472 return -EBUSY; 473 } 474 475 list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) { 476 if (crtc->enabled) { 477 DRM_DEBUG_DRIVER("failing to power off - crtc active\n"); 478 return -EBUSY; 479 } 480 } 481 482 pm_runtime_mark_last_busy(dev); 483 pm_runtime_autosuspend(dev); 484 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */ 485 return 1; 486 } 487 488 long radeon_drm_ioctl(struct file *filp, 489 unsigned int cmd, unsigned long arg) 490 { 491 struct drm_file *file_priv = filp->private_data; 492 struct drm_device *dev; 493 long ret; 494 dev = file_priv->minor->dev; 495 ret = pm_runtime_get_sync(dev->dev); 496 if (ret < 0) 497 return ret; 498 499 ret = drm_ioctl(filp, cmd, arg); 500 501 pm_runtime_mark_last_busy(dev->dev); 502 pm_runtime_put_autosuspend(dev->dev); 503 return ret; 504 } 505 506 static const struct dev_pm_ops radeon_pm_ops = { 507 .suspend = radeon_pmops_suspend, 508 .resume = radeon_pmops_resume, 509 .freeze = radeon_pmops_freeze, 510 .thaw = radeon_pmops_thaw, 511 .poweroff = radeon_pmops_freeze, 512 .restore = radeon_pmops_resume, 513 .runtime_suspend = radeon_pmops_runtime_suspend, 514 .runtime_resume = radeon_pmops_runtime_resume, 515 .runtime_idle = radeon_pmops_runtime_idle, 516 }; 517 518 static const struct file_operations radeon_driver_kms_fops = { 519 .owner = THIS_MODULE, 520 .open = drm_open, 521 .release = drm_release, 522 .unlocked_ioctl = radeon_drm_ioctl, 523 .mmap = radeon_mmap, 524 .poll = drm_poll, 525 .read = drm_read, 526 #ifdef CONFIG_COMPAT 527 .compat_ioctl = radeon_kms_compat_ioctl, 528 #endif 529 }; 530 531 static struct drm_driver kms_driver = { 532 .driver_features = 533 DRIVER_USE_AGP | 534 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | 535 DRIVER_PRIME | DRIVER_RENDER, 536 .load = radeon_driver_load_kms, 537 .open = radeon_driver_open_kms, 538 .preclose = radeon_driver_preclose_kms, 539 .postclose = radeon_driver_postclose_kms, 540 .lastclose = radeon_driver_lastclose_kms, 541 .unload = radeon_driver_unload_kms, 542 .get_vblank_counter = radeon_get_vblank_counter_kms, 543 .enable_vblank = radeon_enable_vblank_kms, 544 .disable_vblank = radeon_disable_vblank_kms, 545 .get_vblank_timestamp = radeon_get_vblank_timestamp_kms, 546 .get_scanout_position = radeon_get_crtc_scanoutpos, 547 #if defined(CONFIG_DEBUG_FS) 548 .debugfs_init = radeon_debugfs_init, 549 .debugfs_cleanup = radeon_debugfs_cleanup, 550 #endif 551 .irq_preinstall = radeon_driver_irq_preinstall_kms, 552 .irq_postinstall = radeon_driver_irq_postinstall_kms, 553 .irq_uninstall = radeon_driver_irq_uninstall_kms, 554 .irq_handler = radeon_driver_irq_handler_kms, 555 .ioctls = radeon_ioctls_kms, 556 .gem_free_object = radeon_gem_object_free, 557 .gem_open_object = radeon_gem_object_open, 558 .gem_close_object = radeon_gem_object_close, 559 .dumb_create = radeon_mode_dumb_create, 560 .dumb_map_offset = radeon_mode_dumb_mmap, 561 .dumb_destroy = drm_gem_dumb_destroy, 562 .fops = &radeon_driver_kms_fops, 563 564 .prime_handle_to_fd = drm_gem_prime_handle_to_fd, 565 .prime_fd_to_handle = drm_gem_prime_fd_to_handle, 566 .gem_prime_export = drm_gem_prime_export, 567 .gem_prime_import = drm_gem_prime_import, 568 .gem_prime_pin = radeon_gem_prime_pin, 569 .gem_prime_unpin = radeon_gem_prime_unpin, 570 .gem_prime_res_obj = radeon_gem_prime_res_obj, 571 .gem_prime_get_sg_table = radeon_gem_prime_get_sg_table, 572 .gem_prime_import_sg_table = radeon_gem_prime_import_sg_table, 573 .gem_prime_vmap = radeon_gem_prime_vmap, 574 .gem_prime_vunmap = radeon_gem_prime_vunmap, 575 576 .name = DRIVER_NAME, 577 .desc = DRIVER_DESC, 578 .date = DRIVER_DATE, 579 .major = KMS_DRIVER_MAJOR, 580 .minor = KMS_DRIVER_MINOR, 581 .patchlevel = KMS_DRIVER_PATCHLEVEL, 582 }; 583 584 static struct drm_driver *driver; 585 static struct pci_driver *pdriver; 586 587 #ifdef CONFIG_DRM_RADEON_UMS 588 static struct pci_driver radeon_pci_driver = { 589 .name = DRIVER_NAME, 590 .id_table = pciidlist, 591 }; 592 #endif 593 594 static struct pci_driver radeon_kms_pci_driver = { 595 .name = DRIVER_NAME, 596 .id_table = pciidlist, 597 .probe = radeon_pci_probe, 598 .remove = radeon_pci_remove, 599 .driver.pm = &radeon_pm_ops, 600 }; 601 602 static int __init radeon_init(void) 603 { 604 #ifdef CONFIG_VGA_CONSOLE 605 if (vgacon_text_force() && radeon_modeset == -1) { 606 DRM_INFO("VGACON disable radeon kernel modesetting.\n"); 607 radeon_modeset = 0; 608 } 609 #endif 610 /* set to modesetting by default if not nomodeset */ 611 if (radeon_modeset == -1) 612 radeon_modeset = 1; 613 614 if (radeon_modeset == 1) { 615 DRM_INFO("radeon kernel modesetting enabled.\n"); 616 driver = &kms_driver; 617 pdriver = &radeon_kms_pci_driver; 618 driver->driver_features |= DRIVER_MODESET; 619 driver->num_ioctls = radeon_max_kms_ioctl; 620 radeon_register_atpx_handler(); 621 622 } else { 623 #ifdef CONFIG_DRM_RADEON_UMS 624 DRM_INFO("radeon userspace modesetting enabled.\n"); 625 driver = &driver_old; 626 pdriver = &radeon_pci_driver; 627 driver->driver_features &= ~DRIVER_MODESET; 628 driver->num_ioctls = radeon_max_ioctl; 629 #else 630 DRM_ERROR("No UMS support in radeon module!\n"); 631 return -EINVAL; 632 #endif 633 } 634 635 /* let modprobe override vga console setting */ 636 return drm_pci_init(driver, pdriver); 637 } 638 639 static void __exit radeon_exit(void) 640 { 641 drm_pci_exit(driver, pdriver); 642 radeon_unregister_atpx_handler(); 643 } 644 645 module_init(radeon_init); 646 module_exit(radeon_exit); 647 648 MODULE_AUTHOR(DRIVER_AUTHOR); 649 MODULE_DESCRIPTION(DRIVER_DESC); 650 MODULE_LICENSE("GPL and additional rights"); 651