1 /**
2  * \file radeon_drv.c
3  * ATI Radeon driver
4  *
5  * \author Gareth Hughes <gareth@valinux.com>
6  */
7 
8 /*
9  * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
10  * All Rights Reserved.
11  *
12  * Permission is hereby granted, free of charge, to any person obtaining a
13  * copy of this software and associated documentation files (the "Software"),
14  * to deal in the Software without restriction, including without limitation
15  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
16  * and/or sell copies of the Software, and to permit persons to whom the
17  * Software is furnished to do so, subject to the following conditions:
18  *
19  * The above copyright notice and this permission notice (including the next
20  * paragraph) shall be included in all copies or substantial portions of the
21  * Software.
22  *
23  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
26  * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
27  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
28  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
29  * OTHER DEALINGS IN THE SOFTWARE.
30  */
31 
32 #include <drm/drmP.h>
33 #include <drm/radeon_drm.h>
34 #include "radeon_drv.h"
35 
36 #include <drm/drm_pciids.h>
37 #include <linux/console.h>
38 #include <linux/module.h>
39 #include <linux/pm_runtime.h>
40 #include <linux/vga_switcheroo.h>
41 #include <linux/compat.h>
42 #include <drm/drm_gem.h>
43 #include <drm/drm_fb_helper.h>
44 
45 #include <drm/drm_crtc_helper.h>
46 
47 /*
48  * KMS wrapper.
49  * - 2.0.0 - initial interface
50  * - 2.1.0 - add square tiling interface
51  * - 2.2.0 - add r6xx/r7xx const buffer support
52  * - 2.3.0 - add MSPOS + 3D texture + r500 VAP regs
53  * - 2.4.0 - add crtc id query
54  * - 2.5.0 - add get accel 2 to work around ddx breakage for evergreen
55  * - 2.6.0 - add tiling config query (r6xx+), add initial HiZ support (r300->r500)
56  *   2.7.0 - fixups for r600 2D tiling support. (no external ABI change), add eg dyn gpr regs
57  *   2.8.0 - pageflip support, r500 US_FORMAT regs. r500 ARGB2101010 colorbuf, r300->r500 CMASK, clock crystal query
58  *   2.9.0 - r600 tiling (s3tc,rgtc) working, SET_PREDICATION packet 3 on r600 + eg, backend query
59  *   2.10.0 - fusion 2D tiling
60  *   2.11.0 - backend map, initial compute support for the CS checker
61  *   2.12.0 - RADEON_CS_KEEP_TILING_FLAGS
62  *   2.13.0 - virtual memory support, streamout
63  *   2.14.0 - add evergreen tiling informations
64  *   2.15.0 - add max_pipes query
65  *   2.16.0 - fix evergreen 2D tiled surface calculation
66  *   2.17.0 - add STRMOUT_BASE_UPDATE for r7xx
67  *   2.18.0 - r600-eg: allow "invalid" DB formats
68  *   2.19.0 - r600-eg: MSAA textures
69  *   2.20.0 - r600-si: RADEON_INFO_TIMESTAMP query
70  *   2.21.0 - r600-r700: FMASK and CMASK
71  *   2.22.0 - r600 only: RESOLVE_BOX allowed
72  *   2.23.0 - allow STRMOUT_BASE_UPDATE on RS780 and RS880
73  *   2.24.0 - eg only: allow MIP_ADDRESS=0 for MSAA textures
74  *   2.25.0 - eg+: new info request for num SE and num SH
75  *   2.26.0 - r600-eg: fix htile size computation
76  *   2.27.0 - r600-SI: Add CS ioctl support for async DMA
77  *   2.28.0 - r600-eg: Add MEM_WRITE packet support
78  *   2.29.0 - R500 FP16 color clear registers
79  *   2.30.0 - fix for FMASK texturing
80  *   2.31.0 - Add fastfb support for rs690
81  *   2.32.0 - new info request for rings working
82  *   2.33.0 - Add SI tiling mode array query
83  *   2.34.0 - Add CIK tiling mode array query
84  *   2.35.0 - Add CIK macrotile mode array query
85  *   2.36.0 - Fix CIK DCE tiling setup
86  *   2.37.0 - allow GS ring setup on r6xx/r7xx
87  *   2.38.0 - RADEON_GEM_OP (GET_INITIAL_DOMAIN, SET_INITIAL_DOMAIN),
88  *            CIK: 1D and linear tiling modes contain valid PIPE_CONFIG
89  *   2.39.0 - Add INFO query for number of active CUs
90  *   2.40.0 - Add RADEON_GEM_GTT_WC/UC, flush HDP cache before submitting
91  *            CS to GPU on >= r600
92  *   2.41.0 - evergreen/cayman: Add SET_BASE/DRAW_INDIRECT command parsing support
93  *   2.42.0 - Add VCE/VUI (Video Usability Information) support
94  *   2.43.0 - RADEON_INFO_GPU_RESET_COUNTER
95  *   2.44.0 - SET_APPEND_CNT packet3 support
96  *   2.45.0 - Allow setting shader registers using DMA/COPY packet3 on SI
97  *   2.46.0 - Add PFP_SYNC_ME support on evergreen
98  *   2.47.0 - Add UVD_NO_OP register support
99  *   2.48.0 - TA_CS_BC_BASE_ADDR allowed on SI
100  *   2.49.0 - DRM_RADEON_GEM_INFO ioctl returns correct vram_size/visible values
101  *   2.50.0 - Allows unaligned shader loads on CIK. (needed by OpenGL)
102  */
103 #define KMS_DRIVER_MAJOR	2
104 #define KMS_DRIVER_MINOR	50
105 #define KMS_DRIVER_PATCHLEVEL	0
106 int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags);
107 void radeon_driver_unload_kms(struct drm_device *dev);
108 void radeon_driver_lastclose_kms(struct drm_device *dev);
109 int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
110 void radeon_driver_postclose_kms(struct drm_device *dev,
111 				 struct drm_file *file_priv);
112 int radeon_suspend_kms(struct drm_device *dev, bool suspend,
113 		       bool fbcon, bool freeze);
114 int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
115 u32 radeon_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
116 int radeon_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
117 void radeon_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
118 void radeon_driver_irq_preinstall_kms(struct drm_device *dev);
119 int radeon_driver_irq_postinstall_kms(struct drm_device *dev);
120 void radeon_driver_irq_uninstall_kms(struct drm_device *dev);
121 irqreturn_t radeon_driver_irq_handler_kms(int irq, void *arg);
122 void radeon_gem_object_free(struct drm_gem_object *obj);
123 int radeon_gem_object_open(struct drm_gem_object *obj,
124 				struct drm_file *file_priv);
125 void radeon_gem_object_close(struct drm_gem_object *obj,
126 				struct drm_file *file_priv);
127 struct dma_buf *radeon_gem_prime_export(struct drm_device *dev,
128 					struct drm_gem_object *gobj,
129 					int flags);
130 extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, unsigned int crtc,
131 				      unsigned int flags, int *vpos, int *hpos,
132 				      ktime_t *stime, ktime_t *etime,
133 				      const struct drm_display_mode *mode);
134 extern bool radeon_is_px(struct drm_device *dev);
135 extern const struct drm_ioctl_desc radeon_ioctls_kms[];
136 extern int radeon_max_kms_ioctl;
137 int radeon_mmap(struct file *filp, struct vm_area_struct *vma);
138 int radeon_mode_dumb_mmap(struct drm_file *filp,
139 			  struct drm_device *dev,
140 			  uint32_t handle, uint64_t *offset_p);
141 int radeon_mode_dumb_create(struct drm_file *file_priv,
142 			    struct drm_device *dev,
143 			    struct drm_mode_create_dumb *args);
144 struct sg_table *radeon_gem_prime_get_sg_table(struct drm_gem_object *obj);
145 struct drm_gem_object *radeon_gem_prime_import_sg_table(struct drm_device *dev,
146 							struct dma_buf_attachment *,
147 							struct sg_table *sg);
148 int radeon_gem_prime_pin(struct drm_gem_object *obj);
149 void radeon_gem_prime_unpin(struct drm_gem_object *obj);
150 struct reservation_object *radeon_gem_prime_res_obj(struct drm_gem_object *);
151 void *radeon_gem_prime_vmap(struct drm_gem_object *obj);
152 void radeon_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
153 
154 /* atpx handler */
155 #if defined(CONFIG_VGA_SWITCHEROO)
156 void radeon_register_atpx_handler(void);
157 void radeon_unregister_atpx_handler(void);
158 bool radeon_has_atpx_dgpu_power_cntl(void);
159 bool radeon_is_atpx_hybrid(void);
160 #else
161 static inline void radeon_register_atpx_handler(void) {}
162 static inline void radeon_unregister_atpx_handler(void) {}
163 static inline bool radeon_has_atpx_dgpu_power_cntl(void) { return false; }
164 static inline bool radeon_is_atpx_hybrid(void) { return false; }
165 #endif
166 
167 int radeon_no_wb;
168 int radeon_modeset = -1;
169 int radeon_dynclks = -1;
170 int radeon_r4xx_atom = 0;
171 #ifdef __powerpc__
172 /* Default to PCI on PowerPC (fdo #95017) */
173 int radeon_agpmode = -1;
174 #else
175 int radeon_agpmode = 0;
176 #endif
177 int radeon_vram_limit = 0;
178 int radeon_gart_size = -1; /* auto */
179 int radeon_benchmarking = 0;
180 int radeon_testing = 0;
181 int radeon_connector_table = 0;
182 int radeon_tv = 1;
183 int radeon_audio = -1;
184 int radeon_disp_priority = 0;
185 int radeon_hw_i2c = 0;
186 int radeon_pcie_gen2 = -1;
187 int radeon_msi = -1;
188 int radeon_lockup_timeout = 10000;
189 int radeon_fastfb = 0;
190 int radeon_dpm = -1;
191 int radeon_aspm = -1;
192 int radeon_runtime_pm = -1;
193 int radeon_hard_reset = 0;
194 int radeon_vm_size = 8;
195 int radeon_vm_block_size = -1;
196 int radeon_deep_color = 0;
197 int radeon_use_pflipirq = 2;
198 int radeon_bapm = -1;
199 int radeon_backlight = -1;
200 int radeon_auxch = -1;
201 int radeon_mst = 0;
202 int radeon_uvd = 1;
203 int radeon_vce = 1;
204 
205 MODULE_PARM_DESC(no_wb, "Disable AGP writeback for scratch registers");
206 module_param_named(no_wb, radeon_no_wb, int, 0444);
207 
208 MODULE_PARM_DESC(modeset, "Disable/Enable modesetting");
209 module_param_named(modeset, radeon_modeset, int, 0400);
210 
211 MODULE_PARM_DESC(dynclks, "Disable/Enable dynamic clocks");
212 module_param_named(dynclks, radeon_dynclks, int, 0444);
213 
214 MODULE_PARM_DESC(r4xx_atom, "Enable ATOMBIOS modesetting for R4xx");
215 module_param_named(r4xx_atom, radeon_r4xx_atom, int, 0444);
216 
217 MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
218 module_param_named(vramlimit, radeon_vram_limit, int, 0600);
219 
220 MODULE_PARM_DESC(agpmode, "AGP Mode (-1 == PCI)");
221 module_param_named(agpmode, radeon_agpmode, int, 0444);
222 
223 MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
224 module_param_named(gartsize, radeon_gart_size, int, 0600);
225 
226 MODULE_PARM_DESC(benchmark, "Run benchmark");
227 module_param_named(benchmark, radeon_benchmarking, int, 0444);
228 
229 MODULE_PARM_DESC(test, "Run tests");
230 module_param_named(test, radeon_testing, int, 0444);
231 
232 MODULE_PARM_DESC(connector_table, "Force connector table");
233 module_param_named(connector_table, radeon_connector_table, int, 0444);
234 
235 MODULE_PARM_DESC(tv, "TV enable (0 = disable)");
236 module_param_named(tv, radeon_tv, int, 0444);
237 
238 MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
239 module_param_named(audio, radeon_audio, int, 0444);
240 
241 MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
242 module_param_named(disp_priority, radeon_disp_priority, int, 0444);
243 
244 MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
245 module_param_named(hw_i2c, radeon_hw_i2c, int, 0444);
246 
247 MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
248 module_param_named(pcie_gen2, radeon_pcie_gen2, int, 0444);
249 
250 MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
251 module_param_named(msi, radeon_msi, int, 0444);
252 
253 MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default 10000 = 10 seconds, 0 = disable)");
254 module_param_named(lockup_timeout, radeon_lockup_timeout, int, 0444);
255 
256 MODULE_PARM_DESC(fastfb, "Direct FB access for IGP chips (0 = disable, 1 = enable)");
257 module_param_named(fastfb, radeon_fastfb, int, 0444);
258 
259 MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
260 module_param_named(dpm, radeon_dpm, int, 0444);
261 
262 MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
263 module_param_named(aspm, radeon_aspm, int, 0444);
264 
265 MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
266 module_param_named(runpm, radeon_runtime_pm, int, 0444);
267 
268 MODULE_PARM_DESC(hard_reset, "PCI config reset (1 = force enable, 0 = disable (default))");
269 module_param_named(hard_reset, radeon_hard_reset, int, 0444);
270 
271 MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 4GB)");
272 module_param_named(vm_size, radeon_vm_size, int, 0444);
273 
274 MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
275 module_param_named(vm_block_size, radeon_vm_block_size, int, 0444);
276 
277 MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
278 module_param_named(deep_color, radeon_deep_color, int, 0444);
279 
280 MODULE_PARM_DESC(use_pflipirq, "Pflip irqs for pageflip completion (0 = disable, 1 = as fallback, 2 = exclusive (default))");
281 module_param_named(use_pflipirq, radeon_use_pflipirq, int, 0444);
282 
283 MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
284 module_param_named(bapm, radeon_bapm, int, 0444);
285 
286 MODULE_PARM_DESC(backlight, "backlight support (1 = enable, 0 = disable, -1 = auto)");
287 module_param_named(backlight, radeon_backlight, int, 0444);
288 
289 MODULE_PARM_DESC(auxch, "Use native auxch experimental support (1 = enable, 0 = disable, -1 = auto)");
290 module_param_named(auxch, radeon_auxch, int, 0444);
291 
292 MODULE_PARM_DESC(mst, "DisplayPort MST experimental support (1 = enable, 0 = disable)");
293 module_param_named(mst, radeon_mst, int, 0444);
294 
295 MODULE_PARM_DESC(uvd, "uvd enable/disable uvd support (1 = enable, 0 = disable)");
296 module_param_named(uvd, radeon_uvd, int, 0444);
297 
298 MODULE_PARM_DESC(vce, "vce enable/disable vce support (1 = enable, 0 = disable)");
299 module_param_named(vce, radeon_vce, int, 0444);
300 
301 int radeon_si_support = 1;
302 MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
303 module_param_named(si_support, radeon_si_support, int, 0444);
304 
305 int radeon_cik_support = 1;
306 MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
307 module_param_named(cik_support, radeon_cik_support, int, 0444);
308 
309 static struct pci_device_id pciidlist[] = {
310 	radeon_PCI_IDS
311 };
312 
313 MODULE_DEVICE_TABLE(pci, pciidlist);
314 
315 static struct drm_driver kms_driver;
316 
317 bool radeon_device_is_virtual(void);
318 
319 static int radeon_pci_probe(struct pci_dev *pdev,
320 			    const struct pci_device_id *ent)
321 {
322 	int ret;
323 
324 	if (vga_switcheroo_client_probe_defer(pdev))
325 		return -EPROBE_DEFER;
326 
327 	/* Get rid of things like offb */
328 	ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, 0, "radeondrmfb");
329 	if (ret)
330 		return ret;
331 
332 	return drm_get_pci_dev(pdev, ent, &kms_driver);
333 }
334 
335 static void
336 radeon_pci_remove(struct pci_dev *pdev)
337 {
338 	struct drm_device *dev = pci_get_drvdata(pdev);
339 
340 	drm_put_dev(dev);
341 }
342 
343 static void
344 radeon_pci_shutdown(struct pci_dev *pdev)
345 {
346 	/* if we are running in a VM, make sure the device
347 	 * torn down properly on reboot/shutdown
348 	 */
349 	if (radeon_device_is_virtual())
350 		radeon_pci_remove(pdev);
351 }
352 
353 static int radeon_pmops_suspend(struct device *dev)
354 {
355 	struct pci_dev *pdev = to_pci_dev(dev);
356 	struct drm_device *drm_dev = pci_get_drvdata(pdev);
357 	return radeon_suspend_kms(drm_dev, true, true, false);
358 }
359 
360 static int radeon_pmops_resume(struct device *dev)
361 {
362 	struct pci_dev *pdev = to_pci_dev(dev);
363 	struct drm_device *drm_dev = pci_get_drvdata(pdev);
364 
365 	/* GPU comes up enabled by the bios on resume */
366 	if (radeon_is_px(drm_dev)) {
367 		pm_runtime_disable(dev);
368 		pm_runtime_set_active(dev);
369 		pm_runtime_enable(dev);
370 	}
371 
372 	return radeon_resume_kms(drm_dev, true, true);
373 }
374 
375 static int radeon_pmops_freeze(struct device *dev)
376 {
377 	struct pci_dev *pdev = to_pci_dev(dev);
378 	struct drm_device *drm_dev = pci_get_drvdata(pdev);
379 	return radeon_suspend_kms(drm_dev, false, true, true);
380 }
381 
382 static int radeon_pmops_thaw(struct device *dev)
383 {
384 	struct pci_dev *pdev = to_pci_dev(dev);
385 	struct drm_device *drm_dev = pci_get_drvdata(pdev);
386 	return radeon_resume_kms(drm_dev, false, true);
387 }
388 
389 static int radeon_pmops_runtime_suspend(struct device *dev)
390 {
391 	struct pci_dev *pdev = to_pci_dev(dev);
392 	struct drm_device *drm_dev = pci_get_drvdata(pdev);
393 	int ret;
394 
395 	if (!radeon_is_px(drm_dev)) {
396 		pm_runtime_forbid(dev);
397 		return -EBUSY;
398 	}
399 
400 	drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
401 	drm_kms_helper_poll_disable(drm_dev);
402 
403 	ret = radeon_suspend_kms(drm_dev, false, false, false);
404 	pci_save_state(pdev);
405 	pci_disable_device(pdev);
406 	pci_ignore_hotplug(pdev);
407 	if (radeon_is_atpx_hybrid())
408 		pci_set_power_state(pdev, PCI_D3cold);
409 	else if (!radeon_has_atpx_dgpu_power_cntl())
410 		pci_set_power_state(pdev, PCI_D3hot);
411 	drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
412 
413 	return 0;
414 }
415 
416 static int radeon_pmops_runtime_resume(struct device *dev)
417 {
418 	struct pci_dev *pdev = to_pci_dev(dev);
419 	struct drm_device *drm_dev = pci_get_drvdata(pdev);
420 	int ret;
421 
422 	if (!radeon_is_px(drm_dev))
423 		return -EINVAL;
424 
425 	drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
426 
427 	if (radeon_is_atpx_hybrid() ||
428 	    !radeon_has_atpx_dgpu_power_cntl())
429 		pci_set_power_state(pdev, PCI_D0);
430 	pci_restore_state(pdev);
431 	ret = pci_enable_device(pdev);
432 	if (ret)
433 		return ret;
434 	pci_set_master(pdev);
435 
436 	ret = radeon_resume_kms(drm_dev, false, false);
437 	drm_kms_helper_poll_enable(drm_dev);
438 	drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
439 	return 0;
440 }
441 
442 static int radeon_pmops_runtime_idle(struct device *dev)
443 {
444 	struct pci_dev *pdev = to_pci_dev(dev);
445 	struct drm_device *drm_dev = pci_get_drvdata(pdev);
446 	struct drm_crtc *crtc;
447 
448 	if (!radeon_is_px(drm_dev)) {
449 		pm_runtime_forbid(dev);
450 		return -EBUSY;
451 	}
452 
453 	list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
454 		if (crtc->enabled) {
455 			DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
456 			return -EBUSY;
457 		}
458 	}
459 
460 	pm_runtime_mark_last_busy(dev);
461 	pm_runtime_autosuspend(dev);
462 	/* we don't want the main rpm_idle to call suspend - we want to autosuspend */
463 	return 1;
464 }
465 
466 long radeon_drm_ioctl(struct file *filp,
467 		      unsigned int cmd, unsigned long arg)
468 {
469 	struct drm_file *file_priv = filp->private_data;
470 	struct drm_device *dev;
471 	long ret;
472 	dev = file_priv->minor->dev;
473 	ret = pm_runtime_get_sync(dev->dev);
474 	if (ret < 0)
475 		return ret;
476 
477 	ret = drm_ioctl(filp, cmd, arg);
478 
479 	pm_runtime_mark_last_busy(dev->dev);
480 	pm_runtime_put_autosuspend(dev->dev);
481 	return ret;
482 }
483 
484 #ifdef CONFIG_COMPAT
485 static long radeon_kms_compat_ioctl(struct file *filp, unsigned int cmd, unsigned long arg)
486 {
487 	unsigned int nr = DRM_IOCTL_NR(cmd);
488 	int ret;
489 
490 	if (nr < DRM_COMMAND_BASE)
491 		return drm_compat_ioctl(filp, cmd, arg);
492 
493 	ret = radeon_drm_ioctl(filp, cmd, arg);
494 
495 	return ret;
496 }
497 #endif
498 
499 static const struct dev_pm_ops radeon_pm_ops = {
500 	.suspend = radeon_pmops_suspend,
501 	.resume = radeon_pmops_resume,
502 	.freeze = radeon_pmops_freeze,
503 	.thaw = radeon_pmops_thaw,
504 	.poweroff = radeon_pmops_freeze,
505 	.restore = radeon_pmops_resume,
506 	.runtime_suspend = radeon_pmops_runtime_suspend,
507 	.runtime_resume = radeon_pmops_runtime_resume,
508 	.runtime_idle = radeon_pmops_runtime_idle,
509 };
510 
511 static const struct file_operations radeon_driver_kms_fops = {
512 	.owner = THIS_MODULE,
513 	.open = drm_open,
514 	.release = drm_release,
515 	.unlocked_ioctl = radeon_drm_ioctl,
516 	.mmap = radeon_mmap,
517 	.poll = drm_poll,
518 	.read = drm_read,
519 #ifdef CONFIG_COMPAT
520 	.compat_ioctl = radeon_kms_compat_ioctl,
521 #endif
522 };
523 
524 static bool
525 radeon_get_crtc_scanout_position(struct drm_device *dev, unsigned int pipe,
526 				 bool in_vblank_irq, int *vpos, int *hpos,
527 				 ktime_t *stime, ktime_t *etime,
528 				 const struct drm_display_mode *mode)
529 {
530 	return radeon_get_crtc_scanoutpos(dev, pipe, 0, vpos, hpos,
531 					  stime, etime, mode);
532 }
533 
534 static struct drm_driver kms_driver = {
535 	.driver_features =
536 	    DRIVER_USE_AGP |
537 	    DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
538 	    DRIVER_PRIME | DRIVER_RENDER,
539 	.load = radeon_driver_load_kms,
540 	.open = radeon_driver_open_kms,
541 	.postclose = radeon_driver_postclose_kms,
542 	.lastclose = radeon_driver_lastclose_kms,
543 	.unload = radeon_driver_unload_kms,
544 	.get_vblank_counter = radeon_get_vblank_counter_kms,
545 	.enable_vblank = radeon_enable_vblank_kms,
546 	.disable_vblank = radeon_disable_vblank_kms,
547 	.get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
548 	.get_scanout_position = radeon_get_crtc_scanout_position,
549 	.irq_preinstall = radeon_driver_irq_preinstall_kms,
550 	.irq_postinstall = radeon_driver_irq_postinstall_kms,
551 	.irq_uninstall = radeon_driver_irq_uninstall_kms,
552 	.irq_handler = radeon_driver_irq_handler_kms,
553 	.ioctls = radeon_ioctls_kms,
554 	.gem_free_object_unlocked = radeon_gem_object_free,
555 	.gem_open_object = radeon_gem_object_open,
556 	.gem_close_object = radeon_gem_object_close,
557 	.dumb_create = radeon_mode_dumb_create,
558 	.dumb_map_offset = radeon_mode_dumb_mmap,
559 	.fops = &radeon_driver_kms_fops,
560 
561 	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
562 	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
563 	.gem_prime_export = radeon_gem_prime_export,
564 	.gem_prime_import = drm_gem_prime_import,
565 	.gem_prime_pin = radeon_gem_prime_pin,
566 	.gem_prime_unpin = radeon_gem_prime_unpin,
567 	.gem_prime_res_obj = radeon_gem_prime_res_obj,
568 	.gem_prime_get_sg_table = radeon_gem_prime_get_sg_table,
569 	.gem_prime_import_sg_table = radeon_gem_prime_import_sg_table,
570 	.gem_prime_vmap = radeon_gem_prime_vmap,
571 	.gem_prime_vunmap = radeon_gem_prime_vunmap,
572 
573 	.name = DRIVER_NAME,
574 	.desc = DRIVER_DESC,
575 	.date = DRIVER_DATE,
576 	.major = KMS_DRIVER_MAJOR,
577 	.minor = KMS_DRIVER_MINOR,
578 	.patchlevel = KMS_DRIVER_PATCHLEVEL,
579 };
580 
581 static struct drm_driver *driver;
582 static struct pci_driver *pdriver;
583 
584 static struct pci_driver radeon_kms_pci_driver = {
585 	.name = DRIVER_NAME,
586 	.id_table = pciidlist,
587 	.probe = radeon_pci_probe,
588 	.remove = radeon_pci_remove,
589 	.shutdown = radeon_pci_shutdown,
590 	.driver.pm = &radeon_pm_ops,
591 };
592 
593 static int __init radeon_init(void)
594 {
595 	if (vgacon_text_force() && radeon_modeset == -1) {
596 		DRM_INFO("VGACON disable radeon kernel modesetting.\n");
597 		radeon_modeset = 0;
598 	}
599 	/* set to modesetting by default if not nomodeset */
600 	if (radeon_modeset == -1)
601 		radeon_modeset = 1;
602 
603 	if (radeon_modeset == 1) {
604 		DRM_INFO("radeon kernel modesetting enabled.\n");
605 		driver = &kms_driver;
606 		pdriver = &radeon_kms_pci_driver;
607 		driver->driver_features |= DRIVER_MODESET;
608 		driver->num_ioctls = radeon_max_kms_ioctl;
609 		radeon_register_atpx_handler();
610 
611 	} else {
612 		DRM_ERROR("No UMS support in radeon module!\n");
613 		return -EINVAL;
614 	}
615 
616 	return pci_register_driver(pdriver);
617 }
618 
619 static void __exit radeon_exit(void)
620 {
621 	pci_unregister_driver(pdriver);
622 	radeon_unregister_atpx_handler();
623 }
624 
625 module_init(radeon_init);
626 module_exit(radeon_exit);
627 
628 MODULE_AUTHOR(DRIVER_AUTHOR);
629 MODULE_DESCRIPTION(DRIVER_DESC);
630 MODULE_LICENSE("GPL and additional rights");
631