1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 
29 #include <linux/console.h>
30 #include <drm/drmP.h>
31 #include <drm/drm_crtc_helper.h>
32 #include <drm/radeon_drm.h>
33 #include <linux/vgaarb.h>
34 #include <linux/vga_switcheroo.h>
35 #include "radeon_reg.h"
36 #include "radeon.h"
37 #include "radeon_asic.h"
38 #include "atom.h"
39 
40 /*
41  * Registers accessors functions.
42  */
43 /**
44  * radeon_invalid_rreg - dummy reg read function
45  *
46  * @rdev: radeon device pointer
47  * @reg: offset of register
48  *
49  * Dummy register read function.  Used for register blocks
50  * that certain asics don't have (all asics).
51  * Returns the value in the register.
52  */
53 static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
54 {
55 	DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
56 	BUG_ON(1);
57 	return 0;
58 }
59 
60 /**
61  * radeon_invalid_wreg - dummy reg write function
62  *
63  * @rdev: radeon device pointer
64  * @reg: offset of register
65  * @v: value to write to the register
66  *
67  * Dummy register read function.  Used for register blocks
68  * that certain asics don't have (all asics).
69  */
70 static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
71 {
72 	DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
73 		  reg, v);
74 	BUG_ON(1);
75 }
76 
77 /**
78  * radeon_register_accessor_init - sets up the register accessor callbacks
79  *
80  * @rdev: radeon device pointer
81  *
82  * Sets up the register accessor callbacks for various register
83  * apertures.  Not all asics have all apertures (all asics).
84  */
85 static void radeon_register_accessor_init(struct radeon_device *rdev)
86 {
87 	rdev->mc_rreg = &radeon_invalid_rreg;
88 	rdev->mc_wreg = &radeon_invalid_wreg;
89 	rdev->pll_rreg = &radeon_invalid_rreg;
90 	rdev->pll_wreg = &radeon_invalid_wreg;
91 	rdev->pciep_rreg = &radeon_invalid_rreg;
92 	rdev->pciep_wreg = &radeon_invalid_wreg;
93 
94 	/* Don't change order as we are overridding accessor. */
95 	if (rdev->family < CHIP_RV515) {
96 		rdev->pcie_reg_mask = 0xff;
97 	} else {
98 		rdev->pcie_reg_mask = 0x7ff;
99 	}
100 	/* FIXME: not sure here */
101 	if (rdev->family <= CHIP_R580) {
102 		rdev->pll_rreg = &r100_pll_rreg;
103 		rdev->pll_wreg = &r100_pll_wreg;
104 	}
105 	if (rdev->family >= CHIP_R420) {
106 		rdev->mc_rreg = &r420_mc_rreg;
107 		rdev->mc_wreg = &r420_mc_wreg;
108 	}
109 	if (rdev->family >= CHIP_RV515) {
110 		rdev->mc_rreg = &rv515_mc_rreg;
111 		rdev->mc_wreg = &rv515_mc_wreg;
112 	}
113 	if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
114 		rdev->mc_rreg = &rs400_mc_rreg;
115 		rdev->mc_wreg = &rs400_mc_wreg;
116 	}
117 	if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
118 		rdev->mc_rreg = &rs690_mc_rreg;
119 		rdev->mc_wreg = &rs690_mc_wreg;
120 	}
121 	if (rdev->family == CHIP_RS600) {
122 		rdev->mc_rreg = &rs600_mc_rreg;
123 		rdev->mc_wreg = &rs600_mc_wreg;
124 	}
125 	if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
126 		rdev->mc_rreg = &rs780_mc_rreg;
127 		rdev->mc_wreg = &rs780_mc_wreg;
128 	}
129 
130 	if (rdev->family >= CHIP_BONAIRE) {
131 		rdev->pciep_rreg = &cik_pciep_rreg;
132 		rdev->pciep_wreg = &cik_pciep_wreg;
133 	} else if (rdev->family >= CHIP_R600) {
134 		rdev->pciep_rreg = &r600_pciep_rreg;
135 		rdev->pciep_wreg = &r600_pciep_wreg;
136 	}
137 }
138 
139 static int radeon_invalid_get_allowed_info_register(struct radeon_device *rdev,
140 						    u32 reg, u32 *val)
141 {
142 	return -EINVAL;
143 }
144 
145 /* helper to disable agp */
146 /**
147  * radeon_agp_disable - AGP disable helper function
148  *
149  * @rdev: radeon device pointer
150  *
151  * Removes AGP flags and changes the gart callbacks on AGP
152  * cards when using the internal gart rather than AGP (all asics).
153  */
154 void radeon_agp_disable(struct radeon_device *rdev)
155 {
156 	rdev->flags &= ~RADEON_IS_AGP;
157 	if (rdev->family >= CHIP_R600) {
158 		DRM_INFO("Forcing AGP to PCIE mode\n");
159 		rdev->flags |= RADEON_IS_PCIE;
160 	} else if (rdev->family >= CHIP_RV515 ||
161 			rdev->family == CHIP_RV380 ||
162 			rdev->family == CHIP_RV410 ||
163 			rdev->family == CHIP_R423) {
164 		DRM_INFO("Forcing AGP to PCIE mode\n");
165 		rdev->flags |= RADEON_IS_PCIE;
166 		rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
167 		rdev->asic->gart.get_page_entry = &rv370_pcie_gart_get_page_entry;
168 		rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
169 	} else {
170 		DRM_INFO("Forcing AGP to PCI mode\n");
171 		rdev->flags |= RADEON_IS_PCI;
172 		rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
173 		rdev->asic->gart.get_page_entry = &r100_pci_gart_get_page_entry;
174 		rdev->asic->gart.set_page = &r100_pci_gart_set_page;
175 	}
176 	rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
177 }
178 
179 /*
180  * ASIC
181  */
182 
183 static struct radeon_asic_ring r100_gfx_ring = {
184 	.ib_execute = &r100_ring_ib_execute,
185 	.emit_fence = &r100_fence_ring_emit,
186 	.emit_semaphore = &r100_semaphore_ring_emit,
187 	.cs_parse = &r100_cs_parse,
188 	.ring_start = &r100_ring_start,
189 	.ring_test = &r100_ring_test,
190 	.ib_test = &r100_ib_test,
191 	.is_lockup = &r100_gpu_is_lockup,
192 	.get_rptr = &r100_gfx_get_rptr,
193 	.get_wptr = &r100_gfx_get_wptr,
194 	.set_wptr = &r100_gfx_set_wptr,
195 };
196 
197 static struct radeon_asic r100_asic = {
198 	.init = &r100_init,
199 	.fini = &r100_fini,
200 	.suspend = &r100_suspend,
201 	.resume = &r100_resume,
202 	.vga_set_state = &r100_vga_set_state,
203 	.asic_reset = &r100_asic_reset,
204 	.mmio_hdp_flush = NULL,
205 	.gui_idle = &r100_gui_idle,
206 	.mc_wait_for_idle = &r100_mc_wait_for_idle,
207 	.get_allowed_info_register = radeon_invalid_get_allowed_info_register,
208 	.gart = {
209 		.tlb_flush = &r100_pci_gart_tlb_flush,
210 		.get_page_entry = &r100_pci_gart_get_page_entry,
211 		.set_page = &r100_pci_gart_set_page,
212 	},
213 	.ring = {
214 		[RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
215 	},
216 	.irq = {
217 		.set = &r100_irq_set,
218 		.process = &r100_irq_process,
219 	},
220 	.display = {
221 		.bandwidth_update = &r100_bandwidth_update,
222 		.get_vblank_counter = &r100_get_vblank_counter,
223 		.wait_for_vblank = &r100_wait_for_vblank,
224 		.set_backlight_level = &radeon_legacy_set_backlight_level,
225 		.get_backlight_level = &radeon_legacy_get_backlight_level,
226 	},
227 	.copy = {
228 		.blit = &r100_copy_blit,
229 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
230 		.dma = NULL,
231 		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
232 		.copy = &r100_copy_blit,
233 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
234 	},
235 	.surface = {
236 		.set_reg = r100_set_surface_reg,
237 		.clear_reg = r100_clear_surface_reg,
238 	},
239 	.hpd = {
240 		.init = &r100_hpd_init,
241 		.fini = &r100_hpd_fini,
242 		.sense = &r100_hpd_sense,
243 		.set_polarity = &r100_hpd_set_polarity,
244 	},
245 	.pm = {
246 		.misc = &r100_pm_misc,
247 		.prepare = &r100_pm_prepare,
248 		.finish = &r100_pm_finish,
249 		.init_profile = &r100_pm_init_profile,
250 		.get_dynpm_state = &r100_pm_get_dynpm_state,
251 		.get_engine_clock = &radeon_legacy_get_engine_clock,
252 		.set_engine_clock = &radeon_legacy_set_engine_clock,
253 		.get_memory_clock = &radeon_legacy_get_memory_clock,
254 		.set_memory_clock = NULL,
255 		.get_pcie_lanes = NULL,
256 		.set_pcie_lanes = NULL,
257 		.set_clock_gating = &radeon_legacy_set_clock_gating,
258 	},
259 	.pflip = {
260 		.page_flip = &r100_page_flip,
261 		.page_flip_pending = &r100_page_flip_pending,
262 	},
263 };
264 
265 static struct radeon_asic r200_asic = {
266 	.init = &r100_init,
267 	.fini = &r100_fini,
268 	.suspend = &r100_suspend,
269 	.resume = &r100_resume,
270 	.vga_set_state = &r100_vga_set_state,
271 	.asic_reset = &r100_asic_reset,
272 	.mmio_hdp_flush = NULL,
273 	.gui_idle = &r100_gui_idle,
274 	.mc_wait_for_idle = &r100_mc_wait_for_idle,
275 	.get_allowed_info_register = radeon_invalid_get_allowed_info_register,
276 	.gart = {
277 		.tlb_flush = &r100_pci_gart_tlb_flush,
278 		.get_page_entry = &r100_pci_gart_get_page_entry,
279 		.set_page = &r100_pci_gart_set_page,
280 	},
281 	.ring = {
282 		[RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
283 	},
284 	.irq = {
285 		.set = &r100_irq_set,
286 		.process = &r100_irq_process,
287 	},
288 	.display = {
289 		.bandwidth_update = &r100_bandwidth_update,
290 		.get_vblank_counter = &r100_get_vblank_counter,
291 		.wait_for_vblank = &r100_wait_for_vblank,
292 		.set_backlight_level = &radeon_legacy_set_backlight_level,
293 		.get_backlight_level = &radeon_legacy_get_backlight_level,
294 	},
295 	.copy = {
296 		.blit = &r100_copy_blit,
297 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
298 		.dma = &r200_copy_dma,
299 		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
300 		.copy = &r100_copy_blit,
301 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
302 	},
303 	.surface = {
304 		.set_reg = r100_set_surface_reg,
305 		.clear_reg = r100_clear_surface_reg,
306 	},
307 	.hpd = {
308 		.init = &r100_hpd_init,
309 		.fini = &r100_hpd_fini,
310 		.sense = &r100_hpd_sense,
311 		.set_polarity = &r100_hpd_set_polarity,
312 	},
313 	.pm = {
314 		.misc = &r100_pm_misc,
315 		.prepare = &r100_pm_prepare,
316 		.finish = &r100_pm_finish,
317 		.init_profile = &r100_pm_init_profile,
318 		.get_dynpm_state = &r100_pm_get_dynpm_state,
319 		.get_engine_clock = &radeon_legacy_get_engine_clock,
320 		.set_engine_clock = &radeon_legacy_set_engine_clock,
321 		.get_memory_clock = &radeon_legacy_get_memory_clock,
322 		.set_memory_clock = NULL,
323 		.get_pcie_lanes = NULL,
324 		.set_pcie_lanes = NULL,
325 		.set_clock_gating = &radeon_legacy_set_clock_gating,
326 	},
327 	.pflip = {
328 		.page_flip = &r100_page_flip,
329 		.page_flip_pending = &r100_page_flip_pending,
330 	},
331 };
332 
333 static struct radeon_asic_ring r300_gfx_ring = {
334 	.ib_execute = &r100_ring_ib_execute,
335 	.emit_fence = &r300_fence_ring_emit,
336 	.emit_semaphore = &r100_semaphore_ring_emit,
337 	.cs_parse = &r300_cs_parse,
338 	.ring_start = &r300_ring_start,
339 	.ring_test = &r100_ring_test,
340 	.ib_test = &r100_ib_test,
341 	.is_lockup = &r100_gpu_is_lockup,
342 	.get_rptr = &r100_gfx_get_rptr,
343 	.get_wptr = &r100_gfx_get_wptr,
344 	.set_wptr = &r100_gfx_set_wptr,
345 };
346 
347 static struct radeon_asic_ring rv515_gfx_ring = {
348 	.ib_execute = &r100_ring_ib_execute,
349 	.emit_fence = &r300_fence_ring_emit,
350 	.emit_semaphore = &r100_semaphore_ring_emit,
351 	.cs_parse = &r300_cs_parse,
352 	.ring_start = &rv515_ring_start,
353 	.ring_test = &r100_ring_test,
354 	.ib_test = &r100_ib_test,
355 	.is_lockup = &r100_gpu_is_lockup,
356 	.get_rptr = &r100_gfx_get_rptr,
357 	.get_wptr = &r100_gfx_get_wptr,
358 	.set_wptr = &r100_gfx_set_wptr,
359 };
360 
361 static struct radeon_asic r300_asic = {
362 	.init = &r300_init,
363 	.fini = &r300_fini,
364 	.suspend = &r300_suspend,
365 	.resume = &r300_resume,
366 	.vga_set_state = &r100_vga_set_state,
367 	.asic_reset = &r300_asic_reset,
368 	.mmio_hdp_flush = NULL,
369 	.gui_idle = &r100_gui_idle,
370 	.mc_wait_for_idle = &r300_mc_wait_for_idle,
371 	.get_allowed_info_register = radeon_invalid_get_allowed_info_register,
372 	.gart = {
373 		.tlb_flush = &r100_pci_gart_tlb_flush,
374 		.get_page_entry = &r100_pci_gart_get_page_entry,
375 		.set_page = &r100_pci_gart_set_page,
376 	},
377 	.ring = {
378 		[RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
379 	},
380 	.irq = {
381 		.set = &r100_irq_set,
382 		.process = &r100_irq_process,
383 	},
384 	.display = {
385 		.bandwidth_update = &r100_bandwidth_update,
386 		.get_vblank_counter = &r100_get_vblank_counter,
387 		.wait_for_vblank = &r100_wait_for_vblank,
388 		.set_backlight_level = &radeon_legacy_set_backlight_level,
389 		.get_backlight_level = &radeon_legacy_get_backlight_level,
390 	},
391 	.copy = {
392 		.blit = &r100_copy_blit,
393 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
394 		.dma = &r200_copy_dma,
395 		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
396 		.copy = &r100_copy_blit,
397 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
398 	},
399 	.surface = {
400 		.set_reg = r100_set_surface_reg,
401 		.clear_reg = r100_clear_surface_reg,
402 	},
403 	.hpd = {
404 		.init = &r100_hpd_init,
405 		.fini = &r100_hpd_fini,
406 		.sense = &r100_hpd_sense,
407 		.set_polarity = &r100_hpd_set_polarity,
408 	},
409 	.pm = {
410 		.misc = &r100_pm_misc,
411 		.prepare = &r100_pm_prepare,
412 		.finish = &r100_pm_finish,
413 		.init_profile = &r100_pm_init_profile,
414 		.get_dynpm_state = &r100_pm_get_dynpm_state,
415 		.get_engine_clock = &radeon_legacy_get_engine_clock,
416 		.set_engine_clock = &radeon_legacy_set_engine_clock,
417 		.get_memory_clock = &radeon_legacy_get_memory_clock,
418 		.set_memory_clock = NULL,
419 		.get_pcie_lanes = &rv370_get_pcie_lanes,
420 		.set_pcie_lanes = &rv370_set_pcie_lanes,
421 		.set_clock_gating = &radeon_legacy_set_clock_gating,
422 	},
423 	.pflip = {
424 		.page_flip = &r100_page_flip,
425 		.page_flip_pending = &r100_page_flip_pending,
426 	},
427 };
428 
429 static struct radeon_asic r300_asic_pcie = {
430 	.init = &r300_init,
431 	.fini = &r300_fini,
432 	.suspend = &r300_suspend,
433 	.resume = &r300_resume,
434 	.vga_set_state = &r100_vga_set_state,
435 	.asic_reset = &r300_asic_reset,
436 	.mmio_hdp_flush = NULL,
437 	.gui_idle = &r100_gui_idle,
438 	.mc_wait_for_idle = &r300_mc_wait_for_idle,
439 	.get_allowed_info_register = radeon_invalid_get_allowed_info_register,
440 	.gart = {
441 		.tlb_flush = &rv370_pcie_gart_tlb_flush,
442 		.get_page_entry = &rv370_pcie_gart_get_page_entry,
443 		.set_page = &rv370_pcie_gart_set_page,
444 	},
445 	.ring = {
446 		[RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
447 	},
448 	.irq = {
449 		.set = &r100_irq_set,
450 		.process = &r100_irq_process,
451 	},
452 	.display = {
453 		.bandwidth_update = &r100_bandwidth_update,
454 		.get_vblank_counter = &r100_get_vblank_counter,
455 		.wait_for_vblank = &r100_wait_for_vblank,
456 		.set_backlight_level = &radeon_legacy_set_backlight_level,
457 		.get_backlight_level = &radeon_legacy_get_backlight_level,
458 	},
459 	.copy = {
460 		.blit = &r100_copy_blit,
461 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
462 		.dma = &r200_copy_dma,
463 		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
464 		.copy = &r100_copy_blit,
465 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
466 	},
467 	.surface = {
468 		.set_reg = r100_set_surface_reg,
469 		.clear_reg = r100_clear_surface_reg,
470 	},
471 	.hpd = {
472 		.init = &r100_hpd_init,
473 		.fini = &r100_hpd_fini,
474 		.sense = &r100_hpd_sense,
475 		.set_polarity = &r100_hpd_set_polarity,
476 	},
477 	.pm = {
478 		.misc = &r100_pm_misc,
479 		.prepare = &r100_pm_prepare,
480 		.finish = &r100_pm_finish,
481 		.init_profile = &r100_pm_init_profile,
482 		.get_dynpm_state = &r100_pm_get_dynpm_state,
483 		.get_engine_clock = &radeon_legacy_get_engine_clock,
484 		.set_engine_clock = &radeon_legacy_set_engine_clock,
485 		.get_memory_clock = &radeon_legacy_get_memory_clock,
486 		.set_memory_clock = NULL,
487 		.get_pcie_lanes = &rv370_get_pcie_lanes,
488 		.set_pcie_lanes = &rv370_set_pcie_lanes,
489 		.set_clock_gating = &radeon_legacy_set_clock_gating,
490 	},
491 	.pflip = {
492 		.page_flip = &r100_page_flip,
493 		.page_flip_pending = &r100_page_flip_pending,
494 	},
495 };
496 
497 static struct radeon_asic r420_asic = {
498 	.init = &r420_init,
499 	.fini = &r420_fini,
500 	.suspend = &r420_suspend,
501 	.resume = &r420_resume,
502 	.vga_set_state = &r100_vga_set_state,
503 	.asic_reset = &r300_asic_reset,
504 	.mmio_hdp_flush = NULL,
505 	.gui_idle = &r100_gui_idle,
506 	.mc_wait_for_idle = &r300_mc_wait_for_idle,
507 	.get_allowed_info_register = radeon_invalid_get_allowed_info_register,
508 	.gart = {
509 		.tlb_flush = &rv370_pcie_gart_tlb_flush,
510 		.get_page_entry = &rv370_pcie_gart_get_page_entry,
511 		.set_page = &rv370_pcie_gart_set_page,
512 	},
513 	.ring = {
514 		[RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
515 	},
516 	.irq = {
517 		.set = &r100_irq_set,
518 		.process = &r100_irq_process,
519 	},
520 	.display = {
521 		.bandwidth_update = &r100_bandwidth_update,
522 		.get_vblank_counter = &r100_get_vblank_counter,
523 		.wait_for_vblank = &r100_wait_for_vblank,
524 		.set_backlight_level = &atombios_set_backlight_level,
525 		.get_backlight_level = &atombios_get_backlight_level,
526 	},
527 	.copy = {
528 		.blit = &r100_copy_blit,
529 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
530 		.dma = &r200_copy_dma,
531 		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
532 		.copy = &r100_copy_blit,
533 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
534 	},
535 	.surface = {
536 		.set_reg = r100_set_surface_reg,
537 		.clear_reg = r100_clear_surface_reg,
538 	},
539 	.hpd = {
540 		.init = &r100_hpd_init,
541 		.fini = &r100_hpd_fini,
542 		.sense = &r100_hpd_sense,
543 		.set_polarity = &r100_hpd_set_polarity,
544 	},
545 	.pm = {
546 		.misc = &r100_pm_misc,
547 		.prepare = &r100_pm_prepare,
548 		.finish = &r100_pm_finish,
549 		.init_profile = &r420_pm_init_profile,
550 		.get_dynpm_state = &r100_pm_get_dynpm_state,
551 		.get_engine_clock = &radeon_atom_get_engine_clock,
552 		.set_engine_clock = &radeon_atom_set_engine_clock,
553 		.get_memory_clock = &radeon_atom_get_memory_clock,
554 		.set_memory_clock = &radeon_atom_set_memory_clock,
555 		.get_pcie_lanes = &rv370_get_pcie_lanes,
556 		.set_pcie_lanes = &rv370_set_pcie_lanes,
557 		.set_clock_gating = &radeon_atom_set_clock_gating,
558 	},
559 	.pflip = {
560 		.page_flip = &r100_page_flip,
561 		.page_flip_pending = &r100_page_flip_pending,
562 	},
563 };
564 
565 static struct radeon_asic rs400_asic = {
566 	.init = &rs400_init,
567 	.fini = &rs400_fini,
568 	.suspend = &rs400_suspend,
569 	.resume = &rs400_resume,
570 	.vga_set_state = &r100_vga_set_state,
571 	.asic_reset = &r300_asic_reset,
572 	.mmio_hdp_flush = NULL,
573 	.gui_idle = &r100_gui_idle,
574 	.mc_wait_for_idle = &rs400_mc_wait_for_idle,
575 	.get_allowed_info_register = radeon_invalid_get_allowed_info_register,
576 	.gart = {
577 		.tlb_flush = &rs400_gart_tlb_flush,
578 		.get_page_entry = &rs400_gart_get_page_entry,
579 		.set_page = &rs400_gart_set_page,
580 	},
581 	.ring = {
582 		[RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
583 	},
584 	.irq = {
585 		.set = &r100_irq_set,
586 		.process = &r100_irq_process,
587 	},
588 	.display = {
589 		.bandwidth_update = &r100_bandwidth_update,
590 		.get_vblank_counter = &r100_get_vblank_counter,
591 		.wait_for_vblank = &r100_wait_for_vblank,
592 		.set_backlight_level = &radeon_legacy_set_backlight_level,
593 		.get_backlight_level = &radeon_legacy_get_backlight_level,
594 	},
595 	.copy = {
596 		.blit = &r100_copy_blit,
597 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
598 		.dma = &r200_copy_dma,
599 		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
600 		.copy = &r100_copy_blit,
601 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
602 	},
603 	.surface = {
604 		.set_reg = r100_set_surface_reg,
605 		.clear_reg = r100_clear_surface_reg,
606 	},
607 	.hpd = {
608 		.init = &r100_hpd_init,
609 		.fini = &r100_hpd_fini,
610 		.sense = &r100_hpd_sense,
611 		.set_polarity = &r100_hpd_set_polarity,
612 	},
613 	.pm = {
614 		.misc = &r100_pm_misc,
615 		.prepare = &r100_pm_prepare,
616 		.finish = &r100_pm_finish,
617 		.init_profile = &r100_pm_init_profile,
618 		.get_dynpm_state = &r100_pm_get_dynpm_state,
619 		.get_engine_clock = &radeon_legacy_get_engine_clock,
620 		.set_engine_clock = &radeon_legacy_set_engine_clock,
621 		.get_memory_clock = &radeon_legacy_get_memory_clock,
622 		.set_memory_clock = NULL,
623 		.get_pcie_lanes = NULL,
624 		.set_pcie_lanes = NULL,
625 		.set_clock_gating = &radeon_legacy_set_clock_gating,
626 	},
627 	.pflip = {
628 		.page_flip = &r100_page_flip,
629 		.page_flip_pending = &r100_page_flip_pending,
630 	},
631 };
632 
633 static struct radeon_asic rs600_asic = {
634 	.init = &rs600_init,
635 	.fini = &rs600_fini,
636 	.suspend = &rs600_suspend,
637 	.resume = &rs600_resume,
638 	.vga_set_state = &r100_vga_set_state,
639 	.asic_reset = &rs600_asic_reset,
640 	.mmio_hdp_flush = NULL,
641 	.gui_idle = &r100_gui_idle,
642 	.mc_wait_for_idle = &rs600_mc_wait_for_idle,
643 	.get_allowed_info_register = radeon_invalid_get_allowed_info_register,
644 	.gart = {
645 		.tlb_flush = &rs600_gart_tlb_flush,
646 		.get_page_entry = &rs600_gart_get_page_entry,
647 		.set_page = &rs600_gart_set_page,
648 	},
649 	.ring = {
650 		[RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
651 	},
652 	.irq = {
653 		.set = &rs600_irq_set,
654 		.process = &rs600_irq_process,
655 	},
656 	.display = {
657 		.bandwidth_update = &rs600_bandwidth_update,
658 		.get_vblank_counter = &rs600_get_vblank_counter,
659 		.wait_for_vblank = &avivo_wait_for_vblank,
660 		.set_backlight_level = &atombios_set_backlight_level,
661 		.get_backlight_level = &atombios_get_backlight_level,
662 	},
663 	.copy = {
664 		.blit = &r100_copy_blit,
665 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
666 		.dma = &r200_copy_dma,
667 		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
668 		.copy = &r100_copy_blit,
669 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
670 	},
671 	.surface = {
672 		.set_reg = r100_set_surface_reg,
673 		.clear_reg = r100_clear_surface_reg,
674 	},
675 	.hpd = {
676 		.init = &rs600_hpd_init,
677 		.fini = &rs600_hpd_fini,
678 		.sense = &rs600_hpd_sense,
679 		.set_polarity = &rs600_hpd_set_polarity,
680 	},
681 	.pm = {
682 		.misc = &rs600_pm_misc,
683 		.prepare = &rs600_pm_prepare,
684 		.finish = &rs600_pm_finish,
685 		.init_profile = &r420_pm_init_profile,
686 		.get_dynpm_state = &r100_pm_get_dynpm_state,
687 		.get_engine_clock = &radeon_atom_get_engine_clock,
688 		.set_engine_clock = &radeon_atom_set_engine_clock,
689 		.get_memory_clock = &radeon_atom_get_memory_clock,
690 		.set_memory_clock = &radeon_atom_set_memory_clock,
691 		.get_pcie_lanes = NULL,
692 		.set_pcie_lanes = NULL,
693 		.set_clock_gating = &radeon_atom_set_clock_gating,
694 	},
695 	.pflip = {
696 		.page_flip = &rs600_page_flip,
697 		.page_flip_pending = &rs600_page_flip_pending,
698 	},
699 };
700 
701 static struct radeon_asic rs690_asic = {
702 	.init = &rs690_init,
703 	.fini = &rs690_fini,
704 	.suspend = &rs690_suspend,
705 	.resume = &rs690_resume,
706 	.vga_set_state = &r100_vga_set_state,
707 	.asic_reset = &rs600_asic_reset,
708 	.mmio_hdp_flush = NULL,
709 	.gui_idle = &r100_gui_idle,
710 	.mc_wait_for_idle = &rs690_mc_wait_for_idle,
711 	.get_allowed_info_register = radeon_invalid_get_allowed_info_register,
712 	.gart = {
713 		.tlb_flush = &rs400_gart_tlb_flush,
714 		.get_page_entry = &rs400_gart_get_page_entry,
715 		.set_page = &rs400_gart_set_page,
716 	},
717 	.ring = {
718 		[RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
719 	},
720 	.irq = {
721 		.set = &rs600_irq_set,
722 		.process = &rs600_irq_process,
723 	},
724 	.display = {
725 		.get_vblank_counter = &rs600_get_vblank_counter,
726 		.bandwidth_update = &rs690_bandwidth_update,
727 		.wait_for_vblank = &avivo_wait_for_vblank,
728 		.set_backlight_level = &atombios_set_backlight_level,
729 		.get_backlight_level = &atombios_get_backlight_level,
730 	},
731 	.copy = {
732 		.blit = &r100_copy_blit,
733 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
734 		.dma = &r200_copy_dma,
735 		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
736 		.copy = &r200_copy_dma,
737 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
738 	},
739 	.surface = {
740 		.set_reg = r100_set_surface_reg,
741 		.clear_reg = r100_clear_surface_reg,
742 	},
743 	.hpd = {
744 		.init = &rs600_hpd_init,
745 		.fini = &rs600_hpd_fini,
746 		.sense = &rs600_hpd_sense,
747 		.set_polarity = &rs600_hpd_set_polarity,
748 	},
749 	.pm = {
750 		.misc = &rs600_pm_misc,
751 		.prepare = &rs600_pm_prepare,
752 		.finish = &rs600_pm_finish,
753 		.init_profile = &r420_pm_init_profile,
754 		.get_dynpm_state = &r100_pm_get_dynpm_state,
755 		.get_engine_clock = &radeon_atom_get_engine_clock,
756 		.set_engine_clock = &radeon_atom_set_engine_clock,
757 		.get_memory_clock = &radeon_atom_get_memory_clock,
758 		.set_memory_clock = &radeon_atom_set_memory_clock,
759 		.get_pcie_lanes = NULL,
760 		.set_pcie_lanes = NULL,
761 		.set_clock_gating = &radeon_atom_set_clock_gating,
762 	},
763 	.pflip = {
764 		.page_flip = &rs600_page_flip,
765 		.page_flip_pending = &rs600_page_flip_pending,
766 	},
767 };
768 
769 static struct radeon_asic rv515_asic = {
770 	.init = &rv515_init,
771 	.fini = &rv515_fini,
772 	.suspend = &rv515_suspend,
773 	.resume = &rv515_resume,
774 	.vga_set_state = &r100_vga_set_state,
775 	.asic_reset = &rs600_asic_reset,
776 	.mmio_hdp_flush = NULL,
777 	.gui_idle = &r100_gui_idle,
778 	.mc_wait_for_idle = &rv515_mc_wait_for_idle,
779 	.get_allowed_info_register = radeon_invalid_get_allowed_info_register,
780 	.gart = {
781 		.tlb_flush = &rv370_pcie_gart_tlb_flush,
782 		.get_page_entry = &rv370_pcie_gart_get_page_entry,
783 		.set_page = &rv370_pcie_gart_set_page,
784 	},
785 	.ring = {
786 		[RADEON_RING_TYPE_GFX_INDEX] = &rv515_gfx_ring
787 	},
788 	.irq = {
789 		.set = &rs600_irq_set,
790 		.process = &rs600_irq_process,
791 	},
792 	.display = {
793 		.get_vblank_counter = &rs600_get_vblank_counter,
794 		.bandwidth_update = &rv515_bandwidth_update,
795 		.wait_for_vblank = &avivo_wait_for_vblank,
796 		.set_backlight_level = &atombios_set_backlight_level,
797 		.get_backlight_level = &atombios_get_backlight_level,
798 	},
799 	.copy = {
800 		.blit = &r100_copy_blit,
801 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
802 		.dma = &r200_copy_dma,
803 		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
804 		.copy = &r100_copy_blit,
805 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
806 	},
807 	.surface = {
808 		.set_reg = r100_set_surface_reg,
809 		.clear_reg = r100_clear_surface_reg,
810 	},
811 	.hpd = {
812 		.init = &rs600_hpd_init,
813 		.fini = &rs600_hpd_fini,
814 		.sense = &rs600_hpd_sense,
815 		.set_polarity = &rs600_hpd_set_polarity,
816 	},
817 	.pm = {
818 		.misc = &rs600_pm_misc,
819 		.prepare = &rs600_pm_prepare,
820 		.finish = &rs600_pm_finish,
821 		.init_profile = &r420_pm_init_profile,
822 		.get_dynpm_state = &r100_pm_get_dynpm_state,
823 		.get_engine_clock = &radeon_atom_get_engine_clock,
824 		.set_engine_clock = &radeon_atom_set_engine_clock,
825 		.get_memory_clock = &radeon_atom_get_memory_clock,
826 		.set_memory_clock = &radeon_atom_set_memory_clock,
827 		.get_pcie_lanes = &rv370_get_pcie_lanes,
828 		.set_pcie_lanes = &rv370_set_pcie_lanes,
829 		.set_clock_gating = &radeon_atom_set_clock_gating,
830 	},
831 	.pflip = {
832 		.page_flip = &rs600_page_flip,
833 		.page_flip_pending = &rs600_page_flip_pending,
834 	},
835 };
836 
837 static struct radeon_asic r520_asic = {
838 	.init = &r520_init,
839 	.fini = &rv515_fini,
840 	.suspend = &rv515_suspend,
841 	.resume = &r520_resume,
842 	.vga_set_state = &r100_vga_set_state,
843 	.asic_reset = &rs600_asic_reset,
844 	.mmio_hdp_flush = NULL,
845 	.gui_idle = &r100_gui_idle,
846 	.mc_wait_for_idle = &r520_mc_wait_for_idle,
847 	.get_allowed_info_register = radeon_invalid_get_allowed_info_register,
848 	.gart = {
849 		.tlb_flush = &rv370_pcie_gart_tlb_flush,
850 		.get_page_entry = &rv370_pcie_gart_get_page_entry,
851 		.set_page = &rv370_pcie_gart_set_page,
852 	},
853 	.ring = {
854 		[RADEON_RING_TYPE_GFX_INDEX] = &rv515_gfx_ring
855 	},
856 	.irq = {
857 		.set = &rs600_irq_set,
858 		.process = &rs600_irq_process,
859 	},
860 	.display = {
861 		.bandwidth_update = &rv515_bandwidth_update,
862 		.get_vblank_counter = &rs600_get_vblank_counter,
863 		.wait_for_vblank = &avivo_wait_for_vblank,
864 		.set_backlight_level = &atombios_set_backlight_level,
865 		.get_backlight_level = &atombios_get_backlight_level,
866 	},
867 	.copy = {
868 		.blit = &r100_copy_blit,
869 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
870 		.dma = &r200_copy_dma,
871 		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
872 		.copy = &r100_copy_blit,
873 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
874 	},
875 	.surface = {
876 		.set_reg = r100_set_surface_reg,
877 		.clear_reg = r100_clear_surface_reg,
878 	},
879 	.hpd = {
880 		.init = &rs600_hpd_init,
881 		.fini = &rs600_hpd_fini,
882 		.sense = &rs600_hpd_sense,
883 		.set_polarity = &rs600_hpd_set_polarity,
884 	},
885 	.pm = {
886 		.misc = &rs600_pm_misc,
887 		.prepare = &rs600_pm_prepare,
888 		.finish = &rs600_pm_finish,
889 		.init_profile = &r420_pm_init_profile,
890 		.get_dynpm_state = &r100_pm_get_dynpm_state,
891 		.get_engine_clock = &radeon_atom_get_engine_clock,
892 		.set_engine_clock = &radeon_atom_set_engine_clock,
893 		.get_memory_clock = &radeon_atom_get_memory_clock,
894 		.set_memory_clock = &radeon_atom_set_memory_clock,
895 		.get_pcie_lanes = &rv370_get_pcie_lanes,
896 		.set_pcie_lanes = &rv370_set_pcie_lanes,
897 		.set_clock_gating = &radeon_atom_set_clock_gating,
898 	},
899 	.pflip = {
900 		.page_flip = &rs600_page_flip,
901 		.page_flip_pending = &rs600_page_flip_pending,
902 	},
903 };
904 
905 static struct radeon_asic_ring r600_gfx_ring = {
906 	.ib_execute = &r600_ring_ib_execute,
907 	.emit_fence = &r600_fence_ring_emit,
908 	.emit_semaphore = &r600_semaphore_ring_emit,
909 	.cs_parse = &r600_cs_parse,
910 	.ring_test = &r600_ring_test,
911 	.ib_test = &r600_ib_test,
912 	.is_lockup = &r600_gfx_is_lockup,
913 	.get_rptr = &r600_gfx_get_rptr,
914 	.get_wptr = &r600_gfx_get_wptr,
915 	.set_wptr = &r600_gfx_set_wptr,
916 };
917 
918 static struct radeon_asic_ring r600_dma_ring = {
919 	.ib_execute = &r600_dma_ring_ib_execute,
920 	.emit_fence = &r600_dma_fence_ring_emit,
921 	.emit_semaphore = &r600_dma_semaphore_ring_emit,
922 	.cs_parse = &r600_dma_cs_parse,
923 	.ring_test = &r600_dma_ring_test,
924 	.ib_test = &r600_dma_ib_test,
925 	.is_lockup = &r600_dma_is_lockup,
926 	.get_rptr = &r600_dma_get_rptr,
927 	.get_wptr = &r600_dma_get_wptr,
928 	.set_wptr = &r600_dma_set_wptr,
929 };
930 
931 static struct radeon_asic r600_asic = {
932 	.init = &r600_init,
933 	.fini = &r600_fini,
934 	.suspend = &r600_suspend,
935 	.resume = &r600_resume,
936 	.vga_set_state = &r600_vga_set_state,
937 	.asic_reset = &r600_asic_reset,
938 	.mmio_hdp_flush = r600_mmio_hdp_flush,
939 	.gui_idle = &r600_gui_idle,
940 	.mc_wait_for_idle = &r600_mc_wait_for_idle,
941 	.get_xclk = &r600_get_xclk,
942 	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
943 	.get_allowed_info_register = r600_get_allowed_info_register,
944 	.gart = {
945 		.tlb_flush = &r600_pcie_gart_tlb_flush,
946 		.get_page_entry = &rs600_gart_get_page_entry,
947 		.set_page = &rs600_gart_set_page,
948 	},
949 	.ring = {
950 		[RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
951 		[R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
952 	},
953 	.irq = {
954 		.set = &r600_irq_set,
955 		.process = &r600_irq_process,
956 	},
957 	.display = {
958 		.bandwidth_update = &rv515_bandwidth_update,
959 		.get_vblank_counter = &rs600_get_vblank_counter,
960 		.wait_for_vblank = &avivo_wait_for_vblank,
961 		.set_backlight_level = &atombios_set_backlight_level,
962 		.get_backlight_level = &atombios_get_backlight_level,
963 	},
964 	.copy = {
965 		.blit = &r600_copy_cpdma,
966 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
967 		.dma = &r600_copy_dma,
968 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
969 		.copy = &r600_copy_cpdma,
970 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
971 	},
972 	.surface = {
973 		.set_reg = r600_set_surface_reg,
974 		.clear_reg = r600_clear_surface_reg,
975 	},
976 	.hpd = {
977 		.init = &r600_hpd_init,
978 		.fini = &r600_hpd_fini,
979 		.sense = &r600_hpd_sense,
980 		.set_polarity = &r600_hpd_set_polarity,
981 	},
982 	.pm = {
983 		.misc = &r600_pm_misc,
984 		.prepare = &rs600_pm_prepare,
985 		.finish = &rs600_pm_finish,
986 		.init_profile = &r600_pm_init_profile,
987 		.get_dynpm_state = &r600_pm_get_dynpm_state,
988 		.get_engine_clock = &radeon_atom_get_engine_clock,
989 		.set_engine_clock = &radeon_atom_set_engine_clock,
990 		.get_memory_clock = &radeon_atom_get_memory_clock,
991 		.set_memory_clock = &radeon_atom_set_memory_clock,
992 		.get_pcie_lanes = &r600_get_pcie_lanes,
993 		.set_pcie_lanes = &r600_set_pcie_lanes,
994 		.set_clock_gating = NULL,
995 		.get_temperature = &rv6xx_get_temp,
996 	},
997 	.pflip = {
998 		.page_flip = &rs600_page_flip,
999 		.page_flip_pending = &rs600_page_flip_pending,
1000 	},
1001 };
1002 
1003 static struct radeon_asic_ring rv6xx_uvd_ring = {
1004 	.ib_execute = &uvd_v1_0_ib_execute,
1005 	.emit_fence = &uvd_v1_0_fence_emit,
1006 	.emit_semaphore = &uvd_v1_0_semaphore_emit,
1007 	.cs_parse = &radeon_uvd_cs_parse,
1008 	.ring_test = &uvd_v1_0_ring_test,
1009 	.ib_test = &uvd_v1_0_ib_test,
1010 	.is_lockup = &radeon_ring_test_lockup,
1011 	.get_rptr = &uvd_v1_0_get_rptr,
1012 	.get_wptr = &uvd_v1_0_get_wptr,
1013 	.set_wptr = &uvd_v1_0_set_wptr,
1014 };
1015 
1016 static struct radeon_asic rv6xx_asic = {
1017 	.init = &r600_init,
1018 	.fini = &r600_fini,
1019 	.suspend = &r600_suspend,
1020 	.resume = &r600_resume,
1021 	.vga_set_state = &r600_vga_set_state,
1022 	.asic_reset = &r600_asic_reset,
1023 	.mmio_hdp_flush = r600_mmio_hdp_flush,
1024 	.gui_idle = &r600_gui_idle,
1025 	.mc_wait_for_idle = &r600_mc_wait_for_idle,
1026 	.get_xclk = &r600_get_xclk,
1027 	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1028 	.get_allowed_info_register = r600_get_allowed_info_register,
1029 	.gart = {
1030 		.tlb_flush = &r600_pcie_gart_tlb_flush,
1031 		.get_page_entry = &rs600_gart_get_page_entry,
1032 		.set_page = &rs600_gart_set_page,
1033 	},
1034 	.ring = {
1035 		[RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
1036 		[R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
1037 		[R600_RING_TYPE_UVD_INDEX] = &rv6xx_uvd_ring,
1038 	},
1039 	.irq = {
1040 		.set = &r600_irq_set,
1041 		.process = &r600_irq_process,
1042 	},
1043 	.display = {
1044 		.bandwidth_update = &rv515_bandwidth_update,
1045 		.get_vblank_counter = &rs600_get_vblank_counter,
1046 		.wait_for_vblank = &avivo_wait_for_vblank,
1047 		.set_backlight_level = &atombios_set_backlight_level,
1048 		.get_backlight_level = &atombios_get_backlight_level,
1049 	},
1050 	.copy = {
1051 		.blit = &r600_copy_cpdma,
1052 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1053 		.dma = &r600_copy_dma,
1054 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1055 		.copy = &r600_copy_cpdma,
1056 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1057 	},
1058 	.surface = {
1059 		.set_reg = r600_set_surface_reg,
1060 		.clear_reg = r600_clear_surface_reg,
1061 	},
1062 	.hpd = {
1063 		.init = &r600_hpd_init,
1064 		.fini = &r600_hpd_fini,
1065 		.sense = &r600_hpd_sense,
1066 		.set_polarity = &r600_hpd_set_polarity,
1067 	},
1068 	.pm = {
1069 		.misc = &r600_pm_misc,
1070 		.prepare = &rs600_pm_prepare,
1071 		.finish = &rs600_pm_finish,
1072 		.init_profile = &r600_pm_init_profile,
1073 		.get_dynpm_state = &r600_pm_get_dynpm_state,
1074 		.get_engine_clock = &radeon_atom_get_engine_clock,
1075 		.set_engine_clock = &radeon_atom_set_engine_clock,
1076 		.get_memory_clock = &radeon_atom_get_memory_clock,
1077 		.set_memory_clock = &radeon_atom_set_memory_clock,
1078 		.get_pcie_lanes = &r600_get_pcie_lanes,
1079 		.set_pcie_lanes = &r600_set_pcie_lanes,
1080 		.set_clock_gating = NULL,
1081 		.get_temperature = &rv6xx_get_temp,
1082 		.set_uvd_clocks = &r600_set_uvd_clocks,
1083 	},
1084 	.dpm = {
1085 		.init = &rv6xx_dpm_init,
1086 		.setup_asic = &rv6xx_setup_asic,
1087 		.enable = &rv6xx_dpm_enable,
1088 		.late_enable = &r600_dpm_late_enable,
1089 		.disable = &rv6xx_dpm_disable,
1090 		.pre_set_power_state = &r600_dpm_pre_set_power_state,
1091 		.set_power_state = &rv6xx_dpm_set_power_state,
1092 		.post_set_power_state = &r600_dpm_post_set_power_state,
1093 		.display_configuration_changed = &rv6xx_dpm_display_configuration_changed,
1094 		.fini = &rv6xx_dpm_fini,
1095 		.get_sclk = &rv6xx_dpm_get_sclk,
1096 		.get_mclk = &rv6xx_dpm_get_mclk,
1097 		.print_power_state = &rv6xx_dpm_print_power_state,
1098 		.debugfs_print_current_performance_level = &rv6xx_dpm_debugfs_print_current_performance_level,
1099 		.force_performance_level = &rv6xx_dpm_force_performance_level,
1100 		.get_current_sclk = &rv6xx_dpm_get_current_sclk,
1101 		.get_current_mclk = &rv6xx_dpm_get_current_mclk,
1102 	},
1103 	.pflip = {
1104 		.page_flip = &rs600_page_flip,
1105 		.page_flip_pending = &rs600_page_flip_pending,
1106 	},
1107 };
1108 
1109 static struct radeon_asic rs780_asic = {
1110 	.init = &r600_init,
1111 	.fini = &r600_fini,
1112 	.suspend = &r600_suspend,
1113 	.resume = &r600_resume,
1114 	.vga_set_state = &r600_vga_set_state,
1115 	.asic_reset = &r600_asic_reset,
1116 	.mmio_hdp_flush = r600_mmio_hdp_flush,
1117 	.gui_idle = &r600_gui_idle,
1118 	.mc_wait_for_idle = &r600_mc_wait_for_idle,
1119 	.get_xclk = &r600_get_xclk,
1120 	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1121 	.get_allowed_info_register = r600_get_allowed_info_register,
1122 	.gart = {
1123 		.tlb_flush = &r600_pcie_gart_tlb_flush,
1124 		.get_page_entry = &rs600_gart_get_page_entry,
1125 		.set_page = &rs600_gart_set_page,
1126 	},
1127 	.ring = {
1128 		[RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
1129 		[R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
1130 		[R600_RING_TYPE_UVD_INDEX] = &rv6xx_uvd_ring,
1131 	},
1132 	.irq = {
1133 		.set = &r600_irq_set,
1134 		.process = &r600_irq_process,
1135 	},
1136 	.display = {
1137 		.bandwidth_update = &rs690_bandwidth_update,
1138 		.get_vblank_counter = &rs600_get_vblank_counter,
1139 		.wait_for_vblank = &avivo_wait_for_vblank,
1140 		.set_backlight_level = &atombios_set_backlight_level,
1141 		.get_backlight_level = &atombios_get_backlight_level,
1142 	},
1143 	.copy = {
1144 		.blit = &r600_copy_cpdma,
1145 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1146 		.dma = &r600_copy_dma,
1147 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1148 		.copy = &r600_copy_cpdma,
1149 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1150 	},
1151 	.surface = {
1152 		.set_reg = r600_set_surface_reg,
1153 		.clear_reg = r600_clear_surface_reg,
1154 	},
1155 	.hpd = {
1156 		.init = &r600_hpd_init,
1157 		.fini = &r600_hpd_fini,
1158 		.sense = &r600_hpd_sense,
1159 		.set_polarity = &r600_hpd_set_polarity,
1160 	},
1161 	.pm = {
1162 		.misc = &r600_pm_misc,
1163 		.prepare = &rs600_pm_prepare,
1164 		.finish = &rs600_pm_finish,
1165 		.init_profile = &rs780_pm_init_profile,
1166 		.get_dynpm_state = &r600_pm_get_dynpm_state,
1167 		.get_engine_clock = &radeon_atom_get_engine_clock,
1168 		.set_engine_clock = &radeon_atom_set_engine_clock,
1169 		.get_memory_clock = NULL,
1170 		.set_memory_clock = NULL,
1171 		.get_pcie_lanes = NULL,
1172 		.set_pcie_lanes = NULL,
1173 		.set_clock_gating = NULL,
1174 		.get_temperature = &rv6xx_get_temp,
1175 		.set_uvd_clocks = &r600_set_uvd_clocks,
1176 	},
1177 	.dpm = {
1178 		.init = &rs780_dpm_init,
1179 		.setup_asic = &rs780_dpm_setup_asic,
1180 		.enable = &rs780_dpm_enable,
1181 		.late_enable = &r600_dpm_late_enable,
1182 		.disable = &rs780_dpm_disable,
1183 		.pre_set_power_state = &r600_dpm_pre_set_power_state,
1184 		.set_power_state = &rs780_dpm_set_power_state,
1185 		.post_set_power_state = &r600_dpm_post_set_power_state,
1186 		.display_configuration_changed = &rs780_dpm_display_configuration_changed,
1187 		.fini = &rs780_dpm_fini,
1188 		.get_sclk = &rs780_dpm_get_sclk,
1189 		.get_mclk = &rs780_dpm_get_mclk,
1190 		.print_power_state = &rs780_dpm_print_power_state,
1191 		.debugfs_print_current_performance_level = &rs780_dpm_debugfs_print_current_performance_level,
1192 		.force_performance_level = &rs780_dpm_force_performance_level,
1193 		.get_current_sclk = &rs780_dpm_get_current_sclk,
1194 		.get_current_mclk = &rs780_dpm_get_current_mclk,
1195 	},
1196 	.pflip = {
1197 		.page_flip = &rs600_page_flip,
1198 		.page_flip_pending = &rs600_page_flip_pending,
1199 	},
1200 };
1201 
1202 static struct radeon_asic_ring rv770_uvd_ring = {
1203 	.ib_execute = &uvd_v1_0_ib_execute,
1204 	.emit_fence = &uvd_v2_2_fence_emit,
1205 	.emit_semaphore = &uvd_v1_0_semaphore_emit,
1206 	.cs_parse = &radeon_uvd_cs_parse,
1207 	.ring_test = &uvd_v1_0_ring_test,
1208 	.ib_test = &uvd_v1_0_ib_test,
1209 	.is_lockup = &radeon_ring_test_lockup,
1210 	.get_rptr = &uvd_v1_0_get_rptr,
1211 	.get_wptr = &uvd_v1_0_get_wptr,
1212 	.set_wptr = &uvd_v1_0_set_wptr,
1213 };
1214 
1215 static struct radeon_asic rv770_asic = {
1216 	.init = &rv770_init,
1217 	.fini = &rv770_fini,
1218 	.suspend = &rv770_suspend,
1219 	.resume = &rv770_resume,
1220 	.asic_reset = &r600_asic_reset,
1221 	.vga_set_state = &r600_vga_set_state,
1222 	.mmio_hdp_flush = r600_mmio_hdp_flush,
1223 	.gui_idle = &r600_gui_idle,
1224 	.mc_wait_for_idle = &r600_mc_wait_for_idle,
1225 	.get_xclk = &rv770_get_xclk,
1226 	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1227 	.get_allowed_info_register = r600_get_allowed_info_register,
1228 	.gart = {
1229 		.tlb_flush = &r600_pcie_gart_tlb_flush,
1230 		.get_page_entry = &rs600_gart_get_page_entry,
1231 		.set_page = &rs600_gart_set_page,
1232 	},
1233 	.ring = {
1234 		[RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
1235 		[R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
1236 		[R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
1237 	},
1238 	.irq = {
1239 		.set = &r600_irq_set,
1240 		.process = &r600_irq_process,
1241 	},
1242 	.display = {
1243 		.bandwidth_update = &rv515_bandwidth_update,
1244 		.get_vblank_counter = &rs600_get_vblank_counter,
1245 		.wait_for_vblank = &avivo_wait_for_vblank,
1246 		.set_backlight_level = &atombios_set_backlight_level,
1247 		.get_backlight_level = &atombios_get_backlight_level,
1248 	},
1249 	.copy = {
1250 		.blit = &r600_copy_cpdma,
1251 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1252 		.dma = &rv770_copy_dma,
1253 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1254 		.copy = &rv770_copy_dma,
1255 		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1256 	},
1257 	.surface = {
1258 		.set_reg = r600_set_surface_reg,
1259 		.clear_reg = r600_clear_surface_reg,
1260 	},
1261 	.hpd = {
1262 		.init = &r600_hpd_init,
1263 		.fini = &r600_hpd_fini,
1264 		.sense = &r600_hpd_sense,
1265 		.set_polarity = &r600_hpd_set_polarity,
1266 	},
1267 	.pm = {
1268 		.misc = &rv770_pm_misc,
1269 		.prepare = &rs600_pm_prepare,
1270 		.finish = &rs600_pm_finish,
1271 		.init_profile = &r600_pm_init_profile,
1272 		.get_dynpm_state = &r600_pm_get_dynpm_state,
1273 		.get_engine_clock = &radeon_atom_get_engine_clock,
1274 		.set_engine_clock = &radeon_atom_set_engine_clock,
1275 		.get_memory_clock = &radeon_atom_get_memory_clock,
1276 		.set_memory_clock = &radeon_atom_set_memory_clock,
1277 		.get_pcie_lanes = &r600_get_pcie_lanes,
1278 		.set_pcie_lanes = &r600_set_pcie_lanes,
1279 		.set_clock_gating = &radeon_atom_set_clock_gating,
1280 		.set_uvd_clocks = &rv770_set_uvd_clocks,
1281 		.get_temperature = &rv770_get_temp,
1282 	},
1283 	.dpm = {
1284 		.init = &rv770_dpm_init,
1285 		.setup_asic = &rv770_dpm_setup_asic,
1286 		.enable = &rv770_dpm_enable,
1287 		.late_enable = &rv770_dpm_late_enable,
1288 		.disable = &rv770_dpm_disable,
1289 		.pre_set_power_state = &r600_dpm_pre_set_power_state,
1290 		.set_power_state = &rv770_dpm_set_power_state,
1291 		.post_set_power_state = &r600_dpm_post_set_power_state,
1292 		.display_configuration_changed = &rv770_dpm_display_configuration_changed,
1293 		.fini = &rv770_dpm_fini,
1294 		.get_sclk = &rv770_dpm_get_sclk,
1295 		.get_mclk = &rv770_dpm_get_mclk,
1296 		.print_power_state = &rv770_dpm_print_power_state,
1297 		.debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
1298 		.force_performance_level = &rv770_dpm_force_performance_level,
1299 		.vblank_too_short = &rv770_dpm_vblank_too_short,
1300 		.get_current_sclk = &rv770_dpm_get_current_sclk,
1301 		.get_current_mclk = &rv770_dpm_get_current_mclk,
1302 	},
1303 	.pflip = {
1304 		.page_flip = &rv770_page_flip,
1305 		.page_flip_pending = &rv770_page_flip_pending,
1306 	},
1307 };
1308 
1309 static struct radeon_asic_ring evergreen_gfx_ring = {
1310 	.ib_execute = &evergreen_ring_ib_execute,
1311 	.emit_fence = &r600_fence_ring_emit,
1312 	.emit_semaphore = &r600_semaphore_ring_emit,
1313 	.cs_parse = &evergreen_cs_parse,
1314 	.ring_test = &r600_ring_test,
1315 	.ib_test = &r600_ib_test,
1316 	.is_lockup = &evergreen_gfx_is_lockup,
1317 	.get_rptr = &r600_gfx_get_rptr,
1318 	.get_wptr = &r600_gfx_get_wptr,
1319 	.set_wptr = &r600_gfx_set_wptr,
1320 };
1321 
1322 static struct radeon_asic_ring evergreen_dma_ring = {
1323 	.ib_execute = &evergreen_dma_ring_ib_execute,
1324 	.emit_fence = &evergreen_dma_fence_ring_emit,
1325 	.emit_semaphore = &r600_dma_semaphore_ring_emit,
1326 	.cs_parse = &evergreen_dma_cs_parse,
1327 	.ring_test = &r600_dma_ring_test,
1328 	.ib_test = &r600_dma_ib_test,
1329 	.is_lockup = &evergreen_dma_is_lockup,
1330 	.get_rptr = &r600_dma_get_rptr,
1331 	.get_wptr = &r600_dma_get_wptr,
1332 	.set_wptr = &r600_dma_set_wptr,
1333 };
1334 
1335 static struct radeon_asic evergreen_asic = {
1336 	.init = &evergreen_init,
1337 	.fini = &evergreen_fini,
1338 	.suspend = &evergreen_suspend,
1339 	.resume = &evergreen_resume,
1340 	.asic_reset = &evergreen_asic_reset,
1341 	.vga_set_state = &r600_vga_set_state,
1342 	.mmio_hdp_flush = r600_mmio_hdp_flush,
1343 	.gui_idle = &r600_gui_idle,
1344 	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1345 	.get_xclk = &rv770_get_xclk,
1346 	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1347 	.gart = {
1348 		.tlb_flush = &evergreen_pcie_gart_tlb_flush,
1349 		.get_page_entry = &rs600_gart_get_page_entry,
1350 		.set_page = &rs600_gart_set_page,
1351 	},
1352 	.ring = {
1353 		[RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
1354 		[R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
1355 		[R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
1356 	},
1357 	.irq = {
1358 		.set = &evergreen_irq_set,
1359 		.process = &evergreen_irq_process,
1360 	},
1361 	.display = {
1362 		.bandwidth_update = &evergreen_bandwidth_update,
1363 		.get_vblank_counter = &evergreen_get_vblank_counter,
1364 		.wait_for_vblank = &dce4_wait_for_vblank,
1365 		.set_backlight_level = &atombios_set_backlight_level,
1366 		.get_backlight_level = &atombios_get_backlight_level,
1367 	},
1368 	.copy = {
1369 		.blit = &r600_copy_cpdma,
1370 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1371 		.dma = &evergreen_copy_dma,
1372 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1373 		.copy = &evergreen_copy_dma,
1374 		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1375 	},
1376 	.surface = {
1377 		.set_reg = r600_set_surface_reg,
1378 		.clear_reg = r600_clear_surface_reg,
1379 	},
1380 	.hpd = {
1381 		.init = &evergreen_hpd_init,
1382 		.fini = &evergreen_hpd_fini,
1383 		.sense = &evergreen_hpd_sense,
1384 		.set_polarity = &evergreen_hpd_set_polarity,
1385 	},
1386 	.pm = {
1387 		.misc = &evergreen_pm_misc,
1388 		.prepare = &evergreen_pm_prepare,
1389 		.finish = &evergreen_pm_finish,
1390 		.init_profile = &r600_pm_init_profile,
1391 		.get_dynpm_state = &r600_pm_get_dynpm_state,
1392 		.get_engine_clock = &radeon_atom_get_engine_clock,
1393 		.set_engine_clock = &radeon_atom_set_engine_clock,
1394 		.get_memory_clock = &radeon_atom_get_memory_clock,
1395 		.set_memory_clock = &radeon_atom_set_memory_clock,
1396 		.get_pcie_lanes = &r600_get_pcie_lanes,
1397 		.set_pcie_lanes = &r600_set_pcie_lanes,
1398 		.set_clock_gating = NULL,
1399 		.set_uvd_clocks = &evergreen_set_uvd_clocks,
1400 		.get_temperature = &evergreen_get_temp,
1401 	},
1402 	.dpm = {
1403 		.init = &cypress_dpm_init,
1404 		.setup_asic = &cypress_dpm_setup_asic,
1405 		.enable = &cypress_dpm_enable,
1406 		.late_enable = &rv770_dpm_late_enable,
1407 		.disable = &cypress_dpm_disable,
1408 		.pre_set_power_state = &r600_dpm_pre_set_power_state,
1409 		.set_power_state = &cypress_dpm_set_power_state,
1410 		.post_set_power_state = &r600_dpm_post_set_power_state,
1411 		.display_configuration_changed = &cypress_dpm_display_configuration_changed,
1412 		.fini = &cypress_dpm_fini,
1413 		.get_sclk = &rv770_dpm_get_sclk,
1414 		.get_mclk = &rv770_dpm_get_mclk,
1415 		.print_power_state = &rv770_dpm_print_power_state,
1416 		.debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
1417 		.force_performance_level = &rv770_dpm_force_performance_level,
1418 		.vblank_too_short = &cypress_dpm_vblank_too_short,
1419 		.get_current_sclk = &rv770_dpm_get_current_sclk,
1420 		.get_current_mclk = &rv770_dpm_get_current_mclk,
1421 	},
1422 	.pflip = {
1423 		.page_flip = &evergreen_page_flip,
1424 		.page_flip_pending = &evergreen_page_flip_pending,
1425 	},
1426 };
1427 
1428 static struct radeon_asic sumo_asic = {
1429 	.init = &evergreen_init,
1430 	.fini = &evergreen_fini,
1431 	.suspend = &evergreen_suspend,
1432 	.resume = &evergreen_resume,
1433 	.asic_reset = &evergreen_asic_reset,
1434 	.vga_set_state = &r600_vga_set_state,
1435 	.mmio_hdp_flush = r600_mmio_hdp_flush,
1436 	.gui_idle = &r600_gui_idle,
1437 	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1438 	.get_xclk = &r600_get_xclk,
1439 	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1440 	.gart = {
1441 		.tlb_flush = &evergreen_pcie_gart_tlb_flush,
1442 		.get_page_entry = &rs600_gart_get_page_entry,
1443 		.set_page = &rs600_gart_set_page,
1444 	},
1445 	.ring = {
1446 		[RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
1447 		[R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
1448 		[R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
1449 	},
1450 	.irq = {
1451 		.set = &evergreen_irq_set,
1452 		.process = &evergreen_irq_process,
1453 	},
1454 	.display = {
1455 		.bandwidth_update = &evergreen_bandwidth_update,
1456 		.get_vblank_counter = &evergreen_get_vblank_counter,
1457 		.wait_for_vblank = &dce4_wait_for_vblank,
1458 		.set_backlight_level = &atombios_set_backlight_level,
1459 		.get_backlight_level = &atombios_get_backlight_level,
1460 	},
1461 	.copy = {
1462 		.blit = &r600_copy_cpdma,
1463 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1464 		.dma = &evergreen_copy_dma,
1465 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1466 		.copy = &evergreen_copy_dma,
1467 		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1468 	},
1469 	.surface = {
1470 		.set_reg = r600_set_surface_reg,
1471 		.clear_reg = r600_clear_surface_reg,
1472 	},
1473 	.hpd = {
1474 		.init = &evergreen_hpd_init,
1475 		.fini = &evergreen_hpd_fini,
1476 		.sense = &evergreen_hpd_sense,
1477 		.set_polarity = &evergreen_hpd_set_polarity,
1478 	},
1479 	.pm = {
1480 		.misc = &evergreen_pm_misc,
1481 		.prepare = &evergreen_pm_prepare,
1482 		.finish = &evergreen_pm_finish,
1483 		.init_profile = &sumo_pm_init_profile,
1484 		.get_dynpm_state = &r600_pm_get_dynpm_state,
1485 		.get_engine_clock = &radeon_atom_get_engine_clock,
1486 		.set_engine_clock = &radeon_atom_set_engine_clock,
1487 		.get_memory_clock = NULL,
1488 		.set_memory_clock = NULL,
1489 		.get_pcie_lanes = NULL,
1490 		.set_pcie_lanes = NULL,
1491 		.set_clock_gating = NULL,
1492 		.set_uvd_clocks = &sumo_set_uvd_clocks,
1493 		.get_temperature = &sumo_get_temp,
1494 	},
1495 	.dpm = {
1496 		.init = &sumo_dpm_init,
1497 		.setup_asic = &sumo_dpm_setup_asic,
1498 		.enable = &sumo_dpm_enable,
1499 		.late_enable = &sumo_dpm_late_enable,
1500 		.disable = &sumo_dpm_disable,
1501 		.pre_set_power_state = &sumo_dpm_pre_set_power_state,
1502 		.set_power_state = &sumo_dpm_set_power_state,
1503 		.post_set_power_state = &sumo_dpm_post_set_power_state,
1504 		.display_configuration_changed = &sumo_dpm_display_configuration_changed,
1505 		.fini = &sumo_dpm_fini,
1506 		.get_sclk = &sumo_dpm_get_sclk,
1507 		.get_mclk = &sumo_dpm_get_mclk,
1508 		.print_power_state = &sumo_dpm_print_power_state,
1509 		.debugfs_print_current_performance_level = &sumo_dpm_debugfs_print_current_performance_level,
1510 		.force_performance_level = &sumo_dpm_force_performance_level,
1511 		.get_current_sclk = &sumo_dpm_get_current_sclk,
1512 		.get_current_mclk = &sumo_dpm_get_current_mclk,
1513 	},
1514 	.pflip = {
1515 		.page_flip = &evergreen_page_flip,
1516 		.page_flip_pending = &evergreen_page_flip_pending,
1517 	},
1518 };
1519 
1520 static struct radeon_asic btc_asic = {
1521 	.init = &evergreen_init,
1522 	.fini = &evergreen_fini,
1523 	.suspend = &evergreen_suspend,
1524 	.resume = &evergreen_resume,
1525 	.asic_reset = &evergreen_asic_reset,
1526 	.vga_set_state = &r600_vga_set_state,
1527 	.mmio_hdp_flush = r600_mmio_hdp_flush,
1528 	.gui_idle = &r600_gui_idle,
1529 	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1530 	.get_xclk = &rv770_get_xclk,
1531 	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1532 	.gart = {
1533 		.tlb_flush = &evergreen_pcie_gart_tlb_flush,
1534 		.get_page_entry = &rs600_gart_get_page_entry,
1535 		.set_page = &rs600_gart_set_page,
1536 	},
1537 	.ring = {
1538 		[RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
1539 		[R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
1540 		[R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
1541 	},
1542 	.irq = {
1543 		.set = &evergreen_irq_set,
1544 		.process = &evergreen_irq_process,
1545 	},
1546 	.display = {
1547 		.bandwidth_update = &evergreen_bandwidth_update,
1548 		.get_vblank_counter = &evergreen_get_vblank_counter,
1549 		.wait_for_vblank = &dce4_wait_for_vblank,
1550 		.set_backlight_level = &atombios_set_backlight_level,
1551 		.get_backlight_level = &atombios_get_backlight_level,
1552 	},
1553 	.copy = {
1554 		.blit = &r600_copy_cpdma,
1555 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1556 		.dma = &evergreen_copy_dma,
1557 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1558 		.copy = &evergreen_copy_dma,
1559 		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1560 	},
1561 	.surface = {
1562 		.set_reg = r600_set_surface_reg,
1563 		.clear_reg = r600_clear_surface_reg,
1564 	},
1565 	.hpd = {
1566 		.init = &evergreen_hpd_init,
1567 		.fini = &evergreen_hpd_fini,
1568 		.sense = &evergreen_hpd_sense,
1569 		.set_polarity = &evergreen_hpd_set_polarity,
1570 	},
1571 	.pm = {
1572 		.misc = &evergreen_pm_misc,
1573 		.prepare = &evergreen_pm_prepare,
1574 		.finish = &evergreen_pm_finish,
1575 		.init_profile = &btc_pm_init_profile,
1576 		.get_dynpm_state = &r600_pm_get_dynpm_state,
1577 		.get_engine_clock = &radeon_atom_get_engine_clock,
1578 		.set_engine_clock = &radeon_atom_set_engine_clock,
1579 		.get_memory_clock = &radeon_atom_get_memory_clock,
1580 		.set_memory_clock = &radeon_atom_set_memory_clock,
1581 		.get_pcie_lanes = &r600_get_pcie_lanes,
1582 		.set_pcie_lanes = &r600_set_pcie_lanes,
1583 		.set_clock_gating = NULL,
1584 		.set_uvd_clocks = &evergreen_set_uvd_clocks,
1585 		.get_temperature = &evergreen_get_temp,
1586 	},
1587 	.dpm = {
1588 		.init = &btc_dpm_init,
1589 		.setup_asic = &btc_dpm_setup_asic,
1590 		.enable = &btc_dpm_enable,
1591 		.late_enable = &rv770_dpm_late_enable,
1592 		.disable = &btc_dpm_disable,
1593 		.pre_set_power_state = &btc_dpm_pre_set_power_state,
1594 		.set_power_state = &btc_dpm_set_power_state,
1595 		.post_set_power_state = &btc_dpm_post_set_power_state,
1596 		.display_configuration_changed = &cypress_dpm_display_configuration_changed,
1597 		.fini = &btc_dpm_fini,
1598 		.get_sclk = &btc_dpm_get_sclk,
1599 		.get_mclk = &btc_dpm_get_mclk,
1600 		.print_power_state = &rv770_dpm_print_power_state,
1601 		.debugfs_print_current_performance_level = &btc_dpm_debugfs_print_current_performance_level,
1602 		.force_performance_level = &rv770_dpm_force_performance_level,
1603 		.vblank_too_short = &btc_dpm_vblank_too_short,
1604 		.get_current_sclk = &btc_dpm_get_current_sclk,
1605 		.get_current_mclk = &btc_dpm_get_current_mclk,
1606 	},
1607 	.pflip = {
1608 		.page_flip = &evergreen_page_flip,
1609 		.page_flip_pending = &evergreen_page_flip_pending,
1610 	},
1611 };
1612 
1613 static struct radeon_asic_ring cayman_gfx_ring = {
1614 	.ib_execute = &cayman_ring_ib_execute,
1615 	.ib_parse = &evergreen_ib_parse,
1616 	.emit_fence = &cayman_fence_ring_emit,
1617 	.emit_semaphore = &r600_semaphore_ring_emit,
1618 	.cs_parse = &evergreen_cs_parse,
1619 	.ring_test = &r600_ring_test,
1620 	.ib_test = &r600_ib_test,
1621 	.is_lockup = &cayman_gfx_is_lockup,
1622 	.vm_flush = &cayman_vm_flush,
1623 	.get_rptr = &cayman_gfx_get_rptr,
1624 	.get_wptr = &cayman_gfx_get_wptr,
1625 	.set_wptr = &cayman_gfx_set_wptr,
1626 };
1627 
1628 static struct radeon_asic_ring cayman_dma_ring = {
1629 	.ib_execute = &cayman_dma_ring_ib_execute,
1630 	.ib_parse = &evergreen_dma_ib_parse,
1631 	.emit_fence = &evergreen_dma_fence_ring_emit,
1632 	.emit_semaphore = &r600_dma_semaphore_ring_emit,
1633 	.cs_parse = &evergreen_dma_cs_parse,
1634 	.ring_test = &r600_dma_ring_test,
1635 	.ib_test = &r600_dma_ib_test,
1636 	.is_lockup = &cayman_dma_is_lockup,
1637 	.vm_flush = &cayman_dma_vm_flush,
1638 	.get_rptr = &cayman_dma_get_rptr,
1639 	.get_wptr = &cayman_dma_get_wptr,
1640 	.set_wptr = &cayman_dma_set_wptr
1641 };
1642 
1643 static struct radeon_asic_ring cayman_uvd_ring = {
1644 	.ib_execute = &uvd_v1_0_ib_execute,
1645 	.emit_fence = &uvd_v2_2_fence_emit,
1646 	.emit_semaphore = &uvd_v3_1_semaphore_emit,
1647 	.cs_parse = &radeon_uvd_cs_parse,
1648 	.ring_test = &uvd_v1_0_ring_test,
1649 	.ib_test = &uvd_v1_0_ib_test,
1650 	.is_lockup = &radeon_ring_test_lockup,
1651 	.get_rptr = &uvd_v1_0_get_rptr,
1652 	.get_wptr = &uvd_v1_0_get_wptr,
1653 	.set_wptr = &uvd_v1_0_set_wptr,
1654 };
1655 
1656 static struct radeon_asic cayman_asic = {
1657 	.init = &cayman_init,
1658 	.fini = &cayman_fini,
1659 	.suspend = &cayman_suspend,
1660 	.resume = &cayman_resume,
1661 	.asic_reset = &cayman_asic_reset,
1662 	.vga_set_state = &r600_vga_set_state,
1663 	.mmio_hdp_flush = r600_mmio_hdp_flush,
1664 	.gui_idle = &r600_gui_idle,
1665 	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1666 	.get_xclk = &rv770_get_xclk,
1667 	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1668 	.gart = {
1669 		.tlb_flush = &cayman_pcie_gart_tlb_flush,
1670 		.get_page_entry = &rs600_gart_get_page_entry,
1671 		.set_page = &rs600_gart_set_page,
1672 	},
1673 	.vm = {
1674 		.init = &cayman_vm_init,
1675 		.fini = &cayman_vm_fini,
1676 		.copy_pages = &cayman_dma_vm_copy_pages,
1677 		.write_pages = &cayman_dma_vm_write_pages,
1678 		.set_pages = &cayman_dma_vm_set_pages,
1679 		.pad_ib = &cayman_dma_vm_pad_ib,
1680 	},
1681 	.ring = {
1682 		[RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
1683 		[CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
1684 		[CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
1685 		[R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
1686 		[CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
1687 		[R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
1688 	},
1689 	.irq = {
1690 		.set = &evergreen_irq_set,
1691 		.process = &evergreen_irq_process,
1692 	},
1693 	.display = {
1694 		.bandwidth_update = &evergreen_bandwidth_update,
1695 		.get_vblank_counter = &evergreen_get_vblank_counter,
1696 		.wait_for_vblank = &dce4_wait_for_vblank,
1697 		.set_backlight_level = &atombios_set_backlight_level,
1698 		.get_backlight_level = &atombios_get_backlight_level,
1699 	},
1700 	.copy = {
1701 		.blit = &r600_copy_cpdma,
1702 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1703 		.dma = &evergreen_copy_dma,
1704 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1705 		.copy = &evergreen_copy_dma,
1706 		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1707 	},
1708 	.surface = {
1709 		.set_reg = r600_set_surface_reg,
1710 		.clear_reg = r600_clear_surface_reg,
1711 	},
1712 	.hpd = {
1713 		.init = &evergreen_hpd_init,
1714 		.fini = &evergreen_hpd_fini,
1715 		.sense = &evergreen_hpd_sense,
1716 		.set_polarity = &evergreen_hpd_set_polarity,
1717 	},
1718 	.pm = {
1719 		.misc = &evergreen_pm_misc,
1720 		.prepare = &evergreen_pm_prepare,
1721 		.finish = &evergreen_pm_finish,
1722 		.init_profile = &btc_pm_init_profile,
1723 		.get_dynpm_state = &r600_pm_get_dynpm_state,
1724 		.get_engine_clock = &radeon_atom_get_engine_clock,
1725 		.set_engine_clock = &radeon_atom_set_engine_clock,
1726 		.get_memory_clock = &radeon_atom_get_memory_clock,
1727 		.set_memory_clock = &radeon_atom_set_memory_clock,
1728 		.get_pcie_lanes = &r600_get_pcie_lanes,
1729 		.set_pcie_lanes = &r600_set_pcie_lanes,
1730 		.set_clock_gating = NULL,
1731 		.set_uvd_clocks = &evergreen_set_uvd_clocks,
1732 		.get_temperature = &evergreen_get_temp,
1733 	},
1734 	.dpm = {
1735 		.init = &ni_dpm_init,
1736 		.setup_asic = &ni_dpm_setup_asic,
1737 		.enable = &ni_dpm_enable,
1738 		.late_enable = &rv770_dpm_late_enable,
1739 		.disable = &ni_dpm_disable,
1740 		.pre_set_power_state = &ni_dpm_pre_set_power_state,
1741 		.set_power_state = &ni_dpm_set_power_state,
1742 		.post_set_power_state = &ni_dpm_post_set_power_state,
1743 		.display_configuration_changed = &cypress_dpm_display_configuration_changed,
1744 		.fini = &ni_dpm_fini,
1745 		.get_sclk = &ni_dpm_get_sclk,
1746 		.get_mclk = &ni_dpm_get_mclk,
1747 		.print_power_state = &ni_dpm_print_power_state,
1748 		.debugfs_print_current_performance_level = &ni_dpm_debugfs_print_current_performance_level,
1749 		.force_performance_level = &ni_dpm_force_performance_level,
1750 		.vblank_too_short = &ni_dpm_vblank_too_short,
1751 		.get_current_sclk = &ni_dpm_get_current_sclk,
1752 		.get_current_mclk = &ni_dpm_get_current_mclk,
1753 	},
1754 	.pflip = {
1755 		.page_flip = &evergreen_page_flip,
1756 		.page_flip_pending = &evergreen_page_flip_pending,
1757 	},
1758 };
1759 
1760 static struct radeon_asic trinity_asic = {
1761 	.init = &cayman_init,
1762 	.fini = &cayman_fini,
1763 	.suspend = &cayman_suspend,
1764 	.resume = &cayman_resume,
1765 	.asic_reset = &cayman_asic_reset,
1766 	.vga_set_state = &r600_vga_set_state,
1767 	.mmio_hdp_flush = r600_mmio_hdp_flush,
1768 	.gui_idle = &r600_gui_idle,
1769 	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1770 	.get_xclk = &r600_get_xclk,
1771 	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1772 	.gart = {
1773 		.tlb_flush = &cayman_pcie_gart_tlb_flush,
1774 		.get_page_entry = &rs600_gart_get_page_entry,
1775 		.set_page = &rs600_gart_set_page,
1776 	},
1777 	.vm = {
1778 		.init = &cayman_vm_init,
1779 		.fini = &cayman_vm_fini,
1780 		.copy_pages = &cayman_dma_vm_copy_pages,
1781 		.write_pages = &cayman_dma_vm_write_pages,
1782 		.set_pages = &cayman_dma_vm_set_pages,
1783 		.pad_ib = &cayman_dma_vm_pad_ib,
1784 	},
1785 	.ring = {
1786 		[RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
1787 		[CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
1788 		[CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
1789 		[R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
1790 		[CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
1791 		[R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
1792 	},
1793 	.irq = {
1794 		.set = &evergreen_irq_set,
1795 		.process = &evergreen_irq_process,
1796 	},
1797 	.display = {
1798 		.bandwidth_update = &dce6_bandwidth_update,
1799 		.get_vblank_counter = &evergreen_get_vblank_counter,
1800 		.wait_for_vblank = &dce4_wait_for_vblank,
1801 		.set_backlight_level = &atombios_set_backlight_level,
1802 		.get_backlight_level = &atombios_get_backlight_level,
1803 	},
1804 	.copy = {
1805 		.blit = &r600_copy_cpdma,
1806 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1807 		.dma = &evergreen_copy_dma,
1808 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1809 		.copy = &evergreen_copy_dma,
1810 		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1811 	},
1812 	.surface = {
1813 		.set_reg = r600_set_surface_reg,
1814 		.clear_reg = r600_clear_surface_reg,
1815 	},
1816 	.hpd = {
1817 		.init = &evergreen_hpd_init,
1818 		.fini = &evergreen_hpd_fini,
1819 		.sense = &evergreen_hpd_sense,
1820 		.set_polarity = &evergreen_hpd_set_polarity,
1821 	},
1822 	.pm = {
1823 		.misc = &evergreen_pm_misc,
1824 		.prepare = &evergreen_pm_prepare,
1825 		.finish = &evergreen_pm_finish,
1826 		.init_profile = &sumo_pm_init_profile,
1827 		.get_dynpm_state = &r600_pm_get_dynpm_state,
1828 		.get_engine_clock = &radeon_atom_get_engine_clock,
1829 		.set_engine_clock = &radeon_atom_set_engine_clock,
1830 		.get_memory_clock = NULL,
1831 		.set_memory_clock = NULL,
1832 		.get_pcie_lanes = NULL,
1833 		.set_pcie_lanes = NULL,
1834 		.set_clock_gating = NULL,
1835 		.set_uvd_clocks = &sumo_set_uvd_clocks,
1836 		.get_temperature = &tn_get_temp,
1837 	},
1838 	.dpm = {
1839 		.init = &trinity_dpm_init,
1840 		.setup_asic = &trinity_dpm_setup_asic,
1841 		.enable = &trinity_dpm_enable,
1842 		.late_enable = &trinity_dpm_late_enable,
1843 		.disable = &trinity_dpm_disable,
1844 		.pre_set_power_state = &trinity_dpm_pre_set_power_state,
1845 		.set_power_state = &trinity_dpm_set_power_state,
1846 		.post_set_power_state = &trinity_dpm_post_set_power_state,
1847 		.display_configuration_changed = &trinity_dpm_display_configuration_changed,
1848 		.fini = &trinity_dpm_fini,
1849 		.get_sclk = &trinity_dpm_get_sclk,
1850 		.get_mclk = &trinity_dpm_get_mclk,
1851 		.print_power_state = &trinity_dpm_print_power_state,
1852 		.debugfs_print_current_performance_level = &trinity_dpm_debugfs_print_current_performance_level,
1853 		.force_performance_level = &trinity_dpm_force_performance_level,
1854 		.enable_bapm = &trinity_dpm_enable_bapm,
1855 		.get_current_sclk = &trinity_dpm_get_current_sclk,
1856 		.get_current_mclk = &trinity_dpm_get_current_mclk,
1857 	},
1858 	.pflip = {
1859 		.page_flip = &evergreen_page_flip,
1860 		.page_flip_pending = &evergreen_page_flip_pending,
1861 	},
1862 };
1863 
1864 static struct radeon_asic_ring si_gfx_ring = {
1865 	.ib_execute = &si_ring_ib_execute,
1866 	.ib_parse = &si_ib_parse,
1867 	.emit_fence = &si_fence_ring_emit,
1868 	.emit_semaphore = &r600_semaphore_ring_emit,
1869 	.cs_parse = NULL,
1870 	.ring_test = &r600_ring_test,
1871 	.ib_test = &r600_ib_test,
1872 	.is_lockup = &si_gfx_is_lockup,
1873 	.vm_flush = &si_vm_flush,
1874 	.get_rptr = &cayman_gfx_get_rptr,
1875 	.get_wptr = &cayman_gfx_get_wptr,
1876 	.set_wptr = &cayman_gfx_set_wptr,
1877 };
1878 
1879 static struct radeon_asic_ring si_dma_ring = {
1880 	.ib_execute = &cayman_dma_ring_ib_execute,
1881 	.ib_parse = &evergreen_dma_ib_parse,
1882 	.emit_fence = &evergreen_dma_fence_ring_emit,
1883 	.emit_semaphore = &r600_dma_semaphore_ring_emit,
1884 	.cs_parse = NULL,
1885 	.ring_test = &r600_dma_ring_test,
1886 	.ib_test = &r600_dma_ib_test,
1887 	.is_lockup = &si_dma_is_lockup,
1888 	.vm_flush = &si_dma_vm_flush,
1889 	.get_rptr = &cayman_dma_get_rptr,
1890 	.get_wptr = &cayman_dma_get_wptr,
1891 	.set_wptr = &cayman_dma_set_wptr,
1892 };
1893 
1894 static struct radeon_asic si_asic = {
1895 	.init = &si_init,
1896 	.fini = &si_fini,
1897 	.suspend = &si_suspend,
1898 	.resume = &si_resume,
1899 	.asic_reset = &si_asic_reset,
1900 	.vga_set_state = &r600_vga_set_state,
1901 	.mmio_hdp_flush = r600_mmio_hdp_flush,
1902 	.gui_idle = &r600_gui_idle,
1903 	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1904 	.get_xclk = &si_get_xclk,
1905 	.get_gpu_clock_counter = &si_get_gpu_clock_counter,
1906 	.gart = {
1907 		.tlb_flush = &si_pcie_gart_tlb_flush,
1908 		.get_page_entry = &rs600_gart_get_page_entry,
1909 		.set_page = &rs600_gart_set_page,
1910 	},
1911 	.vm = {
1912 		.init = &si_vm_init,
1913 		.fini = &si_vm_fini,
1914 		.copy_pages = &si_dma_vm_copy_pages,
1915 		.write_pages = &si_dma_vm_write_pages,
1916 		.set_pages = &si_dma_vm_set_pages,
1917 		.pad_ib = &cayman_dma_vm_pad_ib,
1918 	},
1919 	.ring = {
1920 		[RADEON_RING_TYPE_GFX_INDEX] = &si_gfx_ring,
1921 		[CAYMAN_RING_TYPE_CP1_INDEX] = &si_gfx_ring,
1922 		[CAYMAN_RING_TYPE_CP2_INDEX] = &si_gfx_ring,
1923 		[R600_RING_TYPE_DMA_INDEX] = &si_dma_ring,
1924 		[CAYMAN_RING_TYPE_DMA1_INDEX] = &si_dma_ring,
1925 		[R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
1926 	},
1927 	.irq = {
1928 		.set = &si_irq_set,
1929 		.process = &si_irq_process,
1930 	},
1931 	.display = {
1932 		.bandwidth_update = &dce6_bandwidth_update,
1933 		.get_vblank_counter = &evergreen_get_vblank_counter,
1934 		.wait_for_vblank = &dce4_wait_for_vblank,
1935 		.set_backlight_level = &atombios_set_backlight_level,
1936 		.get_backlight_level = &atombios_get_backlight_level,
1937 	},
1938 	.copy = {
1939 		.blit = &r600_copy_cpdma,
1940 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1941 		.dma = &si_copy_dma,
1942 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1943 		.copy = &si_copy_dma,
1944 		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1945 	},
1946 	.surface = {
1947 		.set_reg = r600_set_surface_reg,
1948 		.clear_reg = r600_clear_surface_reg,
1949 	},
1950 	.hpd = {
1951 		.init = &evergreen_hpd_init,
1952 		.fini = &evergreen_hpd_fini,
1953 		.sense = &evergreen_hpd_sense,
1954 		.set_polarity = &evergreen_hpd_set_polarity,
1955 	},
1956 	.pm = {
1957 		.misc = &evergreen_pm_misc,
1958 		.prepare = &evergreen_pm_prepare,
1959 		.finish = &evergreen_pm_finish,
1960 		.init_profile = &sumo_pm_init_profile,
1961 		.get_dynpm_state = &r600_pm_get_dynpm_state,
1962 		.get_engine_clock = &radeon_atom_get_engine_clock,
1963 		.set_engine_clock = &radeon_atom_set_engine_clock,
1964 		.get_memory_clock = &radeon_atom_get_memory_clock,
1965 		.set_memory_clock = &radeon_atom_set_memory_clock,
1966 		.get_pcie_lanes = &r600_get_pcie_lanes,
1967 		.set_pcie_lanes = &r600_set_pcie_lanes,
1968 		.set_clock_gating = NULL,
1969 		.set_uvd_clocks = &si_set_uvd_clocks,
1970 		.get_temperature = &si_get_temp,
1971 	},
1972 	.dpm = {
1973 		.init = &si_dpm_init,
1974 		.setup_asic = &si_dpm_setup_asic,
1975 		.enable = &si_dpm_enable,
1976 		.late_enable = &si_dpm_late_enable,
1977 		.disable = &si_dpm_disable,
1978 		.pre_set_power_state = &si_dpm_pre_set_power_state,
1979 		.set_power_state = &si_dpm_set_power_state,
1980 		.post_set_power_state = &si_dpm_post_set_power_state,
1981 		.display_configuration_changed = &si_dpm_display_configuration_changed,
1982 		.fini = &si_dpm_fini,
1983 		.get_sclk = &ni_dpm_get_sclk,
1984 		.get_mclk = &ni_dpm_get_mclk,
1985 		.print_power_state = &ni_dpm_print_power_state,
1986 		.debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
1987 		.force_performance_level = &si_dpm_force_performance_level,
1988 		.vblank_too_short = &ni_dpm_vblank_too_short,
1989 		.fan_ctrl_set_mode = &si_fan_ctrl_set_mode,
1990 		.fan_ctrl_get_mode = &si_fan_ctrl_get_mode,
1991 		.get_fan_speed_percent = &si_fan_ctrl_get_fan_speed_percent,
1992 		.set_fan_speed_percent = &si_fan_ctrl_set_fan_speed_percent,
1993 		.get_current_sclk = &si_dpm_get_current_sclk,
1994 		.get_current_mclk = &si_dpm_get_current_mclk,
1995 	},
1996 	.pflip = {
1997 		.page_flip = &evergreen_page_flip,
1998 		.page_flip_pending = &evergreen_page_flip_pending,
1999 	},
2000 };
2001 
2002 static struct radeon_asic_ring ci_gfx_ring = {
2003 	.ib_execute = &cik_ring_ib_execute,
2004 	.ib_parse = &cik_ib_parse,
2005 	.emit_fence = &cik_fence_gfx_ring_emit,
2006 	.emit_semaphore = &cik_semaphore_ring_emit,
2007 	.cs_parse = NULL,
2008 	.ring_test = &cik_ring_test,
2009 	.ib_test = &cik_ib_test,
2010 	.is_lockup = &cik_gfx_is_lockup,
2011 	.vm_flush = &cik_vm_flush,
2012 	.get_rptr = &cik_gfx_get_rptr,
2013 	.get_wptr = &cik_gfx_get_wptr,
2014 	.set_wptr = &cik_gfx_set_wptr,
2015 };
2016 
2017 static struct radeon_asic_ring ci_cp_ring = {
2018 	.ib_execute = &cik_ring_ib_execute,
2019 	.ib_parse = &cik_ib_parse,
2020 	.emit_fence = &cik_fence_compute_ring_emit,
2021 	.emit_semaphore = &cik_semaphore_ring_emit,
2022 	.cs_parse = NULL,
2023 	.ring_test = &cik_ring_test,
2024 	.ib_test = &cik_ib_test,
2025 	.is_lockup = &cik_gfx_is_lockup,
2026 	.vm_flush = &cik_vm_flush,
2027 	.get_rptr = &cik_compute_get_rptr,
2028 	.get_wptr = &cik_compute_get_wptr,
2029 	.set_wptr = &cik_compute_set_wptr,
2030 };
2031 
2032 static struct radeon_asic_ring ci_dma_ring = {
2033 	.ib_execute = &cik_sdma_ring_ib_execute,
2034 	.ib_parse = &cik_ib_parse,
2035 	.emit_fence = &cik_sdma_fence_ring_emit,
2036 	.emit_semaphore = &cik_sdma_semaphore_ring_emit,
2037 	.cs_parse = NULL,
2038 	.ring_test = &cik_sdma_ring_test,
2039 	.ib_test = &cik_sdma_ib_test,
2040 	.is_lockup = &cik_sdma_is_lockup,
2041 	.vm_flush = &cik_dma_vm_flush,
2042 	.get_rptr = &cik_sdma_get_rptr,
2043 	.get_wptr = &cik_sdma_get_wptr,
2044 	.set_wptr = &cik_sdma_set_wptr,
2045 };
2046 
2047 static struct radeon_asic_ring ci_vce_ring = {
2048 	.ib_execute = &radeon_vce_ib_execute,
2049 	.emit_fence = &radeon_vce_fence_emit,
2050 	.emit_semaphore = &radeon_vce_semaphore_emit,
2051 	.cs_parse = &radeon_vce_cs_parse,
2052 	.ring_test = &radeon_vce_ring_test,
2053 	.ib_test = &radeon_vce_ib_test,
2054 	.is_lockup = &radeon_ring_test_lockup,
2055 	.get_rptr = &vce_v1_0_get_rptr,
2056 	.get_wptr = &vce_v1_0_get_wptr,
2057 	.set_wptr = &vce_v1_0_set_wptr,
2058 };
2059 
2060 static struct radeon_asic ci_asic = {
2061 	.init = &cik_init,
2062 	.fini = &cik_fini,
2063 	.suspend = &cik_suspend,
2064 	.resume = &cik_resume,
2065 	.asic_reset = &cik_asic_reset,
2066 	.vga_set_state = &r600_vga_set_state,
2067 	.mmio_hdp_flush = &r600_mmio_hdp_flush,
2068 	.gui_idle = &r600_gui_idle,
2069 	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2070 	.get_xclk = &cik_get_xclk,
2071 	.get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2072 	.gart = {
2073 		.tlb_flush = &cik_pcie_gart_tlb_flush,
2074 		.get_page_entry = &rs600_gart_get_page_entry,
2075 		.set_page = &rs600_gart_set_page,
2076 	},
2077 	.vm = {
2078 		.init = &cik_vm_init,
2079 		.fini = &cik_vm_fini,
2080 		.copy_pages = &cik_sdma_vm_copy_pages,
2081 		.write_pages = &cik_sdma_vm_write_pages,
2082 		.set_pages = &cik_sdma_vm_set_pages,
2083 		.pad_ib = &cik_sdma_vm_pad_ib,
2084 	},
2085 	.ring = {
2086 		[RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
2087 		[CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
2088 		[CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
2089 		[R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
2090 		[CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
2091 		[R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
2092 		[TN_RING_TYPE_VCE1_INDEX] = &ci_vce_ring,
2093 		[TN_RING_TYPE_VCE2_INDEX] = &ci_vce_ring,
2094 	},
2095 	.irq = {
2096 		.set = &cik_irq_set,
2097 		.process = &cik_irq_process,
2098 	},
2099 	.display = {
2100 		.bandwidth_update = &dce8_bandwidth_update,
2101 		.get_vblank_counter = &evergreen_get_vblank_counter,
2102 		.wait_for_vblank = &dce4_wait_for_vblank,
2103 		.set_backlight_level = &atombios_set_backlight_level,
2104 		.get_backlight_level = &atombios_get_backlight_level,
2105 	},
2106 	.copy = {
2107 		.blit = &cik_copy_cpdma,
2108 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2109 		.dma = &cik_copy_dma,
2110 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2111 		.copy = &cik_copy_dma,
2112 		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2113 	},
2114 	.surface = {
2115 		.set_reg = r600_set_surface_reg,
2116 		.clear_reg = r600_clear_surface_reg,
2117 	},
2118 	.hpd = {
2119 		.init = &evergreen_hpd_init,
2120 		.fini = &evergreen_hpd_fini,
2121 		.sense = &evergreen_hpd_sense,
2122 		.set_polarity = &evergreen_hpd_set_polarity,
2123 	},
2124 	.pm = {
2125 		.misc = &evergreen_pm_misc,
2126 		.prepare = &evergreen_pm_prepare,
2127 		.finish = &evergreen_pm_finish,
2128 		.init_profile = &sumo_pm_init_profile,
2129 		.get_dynpm_state = &r600_pm_get_dynpm_state,
2130 		.get_engine_clock = &radeon_atom_get_engine_clock,
2131 		.set_engine_clock = &radeon_atom_set_engine_clock,
2132 		.get_memory_clock = &radeon_atom_get_memory_clock,
2133 		.set_memory_clock = &radeon_atom_set_memory_clock,
2134 		.get_pcie_lanes = NULL,
2135 		.set_pcie_lanes = NULL,
2136 		.set_clock_gating = NULL,
2137 		.set_uvd_clocks = &cik_set_uvd_clocks,
2138 		.set_vce_clocks = &cik_set_vce_clocks,
2139 		.get_temperature = &ci_get_temp,
2140 	},
2141 	.dpm = {
2142 		.init = &ci_dpm_init,
2143 		.setup_asic = &ci_dpm_setup_asic,
2144 		.enable = &ci_dpm_enable,
2145 		.late_enable = &ci_dpm_late_enable,
2146 		.disable = &ci_dpm_disable,
2147 		.pre_set_power_state = &ci_dpm_pre_set_power_state,
2148 		.set_power_state = &ci_dpm_set_power_state,
2149 		.post_set_power_state = &ci_dpm_post_set_power_state,
2150 		.display_configuration_changed = &ci_dpm_display_configuration_changed,
2151 		.fini = &ci_dpm_fini,
2152 		.get_sclk = &ci_dpm_get_sclk,
2153 		.get_mclk = &ci_dpm_get_mclk,
2154 		.print_power_state = &ci_dpm_print_power_state,
2155 		.debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
2156 		.force_performance_level = &ci_dpm_force_performance_level,
2157 		.vblank_too_short = &ci_dpm_vblank_too_short,
2158 		.powergate_uvd = &ci_dpm_powergate_uvd,
2159 		.fan_ctrl_set_mode = &ci_fan_ctrl_set_mode,
2160 		.fan_ctrl_get_mode = &ci_fan_ctrl_get_mode,
2161 		.get_fan_speed_percent = &ci_fan_ctrl_get_fan_speed_percent,
2162 		.set_fan_speed_percent = &ci_fan_ctrl_set_fan_speed_percent,
2163 		.get_current_sclk = &ci_dpm_get_current_sclk,
2164 		.get_current_mclk = &ci_dpm_get_current_mclk,
2165 	},
2166 	.pflip = {
2167 		.page_flip = &evergreen_page_flip,
2168 		.page_flip_pending = &evergreen_page_flip_pending,
2169 	},
2170 };
2171 
2172 static struct radeon_asic kv_asic = {
2173 	.init = &cik_init,
2174 	.fini = &cik_fini,
2175 	.suspend = &cik_suspend,
2176 	.resume = &cik_resume,
2177 	.asic_reset = &cik_asic_reset,
2178 	.vga_set_state = &r600_vga_set_state,
2179 	.mmio_hdp_flush = &r600_mmio_hdp_flush,
2180 	.gui_idle = &r600_gui_idle,
2181 	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2182 	.get_xclk = &cik_get_xclk,
2183 	.get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2184 	.gart = {
2185 		.tlb_flush = &cik_pcie_gart_tlb_flush,
2186 		.get_page_entry = &rs600_gart_get_page_entry,
2187 		.set_page = &rs600_gart_set_page,
2188 	},
2189 	.vm = {
2190 		.init = &cik_vm_init,
2191 		.fini = &cik_vm_fini,
2192 		.copy_pages = &cik_sdma_vm_copy_pages,
2193 		.write_pages = &cik_sdma_vm_write_pages,
2194 		.set_pages = &cik_sdma_vm_set_pages,
2195 		.pad_ib = &cik_sdma_vm_pad_ib,
2196 	},
2197 	.ring = {
2198 		[RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
2199 		[CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
2200 		[CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
2201 		[R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
2202 		[CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
2203 		[R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
2204 		[TN_RING_TYPE_VCE1_INDEX] = &ci_vce_ring,
2205 		[TN_RING_TYPE_VCE2_INDEX] = &ci_vce_ring,
2206 	},
2207 	.irq = {
2208 		.set = &cik_irq_set,
2209 		.process = &cik_irq_process,
2210 	},
2211 	.display = {
2212 		.bandwidth_update = &dce8_bandwidth_update,
2213 		.get_vblank_counter = &evergreen_get_vblank_counter,
2214 		.wait_for_vblank = &dce4_wait_for_vblank,
2215 		.set_backlight_level = &atombios_set_backlight_level,
2216 		.get_backlight_level = &atombios_get_backlight_level,
2217 	},
2218 	.copy = {
2219 		.blit = &cik_copy_cpdma,
2220 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2221 		.dma = &cik_copy_dma,
2222 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2223 		.copy = &cik_copy_dma,
2224 		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2225 	},
2226 	.surface = {
2227 		.set_reg = r600_set_surface_reg,
2228 		.clear_reg = r600_clear_surface_reg,
2229 	},
2230 	.hpd = {
2231 		.init = &evergreen_hpd_init,
2232 		.fini = &evergreen_hpd_fini,
2233 		.sense = &evergreen_hpd_sense,
2234 		.set_polarity = &evergreen_hpd_set_polarity,
2235 	},
2236 	.pm = {
2237 		.misc = &evergreen_pm_misc,
2238 		.prepare = &evergreen_pm_prepare,
2239 		.finish = &evergreen_pm_finish,
2240 		.init_profile = &sumo_pm_init_profile,
2241 		.get_dynpm_state = &r600_pm_get_dynpm_state,
2242 		.get_engine_clock = &radeon_atom_get_engine_clock,
2243 		.set_engine_clock = &radeon_atom_set_engine_clock,
2244 		.get_memory_clock = &radeon_atom_get_memory_clock,
2245 		.set_memory_clock = &radeon_atom_set_memory_clock,
2246 		.get_pcie_lanes = NULL,
2247 		.set_pcie_lanes = NULL,
2248 		.set_clock_gating = NULL,
2249 		.set_uvd_clocks = &cik_set_uvd_clocks,
2250 		.set_vce_clocks = &cik_set_vce_clocks,
2251 		.get_temperature = &kv_get_temp,
2252 	},
2253 	.dpm = {
2254 		.init = &kv_dpm_init,
2255 		.setup_asic = &kv_dpm_setup_asic,
2256 		.enable = &kv_dpm_enable,
2257 		.late_enable = &kv_dpm_late_enable,
2258 		.disable = &kv_dpm_disable,
2259 		.pre_set_power_state = &kv_dpm_pre_set_power_state,
2260 		.set_power_state = &kv_dpm_set_power_state,
2261 		.post_set_power_state = &kv_dpm_post_set_power_state,
2262 		.display_configuration_changed = &kv_dpm_display_configuration_changed,
2263 		.fini = &kv_dpm_fini,
2264 		.get_sclk = &kv_dpm_get_sclk,
2265 		.get_mclk = &kv_dpm_get_mclk,
2266 		.print_power_state = &kv_dpm_print_power_state,
2267 		.debugfs_print_current_performance_level = &kv_dpm_debugfs_print_current_performance_level,
2268 		.force_performance_level = &kv_dpm_force_performance_level,
2269 		.powergate_uvd = &kv_dpm_powergate_uvd,
2270 		.enable_bapm = &kv_dpm_enable_bapm,
2271 		.get_current_sclk = &kv_dpm_get_current_sclk,
2272 		.get_current_mclk = &kv_dpm_get_current_mclk,
2273 	},
2274 	.pflip = {
2275 		.page_flip = &evergreen_page_flip,
2276 		.page_flip_pending = &evergreen_page_flip_pending,
2277 	},
2278 };
2279 
2280 /**
2281  * radeon_asic_init - register asic specific callbacks
2282  *
2283  * @rdev: radeon device pointer
2284  *
2285  * Registers the appropriate asic specific callbacks for each
2286  * chip family.  Also sets other asics specific info like the number
2287  * of crtcs and the register aperture accessors (all asics).
2288  * Returns 0 for success.
2289  */
2290 int radeon_asic_init(struct radeon_device *rdev)
2291 {
2292 	radeon_register_accessor_init(rdev);
2293 
2294 	/* set the number of crtcs */
2295 	if (rdev->flags & RADEON_SINGLE_CRTC)
2296 		rdev->num_crtc = 1;
2297 	else
2298 		rdev->num_crtc = 2;
2299 
2300 	rdev->has_uvd = false;
2301 
2302 	switch (rdev->family) {
2303 	case CHIP_R100:
2304 	case CHIP_RV100:
2305 	case CHIP_RS100:
2306 	case CHIP_RV200:
2307 	case CHIP_RS200:
2308 		rdev->asic = &r100_asic;
2309 		break;
2310 	case CHIP_R200:
2311 	case CHIP_RV250:
2312 	case CHIP_RS300:
2313 	case CHIP_RV280:
2314 		rdev->asic = &r200_asic;
2315 		break;
2316 	case CHIP_R300:
2317 	case CHIP_R350:
2318 	case CHIP_RV350:
2319 	case CHIP_RV380:
2320 		if (rdev->flags & RADEON_IS_PCIE)
2321 			rdev->asic = &r300_asic_pcie;
2322 		else
2323 			rdev->asic = &r300_asic;
2324 		break;
2325 	case CHIP_R420:
2326 	case CHIP_R423:
2327 	case CHIP_RV410:
2328 		rdev->asic = &r420_asic;
2329 		/* handle macs */
2330 		if (rdev->bios == NULL) {
2331 			rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
2332 			rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
2333 			rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
2334 			rdev->asic->pm.set_memory_clock = NULL;
2335 			rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
2336 		}
2337 		break;
2338 	case CHIP_RS400:
2339 	case CHIP_RS480:
2340 		rdev->asic = &rs400_asic;
2341 		break;
2342 	case CHIP_RS600:
2343 		rdev->asic = &rs600_asic;
2344 		break;
2345 	case CHIP_RS690:
2346 	case CHIP_RS740:
2347 		rdev->asic = &rs690_asic;
2348 		break;
2349 	case CHIP_RV515:
2350 		rdev->asic = &rv515_asic;
2351 		break;
2352 	case CHIP_R520:
2353 	case CHIP_RV530:
2354 	case CHIP_RV560:
2355 	case CHIP_RV570:
2356 	case CHIP_R580:
2357 		rdev->asic = &r520_asic;
2358 		break;
2359 	case CHIP_R600:
2360 		rdev->asic = &r600_asic;
2361 		break;
2362 	case CHIP_RV610:
2363 	case CHIP_RV630:
2364 	case CHIP_RV620:
2365 	case CHIP_RV635:
2366 	case CHIP_RV670:
2367 		rdev->asic = &rv6xx_asic;
2368 		rdev->has_uvd = true;
2369 		break;
2370 	case CHIP_RS780:
2371 	case CHIP_RS880:
2372 		rdev->asic = &rs780_asic;
2373 		/* 760G/780V/880V don't have UVD */
2374 		if ((rdev->pdev->device == 0x9616)||
2375 		    (rdev->pdev->device == 0x9611)||
2376 		    (rdev->pdev->device == 0x9613)||
2377 		    (rdev->pdev->device == 0x9711)||
2378 		    (rdev->pdev->device == 0x9713))
2379 			rdev->has_uvd = false;
2380 		else
2381 			rdev->has_uvd = true;
2382 		break;
2383 	case CHIP_RV770:
2384 	case CHIP_RV730:
2385 	case CHIP_RV710:
2386 	case CHIP_RV740:
2387 		rdev->asic = &rv770_asic;
2388 		rdev->has_uvd = true;
2389 		break;
2390 	case CHIP_CEDAR:
2391 	case CHIP_REDWOOD:
2392 	case CHIP_JUNIPER:
2393 	case CHIP_CYPRESS:
2394 	case CHIP_HEMLOCK:
2395 		/* set num crtcs */
2396 		if (rdev->family == CHIP_CEDAR)
2397 			rdev->num_crtc = 4;
2398 		else
2399 			rdev->num_crtc = 6;
2400 		rdev->asic = &evergreen_asic;
2401 		rdev->has_uvd = true;
2402 		break;
2403 	case CHIP_PALM:
2404 	case CHIP_SUMO:
2405 	case CHIP_SUMO2:
2406 		rdev->asic = &sumo_asic;
2407 		rdev->has_uvd = true;
2408 		break;
2409 	case CHIP_BARTS:
2410 	case CHIP_TURKS:
2411 	case CHIP_CAICOS:
2412 		/* set num crtcs */
2413 		if (rdev->family == CHIP_CAICOS)
2414 			rdev->num_crtc = 4;
2415 		else
2416 			rdev->num_crtc = 6;
2417 		rdev->asic = &btc_asic;
2418 		rdev->has_uvd = true;
2419 		break;
2420 	case CHIP_CAYMAN:
2421 		rdev->asic = &cayman_asic;
2422 		/* set num crtcs */
2423 		rdev->num_crtc = 6;
2424 		rdev->has_uvd = true;
2425 		break;
2426 	case CHIP_ARUBA:
2427 		rdev->asic = &trinity_asic;
2428 		/* set num crtcs */
2429 		rdev->num_crtc = 4;
2430 		rdev->has_uvd = true;
2431 		break;
2432 	case CHIP_TAHITI:
2433 	case CHIP_PITCAIRN:
2434 	case CHIP_VERDE:
2435 	case CHIP_OLAND:
2436 	case CHIP_HAINAN:
2437 		rdev->asic = &si_asic;
2438 		/* set num crtcs */
2439 		if (rdev->family == CHIP_HAINAN)
2440 			rdev->num_crtc = 0;
2441 		else if (rdev->family == CHIP_OLAND)
2442 			rdev->num_crtc = 2;
2443 		else
2444 			rdev->num_crtc = 6;
2445 		if (rdev->family == CHIP_HAINAN)
2446 			rdev->has_uvd = false;
2447 		else
2448 			rdev->has_uvd = true;
2449 		switch (rdev->family) {
2450 		case CHIP_TAHITI:
2451 			rdev->cg_flags =
2452 				RADEON_CG_SUPPORT_GFX_MGCG |
2453 				RADEON_CG_SUPPORT_GFX_MGLS |
2454 				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2455 				RADEON_CG_SUPPORT_GFX_CGLS |
2456 				RADEON_CG_SUPPORT_GFX_CGTS |
2457 				RADEON_CG_SUPPORT_GFX_CP_LS |
2458 				RADEON_CG_SUPPORT_MC_MGCG |
2459 				RADEON_CG_SUPPORT_SDMA_MGCG |
2460 				RADEON_CG_SUPPORT_BIF_LS |
2461 				RADEON_CG_SUPPORT_VCE_MGCG |
2462 				RADEON_CG_SUPPORT_UVD_MGCG |
2463 				RADEON_CG_SUPPORT_HDP_LS |
2464 				RADEON_CG_SUPPORT_HDP_MGCG;
2465 			rdev->pg_flags = 0;
2466 			break;
2467 		case CHIP_PITCAIRN:
2468 			rdev->cg_flags =
2469 				RADEON_CG_SUPPORT_GFX_MGCG |
2470 				RADEON_CG_SUPPORT_GFX_MGLS |
2471 				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2472 				RADEON_CG_SUPPORT_GFX_CGLS |
2473 				RADEON_CG_SUPPORT_GFX_CGTS |
2474 				RADEON_CG_SUPPORT_GFX_CP_LS |
2475 				RADEON_CG_SUPPORT_GFX_RLC_LS |
2476 				RADEON_CG_SUPPORT_MC_LS |
2477 				RADEON_CG_SUPPORT_MC_MGCG |
2478 				RADEON_CG_SUPPORT_SDMA_MGCG |
2479 				RADEON_CG_SUPPORT_BIF_LS |
2480 				RADEON_CG_SUPPORT_VCE_MGCG |
2481 				RADEON_CG_SUPPORT_UVD_MGCG |
2482 				RADEON_CG_SUPPORT_HDP_LS |
2483 				RADEON_CG_SUPPORT_HDP_MGCG;
2484 			rdev->pg_flags = 0;
2485 			break;
2486 		case CHIP_VERDE:
2487 			rdev->cg_flags =
2488 				RADEON_CG_SUPPORT_GFX_MGCG |
2489 				RADEON_CG_SUPPORT_GFX_MGLS |
2490 				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2491 				RADEON_CG_SUPPORT_GFX_CGLS |
2492 				RADEON_CG_SUPPORT_GFX_CGTS |
2493 				RADEON_CG_SUPPORT_GFX_CP_LS |
2494 				RADEON_CG_SUPPORT_GFX_RLC_LS |
2495 				RADEON_CG_SUPPORT_MC_LS |
2496 				RADEON_CG_SUPPORT_MC_MGCG |
2497 				RADEON_CG_SUPPORT_SDMA_MGCG |
2498 				RADEON_CG_SUPPORT_BIF_LS |
2499 				RADEON_CG_SUPPORT_VCE_MGCG |
2500 				RADEON_CG_SUPPORT_UVD_MGCG |
2501 				RADEON_CG_SUPPORT_HDP_LS |
2502 				RADEON_CG_SUPPORT_HDP_MGCG;
2503 			rdev->pg_flags = 0 |
2504 				/*RADEON_PG_SUPPORT_GFX_PG | */
2505 				RADEON_PG_SUPPORT_SDMA;
2506 			break;
2507 		case CHIP_OLAND:
2508 			rdev->cg_flags =
2509 				RADEON_CG_SUPPORT_GFX_MGCG |
2510 				RADEON_CG_SUPPORT_GFX_MGLS |
2511 				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2512 				RADEON_CG_SUPPORT_GFX_CGLS |
2513 				RADEON_CG_SUPPORT_GFX_CGTS |
2514 				RADEON_CG_SUPPORT_GFX_CP_LS |
2515 				RADEON_CG_SUPPORT_GFX_RLC_LS |
2516 				RADEON_CG_SUPPORT_MC_LS |
2517 				RADEON_CG_SUPPORT_MC_MGCG |
2518 				RADEON_CG_SUPPORT_SDMA_MGCG |
2519 				RADEON_CG_SUPPORT_BIF_LS |
2520 				RADEON_CG_SUPPORT_UVD_MGCG |
2521 				RADEON_CG_SUPPORT_HDP_LS |
2522 				RADEON_CG_SUPPORT_HDP_MGCG;
2523 			rdev->pg_flags = 0;
2524 			break;
2525 		case CHIP_HAINAN:
2526 			rdev->cg_flags =
2527 				RADEON_CG_SUPPORT_GFX_MGCG |
2528 				RADEON_CG_SUPPORT_GFX_MGLS |
2529 				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2530 				RADEON_CG_SUPPORT_GFX_CGLS |
2531 				RADEON_CG_SUPPORT_GFX_CGTS |
2532 				RADEON_CG_SUPPORT_GFX_CP_LS |
2533 				RADEON_CG_SUPPORT_GFX_RLC_LS |
2534 				RADEON_CG_SUPPORT_MC_LS |
2535 				RADEON_CG_SUPPORT_MC_MGCG |
2536 				RADEON_CG_SUPPORT_SDMA_MGCG |
2537 				RADEON_CG_SUPPORT_BIF_LS |
2538 				RADEON_CG_SUPPORT_HDP_LS |
2539 				RADEON_CG_SUPPORT_HDP_MGCG;
2540 			rdev->pg_flags = 0;
2541 			break;
2542 		default:
2543 			rdev->cg_flags = 0;
2544 			rdev->pg_flags = 0;
2545 			break;
2546 		}
2547 		break;
2548 	case CHIP_BONAIRE:
2549 	case CHIP_HAWAII:
2550 		rdev->asic = &ci_asic;
2551 		rdev->num_crtc = 6;
2552 		rdev->has_uvd = true;
2553 		if (rdev->family == CHIP_BONAIRE) {
2554 			rdev->cg_flags =
2555 				RADEON_CG_SUPPORT_GFX_MGCG |
2556 				RADEON_CG_SUPPORT_GFX_MGLS |
2557 				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2558 				RADEON_CG_SUPPORT_GFX_CGLS |
2559 				RADEON_CG_SUPPORT_GFX_CGTS |
2560 				RADEON_CG_SUPPORT_GFX_CGTS_LS |
2561 				RADEON_CG_SUPPORT_GFX_CP_LS |
2562 				RADEON_CG_SUPPORT_MC_LS |
2563 				RADEON_CG_SUPPORT_MC_MGCG |
2564 				RADEON_CG_SUPPORT_SDMA_MGCG |
2565 				RADEON_CG_SUPPORT_SDMA_LS |
2566 				RADEON_CG_SUPPORT_BIF_LS |
2567 				RADEON_CG_SUPPORT_VCE_MGCG |
2568 				RADEON_CG_SUPPORT_UVD_MGCG |
2569 				RADEON_CG_SUPPORT_HDP_LS |
2570 				RADEON_CG_SUPPORT_HDP_MGCG;
2571 			rdev->pg_flags = 0;
2572 		} else {
2573 			rdev->cg_flags =
2574 				RADEON_CG_SUPPORT_GFX_MGCG |
2575 				RADEON_CG_SUPPORT_GFX_MGLS |
2576 				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2577 				RADEON_CG_SUPPORT_GFX_CGLS |
2578 				RADEON_CG_SUPPORT_GFX_CGTS |
2579 				RADEON_CG_SUPPORT_GFX_CP_LS |
2580 				RADEON_CG_SUPPORT_MC_LS |
2581 				RADEON_CG_SUPPORT_MC_MGCG |
2582 				RADEON_CG_SUPPORT_SDMA_MGCG |
2583 				RADEON_CG_SUPPORT_SDMA_LS |
2584 				RADEON_CG_SUPPORT_BIF_LS |
2585 				RADEON_CG_SUPPORT_VCE_MGCG |
2586 				RADEON_CG_SUPPORT_UVD_MGCG |
2587 				RADEON_CG_SUPPORT_HDP_LS |
2588 				RADEON_CG_SUPPORT_HDP_MGCG;
2589 			rdev->pg_flags = 0;
2590 		}
2591 		break;
2592 	case CHIP_KAVERI:
2593 	case CHIP_KABINI:
2594 	case CHIP_MULLINS:
2595 		rdev->asic = &kv_asic;
2596 		/* set num crtcs */
2597 		if (rdev->family == CHIP_KAVERI) {
2598 			rdev->num_crtc = 4;
2599 			rdev->cg_flags =
2600 				RADEON_CG_SUPPORT_GFX_MGCG |
2601 				RADEON_CG_SUPPORT_GFX_MGLS |
2602 				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2603 				RADEON_CG_SUPPORT_GFX_CGLS |
2604 				RADEON_CG_SUPPORT_GFX_CGTS |
2605 				RADEON_CG_SUPPORT_GFX_CGTS_LS |
2606 				RADEON_CG_SUPPORT_GFX_CP_LS |
2607 				RADEON_CG_SUPPORT_SDMA_MGCG |
2608 				RADEON_CG_SUPPORT_SDMA_LS |
2609 				RADEON_CG_SUPPORT_BIF_LS |
2610 				RADEON_CG_SUPPORT_VCE_MGCG |
2611 				RADEON_CG_SUPPORT_UVD_MGCG |
2612 				RADEON_CG_SUPPORT_HDP_LS |
2613 				RADEON_CG_SUPPORT_HDP_MGCG;
2614 			rdev->pg_flags = 0;
2615 				/*RADEON_PG_SUPPORT_GFX_PG |
2616 				RADEON_PG_SUPPORT_GFX_SMG |
2617 				RADEON_PG_SUPPORT_GFX_DMG |
2618 				RADEON_PG_SUPPORT_UVD |
2619 				RADEON_PG_SUPPORT_VCE |
2620 				RADEON_PG_SUPPORT_CP |
2621 				RADEON_PG_SUPPORT_GDS |
2622 				RADEON_PG_SUPPORT_RLC_SMU_HS |
2623 				RADEON_PG_SUPPORT_ACP |
2624 				RADEON_PG_SUPPORT_SAMU;*/
2625 		} else {
2626 			rdev->num_crtc = 2;
2627 			rdev->cg_flags =
2628 				RADEON_CG_SUPPORT_GFX_MGCG |
2629 				RADEON_CG_SUPPORT_GFX_MGLS |
2630 				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2631 				RADEON_CG_SUPPORT_GFX_CGLS |
2632 				RADEON_CG_SUPPORT_GFX_CGTS |
2633 				RADEON_CG_SUPPORT_GFX_CGTS_LS |
2634 				RADEON_CG_SUPPORT_GFX_CP_LS |
2635 				RADEON_CG_SUPPORT_SDMA_MGCG |
2636 				RADEON_CG_SUPPORT_SDMA_LS |
2637 				RADEON_CG_SUPPORT_BIF_LS |
2638 				RADEON_CG_SUPPORT_VCE_MGCG |
2639 				RADEON_CG_SUPPORT_UVD_MGCG |
2640 				RADEON_CG_SUPPORT_HDP_LS |
2641 				RADEON_CG_SUPPORT_HDP_MGCG;
2642 			rdev->pg_flags = 0;
2643 				/*RADEON_PG_SUPPORT_GFX_PG |
2644 				RADEON_PG_SUPPORT_GFX_SMG |
2645 				RADEON_PG_SUPPORT_UVD |
2646 				RADEON_PG_SUPPORT_VCE |
2647 				RADEON_PG_SUPPORT_CP |
2648 				RADEON_PG_SUPPORT_GDS |
2649 				RADEON_PG_SUPPORT_RLC_SMU_HS |
2650 				RADEON_PG_SUPPORT_SAMU;*/
2651 		}
2652 		rdev->has_uvd = true;
2653 		break;
2654 	default:
2655 		/* FIXME: not supported yet */
2656 		return -EINVAL;
2657 	}
2658 
2659 	if (rdev->flags & RADEON_IS_IGP) {
2660 		rdev->asic->pm.get_memory_clock = NULL;
2661 		rdev->asic->pm.set_memory_clock = NULL;
2662 	}
2663 
2664 	return 0;
2665 }
2666 
2667