1 /* 2 * Copyright 2008 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: Dave Airlie 25 * Alex Deucher 26 * Jerome Glisse 27 */ 28 29 #include <linux/console.h> 30 #include <drm/drmP.h> 31 #include <drm/drm_crtc_helper.h> 32 #include <drm/radeon_drm.h> 33 #include <linux/vgaarb.h> 34 #include <linux/vga_switcheroo.h> 35 #include "radeon_reg.h" 36 #include "radeon.h" 37 #include "radeon_asic.h" 38 #include "atom.h" 39 40 /* 41 * Registers accessors functions. 42 */ 43 /** 44 * radeon_invalid_rreg - dummy reg read function 45 * 46 * @rdev: radeon device pointer 47 * @reg: offset of register 48 * 49 * Dummy register read function. Used for register blocks 50 * that certain asics don't have (all asics). 51 * Returns the value in the register. 52 */ 53 static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg) 54 { 55 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg); 56 BUG_ON(1); 57 return 0; 58 } 59 60 /** 61 * radeon_invalid_wreg - dummy reg write function 62 * 63 * @rdev: radeon device pointer 64 * @reg: offset of register 65 * @v: value to write to the register 66 * 67 * Dummy register read function. Used for register blocks 68 * that certain asics don't have (all asics). 69 */ 70 static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 71 { 72 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n", 73 reg, v); 74 BUG_ON(1); 75 } 76 77 /** 78 * radeon_register_accessor_init - sets up the register accessor callbacks 79 * 80 * @rdev: radeon device pointer 81 * 82 * Sets up the register accessor callbacks for various register 83 * apertures. Not all asics have all apertures (all asics). 84 */ 85 static void radeon_register_accessor_init(struct radeon_device *rdev) 86 { 87 rdev->mc_rreg = &radeon_invalid_rreg; 88 rdev->mc_wreg = &radeon_invalid_wreg; 89 rdev->pll_rreg = &radeon_invalid_rreg; 90 rdev->pll_wreg = &radeon_invalid_wreg; 91 rdev->pciep_rreg = &radeon_invalid_rreg; 92 rdev->pciep_wreg = &radeon_invalid_wreg; 93 94 /* Don't change order as we are overridding accessor. */ 95 if (rdev->family < CHIP_RV515) { 96 rdev->pcie_reg_mask = 0xff; 97 } else { 98 rdev->pcie_reg_mask = 0x7ff; 99 } 100 /* FIXME: not sure here */ 101 if (rdev->family <= CHIP_R580) { 102 rdev->pll_rreg = &r100_pll_rreg; 103 rdev->pll_wreg = &r100_pll_wreg; 104 } 105 if (rdev->family >= CHIP_R420) { 106 rdev->mc_rreg = &r420_mc_rreg; 107 rdev->mc_wreg = &r420_mc_wreg; 108 } 109 if (rdev->family >= CHIP_RV515) { 110 rdev->mc_rreg = &rv515_mc_rreg; 111 rdev->mc_wreg = &rv515_mc_wreg; 112 } 113 if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) { 114 rdev->mc_rreg = &rs400_mc_rreg; 115 rdev->mc_wreg = &rs400_mc_wreg; 116 } 117 if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) { 118 rdev->mc_rreg = &rs690_mc_rreg; 119 rdev->mc_wreg = &rs690_mc_wreg; 120 } 121 if (rdev->family == CHIP_RS600) { 122 rdev->mc_rreg = &rs600_mc_rreg; 123 rdev->mc_wreg = &rs600_mc_wreg; 124 } 125 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) { 126 rdev->mc_rreg = &rs780_mc_rreg; 127 rdev->mc_wreg = &rs780_mc_wreg; 128 } 129 130 if (rdev->family >= CHIP_BONAIRE) { 131 rdev->pciep_rreg = &cik_pciep_rreg; 132 rdev->pciep_wreg = &cik_pciep_wreg; 133 } else if (rdev->family >= CHIP_R600) { 134 rdev->pciep_rreg = &r600_pciep_rreg; 135 rdev->pciep_wreg = &r600_pciep_wreg; 136 } 137 } 138 139 140 /* helper to disable agp */ 141 /** 142 * radeon_agp_disable - AGP disable helper function 143 * 144 * @rdev: radeon device pointer 145 * 146 * Removes AGP flags and changes the gart callbacks on AGP 147 * cards when using the internal gart rather than AGP (all asics). 148 */ 149 void radeon_agp_disable(struct radeon_device *rdev) 150 { 151 rdev->flags &= ~RADEON_IS_AGP; 152 if (rdev->family >= CHIP_R600) { 153 DRM_INFO("Forcing AGP to PCIE mode\n"); 154 rdev->flags |= RADEON_IS_PCIE; 155 } else if (rdev->family >= CHIP_RV515 || 156 rdev->family == CHIP_RV380 || 157 rdev->family == CHIP_RV410 || 158 rdev->family == CHIP_R423) { 159 DRM_INFO("Forcing AGP to PCIE mode\n"); 160 rdev->flags |= RADEON_IS_PCIE; 161 rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush; 162 rdev->asic->gart.set_page = &rv370_pcie_gart_set_page; 163 } else { 164 DRM_INFO("Forcing AGP to PCI mode\n"); 165 rdev->flags |= RADEON_IS_PCI; 166 rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush; 167 rdev->asic->gart.set_page = &r100_pci_gart_set_page; 168 } 169 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; 170 } 171 172 /* 173 * ASIC 174 */ 175 176 static struct radeon_asic_ring r100_gfx_ring = { 177 .ib_execute = &r100_ring_ib_execute, 178 .emit_fence = &r100_fence_ring_emit, 179 .emit_semaphore = &r100_semaphore_ring_emit, 180 .cs_parse = &r100_cs_parse, 181 .ring_start = &r100_ring_start, 182 .ring_test = &r100_ring_test, 183 .ib_test = &r100_ib_test, 184 .is_lockup = &r100_gpu_is_lockup, 185 .get_rptr = &radeon_ring_generic_get_rptr, 186 .get_wptr = &radeon_ring_generic_get_wptr, 187 .set_wptr = &radeon_ring_generic_set_wptr, 188 }; 189 190 static struct radeon_asic r100_asic = { 191 .init = &r100_init, 192 .fini = &r100_fini, 193 .suspend = &r100_suspend, 194 .resume = &r100_resume, 195 .vga_set_state = &r100_vga_set_state, 196 .asic_reset = &r100_asic_reset, 197 .ioctl_wait_idle = NULL, 198 .gui_idle = &r100_gui_idle, 199 .mc_wait_for_idle = &r100_mc_wait_for_idle, 200 .gart = { 201 .tlb_flush = &r100_pci_gart_tlb_flush, 202 .set_page = &r100_pci_gart_set_page, 203 }, 204 .ring = { 205 [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring 206 }, 207 .irq = { 208 .set = &r100_irq_set, 209 .process = &r100_irq_process, 210 }, 211 .display = { 212 .bandwidth_update = &r100_bandwidth_update, 213 .get_vblank_counter = &r100_get_vblank_counter, 214 .wait_for_vblank = &r100_wait_for_vblank, 215 .set_backlight_level = &radeon_legacy_set_backlight_level, 216 .get_backlight_level = &radeon_legacy_get_backlight_level, 217 }, 218 .copy = { 219 .blit = &r100_copy_blit, 220 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 221 .dma = NULL, 222 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, 223 .copy = &r100_copy_blit, 224 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, 225 }, 226 .surface = { 227 .set_reg = r100_set_surface_reg, 228 .clear_reg = r100_clear_surface_reg, 229 }, 230 .hpd = { 231 .init = &r100_hpd_init, 232 .fini = &r100_hpd_fini, 233 .sense = &r100_hpd_sense, 234 .set_polarity = &r100_hpd_set_polarity, 235 }, 236 .pm = { 237 .misc = &r100_pm_misc, 238 .prepare = &r100_pm_prepare, 239 .finish = &r100_pm_finish, 240 .init_profile = &r100_pm_init_profile, 241 .get_dynpm_state = &r100_pm_get_dynpm_state, 242 .get_engine_clock = &radeon_legacy_get_engine_clock, 243 .set_engine_clock = &radeon_legacy_set_engine_clock, 244 .get_memory_clock = &radeon_legacy_get_memory_clock, 245 .set_memory_clock = NULL, 246 .get_pcie_lanes = NULL, 247 .set_pcie_lanes = NULL, 248 .set_clock_gating = &radeon_legacy_set_clock_gating, 249 }, 250 .pflip = { 251 .pre_page_flip = &r100_pre_page_flip, 252 .page_flip = &r100_page_flip, 253 .post_page_flip = &r100_post_page_flip, 254 }, 255 }; 256 257 static struct radeon_asic r200_asic = { 258 .init = &r100_init, 259 .fini = &r100_fini, 260 .suspend = &r100_suspend, 261 .resume = &r100_resume, 262 .vga_set_state = &r100_vga_set_state, 263 .asic_reset = &r100_asic_reset, 264 .ioctl_wait_idle = NULL, 265 .gui_idle = &r100_gui_idle, 266 .mc_wait_for_idle = &r100_mc_wait_for_idle, 267 .gart = { 268 .tlb_flush = &r100_pci_gart_tlb_flush, 269 .set_page = &r100_pci_gart_set_page, 270 }, 271 .ring = { 272 [RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring 273 }, 274 .irq = { 275 .set = &r100_irq_set, 276 .process = &r100_irq_process, 277 }, 278 .display = { 279 .bandwidth_update = &r100_bandwidth_update, 280 .get_vblank_counter = &r100_get_vblank_counter, 281 .wait_for_vblank = &r100_wait_for_vblank, 282 .set_backlight_level = &radeon_legacy_set_backlight_level, 283 .get_backlight_level = &radeon_legacy_get_backlight_level, 284 }, 285 .copy = { 286 .blit = &r100_copy_blit, 287 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 288 .dma = &r200_copy_dma, 289 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, 290 .copy = &r100_copy_blit, 291 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, 292 }, 293 .surface = { 294 .set_reg = r100_set_surface_reg, 295 .clear_reg = r100_clear_surface_reg, 296 }, 297 .hpd = { 298 .init = &r100_hpd_init, 299 .fini = &r100_hpd_fini, 300 .sense = &r100_hpd_sense, 301 .set_polarity = &r100_hpd_set_polarity, 302 }, 303 .pm = { 304 .misc = &r100_pm_misc, 305 .prepare = &r100_pm_prepare, 306 .finish = &r100_pm_finish, 307 .init_profile = &r100_pm_init_profile, 308 .get_dynpm_state = &r100_pm_get_dynpm_state, 309 .get_engine_clock = &radeon_legacy_get_engine_clock, 310 .set_engine_clock = &radeon_legacy_set_engine_clock, 311 .get_memory_clock = &radeon_legacy_get_memory_clock, 312 .set_memory_clock = NULL, 313 .get_pcie_lanes = NULL, 314 .set_pcie_lanes = NULL, 315 .set_clock_gating = &radeon_legacy_set_clock_gating, 316 }, 317 .pflip = { 318 .pre_page_flip = &r100_pre_page_flip, 319 .page_flip = &r100_page_flip, 320 .post_page_flip = &r100_post_page_flip, 321 }, 322 }; 323 324 static struct radeon_asic_ring r300_gfx_ring = { 325 .ib_execute = &r100_ring_ib_execute, 326 .emit_fence = &r300_fence_ring_emit, 327 .emit_semaphore = &r100_semaphore_ring_emit, 328 .cs_parse = &r300_cs_parse, 329 .ring_start = &r300_ring_start, 330 .ring_test = &r100_ring_test, 331 .ib_test = &r100_ib_test, 332 .is_lockup = &r100_gpu_is_lockup, 333 .get_rptr = &radeon_ring_generic_get_rptr, 334 .get_wptr = &radeon_ring_generic_get_wptr, 335 .set_wptr = &radeon_ring_generic_set_wptr, 336 }; 337 338 static struct radeon_asic r300_asic = { 339 .init = &r300_init, 340 .fini = &r300_fini, 341 .suspend = &r300_suspend, 342 .resume = &r300_resume, 343 .vga_set_state = &r100_vga_set_state, 344 .asic_reset = &r300_asic_reset, 345 .ioctl_wait_idle = NULL, 346 .gui_idle = &r100_gui_idle, 347 .mc_wait_for_idle = &r300_mc_wait_for_idle, 348 .gart = { 349 .tlb_flush = &r100_pci_gart_tlb_flush, 350 .set_page = &r100_pci_gart_set_page, 351 }, 352 .ring = { 353 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring 354 }, 355 .irq = { 356 .set = &r100_irq_set, 357 .process = &r100_irq_process, 358 }, 359 .display = { 360 .bandwidth_update = &r100_bandwidth_update, 361 .get_vblank_counter = &r100_get_vblank_counter, 362 .wait_for_vblank = &r100_wait_for_vblank, 363 .set_backlight_level = &radeon_legacy_set_backlight_level, 364 .get_backlight_level = &radeon_legacy_get_backlight_level, 365 }, 366 .copy = { 367 .blit = &r100_copy_blit, 368 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 369 .dma = &r200_copy_dma, 370 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, 371 .copy = &r100_copy_blit, 372 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, 373 }, 374 .surface = { 375 .set_reg = r100_set_surface_reg, 376 .clear_reg = r100_clear_surface_reg, 377 }, 378 .hpd = { 379 .init = &r100_hpd_init, 380 .fini = &r100_hpd_fini, 381 .sense = &r100_hpd_sense, 382 .set_polarity = &r100_hpd_set_polarity, 383 }, 384 .pm = { 385 .misc = &r100_pm_misc, 386 .prepare = &r100_pm_prepare, 387 .finish = &r100_pm_finish, 388 .init_profile = &r100_pm_init_profile, 389 .get_dynpm_state = &r100_pm_get_dynpm_state, 390 .get_engine_clock = &radeon_legacy_get_engine_clock, 391 .set_engine_clock = &radeon_legacy_set_engine_clock, 392 .get_memory_clock = &radeon_legacy_get_memory_clock, 393 .set_memory_clock = NULL, 394 .get_pcie_lanes = &rv370_get_pcie_lanes, 395 .set_pcie_lanes = &rv370_set_pcie_lanes, 396 .set_clock_gating = &radeon_legacy_set_clock_gating, 397 }, 398 .pflip = { 399 .pre_page_flip = &r100_pre_page_flip, 400 .page_flip = &r100_page_flip, 401 .post_page_flip = &r100_post_page_flip, 402 }, 403 }; 404 405 static struct radeon_asic r300_asic_pcie = { 406 .init = &r300_init, 407 .fini = &r300_fini, 408 .suspend = &r300_suspend, 409 .resume = &r300_resume, 410 .vga_set_state = &r100_vga_set_state, 411 .asic_reset = &r300_asic_reset, 412 .ioctl_wait_idle = NULL, 413 .gui_idle = &r100_gui_idle, 414 .mc_wait_for_idle = &r300_mc_wait_for_idle, 415 .gart = { 416 .tlb_flush = &rv370_pcie_gart_tlb_flush, 417 .set_page = &rv370_pcie_gart_set_page, 418 }, 419 .ring = { 420 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring 421 }, 422 .irq = { 423 .set = &r100_irq_set, 424 .process = &r100_irq_process, 425 }, 426 .display = { 427 .bandwidth_update = &r100_bandwidth_update, 428 .get_vblank_counter = &r100_get_vblank_counter, 429 .wait_for_vblank = &r100_wait_for_vblank, 430 .set_backlight_level = &radeon_legacy_set_backlight_level, 431 .get_backlight_level = &radeon_legacy_get_backlight_level, 432 }, 433 .copy = { 434 .blit = &r100_copy_blit, 435 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 436 .dma = &r200_copy_dma, 437 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, 438 .copy = &r100_copy_blit, 439 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, 440 }, 441 .surface = { 442 .set_reg = r100_set_surface_reg, 443 .clear_reg = r100_clear_surface_reg, 444 }, 445 .hpd = { 446 .init = &r100_hpd_init, 447 .fini = &r100_hpd_fini, 448 .sense = &r100_hpd_sense, 449 .set_polarity = &r100_hpd_set_polarity, 450 }, 451 .pm = { 452 .misc = &r100_pm_misc, 453 .prepare = &r100_pm_prepare, 454 .finish = &r100_pm_finish, 455 .init_profile = &r100_pm_init_profile, 456 .get_dynpm_state = &r100_pm_get_dynpm_state, 457 .get_engine_clock = &radeon_legacy_get_engine_clock, 458 .set_engine_clock = &radeon_legacy_set_engine_clock, 459 .get_memory_clock = &radeon_legacy_get_memory_clock, 460 .set_memory_clock = NULL, 461 .get_pcie_lanes = &rv370_get_pcie_lanes, 462 .set_pcie_lanes = &rv370_set_pcie_lanes, 463 .set_clock_gating = &radeon_legacy_set_clock_gating, 464 }, 465 .pflip = { 466 .pre_page_flip = &r100_pre_page_flip, 467 .page_flip = &r100_page_flip, 468 .post_page_flip = &r100_post_page_flip, 469 }, 470 }; 471 472 static struct radeon_asic r420_asic = { 473 .init = &r420_init, 474 .fini = &r420_fini, 475 .suspend = &r420_suspend, 476 .resume = &r420_resume, 477 .vga_set_state = &r100_vga_set_state, 478 .asic_reset = &r300_asic_reset, 479 .ioctl_wait_idle = NULL, 480 .gui_idle = &r100_gui_idle, 481 .mc_wait_for_idle = &r300_mc_wait_for_idle, 482 .gart = { 483 .tlb_flush = &rv370_pcie_gart_tlb_flush, 484 .set_page = &rv370_pcie_gart_set_page, 485 }, 486 .ring = { 487 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring 488 }, 489 .irq = { 490 .set = &r100_irq_set, 491 .process = &r100_irq_process, 492 }, 493 .display = { 494 .bandwidth_update = &r100_bandwidth_update, 495 .get_vblank_counter = &r100_get_vblank_counter, 496 .wait_for_vblank = &r100_wait_for_vblank, 497 .set_backlight_level = &atombios_set_backlight_level, 498 .get_backlight_level = &atombios_get_backlight_level, 499 }, 500 .copy = { 501 .blit = &r100_copy_blit, 502 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 503 .dma = &r200_copy_dma, 504 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, 505 .copy = &r100_copy_blit, 506 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, 507 }, 508 .surface = { 509 .set_reg = r100_set_surface_reg, 510 .clear_reg = r100_clear_surface_reg, 511 }, 512 .hpd = { 513 .init = &r100_hpd_init, 514 .fini = &r100_hpd_fini, 515 .sense = &r100_hpd_sense, 516 .set_polarity = &r100_hpd_set_polarity, 517 }, 518 .pm = { 519 .misc = &r100_pm_misc, 520 .prepare = &r100_pm_prepare, 521 .finish = &r100_pm_finish, 522 .init_profile = &r420_pm_init_profile, 523 .get_dynpm_state = &r100_pm_get_dynpm_state, 524 .get_engine_clock = &radeon_atom_get_engine_clock, 525 .set_engine_clock = &radeon_atom_set_engine_clock, 526 .get_memory_clock = &radeon_atom_get_memory_clock, 527 .set_memory_clock = &radeon_atom_set_memory_clock, 528 .get_pcie_lanes = &rv370_get_pcie_lanes, 529 .set_pcie_lanes = &rv370_set_pcie_lanes, 530 .set_clock_gating = &radeon_atom_set_clock_gating, 531 }, 532 .pflip = { 533 .pre_page_flip = &r100_pre_page_flip, 534 .page_flip = &r100_page_flip, 535 .post_page_flip = &r100_post_page_flip, 536 }, 537 }; 538 539 static struct radeon_asic rs400_asic = { 540 .init = &rs400_init, 541 .fini = &rs400_fini, 542 .suspend = &rs400_suspend, 543 .resume = &rs400_resume, 544 .vga_set_state = &r100_vga_set_state, 545 .asic_reset = &r300_asic_reset, 546 .ioctl_wait_idle = NULL, 547 .gui_idle = &r100_gui_idle, 548 .mc_wait_for_idle = &rs400_mc_wait_for_idle, 549 .gart = { 550 .tlb_flush = &rs400_gart_tlb_flush, 551 .set_page = &rs400_gart_set_page, 552 }, 553 .ring = { 554 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring 555 }, 556 .irq = { 557 .set = &r100_irq_set, 558 .process = &r100_irq_process, 559 }, 560 .display = { 561 .bandwidth_update = &r100_bandwidth_update, 562 .get_vblank_counter = &r100_get_vblank_counter, 563 .wait_for_vblank = &r100_wait_for_vblank, 564 .set_backlight_level = &radeon_legacy_set_backlight_level, 565 .get_backlight_level = &radeon_legacy_get_backlight_level, 566 }, 567 .copy = { 568 .blit = &r100_copy_blit, 569 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 570 .dma = &r200_copy_dma, 571 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, 572 .copy = &r100_copy_blit, 573 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, 574 }, 575 .surface = { 576 .set_reg = r100_set_surface_reg, 577 .clear_reg = r100_clear_surface_reg, 578 }, 579 .hpd = { 580 .init = &r100_hpd_init, 581 .fini = &r100_hpd_fini, 582 .sense = &r100_hpd_sense, 583 .set_polarity = &r100_hpd_set_polarity, 584 }, 585 .pm = { 586 .misc = &r100_pm_misc, 587 .prepare = &r100_pm_prepare, 588 .finish = &r100_pm_finish, 589 .init_profile = &r100_pm_init_profile, 590 .get_dynpm_state = &r100_pm_get_dynpm_state, 591 .get_engine_clock = &radeon_legacy_get_engine_clock, 592 .set_engine_clock = &radeon_legacy_set_engine_clock, 593 .get_memory_clock = &radeon_legacy_get_memory_clock, 594 .set_memory_clock = NULL, 595 .get_pcie_lanes = NULL, 596 .set_pcie_lanes = NULL, 597 .set_clock_gating = &radeon_legacy_set_clock_gating, 598 }, 599 .pflip = { 600 .pre_page_flip = &r100_pre_page_flip, 601 .page_flip = &r100_page_flip, 602 .post_page_flip = &r100_post_page_flip, 603 }, 604 }; 605 606 static struct radeon_asic rs600_asic = { 607 .init = &rs600_init, 608 .fini = &rs600_fini, 609 .suspend = &rs600_suspend, 610 .resume = &rs600_resume, 611 .vga_set_state = &r100_vga_set_state, 612 .asic_reset = &rs600_asic_reset, 613 .ioctl_wait_idle = NULL, 614 .gui_idle = &r100_gui_idle, 615 .mc_wait_for_idle = &rs600_mc_wait_for_idle, 616 .gart = { 617 .tlb_flush = &rs600_gart_tlb_flush, 618 .set_page = &rs600_gart_set_page, 619 }, 620 .ring = { 621 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring 622 }, 623 .irq = { 624 .set = &rs600_irq_set, 625 .process = &rs600_irq_process, 626 }, 627 .display = { 628 .bandwidth_update = &rs600_bandwidth_update, 629 .get_vblank_counter = &rs600_get_vblank_counter, 630 .wait_for_vblank = &avivo_wait_for_vblank, 631 .set_backlight_level = &atombios_set_backlight_level, 632 .get_backlight_level = &atombios_get_backlight_level, 633 .hdmi_enable = &r600_hdmi_enable, 634 .hdmi_setmode = &r600_hdmi_setmode, 635 }, 636 .copy = { 637 .blit = &r100_copy_blit, 638 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 639 .dma = &r200_copy_dma, 640 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, 641 .copy = &r100_copy_blit, 642 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, 643 }, 644 .surface = { 645 .set_reg = r100_set_surface_reg, 646 .clear_reg = r100_clear_surface_reg, 647 }, 648 .hpd = { 649 .init = &rs600_hpd_init, 650 .fini = &rs600_hpd_fini, 651 .sense = &rs600_hpd_sense, 652 .set_polarity = &rs600_hpd_set_polarity, 653 }, 654 .pm = { 655 .misc = &rs600_pm_misc, 656 .prepare = &rs600_pm_prepare, 657 .finish = &rs600_pm_finish, 658 .init_profile = &r420_pm_init_profile, 659 .get_dynpm_state = &r100_pm_get_dynpm_state, 660 .get_engine_clock = &radeon_atom_get_engine_clock, 661 .set_engine_clock = &radeon_atom_set_engine_clock, 662 .get_memory_clock = &radeon_atom_get_memory_clock, 663 .set_memory_clock = &radeon_atom_set_memory_clock, 664 .get_pcie_lanes = NULL, 665 .set_pcie_lanes = NULL, 666 .set_clock_gating = &radeon_atom_set_clock_gating, 667 }, 668 .pflip = { 669 .pre_page_flip = &rs600_pre_page_flip, 670 .page_flip = &rs600_page_flip, 671 .post_page_flip = &rs600_post_page_flip, 672 }, 673 }; 674 675 static struct radeon_asic rs690_asic = { 676 .init = &rs690_init, 677 .fini = &rs690_fini, 678 .suspend = &rs690_suspend, 679 .resume = &rs690_resume, 680 .vga_set_state = &r100_vga_set_state, 681 .asic_reset = &rs600_asic_reset, 682 .ioctl_wait_idle = NULL, 683 .gui_idle = &r100_gui_idle, 684 .mc_wait_for_idle = &rs690_mc_wait_for_idle, 685 .gart = { 686 .tlb_flush = &rs400_gart_tlb_flush, 687 .set_page = &rs400_gart_set_page, 688 }, 689 .ring = { 690 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring 691 }, 692 .irq = { 693 .set = &rs600_irq_set, 694 .process = &rs600_irq_process, 695 }, 696 .display = { 697 .get_vblank_counter = &rs600_get_vblank_counter, 698 .bandwidth_update = &rs690_bandwidth_update, 699 .wait_for_vblank = &avivo_wait_for_vblank, 700 .set_backlight_level = &atombios_set_backlight_level, 701 .get_backlight_level = &atombios_get_backlight_level, 702 .hdmi_enable = &r600_hdmi_enable, 703 .hdmi_setmode = &r600_hdmi_setmode, 704 }, 705 .copy = { 706 .blit = &r100_copy_blit, 707 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 708 .dma = &r200_copy_dma, 709 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, 710 .copy = &r200_copy_dma, 711 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, 712 }, 713 .surface = { 714 .set_reg = r100_set_surface_reg, 715 .clear_reg = r100_clear_surface_reg, 716 }, 717 .hpd = { 718 .init = &rs600_hpd_init, 719 .fini = &rs600_hpd_fini, 720 .sense = &rs600_hpd_sense, 721 .set_polarity = &rs600_hpd_set_polarity, 722 }, 723 .pm = { 724 .misc = &rs600_pm_misc, 725 .prepare = &rs600_pm_prepare, 726 .finish = &rs600_pm_finish, 727 .init_profile = &r420_pm_init_profile, 728 .get_dynpm_state = &r100_pm_get_dynpm_state, 729 .get_engine_clock = &radeon_atom_get_engine_clock, 730 .set_engine_clock = &radeon_atom_set_engine_clock, 731 .get_memory_clock = &radeon_atom_get_memory_clock, 732 .set_memory_clock = &radeon_atom_set_memory_clock, 733 .get_pcie_lanes = NULL, 734 .set_pcie_lanes = NULL, 735 .set_clock_gating = &radeon_atom_set_clock_gating, 736 }, 737 .pflip = { 738 .pre_page_flip = &rs600_pre_page_flip, 739 .page_flip = &rs600_page_flip, 740 .post_page_flip = &rs600_post_page_flip, 741 }, 742 }; 743 744 static struct radeon_asic rv515_asic = { 745 .init = &rv515_init, 746 .fini = &rv515_fini, 747 .suspend = &rv515_suspend, 748 .resume = &rv515_resume, 749 .vga_set_state = &r100_vga_set_state, 750 .asic_reset = &rs600_asic_reset, 751 .ioctl_wait_idle = NULL, 752 .gui_idle = &r100_gui_idle, 753 .mc_wait_for_idle = &rv515_mc_wait_for_idle, 754 .gart = { 755 .tlb_flush = &rv370_pcie_gart_tlb_flush, 756 .set_page = &rv370_pcie_gart_set_page, 757 }, 758 .ring = { 759 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring 760 }, 761 .irq = { 762 .set = &rs600_irq_set, 763 .process = &rs600_irq_process, 764 }, 765 .display = { 766 .get_vblank_counter = &rs600_get_vblank_counter, 767 .bandwidth_update = &rv515_bandwidth_update, 768 .wait_for_vblank = &avivo_wait_for_vblank, 769 .set_backlight_level = &atombios_set_backlight_level, 770 .get_backlight_level = &atombios_get_backlight_level, 771 }, 772 .copy = { 773 .blit = &r100_copy_blit, 774 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 775 .dma = &r200_copy_dma, 776 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, 777 .copy = &r100_copy_blit, 778 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, 779 }, 780 .surface = { 781 .set_reg = r100_set_surface_reg, 782 .clear_reg = r100_clear_surface_reg, 783 }, 784 .hpd = { 785 .init = &rs600_hpd_init, 786 .fini = &rs600_hpd_fini, 787 .sense = &rs600_hpd_sense, 788 .set_polarity = &rs600_hpd_set_polarity, 789 }, 790 .pm = { 791 .misc = &rs600_pm_misc, 792 .prepare = &rs600_pm_prepare, 793 .finish = &rs600_pm_finish, 794 .init_profile = &r420_pm_init_profile, 795 .get_dynpm_state = &r100_pm_get_dynpm_state, 796 .get_engine_clock = &radeon_atom_get_engine_clock, 797 .set_engine_clock = &radeon_atom_set_engine_clock, 798 .get_memory_clock = &radeon_atom_get_memory_clock, 799 .set_memory_clock = &radeon_atom_set_memory_clock, 800 .get_pcie_lanes = &rv370_get_pcie_lanes, 801 .set_pcie_lanes = &rv370_set_pcie_lanes, 802 .set_clock_gating = &radeon_atom_set_clock_gating, 803 }, 804 .pflip = { 805 .pre_page_flip = &rs600_pre_page_flip, 806 .page_flip = &rs600_page_flip, 807 .post_page_flip = &rs600_post_page_flip, 808 }, 809 }; 810 811 static struct radeon_asic r520_asic = { 812 .init = &r520_init, 813 .fini = &rv515_fini, 814 .suspend = &rv515_suspend, 815 .resume = &r520_resume, 816 .vga_set_state = &r100_vga_set_state, 817 .asic_reset = &rs600_asic_reset, 818 .ioctl_wait_idle = NULL, 819 .gui_idle = &r100_gui_idle, 820 .mc_wait_for_idle = &r520_mc_wait_for_idle, 821 .gart = { 822 .tlb_flush = &rv370_pcie_gart_tlb_flush, 823 .set_page = &rv370_pcie_gart_set_page, 824 }, 825 .ring = { 826 [RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring 827 }, 828 .irq = { 829 .set = &rs600_irq_set, 830 .process = &rs600_irq_process, 831 }, 832 .display = { 833 .bandwidth_update = &rv515_bandwidth_update, 834 .get_vblank_counter = &rs600_get_vblank_counter, 835 .wait_for_vblank = &avivo_wait_for_vblank, 836 .set_backlight_level = &atombios_set_backlight_level, 837 .get_backlight_level = &atombios_get_backlight_level, 838 }, 839 .copy = { 840 .blit = &r100_copy_blit, 841 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 842 .dma = &r200_copy_dma, 843 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX, 844 .copy = &r100_copy_blit, 845 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, 846 }, 847 .surface = { 848 .set_reg = r100_set_surface_reg, 849 .clear_reg = r100_clear_surface_reg, 850 }, 851 .hpd = { 852 .init = &rs600_hpd_init, 853 .fini = &rs600_hpd_fini, 854 .sense = &rs600_hpd_sense, 855 .set_polarity = &rs600_hpd_set_polarity, 856 }, 857 .pm = { 858 .misc = &rs600_pm_misc, 859 .prepare = &rs600_pm_prepare, 860 .finish = &rs600_pm_finish, 861 .init_profile = &r420_pm_init_profile, 862 .get_dynpm_state = &r100_pm_get_dynpm_state, 863 .get_engine_clock = &radeon_atom_get_engine_clock, 864 .set_engine_clock = &radeon_atom_set_engine_clock, 865 .get_memory_clock = &radeon_atom_get_memory_clock, 866 .set_memory_clock = &radeon_atom_set_memory_clock, 867 .get_pcie_lanes = &rv370_get_pcie_lanes, 868 .set_pcie_lanes = &rv370_set_pcie_lanes, 869 .set_clock_gating = &radeon_atom_set_clock_gating, 870 }, 871 .pflip = { 872 .pre_page_flip = &rs600_pre_page_flip, 873 .page_flip = &rs600_page_flip, 874 .post_page_flip = &rs600_post_page_flip, 875 }, 876 }; 877 878 static struct radeon_asic_ring r600_gfx_ring = { 879 .ib_execute = &r600_ring_ib_execute, 880 .emit_fence = &r600_fence_ring_emit, 881 .emit_semaphore = &r600_semaphore_ring_emit, 882 .cs_parse = &r600_cs_parse, 883 .ring_test = &r600_ring_test, 884 .ib_test = &r600_ib_test, 885 .is_lockup = &r600_gfx_is_lockup, 886 .get_rptr = &radeon_ring_generic_get_rptr, 887 .get_wptr = &radeon_ring_generic_get_wptr, 888 .set_wptr = &radeon_ring_generic_set_wptr, 889 }; 890 891 static struct radeon_asic_ring r600_dma_ring = { 892 .ib_execute = &r600_dma_ring_ib_execute, 893 .emit_fence = &r600_dma_fence_ring_emit, 894 .emit_semaphore = &r600_dma_semaphore_ring_emit, 895 .cs_parse = &r600_dma_cs_parse, 896 .ring_test = &r600_dma_ring_test, 897 .ib_test = &r600_dma_ib_test, 898 .is_lockup = &r600_dma_is_lockup, 899 .get_rptr = &r600_dma_get_rptr, 900 .get_wptr = &r600_dma_get_wptr, 901 .set_wptr = &r600_dma_set_wptr, 902 }; 903 904 static struct radeon_asic r600_asic = { 905 .init = &r600_init, 906 .fini = &r600_fini, 907 .suspend = &r600_suspend, 908 .resume = &r600_resume, 909 .vga_set_state = &r600_vga_set_state, 910 .asic_reset = &r600_asic_reset, 911 .ioctl_wait_idle = r600_ioctl_wait_idle, 912 .gui_idle = &r600_gui_idle, 913 .mc_wait_for_idle = &r600_mc_wait_for_idle, 914 .get_xclk = &r600_get_xclk, 915 .get_gpu_clock_counter = &r600_get_gpu_clock_counter, 916 .gart = { 917 .tlb_flush = &r600_pcie_gart_tlb_flush, 918 .set_page = &rs600_gart_set_page, 919 }, 920 .ring = { 921 [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring, 922 [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring, 923 }, 924 .irq = { 925 .set = &r600_irq_set, 926 .process = &r600_irq_process, 927 }, 928 .display = { 929 .bandwidth_update = &rv515_bandwidth_update, 930 .get_vblank_counter = &rs600_get_vblank_counter, 931 .wait_for_vblank = &avivo_wait_for_vblank, 932 .set_backlight_level = &atombios_set_backlight_level, 933 .get_backlight_level = &atombios_get_backlight_level, 934 .hdmi_enable = &r600_hdmi_enable, 935 .hdmi_setmode = &r600_hdmi_setmode, 936 }, 937 .copy = { 938 .blit = &r600_copy_cpdma, 939 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 940 .dma = &r600_copy_dma, 941 .dma_ring_index = R600_RING_TYPE_DMA_INDEX, 942 .copy = &r600_copy_cpdma, 943 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, 944 }, 945 .surface = { 946 .set_reg = r600_set_surface_reg, 947 .clear_reg = r600_clear_surface_reg, 948 }, 949 .hpd = { 950 .init = &r600_hpd_init, 951 .fini = &r600_hpd_fini, 952 .sense = &r600_hpd_sense, 953 .set_polarity = &r600_hpd_set_polarity, 954 }, 955 .pm = { 956 .misc = &r600_pm_misc, 957 .prepare = &rs600_pm_prepare, 958 .finish = &rs600_pm_finish, 959 .init_profile = &r600_pm_init_profile, 960 .get_dynpm_state = &r600_pm_get_dynpm_state, 961 .get_engine_clock = &radeon_atom_get_engine_clock, 962 .set_engine_clock = &radeon_atom_set_engine_clock, 963 .get_memory_clock = &radeon_atom_get_memory_clock, 964 .set_memory_clock = &radeon_atom_set_memory_clock, 965 .get_pcie_lanes = &r600_get_pcie_lanes, 966 .set_pcie_lanes = &r600_set_pcie_lanes, 967 .set_clock_gating = NULL, 968 .get_temperature = &rv6xx_get_temp, 969 }, 970 .pflip = { 971 .pre_page_flip = &rs600_pre_page_flip, 972 .page_flip = &rs600_page_flip, 973 .post_page_flip = &rs600_post_page_flip, 974 }, 975 }; 976 977 static struct radeon_asic rv6xx_asic = { 978 .init = &r600_init, 979 .fini = &r600_fini, 980 .suspend = &r600_suspend, 981 .resume = &r600_resume, 982 .vga_set_state = &r600_vga_set_state, 983 .asic_reset = &r600_asic_reset, 984 .ioctl_wait_idle = r600_ioctl_wait_idle, 985 .gui_idle = &r600_gui_idle, 986 .mc_wait_for_idle = &r600_mc_wait_for_idle, 987 .get_xclk = &r600_get_xclk, 988 .get_gpu_clock_counter = &r600_get_gpu_clock_counter, 989 .gart = { 990 .tlb_flush = &r600_pcie_gart_tlb_flush, 991 .set_page = &rs600_gart_set_page, 992 }, 993 .ring = { 994 [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring, 995 [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring, 996 }, 997 .irq = { 998 .set = &r600_irq_set, 999 .process = &r600_irq_process, 1000 }, 1001 .display = { 1002 .bandwidth_update = &rv515_bandwidth_update, 1003 .get_vblank_counter = &rs600_get_vblank_counter, 1004 .wait_for_vblank = &avivo_wait_for_vblank, 1005 .set_backlight_level = &atombios_set_backlight_level, 1006 .get_backlight_level = &atombios_get_backlight_level, 1007 }, 1008 .copy = { 1009 .blit = &r600_copy_cpdma, 1010 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 1011 .dma = &r600_copy_dma, 1012 .dma_ring_index = R600_RING_TYPE_DMA_INDEX, 1013 .copy = &r600_copy_cpdma, 1014 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, 1015 }, 1016 .surface = { 1017 .set_reg = r600_set_surface_reg, 1018 .clear_reg = r600_clear_surface_reg, 1019 }, 1020 .hpd = { 1021 .init = &r600_hpd_init, 1022 .fini = &r600_hpd_fini, 1023 .sense = &r600_hpd_sense, 1024 .set_polarity = &r600_hpd_set_polarity, 1025 }, 1026 .pm = { 1027 .misc = &r600_pm_misc, 1028 .prepare = &rs600_pm_prepare, 1029 .finish = &rs600_pm_finish, 1030 .init_profile = &r600_pm_init_profile, 1031 .get_dynpm_state = &r600_pm_get_dynpm_state, 1032 .get_engine_clock = &radeon_atom_get_engine_clock, 1033 .set_engine_clock = &radeon_atom_set_engine_clock, 1034 .get_memory_clock = &radeon_atom_get_memory_clock, 1035 .set_memory_clock = &radeon_atom_set_memory_clock, 1036 .get_pcie_lanes = &r600_get_pcie_lanes, 1037 .set_pcie_lanes = &r600_set_pcie_lanes, 1038 .set_clock_gating = NULL, 1039 .get_temperature = &rv6xx_get_temp, 1040 }, 1041 .dpm = { 1042 .init = &rv6xx_dpm_init, 1043 .setup_asic = &rv6xx_setup_asic, 1044 .enable = &rv6xx_dpm_enable, 1045 .disable = &rv6xx_dpm_disable, 1046 .pre_set_power_state = &r600_dpm_pre_set_power_state, 1047 .set_power_state = &rv6xx_dpm_set_power_state, 1048 .post_set_power_state = &r600_dpm_post_set_power_state, 1049 .display_configuration_changed = &rv6xx_dpm_display_configuration_changed, 1050 .fini = &rv6xx_dpm_fini, 1051 .get_sclk = &rv6xx_dpm_get_sclk, 1052 .get_mclk = &rv6xx_dpm_get_mclk, 1053 .print_power_state = &rv6xx_dpm_print_power_state, 1054 .debugfs_print_current_performance_level = &rv6xx_dpm_debugfs_print_current_performance_level, 1055 .force_performance_level = &rv6xx_dpm_force_performance_level, 1056 }, 1057 .pflip = { 1058 .pre_page_flip = &rs600_pre_page_flip, 1059 .page_flip = &rs600_page_flip, 1060 .post_page_flip = &rs600_post_page_flip, 1061 }, 1062 }; 1063 1064 static struct radeon_asic rs780_asic = { 1065 .init = &r600_init, 1066 .fini = &r600_fini, 1067 .suspend = &r600_suspend, 1068 .resume = &r600_resume, 1069 .vga_set_state = &r600_vga_set_state, 1070 .asic_reset = &r600_asic_reset, 1071 .ioctl_wait_idle = r600_ioctl_wait_idle, 1072 .gui_idle = &r600_gui_idle, 1073 .mc_wait_for_idle = &r600_mc_wait_for_idle, 1074 .get_xclk = &r600_get_xclk, 1075 .get_gpu_clock_counter = &r600_get_gpu_clock_counter, 1076 .gart = { 1077 .tlb_flush = &r600_pcie_gart_tlb_flush, 1078 .set_page = &rs600_gart_set_page, 1079 }, 1080 .ring = { 1081 [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring, 1082 [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring, 1083 }, 1084 .irq = { 1085 .set = &r600_irq_set, 1086 .process = &r600_irq_process, 1087 }, 1088 .display = { 1089 .bandwidth_update = &rs690_bandwidth_update, 1090 .get_vblank_counter = &rs600_get_vblank_counter, 1091 .wait_for_vblank = &avivo_wait_for_vblank, 1092 .set_backlight_level = &atombios_set_backlight_level, 1093 .get_backlight_level = &atombios_get_backlight_level, 1094 .hdmi_enable = &r600_hdmi_enable, 1095 .hdmi_setmode = &r600_hdmi_setmode, 1096 }, 1097 .copy = { 1098 .blit = &r600_copy_cpdma, 1099 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 1100 .dma = &r600_copy_dma, 1101 .dma_ring_index = R600_RING_TYPE_DMA_INDEX, 1102 .copy = &r600_copy_cpdma, 1103 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX, 1104 }, 1105 .surface = { 1106 .set_reg = r600_set_surface_reg, 1107 .clear_reg = r600_clear_surface_reg, 1108 }, 1109 .hpd = { 1110 .init = &r600_hpd_init, 1111 .fini = &r600_hpd_fini, 1112 .sense = &r600_hpd_sense, 1113 .set_polarity = &r600_hpd_set_polarity, 1114 }, 1115 .pm = { 1116 .misc = &r600_pm_misc, 1117 .prepare = &rs600_pm_prepare, 1118 .finish = &rs600_pm_finish, 1119 .init_profile = &rs780_pm_init_profile, 1120 .get_dynpm_state = &r600_pm_get_dynpm_state, 1121 .get_engine_clock = &radeon_atom_get_engine_clock, 1122 .set_engine_clock = &radeon_atom_set_engine_clock, 1123 .get_memory_clock = NULL, 1124 .set_memory_clock = NULL, 1125 .get_pcie_lanes = NULL, 1126 .set_pcie_lanes = NULL, 1127 .set_clock_gating = NULL, 1128 .get_temperature = &rv6xx_get_temp, 1129 }, 1130 .dpm = { 1131 .init = &rs780_dpm_init, 1132 .setup_asic = &rs780_dpm_setup_asic, 1133 .enable = &rs780_dpm_enable, 1134 .disable = &rs780_dpm_disable, 1135 .pre_set_power_state = &r600_dpm_pre_set_power_state, 1136 .set_power_state = &rs780_dpm_set_power_state, 1137 .post_set_power_state = &r600_dpm_post_set_power_state, 1138 .display_configuration_changed = &rs780_dpm_display_configuration_changed, 1139 .fini = &rs780_dpm_fini, 1140 .get_sclk = &rs780_dpm_get_sclk, 1141 .get_mclk = &rs780_dpm_get_mclk, 1142 .print_power_state = &rs780_dpm_print_power_state, 1143 .debugfs_print_current_performance_level = &rs780_dpm_debugfs_print_current_performance_level, 1144 }, 1145 .pflip = { 1146 .pre_page_flip = &rs600_pre_page_flip, 1147 .page_flip = &rs600_page_flip, 1148 .post_page_flip = &rs600_post_page_flip, 1149 }, 1150 }; 1151 1152 static struct radeon_asic_ring rv770_uvd_ring = { 1153 .ib_execute = &uvd_v1_0_ib_execute, 1154 .emit_fence = &uvd_v2_2_fence_emit, 1155 .emit_semaphore = &uvd_v1_0_semaphore_emit, 1156 .cs_parse = &radeon_uvd_cs_parse, 1157 .ring_test = &uvd_v1_0_ring_test, 1158 .ib_test = &uvd_v1_0_ib_test, 1159 .is_lockup = &radeon_ring_test_lockup, 1160 .get_rptr = &uvd_v1_0_get_rptr, 1161 .get_wptr = &uvd_v1_0_get_wptr, 1162 .set_wptr = &uvd_v1_0_set_wptr, 1163 }; 1164 1165 static struct radeon_asic rv770_asic = { 1166 .init = &rv770_init, 1167 .fini = &rv770_fini, 1168 .suspend = &rv770_suspend, 1169 .resume = &rv770_resume, 1170 .asic_reset = &r600_asic_reset, 1171 .vga_set_state = &r600_vga_set_state, 1172 .ioctl_wait_idle = r600_ioctl_wait_idle, 1173 .gui_idle = &r600_gui_idle, 1174 .mc_wait_for_idle = &r600_mc_wait_for_idle, 1175 .get_xclk = &rv770_get_xclk, 1176 .get_gpu_clock_counter = &r600_get_gpu_clock_counter, 1177 .gart = { 1178 .tlb_flush = &r600_pcie_gart_tlb_flush, 1179 .set_page = &rs600_gart_set_page, 1180 }, 1181 .ring = { 1182 [RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring, 1183 [R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring, 1184 [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring, 1185 }, 1186 .irq = { 1187 .set = &r600_irq_set, 1188 .process = &r600_irq_process, 1189 }, 1190 .display = { 1191 .bandwidth_update = &rv515_bandwidth_update, 1192 .get_vblank_counter = &rs600_get_vblank_counter, 1193 .wait_for_vblank = &avivo_wait_for_vblank, 1194 .set_backlight_level = &atombios_set_backlight_level, 1195 .get_backlight_level = &atombios_get_backlight_level, 1196 .hdmi_enable = &r600_hdmi_enable, 1197 .hdmi_setmode = &r600_hdmi_setmode, 1198 }, 1199 .copy = { 1200 .blit = &r600_copy_cpdma, 1201 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 1202 .dma = &rv770_copy_dma, 1203 .dma_ring_index = R600_RING_TYPE_DMA_INDEX, 1204 .copy = &rv770_copy_dma, 1205 .copy_ring_index = R600_RING_TYPE_DMA_INDEX, 1206 }, 1207 .surface = { 1208 .set_reg = r600_set_surface_reg, 1209 .clear_reg = r600_clear_surface_reg, 1210 }, 1211 .hpd = { 1212 .init = &r600_hpd_init, 1213 .fini = &r600_hpd_fini, 1214 .sense = &r600_hpd_sense, 1215 .set_polarity = &r600_hpd_set_polarity, 1216 }, 1217 .pm = { 1218 .misc = &rv770_pm_misc, 1219 .prepare = &rs600_pm_prepare, 1220 .finish = &rs600_pm_finish, 1221 .init_profile = &r600_pm_init_profile, 1222 .get_dynpm_state = &r600_pm_get_dynpm_state, 1223 .get_engine_clock = &radeon_atom_get_engine_clock, 1224 .set_engine_clock = &radeon_atom_set_engine_clock, 1225 .get_memory_clock = &radeon_atom_get_memory_clock, 1226 .set_memory_clock = &radeon_atom_set_memory_clock, 1227 .get_pcie_lanes = &r600_get_pcie_lanes, 1228 .set_pcie_lanes = &r600_set_pcie_lanes, 1229 .set_clock_gating = &radeon_atom_set_clock_gating, 1230 .set_uvd_clocks = &rv770_set_uvd_clocks, 1231 .get_temperature = &rv770_get_temp, 1232 }, 1233 .dpm = { 1234 .init = &rv770_dpm_init, 1235 .setup_asic = &rv770_dpm_setup_asic, 1236 .enable = &rv770_dpm_enable, 1237 .disable = &rv770_dpm_disable, 1238 .pre_set_power_state = &r600_dpm_pre_set_power_state, 1239 .set_power_state = &rv770_dpm_set_power_state, 1240 .post_set_power_state = &r600_dpm_post_set_power_state, 1241 .display_configuration_changed = &rv770_dpm_display_configuration_changed, 1242 .fini = &rv770_dpm_fini, 1243 .get_sclk = &rv770_dpm_get_sclk, 1244 .get_mclk = &rv770_dpm_get_mclk, 1245 .print_power_state = &rv770_dpm_print_power_state, 1246 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level, 1247 .force_performance_level = &rv770_dpm_force_performance_level, 1248 .vblank_too_short = &rv770_dpm_vblank_too_short, 1249 }, 1250 .pflip = { 1251 .pre_page_flip = &rs600_pre_page_flip, 1252 .page_flip = &rv770_page_flip, 1253 .post_page_flip = &rs600_post_page_flip, 1254 }, 1255 }; 1256 1257 static struct radeon_asic_ring evergreen_gfx_ring = { 1258 .ib_execute = &evergreen_ring_ib_execute, 1259 .emit_fence = &r600_fence_ring_emit, 1260 .emit_semaphore = &r600_semaphore_ring_emit, 1261 .cs_parse = &evergreen_cs_parse, 1262 .ring_test = &r600_ring_test, 1263 .ib_test = &r600_ib_test, 1264 .is_lockup = &evergreen_gfx_is_lockup, 1265 .get_rptr = &radeon_ring_generic_get_rptr, 1266 .get_wptr = &radeon_ring_generic_get_wptr, 1267 .set_wptr = &radeon_ring_generic_set_wptr, 1268 }; 1269 1270 static struct radeon_asic_ring evergreen_dma_ring = { 1271 .ib_execute = &evergreen_dma_ring_ib_execute, 1272 .emit_fence = &evergreen_dma_fence_ring_emit, 1273 .emit_semaphore = &r600_dma_semaphore_ring_emit, 1274 .cs_parse = &evergreen_dma_cs_parse, 1275 .ring_test = &r600_dma_ring_test, 1276 .ib_test = &r600_dma_ib_test, 1277 .is_lockup = &evergreen_dma_is_lockup, 1278 .get_rptr = &r600_dma_get_rptr, 1279 .get_wptr = &r600_dma_get_wptr, 1280 .set_wptr = &r600_dma_set_wptr, 1281 }; 1282 1283 static struct radeon_asic evergreen_asic = { 1284 .init = &evergreen_init, 1285 .fini = &evergreen_fini, 1286 .suspend = &evergreen_suspend, 1287 .resume = &evergreen_resume, 1288 .asic_reset = &evergreen_asic_reset, 1289 .vga_set_state = &r600_vga_set_state, 1290 .ioctl_wait_idle = r600_ioctl_wait_idle, 1291 .gui_idle = &r600_gui_idle, 1292 .mc_wait_for_idle = &evergreen_mc_wait_for_idle, 1293 .get_xclk = &rv770_get_xclk, 1294 .get_gpu_clock_counter = &r600_get_gpu_clock_counter, 1295 .gart = { 1296 .tlb_flush = &evergreen_pcie_gart_tlb_flush, 1297 .set_page = &rs600_gart_set_page, 1298 }, 1299 .ring = { 1300 [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring, 1301 [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring, 1302 [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring, 1303 }, 1304 .irq = { 1305 .set = &evergreen_irq_set, 1306 .process = &evergreen_irq_process, 1307 }, 1308 .display = { 1309 .bandwidth_update = &evergreen_bandwidth_update, 1310 .get_vblank_counter = &evergreen_get_vblank_counter, 1311 .wait_for_vblank = &dce4_wait_for_vblank, 1312 .set_backlight_level = &atombios_set_backlight_level, 1313 .get_backlight_level = &atombios_get_backlight_level, 1314 .hdmi_enable = &evergreen_hdmi_enable, 1315 .hdmi_setmode = &evergreen_hdmi_setmode, 1316 }, 1317 .copy = { 1318 .blit = &r600_copy_cpdma, 1319 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 1320 .dma = &evergreen_copy_dma, 1321 .dma_ring_index = R600_RING_TYPE_DMA_INDEX, 1322 .copy = &evergreen_copy_dma, 1323 .copy_ring_index = R600_RING_TYPE_DMA_INDEX, 1324 }, 1325 .surface = { 1326 .set_reg = r600_set_surface_reg, 1327 .clear_reg = r600_clear_surface_reg, 1328 }, 1329 .hpd = { 1330 .init = &evergreen_hpd_init, 1331 .fini = &evergreen_hpd_fini, 1332 .sense = &evergreen_hpd_sense, 1333 .set_polarity = &evergreen_hpd_set_polarity, 1334 }, 1335 .pm = { 1336 .misc = &evergreen_pm_misc, 1337 .prepare = &evergreen_pm_prepare, 1338 .finish = &evergreen_pm_finish, 1339 .init_profile = &r600_pm_init_profile, 1340 .get_dynpm_state = &r600_pm_get_dynpm_state, 1341 .get_engine_clock = &radeon_atom_get_engine_clock, 1342 .set_engine_clock = &radeon_atom_set_engine_clock, 1343 .get_memory_clock = &radeon_atom_get_memory_clock, 1344 .set_memory_clock = &radeon_atom_set_memory_clock, 1345 .get_pcie_lanes = &r600_get_pcie_lanes, 1346 .set_pcie_lanes = &r600_set_pcie_lanes, 1347 .set_clock_gating = NULL, 1348 .set_uvd_clocks = &evergreen_set_uvd_clocks, 1349 .get_temperature = &evergreen_get_temp, 1350 }, 1351 .dpm = { 1352 .init = &cypress_dpm_init, 1353 .setup_asic = &cypress_dpm_setup_asic, 1354 .enable = &cypress_dpm_enable, 1355 .disable = &cypress_dpm_disable, 1356 .pre_set_power_state = &r600_dpm_pre_set_power_state, 1357 .set_power_state = &cypress_dpm_set_power_state, 1358 .post_set_power_state = &r600_dpm_post_set_power_state, 1359 .display_configuration_changed = &cypress_dpm_display_configuration_changed, 1360 .fini = &cypress_dpm_fini, 1361 .get_sclk = &rv770_dpm_get_sclk, 1362 .get_mclk = &rv770_dpm_get_mclk, 1363 .print_power_state = &rv770_dpm_print_power_state, 1364 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level, 1365 .force_performance_level = &rv770_dpm_force_performance_level, 1366 .vblank_too_short = &cypress_dpm_vblank_too_short, 1367 }, 1368 .pflip = { 1369 .pre_page_flip = &evergreen_pre_page_flip, 1370 .page_flip = &evergreen_page_flip, 1371 .post_page_flip = &evergreen_post_page_flip, 1372 }, 1373 }; 1374 1375 static struct radeon_asic sumo_asic = { 1376 .init = &evergreen_init, 1377 .fini = &evergreen_fini, 1378 .suspend = &evergreen_suspend, 1379 .resume = &evergreen_resume, 1380 .asic_reset = &evergreen_asic_reset, 1381 .vga_set_state = &r600_vga_set_state, 1382 .ioctl_wait_idle = r600_ioctl_wait_idle, 1383 .gui_idle = &r600_gui_idle, 1384 .mc_wait_for_idle = &evergreen_mc_wait_for_idle, 1385 .get_xclk = &r600_get_xclk, 1386 .get_gpu_clock_counter = &r600_get_gpu_clock_counter, 1387 .gart = { 1388 .tlb_flush = &evergreen_pcie_gart_tlb_flush, 1389 .set_page = &rs600_gart_set_page, 1390 }, 1391 .ring = { 1392 [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring, 1393 [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring, 1394 [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring, 1395 }, 1396 .irq = { 1397 .set = &evergreen_irq_set, 1398 .process = &evergreen_irq_process, 1399 }, 1400 .display = { 1401 .bandwidth_update = &evergreen_bandwidth_update, 1402 .get_vblank_counter = &evergreen_get_vblank_counter, 1403 .wait_for_vblank = &dce4_wait_for_vblank, 1404 .set_backlight_level = &atombios_set_backlight_level, 1405 .get_backlight_level = &atombios_get_backlight_level, 1406 .hdmi_enable = &evergreen_hdmi_enable, 1407 .hdmi_setmode = &evergreen_hdmi_setmode, 1408 }, 1409 .copy = { 1410 .blit = &r600_copy_cpdma, 1411 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 1412 .dma = &evergreen_copy_dma, 1413 .dma_ring_index = R600_RING_TYPE_DMA_INDEX, 1414 .copy = &evergreen_copy_dma, 1415 .copy_ring_index = R600_RING_TYPE_DMA_INDEX, 1416 }, 1417 .surface = { 1418 .set_reg = r600_set_surface_reg, 1419 .clear_reg = r600_clear_surface_reg, 1420 }, 1421 .hpd = { 1422 .init = &evergreen_hpd_init, 1423 .fini = &evergreen_hpd_fini, 1424 .sense = &evergreen_hpd_sense, 1425 .set_polarity = &evergreen_hpd_set_polarity, 1426 }, 1427 .pm = { 1428 .misc = &evergreen_pm_misc, 1429 .prepare = &evergreen_pm_prepare, 1430 .finish = &evergreen_pm_finish, 1431 .init_profile = &sumo_pm_init_profile, 1432 .get_dynpm_state = &r600_pm_get_dynpm_state, 1433 .get_engine_clock = &radeon_atom_get_engine_clock, 1434 .set_engine_clock = &radeon_atom_set_engine_clock, 1435 .get_memory_clock = NULL, 1436 .set_memory_clock = NULL, 1437 .get_pcie_lanes = NULL, 1438 .set_pcie_lanes = NULL, 1439 .set_clock_gating = NULL, 1440 .set_uvd_clocks = &sumo_set_uvd_clocks, 1441 .get_temperature = &sumo_get_temp, 1442 }, 1443 .dpm = { 1444 .init = &sumo_dpm_init, 1445 .setup_asic = &sumo_dpm_setup_asic, 1446 .enable = &sumo_dpm_enable, 1447 .disable = &sumo_dpm_disable, 1448 .pre_set_power_state = &sumo_dpm_pre_set_power_state, 1449 .set_power_state = &sumo_dpm_set_power_state, 1450 .post_set_power_state = &sumo_dpm_post_set_power_state, 1451 .display_configuration_changed = &sumo_dpm_display_configuration_changed, 1452 .fini = &sumo_dpm_fini, 1453 .get_sclk = &sumo_dpm_get_sclk, 1454 .get_mclk = &sumo_dpm_get_mclk, 1455 .print_power_state = &sumo_dpm_print_power_state, 1456 .debugfs_print_current_performance_level = &sumo_dpm_debugfs_print_current_performance_level, 1457 .force_performance_level = &sumo_dpm_force_performance_level, 1458 }, 1459 .pflip = { 1460 .pre_page_flip = &evergreen_pre_page_flip, 1461 .page_flip = &evergreen_page_flip, 1462 .post_page_flip = &evergreen_post_page_flip, 1463 }, 1464 }; 1465 1466 static struct radeon_asic btc_asic = { 1467 .init = &evergreen_init, 1468 .fini = &evergreen_fini, 1469 .suspend = &evergreen_suspend, 1470 .resume = &evergreen_resume, 1471 .asic_reset = &evergreen_asic_reset, 1472 .vga_set_state = &r600_vga_set_state, 1473 .ioctl_wait_idle = r600_ioctl_wait_idle, 1474 .gui_idle = &r600_gui_idle, 1475 .mc_wait_for_idle = &evergreen_mc_wait_for_idle, 1476 .get_xclk = &rv770_get_xclk, 1477 .get_gpu_clock_counter = &r600_get_gpu_clock_counter, 1478 .gart = { 1479 .tlb_flush = &evergreen_pcie_gart_tlb_flush, 1480 .set_page = &rs600_gart_set_page, 1481 }, 1482 .ring = { 1483 [RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring, 1484 [R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring, 1485 [R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring, 1486 }, 1487 .irq = { 1488 .set = &evergreen_irq_set, 1489 .process = &evergreen_irq_process, 1490 }, 1491 .display = { 1492 .bandwidth_update = &evergreen_bandwidth_update, 1493 .get_vblank_counter = &evergreen_get_vblank_counter, 1494 .wait_for_vblank = &dce4_wait_for_vblank, 1495 .set_backlight_level = &atombios_set_backlight_level, 1496 .get_backlight_level = &atombios_get_backlight_level, 1497 .hdmi_enable = &evergreen_hdmi_enable, 1498 .hdmi_setmode = &evergreen_hdmi_setmode, 1499 }, 1500 .copy = { 1501 .blit = &r600_copy_cpdma, 1502 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 1503 .dma = &evergreen_copy_dma, 1504 .dma_ring_index = R600_RING_TYPE_DMA_INDEX, 1505 .copy = &evergreen_copy_dma, 1506 .copy_ring_index = R600_RING_TYPE_DMA_INDEX, 1507 }, 1508 .surface = { 1509 .set_reg = r600_set_surface_reg, 1510 .clear_reg = r600_clear_surface_reg, 1511 }, 1512 .hpd = { 1513 .init = &evergreen_hpd_init, 1514 .fini = &evergreen_hpd_fini, 1515 .sense = &evergreen_hpd_sense, 1516 .set_polarity = &evergreen_hpd_set_polarity, 1517 }, 1518 .pm = { 1519 .misc = &evergreen_pm_misc, 1520 .prepare = &evergreen_pm_prepare, 1521 .finish = &evergreen_pm_finish, 1522 .init_profile = &btc_pm_init_profile, 1523 .get_dynpm_state = &r600_pm_get_dynpm_state, 1524 .get_engine_clock = &radeon_atom_get_engine_clock, 1525 .set_engine_clock = &radeon_atom_set_engine_clock, 1526 .get_memory_clock = &radeon_atom_get_memory_clock, 1527 .set_memory_clock = &radeon_atom_set_memory_clock, 1528 .get_pcie_lanes = &r600_get_pcie_lanes, 1529 .set_pcie_lanes = &r600_set_pcie_lanes, 1530 .set_clock_gating = NULL, 1531 .set_uvd_clocks = &evergreen_set_uvd_clocks, 1532 .get_temperature = &evergreen_get_temp, 1533 }, 1534 .dpm = { 1535 .init = &btc_dpm_init, 1536 .setup_asic = &btc_dpm_setup_asic, 1537 .enable = &btc_dpm_enable, 1538 .disable = &btc_dpm_disable, 1539 .pre_set_power_state = &btc_dpm_pre_set_power_state, 1540 .set_power_state = &btc_dpm_set_power_state, 1541 .post_set_power_state = &btc_dpm_post_set_power_state, 1542 .display_configuration_changed = &cypress_dpm_display_configuration_changed, 1543 .fini = &btc_dpm_fini, 1544 .get_sclk = &btc_dpm_get_sclk, 1545 .get_mclk = &btc_dpm_get_mclk, 1546 .print_power_state = &rv770_dpm_print_power_state, 1547 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level, 1548 .force_performance_level = &rv770_dpm_force_performance_level, 1549 .vblank_too_short = &btc_dpm_vblank_too_short, 1550 }, 1551 .pflip = { 1552 .pre_page_flip = &evergreen_pre_page_flip, 1553 .page_flip = &evergreen_page_flip, 1554 .post_page_flip = &evergreen_post_page_flip, 1555 }, 1556 }; 1557 1558 static struct radeon_asic_ring cayman_gfx_ring = { 1559 .ib_execute = &cayman_ring_ib_execute, 1560 .ib_parse = &evergreen_ib_parse, 1561 .emit_fence = &cayman_fence_ring_emit, 1562 .emit_semaphore = &r600_semaphore_ring_emit, 1563 .cs_parse = &evergreen_cs_parse, 1564 .ring_test = &r600_ring_test, 1565 .ib_test = &r600_ib_test, 1566 .is_lockup = &cayman_gfx_is_lockup, 1567 .vm_flush = &cayman_vm_flush, 1568 .get_rptr = &radeon_ring_generic_get_rptr, 1569 .get_wptr = &radeon_ring_generic_get_wptr, 1570 .set_wptr = &radeon_ring_generic_set_wptr, 1571 }; 1572 1573 static struct radeon_asic_ring cayman_dma_ring = { 1574 .ib_execute = &cayman_dma_ring_ib_execute, 1575 .ib_parse = &evergreen_dma_ib_parse, 1576 .emit_fence = &evergreen_dma_fence_ring_emit, 1577 .emit_semaphore = &r600_dma_semaphore_ring_emit, 1578 .cs_parse = &evergreen_dma_cs_parse, 1579 .ring_test = &r600_dma_ring_test, 1580 .ib_test = &r600_dma_ib_test, 1581 .is_lockup = &cayman_dma_is_lockup, 1582 .vm_flush = &cayman_dma_vm_flush, 1583 .get_rptr = &r600_dma_get_rptr, 1584 .get_wptr = &r600_dma_get_wptr, 1585 .set_wptr = &r600_dma_set_wptr 1586 }; 1587 1588 static struct radeon_asic_ring cayman_uvd_ring = { 1589 .ib_execute = &uvd_v1_0_ib_execute, 1590 .emit_fence = &uvd_v2_2_fence_emit, 1591 .emit_semaphore = &uvd_v3_1_semaphore_emit, 1592 .cs_parse = &radeon_uvd_cs_parse, 1593 .ring_test = &uvd_v1_0_ring_test, 1594 .ib_test = &uvd_v1_0_ib_test, 1595 .is_lockup = &radeon_ring_test_lockup, 1596 .get_rptr = &uvd_v1_0_get_rptr, 1597 .get_wptr = &uvd_v1_0_get_wptr, 1598 .set_wptr = &uvd_v1_0_set_wptr, 1599 }; 1600 1601 static struct radeon_asic cayman_asic = { 1602 .init = &cayman_init, 1603 .fini = &cayman_fini, 1604 .suspend = &cayman_suspend, 1605 .resume = &cayman_resume, 1606 .asic_reset = &cayman_asic_reset, 1607 .vga_set_state = &r600_vga_set_state, 1608 .ioctl_wait_idle = r600_ioctl_wait_idle, 1609 .gui_idle = &r600_gui_idle, 1610 .mc_wait_for_idle = &evergreen_mc_wait_for_idle, 1611 .get_xclk = &rv770_get_xclk, 1612 .get_gpu_clock_counter = &r600_get_gpu_clock_counter, 1613 .gart = { 1614 .tlb_flush = &cayman_pcie_gart_tlb_flush, 1615 .set_page = &rs600_gart_set_page, 1616 }, 1617 .vm = { 1618 .init = &cayman_vm_init, 1619 .fini = &cayman_vm_fini, 1620 .pt_ring_index = R600_RING_TYPE_DMA_INDEX, 1621 .set_page = &cayman_vm_set_page, 1622 }, 1623 .ring = { 1624 [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring, 1625 [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring, 1626 [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring, 1627 [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring, 1628 [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring, 1629 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring, 1630 }, 1631 .irq = { 1632 .set = &evergreen_irq_set, 1633 .process = &evergreen_irq_process, 1634 }, 1635 .display = { 1636 .bandwidth_update = &evergreen_bandwidth_update, 1637 .get_vblank_counter = &evergreen_get_vblank_counter, 1638 .wait_for_vblank = &dce4_wait_for_vblank, 1639 .set_backlight_level = &atombios_set_backlight_level, 1640 .get_backlight_level = &atombios_get_backlight_level, 1641 .hdmi_enable = &evergreen_hdmi_enable, 1642 .hdmi_setmode = &evergreen_hdmi_setmode, 1643 }, 1644 .copy = { 1645 .blit = &r600_copy_cpdma, 1646 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 1647 .dma = &evergreen_copy_dma, 1648 .dma_ring_index = R600_RING_TYPE_DMA_INDEX, 1649 .copy = &evergreen_copy_dma, 1650 .copy_ring_index = R600_RING_TYPE_DMA_INDEX, 1651 }, 1652 .surface = { 1653 .set_reg = r600_set_surface_reg, 1654 .clear_reg = r600_clear_surface_reg, 1655 }, 1656 .hpd = { 1657 .init = &evergreen_hpd_init, 1658 .fini = &evergreen_hpd_fini, 1659 .sense = &evergreen_hpd_sense, 1660 .set_polarity = &evergreen_hpd_set_polarity, 1661 }, 1662 .pm = { 1663 .misc = &evergreen_pm_misc, 1664 .prepare = &evergreen_pm_prepare, 1665 .finish = &evergreen_pm_finish, 1666 .init_profile = &btc_pm_init_profile, 1667 .get_dynpm_state = &r600_pm_get_dynpm_state, 1668 .get_engine_clock = &radeon_atom_get_engine_clock, 1669 .set_engine_clock = &radeon_atom_set_engine_clock, 1670 .get_memory_clock = &radeon_atom_get_memory_clock, 1671 .set_memory_clock = &radeon_atom_set_memory_clock, 1672 .get_pcie_lanes = &r600_get_pcie_lanes, 1673 .set_pcie_lanes = &r600_set_pcie_lanes, 1674 .set_clock_gating = NULL, 1675 .set_uvd_clocks = &evergreen_set_uvd_clocks, 1676 .get_temperature = &evergreen_get_temp, 1677 }, 1678 .dpm = { 1679 .init = &ni_dpm_init, 1680 .setup_asic = &ni_dpm_setup_asic, 1681 .enable = &ni_dpm_enable, 1682 .disable = &ni_dpm_disable, 1683 .pre_set_power_state = &ni_dpm_pre_set_power_state, 1684 .set_power_state = &ni_dpm_set_power_state, 1685 .post_set_power_state = &ni_dpm_post_set_power_state, 1686 .display_configuration_changed = &cypress_dpm_display_configuration_changed, 1687 .fini = &ni_dpm_fini, 1688 .get_sclk = &ni_dpm_get_sclk, 1689 .get_mclk = &ni_dpm_get_mclk, 1690 .print_power_state = &ni_dpm_print_power_state, 1691 .debugfs_print_current_performance_level = &ni_dpm_debugfs_print_current_performance_level, 1692 .force_performance_level = &ni_dpm_force_performance_level, 1693 .vblank_too_short = &ni_dpm_vblank_too_short, 1694 }, 1695 .pflip = { 1696 .pre_page_flip = &evergreen_pre_page_flip, 1697 .page_flip = &evergreen_page_flip, 1698 .post_page_flip = &evergreen_post_page_flip, 1699 }, 1700 }; 1701 1702 static struct radeon_asic trinity_asic = { 1703 .init = &cayman_init, 1704 .fini = &cayman_fini, 1705 .suspend = &cayman_suspend, 1706 .resume = &cayman_resume, 1707 .asic_reset = &cayman_asic_reset, 1708 .vga_set_state = &r600_vga_set_state, 1709 .ioctl_wait_idle = r600_ioctl_wait_idle, 1710 .gui_idle = &r600_gui_idle, 1711 .mc_wait_for_idle = &evergreen_mc_wait_for_idle, 1712 .get_xclk = &r600_get_xclk, 1713 .get_gpu_clock_counter = &r600_get_gpu_clock_counter, 1714 .gart = { 1715 .tlb_flush = &cayman_pcie_gart_tlb_flush, 1716 .set_page = &rs600_gart_set_page, 1717 }, 1718 .vm = { 1719 .init = &cayman_vm_init, 1720 .fini = &cayman_vm_fini, 1721 .pt_ring_index = R600_RING_TYPE_DMA_INDEX, 1722 .set_page = &cayman_vm_set_page, 1723 }, 1724 .ring = { 1725 [RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring, 1726 [CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring, 1727 [CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring, 1728 [R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring, 1729 [CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring, 1730 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring, 1731 }, 1732 .irq = { 1733 .set = &evergreen_irq_set, 1734 .process = &evergreen_irq_process, 1735 }, 1736 .display = { 1737 .bandwidth_update = &dce6_bandwidth_update, 1738 .get_vblank_counter = &evergreen_get_vblank_counter, 1739 .wait_for_vblank = &dce4_wait_for_vblank, 1740 .set_backlight_level = &atombios_set_backlight_level, 1741 .get_backlight_level = &atombios_get_backlight_level, 1742 .hdmi_enable = &evergreen_hdmi_enable, 1743 .hdmi_setmode = &evergreen_hdmi_setmode, 1744 }, 1745 .copy = { 1746 .blit = &r600_copy_cpdma, 1747 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 1748 .dma = &evergreen_copy_dma, 1749 .dma_ring_index = R600_RING_TYPE_DMA_INDEX, 1750 .copy = &evergreen_copy_dma, 1751 .copy_ring_index = R600_RING_TYPE_DMA_INDEX, 1752 }, 1753 .surface = { 1754 .set_reg = r600_set_surface_reg, 1755 .clear_reg = r600_clear_surface_reg, 1756 }, 1757 .hpd = { 1758 .init = &evergreen_hpd_init, 1759 .fini = &evergreen_hpd_fini, 1760 .sense = &evergreen_hpd_sense, 1761 .set_polarity = &evergreen_hpd_set_polarity, 1762 }, 1763 .pm = { 1764 .misc = &evergreen_pm_misc, 1765 .prepare = &evergreen_pm_prepare, 1766 .finish = &evergreen_pm_finish, 1767 .init_profile = &sumo_pm_init_profile, 1768 .get_dynpm_state = &r600_pm_get_dynpm_state, 1769 .get_engine_clock = &radeon_atom_get_engine_clock, 1770 .set_engine_clock = &radeon_atom_set_engine_clock, 1771 .get_memory_clock = NULL, 1772 .set_memory_clock = NULL, 1773 .get_pcie_lanes = NULL, 1774 .set_pcie_lanes = NULL, 1775 .set_clock_gating = NULL, 1776 .set_uvd_clocks = &sumo_set_uvd_clocks, 1777 .get_temperature = &tn_get_temp, 1778 }, 1779 .dpm = { 1780 .init = &trinity_dpm_init, 1781 .setup_asic = &trinity_dpm_setup_asic, 1782 .enable = &trinity_dpm_enable, 1783 .disable = &trinity_dpm_disable, 1784 .pre_set_power_state = &trinity_dpm_pre_set_power_state, 1785 .set_power_state = &trinity_dpm_set_power_state, 1786 .post_set_power_state = &trinity_dpm_post_set_power_state, 1787 .display_configuration_changed = &trinity_dpm_display_configuration_changed, 1788 .fini = &trinity_dpm_fini, 1789 .get_sclk = &trinity_dpm_get_sclk, 1790 .get_mclk = &trinity_dpm_get_mclk, 1791 .print_power_state = &trinity_dpm_print_power_state, 1792 .debugfs_print_current_performance_level = &trinity_dpm_debugfs_print_current_performance_level, 1793 .force_performance_level = &trinity_dpm_force_performance_level, 1794 }, 1795 .pflip = { 1796 .pre_page_flip = &evergreen_pre_page_flip, 1797 .page_flip = &evergreen_page_flip, 1798 .post_page_flip = &evergreen_post_page_flip, 1799 }, 1800 }; 1801 1802 static struct radeon_asic_ring si_gfx_ring = { 1803 .ib_execute = &si_ring_ib_execute, 1804 .ib_parse = &si_ib_parse, 1805 .emit_fence = &si_fence_ring_emit, 1806 .emit_semaphore = &r600_semaphore_ring_emit, 1807 .cs_parse = NULL, 1808 .ring_test = &r600_ring_test, 1809 .ib_test = &r600_ib_test, 1810 .is_lockup = &si_gfx_is_lockup, 1811 .vm_flush = &si_vm_flush, 1812 .get_rptr = &radeon_ring_generic_get_rptr, 1813 .get_wptr = &radeon_ring_generic_get_wptr, 1814 .set_wptr = &radeon_ring_generic_set_wptr, 1815 }; 1816 1817 static struct radeon_asic_ring si_dma_ring = { 1818 .ib_execute = &cayman_dma_ring_ib_execute, 1819 .ib_parse = &evergreen_dma_ib_parse, 1820 .emit_fence = &evergreen_dma_fence_ring_emit, 1821 .emit_semaphore = &r600_dma_semaphore_ring_emit, 1822 .cs_parse = NULL, 1823 .ring_test = &r600_dma_ring_test, 1824 .ib_test = &r600_dma_ib_test, 1825 .is_lockup = &si_dma_is_lockup, 1826 .vm_flush = &si_dma_vm_flush, 1827 .get_rptr = &r600_dma_get_rptr, 1828 .get_wptr = &r600_dma_get_wptr, 1829 .set_wptr = &r600_dma_set_wptr, 1830 }; 1831 1832 static struct radeon_asic si_asic = { 1833 .init = &si_init, 1834 .fini = &si_fini, 1835 .suspend = &si_suspend, 1836 .resume = &si_resume, 1837 .asic_reset = &si_asic_reset, 1838 .vga_set_state = &r600_vga_set_state, 1839 .ioctl_wait_idle = r600_ioctl_wait_idle, 1840 .gui_idle = &r600_gui_idle, 1841 .mc_wait_for_idle = &evergreen_mc_wait_for_idle, 1842 .get_xclk = &si_get_xclk, 1843 .get_gpu_clock_counter = &si_get_gpu_clock_counter, 1844 .gart = { 1845 .tlb_flush = &si_pcie_gart_tlb_flush, 1846 .set_page = &rs600_gart_set_page, 1847 }, 1848 .vm = { 1849 .init = &si_vm_init, 1850 .fini = &si_vm_fini, 1851 .pt_ring_index = R600_RING_TYPE_DMA_INDEX, 1852 .set_page = &si_vm_set_page, 1853 }, 1854 .ring = { 1855 [RADEON_RING_TYPE_GFX_INDEX] = &si_gfx_ring, 1856 [CAYMAN_RING_TYPE_CP1_INDEX] = &si_gfx_ring, 1857 [CAYMAN_RING_TYPE_CP2_INDEX] = &si_gfx_ring, 1858 [R600_RING_TYPE_DMA_INDEX] = &si_dma_ring, 1859 [CAYMAN_RING_TYPE_DMA1_INDEX] = &si_dma_ring, 1860 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring, 1861 }, 1862 .irq = { 1863 .set = &si_irq_set, 1864 .process = &si_irq_process, 1865 }, 1866 .display = { 1867 .bandwidth_update = &dce6_bandwidth_update, 1868 .get_vblank_counter = &evergreen_get_vblank_counter, 1869 .wait_for_vblank = &dce4_wait_for_vblank, 1870 .set_backlight_level = &atombios_set_backlight_level, 1871 .get_backlight_level = &atombios_get_backlight_level, 1872 .hdmi_enable = &evergreen_hdmi_enable, 1873 .hdmi_setmode = &evergreen_hdmi_setmode, 1874 }, 1875 .copy = { 1876 .blit = NULL, 1877 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 1878 .dma = &si_copy_dma, 1879 .dma_ring_index = R600_RING_TYPE_DMA_INDEX, 1880 .copy = &si_copy_dma, 1881 .copy_ring_index = R600_RING_TYPE_DMA_INDEX, 1882 }, 1883 .surface = { 1884 .set_reg = r600_set_surface_reg, 1885 .clear_reg = r600_clear_surface_reg, 1886 }, 1887 .hpd = { 1888 .init = &evergreen_hpd_init, 1889 .fini = &evergreen_hpd_fini, 1890 .sense = &evergreen_hpd_sense, 1891 .set_polarity = &evergreen_hpd_set_polarity, 1892 }, 1893 .pm = { 1894 .misc = &evergreen_pm_misc, 1895 .prepare = &evergreen_pm_prepare, 1896 .finish = &evergreen_pm_finish, 1897 .init_profile = &sumo_pm_init_profile, 1898 .get_dynpm_state = &r600_pm_get_dynpm_state, 1899 .get_engine_clock = &radeon_atom_get_engine_clock, 1900 .set_engine_clock = &radeon_atom_set_engine_clock, 1901 .get_memory_clock = &radeon_atom_get_memory_clock, 1902 .set_memory_clock = &radeon_atom_set_memory_clock, 1903 .get_pcie_lanes = &r600_get_pcie_lanes, 1904 .set_pcie_lanes = &r600_set_pcie_lanes, 1905 .set_clock_gating = NULL, 1906 .set_uvd_clocks = &si_set_uvd_clocks, 1907 .get_temperature = &si_get_temp, 1908 }, 1909 .dpm = { 1910 .init = &si_dpm_init, 1911 .setup_asic = &si_dpm_setup_asic, 1912 .enable = &si_dpm_enable, 1913 .disable = &si_dpm_disable, 1914 .pre_set_power_state = &si_dpm_pre_set_power_state, 1915 .set_power_state = &si_dpm_set_power_state, 1916 .post_set_power_state = &si_dpm_post_set_power_state, 1917 .display_configuration_changed = &si_dpm_display_configuration_changed, 1918 .fini = &si_dpm_fini, 1919 .get_sclk = &ni_dpm_get_sclk, 1920 .get_mclk = &ni_dpm_get_mclk, 1921 .print_power_state = &ni_dpm_print_power_state, 1922 .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level, 1923 .force_performance_level = &si_dpm_force_performance_level, 1924 .vblank_too_short = &ni_dpm_vblank_too_short, 1925 }, 1926 .pflip = { 1927 .pre_page_flip = &evergreen_pre_page_flip, 1928 .page_flip = &evergreen_page_flip, 1929 .post_page_flip = &evergreen_post_page_flip, 1930 }, 1931 }; 1932 1933 static struct radeon_asic_ring ci_gfx_ring = { 1934 .ib_execute = &cik_ring_ib_execute, 1935 .ib_parse = &cik_ib_parse, 1936 .emit_fence = &cik_fence_gfx_ring_emit, 1937 .emit_semaphore = &cik_semaphore_ring_emit, 1938 .cs_parse = NULL, 1939 .ring_test = &cik_ring_test, 1940 .ib_test = &cik_ib_test, 1941 .is_lockup = &cik_gfx_is_lockup, 1942 .vm_flush = &cik_vm_flush, 1943 .get_rptr = &radeon_ring_generic_get_rptr, 1944 .get_wptr = &radeon_ring_generic_get_wptr, 1945 .set_wptr = &radeon_ring_generic_set_wptr, 1946 }; 1947 1948 static struct radeon_asic_ring ci_cp_ring = { 1949 .ib_execute = &cik_ring_ib_execute, 1950 .ib_parse = &cik_ib_parse, 1951 .emit_fence = &cik_fence_compute_ring_emit, 1952 .emit_semaphore = &cik_semaphore_ring_emit, 1953 .cs_parse = NULL, 1954 .ring_test = &cik_ring_test, 1955 .ib_test = &cik_ib_test, 1956 .is_lockup = &cik_gfx_is_lockup, 1957 .vm_flush = &cik_vm_flush, 1958 .get_rptr = &cik_compute_ring_get_rptr, 1959 .get_wptr = &cik_compute_ring_get_wptr, 1960 .set_wptr = &cik_compute_ring_set_wptr, 1961 }; 1962 1963 static struct radeon_asic_ring ci_dma_ring = { 1964 .ib_execute = &cik_sdma_ring_ib_execute, 1965 .ib_parse = &cik_ib_parse, 1966 .emit_fence = &cik_sdma_fence_ring_emit, 1967 .emit_semaphore = &cik_sdma_semaphore_ring_emit, 1968 .cs_parse = NULL, 1969 .ring_test = &cik_sdma_ring_test, 1970 .ib_test = &cik_sdma_ib_test, 1971 .is_lockup = &cik_sdma_is_lockup, 1972 .vm_flush = &cik_dma_vm_flush, 1973 .get_rptr = &r600_dma_get_rptr, 1974 .get_wptr = &r600_dma_get_wptr, 1975 .set_wptr = &r600_dma_set_wptr, 1976 }; 1977 1978 static struct radeon_asic ci_asic = { 1979 .init = &cik_init, 1980 .fini = &cik_fini, 1981 .suspend = &cik_suspend, 1982 .resume = &cik_resume, 1983 .asic_reset = &cik_asic_reset, 1984 .vga_set_state = &r600_vga_set_state, 1985 .ioctl_wait_idle = NULL, 1986 .gui_idle = &r600_gui_idle, 1987 .mc_wait_for_idle = &evergreen_mc_wait_for_idle, 1988 .get_xclk = &cik_get_xclk, 1989 .get_gpu_clock_counter = &cik_get_gpu_clock_counter, 1990 .gart = { 1991 .tlb_flush = &cik_pcie_gart_tlb_flush, 1992 .set_page = &rs600_gart_set_page, 1993 }, 1994 .vm = { 1995 .init = &cik_vm_init, 1996 .fini = &cik_vm_fini, 1997 .pt_ring_index = R600_RING_TYPE_DMA_INDEX, 1998 .set_page = &cik_vm_set_page, 1999 }, 2000 .ring = { 2001 [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring, 2002 [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring, 2003 [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring, 2004 [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring, 2005 [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring, 2006 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring, 2007 }, 2008 .irq = { 2009 .set = &cik_irq_set, 2010 .process = &cik_irq_process, 2011 }, 2012 .display = { 2013 .bandwidth_update = &dce8_bandwidth_update, 2014 .get_vblank_counter = &evergreen_get_vblank_counter, 2015 .wait_for_vblank = &dce4_wait_for_vblank, 2016 .hdmi_enable = &evergreen_hdmi_enable, 2017 .hdmi_setmode = &evergreen_hdmi_setmode, 2018 }, 2019 .copy = { 2020 .blit = NULL, 2021 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 2022 .dma = &cik_copy_dma, 2023 .dma_ring_index = R600_RING_TYPE_DMA_INDEX, 2024 .copy = &cik_copy_dma, 2025 .copy_ring_index = R600_RING_TYPE_DMA_INDEX, 2026 }, 2027 .surface = { 2028 .set_reg = r600_set_surface_reg, 2029 .clear_reg = r600_clear_surface_reg, 2030 }, 2031 .hpd = { 2032 .init = &evergreen_hpd_init, 2033 .fini = &evergreen_hpd_fini, 2034 .sense = &evergreen_hpd_sense, 2035 .set_polarity = &evergreen_hpd_set_polarity, 2036 }, 2037 .pm = { 2038 .misc = &evergreen_pm_misc, 2039 .prepare = &evergreen_pm_prepare, 2040 .finish = &evergreen_pm_finish, 2041 .init_profile = &sumo_pm_init_profile, 2042 .get_dynpm_state = &r600_pm_get_dynpm_state, 2043 .get_engine_clock = &radeon_atom_get_engine_clock, 2044 .set_engine_clock = &radeon_atom_set_engine_clock, 2045 .get_memory_clock = &radeon_atom_get_memory_clock, 2046 .set_memory_clock = &radeon_atom_set_memory_clock, 2047 .get_pcie_lanes = NULL, 2048 .set_pcie_lanes = NULL, 2049 .set_clock_gating = NULL, 2050 .set_uvd_clocks = &cik_set_uvd_clocks, 2051 .get_temperature = &ci_get_temp, 2052 }, 2053 .dpm = { 2054 .init = &ci_dpm_init, 2055 .setup_asic = &ci_dpm_setup_asic, 2056 .enable = &ci_dpm_enable, 2057 .disable = &ci_dpm_disable, 2058 .pre_set_power_state = &ci_dpm_pre_set_power_state, 2059 .set_power_state = &ci_dpm_set_power_state, 2060 .post_set_power_state = &ci_dpm_post_set_power_state, 2061 .display_configuration_changed = &ci_dpm_display_configuration_changed, 2062 .fini = &ci_dpm_fini, 2063 .get_sclk = &ci_dpm_get_sclk, 2064 .get_mclk = &ci_dpm_get_mclk, 2065 .print_power_state = &ci_dpm_print_power_state, 2066 .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level, 2067 .force_performance_level = &ci_dpm_force_performance_level, 2068 .vblank_too_short = &ci_dpm_vblank_too_short, 2069 .powergate_uvd = &ci_dpm_powergate_uvd, 2070 }, 2071 .pflip = { 2072 .pre_page_flip = &evergreen_pre_page_flip, 2073 .page_flip = &evergreen_page_flip, 2074 .post_page_flip = &evergreen_post_page_flip, 2075 }, 2076 }; 2077 2078 static struct radeon_asic kv_asic = { 2079 .init = &cik_init, 2080 .fini = &cik_fini, 2081 .suspend = &cik_suspend, 2082 .resume = &cik_resume, 2083 .asic_reset = &cik_asic_reset, 2084 .vga_set_state = &r600_vga_set_state, 2085 .ioctl_wait_idle = NULL, 2086 .gui_idle = &r600_gui_idle, 2087 .mc_wait_for_idle = &evergreen_mc_wait_for_idle, 2088 .get_xclk = &cik_get_xclk, 2089 .get_gpu_clock_counter = &cik_get_gpu_clock_counter, 2090 .gart = { 2091 .tlb_flush = &cik_pcie_gart_tlb_flush, 2092 .set_page = &rs600_gart_set_page, 2093 }, 2094 .vm = { 2095 .init = &cik_vm_init, 2096 .fini = &cik_vm_fini, 2097 .pt_ring_index = R600_RING_TYPE_DMA_INDEX, 2098 .set_page = &cik_vm_set_page, 2099 }, 2100 .ring = { 2101 [RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring, 2102 [CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring, 2103 [CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring, 2104 [R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring, 2105 [CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring, 2106 [R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring, 2107 }, 2108 .irq = { 2109 .set = &cik_irq_set, 2110 .process = &cik_irq_process, 2111 }, 2112 .display = { 2113 .bandwidth_update = &dce8_bandwidth_update, 2114 .get_vblank_counter = &evergreen_get_vblank_counter, 2115 .wait_for_vblank = &dce4_wait_for_vblank, 2116 .hdmi_enable = &evergreen_hdmi_enable, 2117 .hdmi_setmode = &evergreen_hdmi_setmode, 2118 }, 2119 .copy = { 2120 .blit = NULL, 2121 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX, 2122 .dma = &cik_copy_dma, 2123 .dma_ring_index = R600_RING_TYPE_DMA_INDEX, 2124 .copy = &cik_copy_dma, 2125 .copy_ring_index = R600_RING_TYPE_DMA_INDEX, 2126 }, 2127 .surface = { 2128 .set_reg = r600_set_surface_reg, 2129 .clear_reg = r600_clear_surface_reg, 2130 }, 2131 .hpd = { 2132 .init = &evergreen_hpd_init, 2133 .fini = &evergreen_hpd_fini, 2134 .sense = &evergreen_hpd_sense, 2135 .set_polarity = &evergreen_hpd_set_polarity, 2136 }, 2137 .pm = { 2138 .misc = &evergreen_pm_misc, 2139 .prepare = &evergreen_pm_prepare, 2140 .finish = &evergreen_pm_finish, 2141 .init_profile = &sumo_pm_init_profile, 2142 .get_dynpm_state = &r600_pm_get_dynpm_state, 2143 .get_engine_clock = &radeon_atom_get_engine_clock, 2144 .set_engine_clock = &radeon_atom_set_engine_clock, 2145 .get_memory_clock = &radeon_atom_get_memory_clock, 2146 .set_memory_clock = &radeon_atom_set_memory_clock, 2147 .get_pcie_lanes = NULL, 2148 .set_pcie_lanes = NULL, 2149 .set_clock_gating = NULL, 2150 .set_uvd_clocks = &cik_set_uvd_clocks, 2151 .get_temperature = &kv_get_temp, 2152 }, 2153 .dpm = { 2154 .init = &kv_dpm_init, 2155 .setup_asic = &kv_dpm_setup_asic, 2156 .enable = &kv_dpm_enable, 2157 .disable = &kv_dpm_disable, 2158 .pre_set_power_state = &kv_dpm_pre_set_power_state, 2159 .set_power_state = &kv_dpm_set_power_state, 2160 .post_set_power_state = &kv_dpm_post_set_power_state, 2161 .display_configuration_changed = &kv_dpm_display_configuration_changed, 2162 .fini = &kv_dpm_fini, 2163 .get_sclk = &kv_dpm_get_sclk, 2164 .get_mclk = &kv_dpm_get_mclk, 2165 .print_power_state = &kv_dpm_print_power_state, 2166 .debugfs_print_current_performance_level = &kv_dpm_debugfs_print_current_performance_level, 2167 .force_performance_level = &kv_dpm_force_performance_level, 2168 .powergate_uvd = &kv_dpm_powergate_uvd, 2169 }, 2170 .pflip = { 2171 .pre_page_flip = &evergreen_pre_page_flip, 2172 .page_flip = &evergreen_page_flip, 2173 .post_page_flip = &evergreen_post_page_flip, 2174 }, 2175 }; 2176 2177 /** 2178 * radeon_asic_init - register asic specific callbacks 2179 * 2180 * @rdev: radeon device pointer 2181 * 2182 * Registers the appropriate asic specific callbacks for each 2183 * chip family. Also sets other asics specific info like the number 2184 * of crtcs and the register aperture accessors (all asics). 2185 * Returns 0 for success. 2186 */ 2187 int radeon_asic_init(struct radeon_device *rdev) 2188 { 2189 radeon_register_accessor_init(rdev); 2190 2191 /* set the number of crtcs */ 2192 if (rdev->flags & RADEON_SINGLE_CRTC) 2193 rdev->num_crtc = 1; 2194 else 2195 rdev->num_crtc = 2; 2196 2197 rdev->has_uvd = false; 2198 2199 switch (rdev->family) { 2200 case CHIP_R100: 2201 case CHIP_RV100: 2202 case CHIP_RS100: 2203 case CHIP_RV200: 2204 case CHIP_RS200: 2205 rdev->asic = &r100_asic; 2206 break; 2207 case CHIP_R200: 2208 case CHIP_RV250: 2209 case CHIP_RS300: 2210 case CHIP_RV280: 2211 rdev->asic = &r200_asic; 2212 break; 2213 case CHIP_R300: 2214 case CHIP_R350: 2215 case CHIP_RV350: 2216 case CHIP_RV380: 2217 if (rdev->flags & RADEON_IS_PCIE) 2218 rdev->asic = &r300_asic_pcie; 2219 else 2220 rdev->asic = &r300_asic; 2221 break; 2222 case CHIP_R420: 2223 case CHIP_R423: 2224 case CHIP_RV410: 2225 rdev->asic = &r420_asic; 2226 /* handle macs */ 2227 if (rdev->bios == NULL) { 2228 rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock; 2229 rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock; 2230 rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock; 2231 rdev->asic->pm.set_memory_clock = NULL; 2232 rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level; 2233 } 2234 break; 2235 case CHIP_RS400: 2236 case CHIP_RS480: 2237 rdev->asic = &rs400_asic; 2238 break; 2239 case CHIP_RS600: 2240 rdev->asic = &rs600_asic; 2241 break; 2242 case CHIP_RS690: 2243 case CHIP_RS740: 2244 rdev->asic = &rs690_asic; 2245 break; 2246 case CHIP_RV515: 2247 rdev->asic = &rv515_asic; 2248 break; 2249 case CHIP_R520: 2250 case CHIP_RV530: 2251 case CHIP_RV560: 2252 case CHIP_RV570: 2253 case CHIP_R580: 2254 rdev->asic = &r520_asic; 2255 break; 2256 case CHIP_R600: 2257 rdev->asic = &r600_asic; 2258 break; 2259 case CHIP_RV610: 2260 case CHIP_RV630: 2261 case CHIP_RV620: 2262 case CHIP_RV635: 2263 case CHIP_RV670: 2264 rdev->asic = &rv6xx_asic; 2265 rdev->has_uvd = true; 2266 break; 2267 case CHIP_RS780: 2268 case CHIP_RS880: 2269 rdev->asic = &rs780_asic; 2270 rdev->has_uvd = true; 2271 break; 2272 case CHIP_RV770: 2273 case CHIP_RV730: 2274 case CHIP_RV710: 2275 case CHIP_RV740: 2276 rdev->asic = &rv770_asic; 2277 rdev->has_uvd = true; 2278 break; 2279 case CHIP_CEDAR: 2280 case CHIP_REDWOOD: 2281 case CHIP_JUNIPER: 2282 case CHIP_CYPRESS: 2283 case CHIP_HEMLOCK: 2284 /* set num crtcs */ 2285 if (rdev->family == CHIP_CEDAR) 2286 rdev->num_crtc = 4; 2287 else 2288 rdev->num_crtc = 6; 2289 rdev->asic = &evergreen_asic; 2290 rdev->has_uvd = true; 2291 break; 2292 case CHIP_PALM: 2293 case CHIP_SUMO: 2294 case CHIP_SUMO2: 2295 rdev->asic = &sumo_asic; 2296 rdev->has_uvd = true; 2297 break; 2298 case CHIP_BARTS: 2299 case CHIP_TURKS: 2300 case CHIP_CAICOS: 2301 /* set num crtcs */ 2302 if (rdev->family == CHIP_CAICOS) 2303 rdev->num_crtc = 4; 2304 else 2305 rdev->num_crtc = 6; 2306 rdev->asic = &btc_asic; 2307 rdev->has_uvd = true; 2308 break; 2309 case CHIP_CAYMAN: 2310 rdev->asic = &cayman_asic; 2311 /* set num crtcs */ 2312 rdev->num_crtc = 6; 2313 rdev->has_uvd = true; 2314 break; 2315 case CHIP_ARUBA: 2316 rdev->asic = &trinity_asic; 2317 /* set num crtcs */ 2318 rdev->num_crtc = 4; 2319 rdev->has_uvd = true; 2320 break; 2321 case CHIP_TAHITI: 2322 case CHIP_PITCAIRN: 2323 case CHIP_VERDE: 2324 case CHIP_OLAND: 2325 case CHIP_HAINAN: 2326 rdev->asic = &si_asic; 2327 /* set num crtcs */ 2328 if (rdev->family == CHIP_HAINAN) 2329 rdev->num_crtc = 0; 2330 else if (rdev->family == CHIP_OLAND) 2331 rdev->num_crtc = 2; 2332 else 2333 rdev->num_crtc = 6; 2334 if (rdev->family == CHIP_HAINAN) 2335 rdev->has_uvd = false; 2336 else 2337 rdev->has_uvd = true; 2338 switch (rdev->family) { 2339 case CHIP_TAHITI: 2340 rdev->cg_flags = 2341 RADEON_CG_SUPPORT_GFX_MGCG | 2342 RADEON_CG_SUPPORT_GFX_MGLS | 2343 /*RADEON_CG_SUPPORT_GFX_CGCG |*/ 2344 RADEON_CG_SUPPORT_GFX_CGLS | 2345 RADEON_CG_SUPPORT_GFX_CGTS | 2346 RADEON_CG_SUPPORT_GFX_CP_LS | 2347 RADEON_CG_SUPPORT_MC_MGCG | 2348 RADEON_CG_SUPPORT_SDMA_MGCG | 2349 RADEON_CG_SUPPORT_BIF_LS | 2350 RADEON_CG_SUPPORT_VCE_MGCG | 2351 RADEON_CG_SUPPORT_UVD_MGCG | 2352 RADEON_CG_SUPPORT_HDP_LS | 2353 RADEON_CG_SUPPORT_HDP_MGCG; 2354 rdev->pg_flags = 0; 2355 break; 2356 case CHIP_PITCAIRN: 2357 rdev->cg_flags = 2358 RADEON_CG_SUPPORT_GFX_MGCG | 2359 RADEON_CG_SUPPORT_GFX_MGLS | 2360 /*RADEON_CG_SUPPORT_GFX_CGCG |*/ 2361 RADEON_CG_SUPPORT_GFX_CGLS | 2362 RADEON_CG_SUPPORT_GFX_CGTS | 2363 RADEON_CG_SUPPORT_GFX_CP_LS | 2364 RADEON_CG_SUPPORT_GFX_RLC_LS | 2365 RADEON_CG_SUPPORT_MC_LS | 2366 RADEON_CG_SUPPORT_MC_MGCG | 2367 RADEON_CG_SUPPORT_SDMA_MGCG | 2368 RADEON_CG_SUPPORT_BIF_LS | 2369 RADEON_CG_SUPPORT_VCE_MGCG | 2370 RADEON_CG_SUPPORT_UVD_MGCG | 2371 RADEON_CG_SUPPORT_HDP_LS | 2372 RADEON_CG_SUPPORT_HDP_MGCG; 2373 rdev->pg_flags = 0; 2374 break; 2375 case CHIP_VERDE: 2376 rdev->cg_flags = 2377 RADEON_CG_SUPPORT_GFX_MGCG | 2378 RADEON_CG_SUPPORT_GFX_MGLS | 2379 /*RADEON_CG_SUPPORT_GFX_CGCG |*/ 2380 RADEON_CG_SUPPORT_GFX_CGLS | 2381 RADEON_CG_SUPPORT_GFX_CGTS | 2382 RADEON_CG_SUPPORT_GFX_CP_LS | 2383 RADEON_CG_SUPPORT_GFX_RLC_LS | 2384 RADEON_CG_SUPPORT_MC_LS | 2385 RADEON_CG_SUPPORT_MC_MGCG | 2386 RADEON_CG_SUPPORT_SDMA_MGCG | 2387 RADEON_CG_SUPPORT_BIF_LS | 2388 RADEON_CG_SUPPORT_VCE_MGCG | 2389 RADEON_CG_SUPPORT_UVD_MGCG | 2390 RADEON_CG_SUPPORT_HDP_LS | 2391 RADEON_CG_SUPPORT_HDP_MGCG; 2392 rdev->pg_flags = 0 | 2393 /*RADEON_PG_SUPPORT_GFX_CG | */ 2394 RADEON_PG_SUPPORT_SDMA; 2395 break; 2396 case CHIP_OLAND: 2397 rdev->cg_flags = 2398 RADEON_CG_SUPPORT_GFX_MGCG | 2399 RADEON_CG_SUPPORT_GFX_MGLS | 2400 /*RADEON_CG_SUPPORT_GFX_CGCG |*/ 2401 RADEON_CG_SUPPORT_GFX_CGLS | 2402 RADEON_CG_SUPPORT_GFX_CGTS | 2403 RADEON_CG_SUPPORT_GFX_CP_LS | 2404 RADEON_CG_SUPPORT_GFX_RLC_LS | 2405 RADEON_CG_SUPPORT_MC_LS | 2406 RADEON_CG_SUPPORT_MC_MGCG | 2407 RADEON_CG_SUPPORT_SDMA_MGCG | 2408 RADEON_CG_SUPPORT_BIF_LS | 2409 RADEON_CG_SUPPORT_UVD_MGCG | 2410 RADEON_CG_SUPPORT_HDP_LS | 2411 RADEON_CG_SUPPORT_HDP_MGCG; 2412 rdev->pg_flags = 0; 2413 break; 2414 case CHIP_HAINAN: 2415 rdev->cg_flags = 2416 RADEON_CG_SUPPORT_GFX_MGCG | 2417 RADEON_CG_SUPPORT_GFX_MGLS | 2418 /*RADEON_CG_SUPPORT_GFX_CGCG |*/ 2419 RADEON_CG_SUPPORT_GFX_CGLS | 2420 RADEON_CG_SUPPORT_GFX_CGTS | 2421 RADEON_CG_SUPPORT_GFX_CP_LS | 2422 RADEON_CG_SUPPORT_GFX_RLC_LS | 2423 RADEON_CG_SUPPORT_MC_LS | 2424 RADEON_CG_SUPPORT_MC_MGCG | 2425 RADEON_CG_SUPPORT_SDMA_MGCG | 2426 RADEON_CG_SUPPORT_BIF_LS | 2427 RADEON_CG_SUPPORT_HDP_LS | 2428 RADEON_CG_SUPPORT_HDP_MGCG; 2429 rdev->pg_flags = 0; 2430 break; 2431 default: 2432 rdev->cg_flags = 0; 2433 rdev->pg_flags = 0; 2434 break; 2435 } 2436 break; 2437 case CHIP_BONAIRE: 2438 rdev->asic = &ci_asic; 2439 rdev->num_crtc = 6; 2440 rdev->has_uvd = true; 2441 rdev->cg_flags = 2442 RADEON_CG_SUPPORT_GFX_MGCG | 2443 RADEON_CG_SUPPORT_GFX_MGLS | 2444 /*RADEON_CG_SUPPORT_GFX_CGCG |*/ 2445 RADEON_CG_SUPPORT_GFX_CGLS | 2446 RADEON_CG_SUPPORT_GFX_CGTS | 2447 RADEON_CG_SUPPORT_GFX_CGTS_LS | 2448 RADEON_CG_SUPPORT_GFX_CP_LS | 2449 RADEON_CG_SUPPORT_MC_LS | 2450 RADEON_CG_SUPPORT_MC_MGCG | 2451 RADEON_CG_SUPPORT_SDMA_MGCG | 2452 RADEON_CG_SUPPORT_SDMA_LS | 2453 RADEON_CG_SUPPORT_BIF_LS | 2454 RADEON_CG_SUPPORT_VCE_MGCG | 2455 RADEON_CG_SUPPORT_UVD_MGCG | 2456 RADEON_CG_SUPPORT_HDP_LS | 2457 RADEON_CG_SUPPORT_HDP_MGCG; 2458 rdev->pg_flags = 0; 2459 break; 2460 case CHIP_KAVERI: 2461 case CHIP_KABINI: 2462 rdev->asic = &kv_asic; 2463 /* set num crtcs */ 2464 if (rdev->family == CHIP_KAVERI) { 2465 rdev->num_crtc = 4; 2466 rdev->cg_flags = 2467 RADEON_CG_SUPPORT_GFX_MGCG | 2468 RADEON_CG_SUPPORT_GFX_MGLS | 2469 /*RADEON_CG_SUPPORT_GFX_CGCG |*/ 2470 RADEON_CG_SUPPORT_GFX_CGLS | 2471 RADEON_CG_SUPPORT_GFX_CGTS | 2472 RADEON_CG_SUPPORT_GFX_CGTS_LS | 2473 RADEON_CG_SUPPORT_GFX_CP_LS | 2474 RADEON_CG_SUPPORT_SDMA_MGCG | 2475 RADEON_CG_SUPPORT_SDMA_LS | 2476 RADEON_CG_SUPPORT_BIF_LS | 2477 RADEON_CG_SUPPORT_VCE_MGCG | 2478 RADEON_CG_SUPPORT_UVD_MGCG | 2479 RADEON_CG_SUPPORT_HDP_LS | 2480 RADEON_CG_SUPPORT_HDP_MGCG; 2481 rdev->pg_flags = 0; 2482 /*RADEON_PG_SUPPORT_GFX_CG | 2483 RADEON_PG_SUPPORT_GFX_SMG | 2484 RADEON_PG_SUPPORT_GFX_DMG | 2485 RADEON_PG_SUPPORT_UVD | 2486 RADEON_PG_SUPPORT_VCE | 2487 RADEON_PG_SUPPORT_CP | 2488 RADEON_PG_SUPPORT_GDS | 2489 RADEON_PG_SUPPORT_RLC_SMU_HS | 2490 RADEON_PG_SUPPORT_ACP | 2491 RADEON_PG_SUPPORT_SAMU;*/ 2492 } else { 2493 rdev->num_crtc = 2; 2494 rdev->cg_flags = 2495 RADEON_CG_SUPPORT_GFX_MGCG | 2496 RADEON_CG_SUPPORT_GFX_MGLS | 2497 /*RADEON_CG_SUPPORT_GFX_CGCG |*/ 2498 RADEON_CG_SUPPORT_GFX_CGLS | 2499 RADEON_CG_SUPPORT_GFX_CGTS | 2500 RADEON_CG_SUPPORT_GFX_CGTS_LS | 2501 RADEON_CG_SUPPORT_GFX_CP_LS | 2502 RADEON_CG_SUPPORT_SDMA_MGCG | 2503 RADEON_CG_SUPPORT_SDMA_LS | 2504 RADEON_CG_SUPPORT_BIF_LS | 2505 RADEON_CG_SUPPORT_VCE_MGCG | 2506 RADEON_CG_SUPPORT_UVD_MGCG | 2507 RADEON_CG_SUPPORT_HDP_LS | 2508 RADEON_CG_SUPPORT_HDP_MGCG; 2509 rdev->pg_flags = 0; 2510 /*RADEON_PG_SUPPORT_GFX_CG | 2511 RADEON_PG_SUPPORT_GFX_SMG | 2512 RADEON_PG_SUPPORT_UVD | 2513 RADEON_PG_SUPPORT_VCE | 2514 RADEON_PG_SUPPORT_CP | 2515 RADEON_PG_SUPPORT_GDS | 2516 RADEON_PG_SUPPORT_RLC_SMU_HS | 2517 RADEON_PG_SUPPORT_SAMU;*/ 2518 } 2519 rdev->has_uvd = true; 2520 break; 2521 default: 2522 /* FIXME: not supported yet */ 2523 return -EINVAL; 2524 } 2525 2526 if (rdev->flags & RADEON_IS_IGP) { 2527 rdev->asic->pm.get_memory_clock = NULL; 2528 rdev->asic->pm.set_memory_clock = NULL; 2529 } 2530 2531 return 0; 2532 } 2533 2534