xref: /openbmc/linux/drivers/gpu/drm/radeon/r100.c (revision d7311171)
1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2008 Advanced Micro Devices, Inc.
3771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
4771fe6b9SJerome Glisse  * Copyright 2009 Jerome Glisse.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Authors: Dave Airlie
25771fe6b9SJerome Glisse  *          Alex Deucher
26771fe6b9SJerome Glisse  *          Jerome Glisse
27771fe6b9SJerome Glisse  */
28771fe6b9SJerome Glisse #include <linux/seq_file.h>
295a0e3ad6STejun Heo #include <linux/slab.h>
30771fe6b9SJerome Glisse #include "drmP.h"
31771fe6b9SJerome Glisse #include "drm.h"
32771fe6b9SJerome Glisse #include "radeon_drm.h"
33771fe6b9SJerome Glisse #include "radeon_reg.h"
34771fe6b9SJerome Glisse #include "radeon.h"
35e6990375SDaniel Vetter #include "radeon_asic.h"
363ce0a23dSJerome Glisse #include "r100d.h"
37d4550907SJerome Glisse #include "rs100d.h"
38d4550907SJerome Glisse #include "rv200d.h"
39d4550907SJerome Glisse #include "rv250d.h"
4049e02b73SAlex Deucher #include "atom.h"
413ce0a23dSJerome Glisse 
4270967ab9SBen Hutchings #include <linux/firmware.h>
4370967ab9SBen Hutchings #include <linux/platform_device.h>
4470967ab9SBen Hutchings 
45551ebd83SDave Airlie #include "r100_reg_safe.h"
46551ebd83SDave Airlie #include "rn50_reg_safe.h"
47551ebd83SDave Airlie 
4870967ab9SBen Hutchings /* Firmware Names */
4970967ab9SBen Hutchings #define FIRMWARE_R100		"radeon/R100_cp.bin"
5070967ab9SBen Hutchings #define FIRMWARE_R200		"radeon/R200_cp.bin"
5170967ab9SBen Hutchings #define FIRMWARE_R300		"radeon/R300_cp.bin"
5270967ab9SBen Hutchings #define FIRMWARE_R420		"radeon/R420_cp.bin"
5370967ab9SBen Hutchings #define FIRMWARE_RS690		"radeon/RS690_cp.bin"
5470967ab9SBen Hutchings #define FIRMWARE_RS600		"radeon/RS600_cp.bin"
5570967ab9SBen Hutchings #define FIRMWARE_R520		"radeon/R520_cp.bin"
5670967ab9SBen Hutchings 
5770967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100);
5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200);
5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300);
6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420);
6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690);
6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600);
6370967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520);
64771fe6b9SJerome Glisse 
65551ebd83SDave Airlie #include "r100_track.h"
66551ebd83SDave Airlie 
67771fe6b9SJerome Glisse /* This files gather functions specifics to:
68771fe6b9SJerome Glisse  * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
69771fe6b9SJerome Glisse  */
70771fe6b9SJerome Glisse 
71a48b9b4eSAlex Deucher void r100_get_power_state(struct radeon_device *rdev,
72a48b9b4eSAlex Deucher 			  enum radeon_pm_action action)
73a48b9b4eSAlex Deucher {
74a48b9b4eSAlex Deucher 	int i;
75a48b9b4eSAlex Deucher 	rdev->pm.can_upclock = true;
76a48b9b4eSAlex Deucher 	rdev->pm.can_downclock = true;
77a48b9b4eSAlex Deucher 
78a48b9b4eSAlex Deucher 	switch (action) {
79a48b9b4eSAlex Deucher 	case PM_ACTION_MINIMUM:
80a48b9b4eSAlex Deucher 		rdev->pm.requested_power_state_index = 0;
81a48b9b4eSAlex Deucher 		rdev->pm.can_downclock = false;
82a48b9b4eSAlex Deucher 		break;
83a48b9b4eSAlex Deucher 	case PM_ACTION_DOWNCLOCK:
84a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == 0) {
85a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
86a48b9b4eSAlex Deucher 			rdev->pm.can_downclock = false;
87a48b9b4eSAlex Deucher 		} else {
88a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
89a48b9b4eSAlex Deucher 				for (i = 0; i < rdev->pm.num_power_states; i++) {
90d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
91a48b9b4eSAlex Deucher 						continue;
92a48b9b4eSAlex Deucher 					else if (i >= rdev->pm.current_power_state_index) {
93a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
94a48b9b4eSAlex Deucher 						break;
95a48b9b4eSAlex Deucher 					} else {
96a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
97a48b9b4eSAlex Deucher 						break;
98a48b9b4eSAlex Deucher 					}
99a48b9b4eSAlex Deucher 				}
100a48b9b4eSAlex Deucher 			} else
101a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
102a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index - 1;
103a48b9b4eSAlex Deucher 		}
104d7311171SAlex Deucher 		/* don't use the power state if crtcs are active and no display flag is set */
105d7311171SAlex Deucher 		if ((rdev->pm.active_crtc_count > 0) &&
106d7311171SAlex Deucher 		    (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
107d7311171SAlex Deucher 		     RADEON_PM_MODE_NO_DISPLAY)) {
108d7311171SAlex Deucher 			rdev->pm.requested_power_state_index++;
109d7311171SAlex Deucher 		}
110a48b9b4eSAlex Deucher 		break;
111a48b9b4eSAlex Deucher 	case PM_ACTION_UPCLOCK:
112a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
113a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
114a48b9b4eSAlex Deucher 			rdev->pm.can_upclock = false;
115a48b9b4eSAlex Deucher 		} else {
116a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
117a48b9b4eSAlex Deucher 				for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
118d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
119a48b9b4eSAlex Deucher 						continue;
120a48b9b4eSAlex Deucher 					else if (i <= rdev->pm.current_power_state_index) {
121a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
122a48b9b4eSAlex Deucher 						break;
123a48b9b4eSAlex Deucher 					} else {
124a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
125a48b9b4eSAlex Deucher 						break;
126a48b9b4eSAlex Deucher 					}
127a48b9b4eSAlex Deucher 				}
128a48b9b4eSAlex Deucher 			} else
129a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
130a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index + 1;
131a48b9b4eSAlex Deucher 		}
132a48b9b4eSAlex Deucher 		break;
13358e21dffSAlex Deucher 	case PM_ACTION_DEFAULT:
13458e21dffSAlex Deucher 		rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
13558e21dffSAlex Deucher 		rdev->pm.can_upclock = false;
13658e21dffSAlex Deucher 		break;
137a48b9b4eSAlex Deucher 	case PM_ACTION_NONE:
138a48b9b4eSAlex Deucher 	default:
139a48b9b4eSAlex Deucher 		DRM_ERROR("Requested mode for not defined action\n");
140a48b9b4eSAlex Deucher 		return;
141a48b9b4eSAlex Deucher 	}
142a48b9b4eSAlex Deucher 	/* only one clock mode per power state */
143a48b9b4eSAlex Deucher 	rdev->pm.requested_clock_mode_index = 0;
144a48b9b4eSAlex Deucher 
145a48b9b4eSAlex Deucher 	DRM_INFO("Requested: e: %d m: %d p: %d\n",
146a48b9b4eSAlex Deucher 		 rdev->pm.power_state[rdev->pm.requested_power_state_index].
147a48b9b4eSAlex Deucher 		 clock_info[rdev->pm.requested_clock_mode_index].sclk,
148a48b9b4eSAlex Deucher 		 rdev->pm.power_state[rdev->pm.requested_power_state_index].
149a48b9b4eSAlex Deucher 		 clock_info[rdev->pm.requested_clock_mode_index].mclk,
150a48b9b4eSAlex Deucher 		 rdev->pm.power_state[rdev->pm.requested_power_state_index].
15179daedc9SAlex Deucher 		 pcie_lanes);
152a48b9b4eSAlex Deucher }
153a48b9b4eSAlex Deucher 
154a424816fSAlex Deucher void r100_set_power_state(struct radeon_device *rdev, bool static_switch)
155bae6b562SAlex Deucher {
156a48b9b4eSAlex Deucher 	u32 sclk, mclk;
157a48b9b4eSAlex Deucher 
158a48b9b4eSAlex Deucher 	if (rdev->pm.current_power_state_index == rdev->pm.requested_power_state_index)
159bae6b562SAlex Deucher 		return;
160bae6b562SAlex Deucher 
161a48b9b4eSAlex Deucher 	if (radeon_gui_idle(rdev)) {
162a48b9b4eSAlex Deucher 
163a48b9b4eSAlex Deucher 		sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
164a48b9b4eSAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].sclk;
165a48b9b4eSAlex Deucher 		if (sclk > rdev->clock.default_sclk)
166a48b9b4eSAlex Deucher 			sclk = rdev->clock.default_sclk;
167a48b9b4eSAlex Deucher 
168a48b9b4eSAlex Deucher 		mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
169a48b9b4eSAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].mclk;
170a48b9b4eSAlex Deucher 		if (mclk > rdev->clock.default_mclk)
171a48b9b4eSAlex Deucher 			mclk = rdev->clock.default_mclk;
172a48b9b4eSAlex Deucher 		/* don't change the mclk with multiple crtcs */
173a48b9b4eSAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
174a48b9b4eSAlex Deucher 			mclk = rdev->clock.default_mclk;
175bae6b562SAlex Deucher 
176a424816fSAlex Deucher 		/* voltage, pcie lanes, etc.*/
177a424816fSAlex Deucher 		radeon_pm_misc(rdev);
178bae6b562SAlex Deucher 
179a424816fSAlex Deucher 		if (static_switch) {
180a424816fSAlex Deucher 			radeon_pm_prepare(rdev);
181a424816fSAlex Deucher 			/* set engine clock */
182a424816fSAlex Deucher 			if (sclk != rdev->pm.current_sclk) {
183a424816fSAlex Deucher 				radeon_set_engine_clock(rdev, sclk);
184a424816fSAlex Deucher 				rdev->pm.current_sclk = sclk;
185a424816fSAlex Deucher 				DRM_INFO("Setting: e: %d\n", sclk);
186a424816fSAlex Deucher 			}
187a424816fSAlex Deucher 			/* set memory clock */
188a424816fSAlex Deucher 			if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
189a424816fSAlex Deucher 				radeon_set_memory_clock(rdev, mclk);
190a424816fSAlex Deucher 				rdev->pm.current_mclk = mclk;
191a424816fSAlex Deucher 				DRM_INFO("Setting: m: %d\n", mclk);
192a424816fSAlex Deucher 			}
193a424816fSAlex Deucher 			radeon_pm_finish(rdev);
194a424816fSAlex Deucher 		} else {
19515a7df8dSMatthew Garrett 			radeon_sync_with_vblank(rdev);
19615a7df8dSMatthew Garrett 
19715a7df8dSMatthew Garrett 			if (!radeon_pm_in_vbl(rdev))
19815a7df8dSMatthew Garrett 				return;
19915a7df8dSMatthew Garrett 
200539d2418SAlex Deucher 			radeon_pm_prepare(rdev);
201bae6b562SAlex Deucher 			/* set engine clock */
202a48b9b4eSAlex Deucher 			if (sclk != rdev->pm.current_sclk) {
203bae6b562SAlex Deucher 				radeon_pm_debug_check_in_vbl(rdev, false);
204a48b9b4eSAlex Deucher 				radeon_set_engine_clock(rdev, sclk);
205bae6b562SAlex Deucher 				radeon_pm_debug_check_in_vbl(rdev, true);
206a48b9b4eSAlex Deucher 				rdev->pm.current_sclk = sclk;
207a48b9b4eSAlex Deucher 				DRM_INFO("Setting: e: %d\n", sclk);
208a48b9b4eSAlex Deucher 			}
209bae6b562SAlex Deucher 
210bae6b562SAlex Deucher 			/* set memory clock */
211a48b9b4eSAlex Deucher 			if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
212bae6b562SAlex Deucher 				radeon_pm_debug_check_in_vbl(rdev, false);
213a48b9b4eSAlex Deucher 				radeon_set_memory_clock(rdev, mclk);
214bae6b562SAlex Deucher 				radeon_pm_debug_check_in_vbl(rdev, true);
215a48b9b4eSAlex Deucher 				rdev->pm.current_mclk = mclk;
216a48b9b4eSAlex Deucher 				DRM_INFO("Setting: m: %d\n", mclk);
217bae6b562SAlex Deucher 			}
218539d2418SAlex Deucher 			radeon_pm_finish(rdev);
219a424816fSAlex Deucher 		}
220bae6b562SAlex Deucher 
221a48b9b4eSAlex Deucher 		rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
222a48b9b4eSAlex Deucher 		rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
223a48b9b4eSAlex Deucher 	} else
224d7311171SAlex Deucher 		DRM_INFO("pm: GUI not idle!!!\n");
225bae6b562SAlex Deucher }
226bae6b562SAlex Deucher 
22749e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev)
22849e02b73SAlex Deucher {
22949e02b73SAlex Deucher 	int requested_index = rdev->pm.requested_power_state_index;
23049e02b73SAlex Deucher 	struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
23149e02b73SAlex Deucher 	struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
23249e02b73SAlex Deucher 	u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
23349e02b73SAlex Deucher 
23449e02b73SAlex Deucher 	if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
23549e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
23649e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
23749e02b73SAlex Deucher 			if (voltage->active_high)
23849e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
23949e02b73SAlex Deucher 			else
24049e02b73SAlex Deucher 				tmp &= ~(voltage->gpio.mask);
24149e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
24249e02b73SAlex Deucher 			if (voltage->delay)
24349e02b73SAlex Deucher 				udelay(voltage->delay);
24449e02b73SAlex Deucher 		} else {
24549e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
24649e02b73SAlex Deucher 			if (voltage->active_high)
24749e02b73SAlex Deucher 				tmp &= ~voltage->gpio.mask;
24849e02b73SAlex Deucher 			else
24949e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
25049e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
25149e02b73SAlex Deucher 			if (voltage->delay)
25249e02b73SAlex Deucher 				udelay(voltage->delay);
25349e02b73SAlex Deucher 		}
25449e02b73SAlex Deucher 	}
25549e02b73SAlex Deucher 
25649e02b73SAlex Deucher 	sclk_cntl = RREG32_PLL(SCLK_CNTL);
25749e02b73SAlex Deucher 	sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
25849e02b73SAlex Deucher 	sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
25949e02b73SAlex Deucher 	sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
26049e02b73SAlex Deucher 	sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
26149e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
26249e02b73SAlex Deucher 		sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
26349e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
26449e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
26549e02b73SAlex Deucher 		else
26649e02b73SAlex Deucher 			sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
26749e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
26849e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
26949e02b73SAlex Deucher 		else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
27049e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
27149e02b73SAlex Deucher 	} else
27249e02b73SAlex Deucher 		sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
27349e02b73SAlex Deucher 
27449e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
27549e02b73SAlex Deucher 		sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
27649e02b73SAlex Deucher 		if (voltage->delay) {
27749e02b73SAlex Deucher 			sclk_more_cntl |= VOLTAGE_DROP_SYNC;
27849e02b73SAlex Deucher 			switch (voltage->delay) {
27949e02b73SAlex Deucher 			case 33:
28049e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
28149e02b73SAlex Deucher 				break;
28249e02b73SAlex Deucher 			case 66:
28349e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
28449e02b73SAlex Deucher 				break;
28549e02b73SAlex Deucher 			case 99:
28649e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
28749e02b73SAlex Deucher 				break;
28849e02b73SAlex Deucher 			case 132:
28949e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
29049e02b73SAlex Deucher 				break;
29149e02b73SAlex Deucher 			}
29249e02b73SAlex Deucher 		} else
29349e02b73SAlex Deucher 			sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
29449e02b73SAlex Deucher 	} else
29549e02b73SAlex Deucher 		sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
29649e02b73SAlex Deucher 
29749e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
29849e02b73SAlex Deucher 		sclk_cntl &= ~FORCE_HDP;
29949e02b73SAlex Deucher 	else
30049e02b73SAlex Deucher 		sclk_cntl |= FORCE_HDP;
30149e02b73SAlex Deucher 
30249e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL, sclk_cntl);
30349e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
30449e02b73SAlex Deucher 	WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
30549e02b73SAlex Deucher 
30649e02b73SAlex Deucher 	/* set pcie lanes */
30749e02b73SAlex Deucher 	if ((rdev->flags & RADEON_IS_PCIE) &&
30849e02b73SAlex Deucher 	    !(rdev->flags & RADEON_IS_IGP) &&
30949e02b73SAlex Deucher 	    rdev->asic->set_pcie_lanes &&
31049e02b73SAlex Deucher 	    (ps->pcie_lanes !=
31149e02b73SAlex Deucher 	     rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
31249e02b73SAlex Deucher 		radeon_set_pcie_lanes(rdev,
31349e02b73SAlex Deucher 				      ps->pcie_lanes);
31449e02b73SAlex Deucher 		DRM_INFO("Setting: p: %d\n", ps->pcie_lanes);
31549e02b73SAlex Deucher 	}
31649e02b73SAlex Deucher }
31749e02b73SAlex Deucher 
31849e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev)
31949e02b73SAlex Deucher {
32049e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
32149e02b73SAlex Deucher 	struct drm_crtc *crtc;
32249e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
32349e02b73SAlex Deucher 	u32 tmp;
32449e02b73SAlex Deucher 
32549e02b73SAlex Deucher 	/* disable any active CRTCs */
32649e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
32749e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
32849e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
32949e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
33049e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
33149e02b73SAlex Deucher 				tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
33249e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
33349e02b73SAlex Deucher 			} else {
33449e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
33549e02b73SAlex Deucher 				tmp |= RADEON_CRTC_DISP_REQ_EN_B;
33649e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
33749e02b73SAlex Deucher 			}
33849e02b73SAlex Deucher 		}
33949e02b73SAlex Deucher 	}
34049e02b73SAlex Deucher }
34149e02b73SAlex Deucher 
34249e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev)
34349e02b73SAlex Deucher {
34449e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
34549e02b73SAlex Deucher 	struct drm_crtc *crtc;
34649e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
34749e02b73SAlex Deucher 	u32 tmp;
34849e02b73SAlex Deucher 
34949e02b73SAlex Deucher 	/* enable any active CRTCs */
35049e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
35149e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
35249e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
35349e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
35449e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
35549e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
35649e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
35749e02b73SAlex Deucher 			} else {
35849e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
35949e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
36049e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
36149e02b73SAlex Deucher 			}
36249e02b73SAlex Deucher 		}
36349e02b73SAlex Deucher 	}
36449e02b73SAlex Deucher }
36549e02b73SAlex Deucher 
366def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev)
367def9ba9cSAlex Deucher {
368def9ba9cSAlex Deucher 	if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
369def9ba9cSAlex Deucher 		return false;
370def9ba9cSAlex Deucher 	else
371def9ba9cSAlex Deucher 		return true;
372def9ba9cSAlex Deucher }
373def9ba9cSAlex Deucher 
37405a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */
37505a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
37605a05c50SAlex Deucher {
37705a05c50SAlex Deucher 	bool connected = false;
37805a05c50SAlex Deucher 
37905a05c50SAlex Deucher 	switch (hpd) {
38005a05c50SAlex Deucher 	case RADEON_HPD_1:
38105a05c50SAlex Deucher 		if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
38205a05c50SAlex Deucher 			connected = true;
38305a05c50SAlex Deucher 		break;
38405a05c50SAlex Deucher 	case RADEON_HPD_2:
38505a05c50SAlex Deucher 		if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
38605a05c50SAlex Deucher 			connected = true;
38705a05c50SAlex Deucher 		break;
38805a05c50SAlex Deucher 	default:
38905a05c50SAlex Deucher 		break;
39005a05c50SAlex Deucher 	}
39105a05c50SAlex Deucher 	return connected;
39205a05c50SAlex Deucher }
39305a05c50SAlex Deucher 
39405a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev,
39505a05c50SAlex Deucher 			   enum radeon_hpd_id hpd)
39605a05c50SAlex Deucher {
39705a05c50SAlex Deucher 	u32 tmp;
39805a05c50SAlex Deucher 	bool connected = r100_hpd_sense(rdev, hpd);
39905a05c50SAlex Deucher 
40005a05c50SAlex Deucher 	switch (hpd) {
40105a05c50SAlex Deucher 	case RADEON_HPD_1:
40205a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP_GEN_CNTL);
40305a05c50SAlex Deucher 		if (connected)
40405a05c50SAlex Deucher 			tmp &= ~RADEON_FP_DETECT_INT_POL;
40505a05c50SAlex Deucher 		else
40605a05c50SAlex Deucher 			tmp |= RADEON_FP_DETECT_INT_POL;
40705a05c50SAlex Deucher 		WREG32(RADEON_FP_GEN_CNTL, tmp);
40805a05c50SAlex Deucher 		break;
40905a05c50SAlex Deucher 	case RADEON_HPD_2:
41005a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP2_GEN_CNTL);
41105a05c50SAlex Deucher 		if (connected)
41205a05c50SAlex Deucher 			tmp &= ~RADEON_FP2_DETECT_INT_POL;
41305a05c50SAlex Deucher 		else
41405a05c50SAlex Deucher 			tmp |= RADEON_FP2_DETECT_INT_POL;
41505a05c50SAlex Deucher 		WREG32(RADEON_FP2_GEN_CNTL, tmp);
41605a05c50SAlex Deucher 		break;
41705a05c50SAlex Deucher 	default:
41805a05c50SAlex Deucher 		break;
41905a05c50SAlex Deucher 	}
42005a05c50SAlex Deucher }
42105a05c50SAlex Deucher 
42205a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev)
42305a05c50SAlex Deucher {
42405a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
42505a05c50SAlex Deucher 	struct drm_connector *connector;
42605a05c50SAlex Deucher 
42705a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
42805a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
42905a05c50SAlex Deucher 		switch (radeon_connector->hpd.hpd) {
43005a05c50SAlex Deucher 		case RADEON_HPD_1:
43105a05c50SAlex Deucher 			rdev->irq.hpd[0] = true;
43205a05c50SAlex Deucher 			break;
43305a05c50SAlex Deucher 		case RADEON_HPD_2:
43405a05c50SAlex Deucher 			rdev->irq.hpd[1] = true;
43505a05c50SAlex Deucher 			break;
43605a05c50SAlex Deucher 		default:
43705a05c50SAlex Deucher 			break;
43805a05c50SAlex Deucher 		}
43905a05c50SAlex Deucher 	}
440003e69f9SJerome Glisse 	if (rdev->irq.installed)
44105a05c50SAlex Deucher 		r100_irq_set(rdev);
44205a05c50SAlex Deucher }
44305a05c50SAlex Deucher 
44405a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev)
44505a05c50SAlex Deucher {
44605a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
44705a05c50SAlex Deucher 	struct drm_connector *connector;
44805a05c50SAlex Deucher 
44905a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
45005a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
45105a05c50SAlex Deucher 		switch (radeon_connector->hpd.hpd) {
45205a05c50SAlex Deucher 		case RADEON_HPD_1:
45305a05c50SAlex Deucher 			rdev->irq.hpd[0] = false;
45405a05c50SAlex Deucher 			break;
45505a05c50SAlex Deucher 		case RADEON_HPD_2:
45605a05c50SAlex Deucher 			rdev->irq.hpd[1] = false;
45705a05c50SAlex Deucher 			break;
45805a05c50SAlex Deucher 		default:
45905a05c50SAlex Deucher 			break;
46005a05c50SAlex Deucher 		}
46105a05c50SAlex Deucher 	}
46205a05c50SAlex Deucher }
46305a05c50SAlex Deucher 
464771fe6b9SJerome Glisse /*
465771fe6b9SJerome Glisse  * PCI GART
466771fe6b9SJerome Glisse  */
467771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
468771fe6b9SJerome Glisse {
469771fe6b9SJerome Glisse 	/* TODO: can we do somethings here ? */
470771fe6b9SJerome Glisse 	/* It seems hw only cache one entry so we should discard this
471771fe6b9SJerome Glisse 	 * entry otherwise if first GPU GART read hit this entry it
472771fe6b9SJerome Glisse 	 * could end up in wrong address. */
473771fe6b9SJerome Glisse }
474771fe6b9SJerome Glisse 
4754aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev)
4764aac0473SJerome Glisse {
4774aac0473SJerome Glisse 	int r;
4784aac0473SJerome Glisse 
4794aac0473SJerome Glisse 	if (rdev->gart.table.ram.ptr) {
4804aac0473SJerome Glisse 		WARN(1, "R100 PCI GART already initialized.\n");
4814aac0473SJerome Glisse 		return 0;
4824aac0473SJerome Glisse 	}
4834aac0473SJerome Glisse 	/* Initialize common gart structure */
4844aac0473SJerome Glisse 	r = radeon_gart_init(rdev);
4854aac0473SJerome Glisse 	if (r)
4864aac0473SJerome Glisse 		return r;
4874aac0473SJerome Glisse 	rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
4884aac0473SJerome Glisse 	rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
4894aac0473SJerome Glisse 	rdev->asic->gart_set_page = &r100_pci_gart_set_page;
4904aac0473SJerome Glisse 	return radeon_gart_table_ram_alloc(rdev);
4914aac0473SJerome Glisse }
4924aac0473SJerome Glisse 
49317e15b0cSDave Airlie /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
49417e15b0cSDave Airlie void r100_enable_bm(struct radeon_device *rdev)
49517e15b0cSDave Airlie {
49617e15b0cSDave Airlie 	uint32_t tmp;
49717e15b0cSDave Airlie 	/* Enable bus mastering */
49817e15b0cSDave Airlie 	tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
49917e15b0cSDave Airlie 	WREG32(RADEON_BUS_CNTL, tmp);
50017e15b0cSDave Airlie }
50117e15b0cSDave Airlie 
502771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev)
503771fe6b9SJerome Glisse {
504771fe6b9SJerome Glisse 	uint32_t tmp;
505771fe6b9SJerome Glisse 
50682568565SDave Airlie 	radeon_gart_restore(rdev);
507771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
508771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
509771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
510771fe6b9SJerome Glisse 	/* set address range for PCI address translate */
511d594e46aSJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
512d594e46aSJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
513771fe6b9SJerome Glisse 	/* set PCI GART page-table base address */
514771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
515771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
516771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
517771fe6b9SJerome Glisse 	r100_pci_gart_tlb_flush(rdev);
518771fe6b9SJerome Glisse 	rdev->gart.ready = true;
519771fe6b9SJerome Glisse 	return 0;
520771fe6b9SJerome Glisse }
521771fe6b9SJerome Glisse 
522771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev)
523771fe6b9SJerome Glisse {
524771fe6b9SJerome Glisse 	uint32_t tmp;
525771fe6b9SJerome Glisse 
526771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
527771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
528771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
529771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, 0);
530771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, 0);
531771fe6b9SJerome Glisse }
532771fe6b9SJerome Glisse 
533771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
534771fe6b9SJerome Glisse {
535771fe6b9SJerome Glisse 	if (i < 0 || i > rdev->gart.num_gpu_pages) {
536771fe6b9SJerome Glisse 		return -EINVAL;
537771fe6b9SJerome Glisse 	}
538ed10f95dSDave Airlie 	rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
539771fe6b9SJerome Glisse 	return 0;
540771fe6b9SJerome Glisse }
541771fe6b9SJerome Glisse 
5424aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev)
543771fe6b9SJerome Glisse {
544f9274562SJerome Glisse 	radeon_gart_fini(rdev);
545771fe6b9SJerome Glisse 	r100_pci_gart_disable(rdev);
5464aac0473SJerome Glisse 	radeon_gart_table_ram_free(rdev);
547771fe6b9SJerome Glisse }
548771fe6b9SJerome Glisse 
5497ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev)
5507ed220d7SMichel Dänzer {
5517ed220d7SMichel Dänzer 	uint32_t tmp = 0;
5527ed220d7SMichel Dänzer 
553003e69f9SJerome Glisse 	if (!rdev->irq.installed) {
554003e69f9SJerome Glisse 		WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
555003e69f9SJerome Glisse 		WREG32(R_000040_GEN_INT_CNTL, 0);
556003e69f9SJerome Glisse 		return -EINVAL;
557003e69f9SJerome Glisse 	}
5587ed220d7SMichel Dänzer 	if (rdev->irq.sw_int) {
5597ed220d7SMichel Dänzer 		tmp |= RADEON_SW_INT_ENABLE;
5607ed220d7SMichel Dänzer 	}
5612031f77cSAlex Deucher 	if (rdev->irq.gui_idle) {
5622031f77cSAlex Deucher 		tmp |= RADEON_GUI_IDLE_MASK;
5632031f77cSAlex Deucher 	}
5647ed220d7SMichel Dänzer 	if (rdev->irq.crtc_vblank_int[0]) {
5657ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC_VBLANK_MASK;
5667ed220d7SMichel Dänzer 	}
5677ed220d7SMichel Dänzer 	if (rdev->irq.crtc_vblank_int[1]) {
5687ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC2_VBLANK_MASK;
5697ed220d7SMichel Dänzer 	}
57005a05c50SAlex Deucher 	if (rdev->irq.hpd[0]) {
57105a05c50SAlex Deucher 		tmp |= RADEON_FP_DETECT_MASK;
57205a05c50SAlex Deucher 	}
57305a05c50SAlex Deucher 	if (rdev->irq.hpd[1]) {
57405a05c50SAlex Deucher 		tmp |= RADEON_FP2_DETECT_MASK;
57505a05c50SAlex Deucher 	}
5767ed220d7SMichel Dänzer 	WREG32(RADEON_GEN_INT_CNTL, tmp);
5777ed220d7SMichel Dänzer 	return 0;
5787ed220d7SMichel Dänzer }
5797ed220d7SMichel Dänzer 
5809f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev)
5819f022ddfSJerome Glisse {
5829f022ddfSJerome Glisse 	u32 tmp;
5839f022ddfSJerome Glisse 
5849f022ddfSJerome Glisse 	WREG32(R_000040_GEN_INT_CNTL, 0);
5859f022ddfSJerome Glisse 	/* Wait and acknowledge irq */
5869f022ddfSJerome Glisse 	mdelay(1);
5879f022ddfSJerome Glisse 	tmp = RREG32(R_000044_GEN_INT_STATUS);
5889f022ddfSJerome Glisse 	WREG32(R_000044_GEN_INT_STATUS, tmp);
5899f022ddfSJerome Glisse }
5909f022ddfSJerome Glisse 
5917ed220d7SMichel Dänzer static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
5927ed220d7SMichel Dänzer {
5937ed220d7SMichel Dänzer 	uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
59405a05c50SAlex Deucher 	uint32_t irq_mask = RADEON_SW_INT_TEST |
59505a05c50SAlex Deucher 		RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
59605a05c50SAlex Deucher 		RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
5977ed220d7SMichel Dänzer 
5982031f77cSAlex Deucher 	/* the interrupt works, but the status bit is permanently asserted */
5992031f77cSAlex Deucher 	if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
6002031f77cSAlex Deucher 		if (!rdev->irq.gui_idle_acked)
6012031f77cSAlex Deucher 			irq_mask |= RADEON_GUI_IDLE_STAT;
6022031f77cSAlex Deucher 	}
6032031f77cSAlex Deucher 
6047ed220d7SMichel Dänzer 	if (irqs) {
6057ed220d7SMichel Dänzer 		WREG32(RADEON_GEN_INT_STATUS, irqs);
6067ed220d7SMichel Dänzer 	}
6077ed220d7SMichel Dänzer 	return irqs & irq_mask;
6087ed220d7SMichel Dänzer }
6097ed220d7SMichel Dänzer 
6107ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev)
6117ed220d7SMichel Dänzer {
6123e5cb98dSAlex Deucher 	uint32_t status, msi_rearm;
613d4877cf2SAlex Deucher 	bool queue_hotplug = false;
6147ed220d7SMichel Dänzer 
6152031f77cSAlex Deucher 	/* reset gui idle ack.  the status bit is broken */
6162031f77cSAlex Deucher 	rdev->irq.gui_idle_acked = false;
6172031f77cSAlex Deucher 
6187ed220d7SMichel Dänzer 	status = r100_irq_ack(rdev);
6197ed220d7SMichel Dänzer 	if (!status) {
6207ed220d7SMichel Dänzer 		return IRQ_NONE;
6217ed220d7SMichel Dänzer 	}
622a513c184SJerome Glisse 	if (rdev->shutdown) {
623a513c184SJerome Glisse 		return IRQ_NONE;
624a513c184SJerome Glisse 	}
6257ed220d7SMichel Dänzer 	while (status) {
6267ed220d7SMichel Dänzer 		/* SW interrupt */
6277ed220d7SMichel Dänzer 		if (status & RADEON_SW_INT_TEST) {
6287ed220d7SMichel Dänzer 			radeon_fence_process(rdev);
6297ed220d7SMichel Dänzer 		}
6302031f77cSAlex Deucher 		/* gui idle interrupt */
6312031f77cSAlex Deucher 		if (status & RADEON_GUI_IDLE_STAT) {
6322031f77cSAlex Deucher 			rdev->irq.gui_idle_acked = true;
6332031f77cSAlex Deucher 			rdev->pm.gui_idle = true;
6342031f77cSAlex Deucher 			wake_up(&rdev->irq.idle_queue);
6352031f77cSAlex Deucher 		}
6367ed220d7SMichel Dänzer 		/* Vertical blank interrupts */
6377ed220d7SMichel Dänzer 		if (status & RADEON_CRTC_VBLANK_STAT) {
6387ed220d7SMichel Dänzer 			drm_handle_vblank(rdev->ddev, 0);
639839461d3SRafał Miłecki 			rdev->pm.vblank_sync = true;
64073a6d3fcSRafał Miłecki 			wake_up(&rdev->irq.vblank_queue);
6417ed220d7SMichel Dänzer 		}
6427ed220d7SMichel Dänzer 		if (status & RADEON_CRTC2_VBLANK_STAT) {
6437ed220d7SMichel Dänzer 			drm_handle_vblank(rdev->ddev, 1);
644839461d3SRafał Miłecki 			rdev->pm.vblank_sync = true;
64573a6d3fcSRafał Miłecki 			wake_up(&rdev->irq.vblank_queue);
6467ed220d7SMichel Dänzer 		}
64705a05c50SAlex Deucher 		if (status & RADEON_FP_DETECT_STAT) {
648d4877cf2SAlex Deucher 			queue_hotplug = true;
649d4877cf2SAlex Deucher 			DRM_DEBUG("HPD1\n");
65005a05c50SAlex Deucher 		}
65105a05c50SAlex Deucher 		if (status & RADEON_FP2_DETECT_STAT) {
652d4877cf2SAlex Deucher 			queue_hotplug = true;
653d4877cf2SAlex Deucher 			DRM_DEBUG("HPD2\n");
65405a05c50SAlex Deucher 		}
6557ed220d7SMichel Dänzer 		status = r100_irq_ack(rdev);
6567ed220d7SMichel Dänzer 	}
6572031f77cSAlex Deucher 	/* reset gui idle ack.  the status bit is broken */
6582031f77cSAlex Deucher 	rdev->irq.gui_idle_acked = false;
659d4877cf2SAlex Deucher 	if (queue_hotplug)
660d4877cf2SAlex Deucher 		queue_work(rdev->wq, &rdev->hotplug_work);
6613e5cb98dSAlex Deucher 	if (rdev->msi_enabled) {
6623e5cb98dSAlex Deucher 		switch (rdev->family) {
6633e5cb98dSAlex Deucher 		case CHIP_RS400:
6643e5cb98dSAlex Deucher 		case CHIP_RS480:
6653e5cb98dSAlex Deucher 			msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
6663e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm);
6673e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
6683e5cb98dSAlex Deucher 			break;
6693e5cb98dSAlex Deucher 		default:
6703e5cb98dSAlex Deucher 			msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
6713e5cb98dSAlex Deucher 			WREG32(RADEON_MSI_REARM_EN, msi_rearm);
6723e5cb98dSAlex Deucher 			WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
6733e5cb98dSAlex Deucher 			break;
6743e5cb98dSAlex Deucher 		}
6753e5cb98dSAlex Deucher 	}
6767ed220d7SMichel Dänzer 	return IRQ_HANDLED;
6777ed220d7SMichel Dänzer }
6787ed220d7SMichel Dänzer 
6797ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
6807ed220d7SMichel Dänzer {
6817ed220d7SMichel Dänzer 	if (crtc == 0)
6827ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC_CRNT_FRAME);
6837ed220d7SMichel Dänzer 	else
6847ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC2_CRNT_FRAME);
6857ed220d7SMichel Dänzer }
6867ed220d7SMichel Dänzer 
6879e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask
6889e5b2af7SPauli Nieminen  * for enough space (today caller are ib schedule and buffer move) */
689771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev,
690771fe6b9SJerome Glisse 			  struct radeon_fence *fence)
691771fe6b9SJerome Glisse {
6929e5b2af7SPauli Nieminen 	/* We have to make sure that caches are flushed before
6939e5b2af7SPauli Nieminen 	 * CPU might read something from VRAM. */
6949e5b2af7SPauli Nieminen 	radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
6959e5b2af7SPauli Nieminen 	radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
6969e5b2af7SPauli Nieminen 	radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
6979e5b2af7SPauli Nieminen 	radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
698771fe6b9SJerome Glisse 	/* Wait until IDLE & CLEAN */
6994612dc97SAlex Deucher 	radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
7004612dc97SAlex Deucher 	radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
701cafe6609SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
702cafe6609SJerome Glisse 	radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
703cafe6609SJerome Glisse 				RADEON_HDP_READ_BUFFER_INVALIDATE);
704cafe6609SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
705cafe6609SJerome Glisse 	radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
706771fe6b9SJerome Glisse 	/* Emit fence sequence & fire IRQ */
707771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
708771fe6b9SJerome Glisse 	radeon_ring_write(rdev, fence->seq);
709771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
710771fe6b9SJerome Glisse 	radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
711771fe6b9SJerome Glisse }
712771fe6b9SJerome Glisse 
713771fe6b9SJerome Glisse int r100_wb_init(struct radeon_device *rdev)
714771fe6b9SJerome Glisse {
715771fe6b9SJerome Glisse 	int r;
716771fe6b9SJerome Glisse 
717771fe6b9SJerome Glisse 	if (rdev->wb.wb_obj == NULL) {
7184c788679SJerome Glisse 		r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
719771fe6b9SJerome Glisse 					RADEON_GEM_DOMAIN_GTT,
7204c788679SJerome Glisse 					&rdev->wb.wb_obj);
721771fe6b9SJerome Glisse 		if (r) {
7224c788679SJerome Glisse 			dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
723771fe6b9SJerome Glisse 			return r;
724771fe6b9SJerome Glisse 		}
7254c788679SJerome Glisse 		r = radeon_bo_reserve(rdev->wb.wb_obj, false);
7264c788679SJerome Glisse 		if (unlikely(r != 0))
7274c788679SJerome Glisse 			return r;
7284c788679SJerome Glisse 		r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
729771fe6b9SJerome Glisse 					&rdev->wb.gpu_addr);
730771fe6b9SJerome Glisse 		if (r) {
7314c788679SJerome Glisse 			dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
7324c788679SJerome Glisse 			radeon_bo_unreserve(rdev->wb.wb_obj);
733771fe6b9SJerome Glisse 			return r;
734771fe6b9SJerome Glisse 		}
7354c788679SJerome Glisse 		r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
7364c788679SJerome Glisse 		radeon_bo_unreserve(rdev->wb.wb_obj);
737771fe6b9SJerome Glisse 		if (r) {
7384c788679SJerome Glisse 			dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
739771fe6b9SJerome Glisse 			return r;
740771fe6b9SJerome Glisse 		}
741771fe6b9SJerome Glisse 	}
7429f022ddfSJerome Glisse 	WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
7439f022ddfSJerome Glisse 	WREG32(R_00070C_CP_RB_RPTR_ADDR,
7449f022ddfSJerome Glisse 		S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
7459f022ddfSJerome Glisse 	WREG32(R_000770_SCRATCH_UMSK, 0xff);
746771fe6b9SJerome Glisse 	return 0;
747771fe6b9SJerome Glisse }
748771fe6b9SJerome Glisse 
7499f022ddfSJerome Glisse void r100_wb_disable(struct radeon_device *rdev)
7509f022ddfSJerome Glisse {
7519f022ddfSJerome Glisse 	WREG32(R_000770_SCRATCH_UMSK, 0);
7529f022ddfSJerome Glisse }
7539f022ddfSJerome Glisse 
754771fe6b9SJerome Glisse void r100_wb_fini(struct radeon_device *rdev)
755771fe6b9SJerome Glisse {
7564c788679SJerome Glisse 	int r;
7574c788679SJerome Glisse 
7589f022ddfSJerome Glisse 	r100_wb_disable(rdev);
759771fe6b9SJerome Glisse 	if (rdev->wb.wb_obj) {
7604c788679SJerome Glisse 		r = radeon_bo_reserve(rdev->wb.wb_obj, false);
7614c788679SJerome Glisse 		if (unlikely(r != 0)) {
7624c788679SJerome Glisse 			dev_err(rdev->dev, "(%d) can't finish WB\n", r);
7634c788679SJerome Glisse 			return;
7644c788679SJerome Glisse 		}
7654c788679SJerome Glisse 		radeon_bo_kunmap(rdev->wb.wb_obj);
7664c788679SJerome Glisse 		radeon_bo_unpin(rdev->wb.wb_obj);
7674c788679SJerome Glisse 		radeon_bo_unreserve(rdev->wb.wb_obj);
7684c788679SJerome Glisse 		radeon_bo_unref(&rdev->wb.wb_obj);
769771fe6b9SJerome Glisse 		rdev->wb.wb = NULL;
770771fe6b9SJerome Glisse 		rdev->wb.wb_obj = NULL;
771771fe6b9SJerome Glisse 	}
772771fe6b9SJerome Glisse }
773771fe6b9SJerome Glisse 
774771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev,
775771fe6b9SJerome Glisse 		   uint64_t src_offset,
776771fe6b9SJerome Glisse 		   uint64_t dst_offset,
777771fe6b9SJerome Glisse 		   unsigned num_pages,
778771fe6b9SJerome Glisse 		   struct radeon_fence *fence)
779771fe6b9SJerome Glisse {
780771fe6b9SJerome Glisse 	uint32_t cur_pages;
781771fe6b9SJerome Glisse 	uint32_t stride_bytes = PAGE_SIZE;
782771fe6b9SJerome Glisse 	uint32_t pitch;
783771fe6b9SJerome Glisse 	uint32_t stride_pixels;
784771fe6b9SJerome Glisse 	unsigned ndw;
785771fe6b9SJerome Glisse 	int num_loops;
786771fe6b9SJerome Glisse 	int r = 0;
787771fe6b9SJerome Glisse 
788771fe6b9SJerome Glisse 	/* radeon limited to 16k stride */
789771fe6b9SJerome Glisse 	stride_bytes &= 0x3fff;
790771fe6b9SJerome Glisse 	/* radeon pitch is /64 */
791771fe6b9SJerome Glisse 	pitch = stride_bytes / 64;
792771fe6b9SJerome Glisse 	stride_pixels = stride_bytes / 4;
793771fe6b9SJerome Glisse 	num_loops = DIV_ROUND_UP(num_pages, 8191);
794771fe6b9SJerome Glisse 
795771fe6b9SJerome Glisse 	/* Ask for enough room for blit + flush + fence */
796771fe6b9SJerome Glisse 	ndw = 64 + (10 * num_loops);
797771fe6b9SJerome Glisse 	r = radeon_ring_lock(rdev, ndw);
798771fe6b9SJerome Glisse 	if (r) {
799771fe6b9SJerome Glisse 		DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
800771fe6b9SJerome Glisse 		return -EINVAL;
801771fe6b9SJerome Glisse 	}
802771fe6b9SJerome Glisse 	while (num_pages > 0) {
803771fe6b9SJerome Glisse 		cur_pages = num_pages;
804771fe6b9SJerome Glisse 		if (cur_pages > 8191) {
805771fe6b9SJerome Glisse 			cur_pages = 8191;
806771fe6b9SJerome Glisse 		}
807771fe6b9SJerome Glisse 		num_pages -= cur_pages;
808771fe6b9SJerome Glisse 
809771fe6b9SJerome Glisse 		/* pages are in Y direction - height
810771fe6b9SJerome Glisse 		   page width in X direction - width */
811771fe6b9SJerome Glisse 		radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
812771fe6b9SJerome Glisse 		radeon_ring_write(rdev,
813771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
814771fe6b9SJerome Glisse 				  RADEON_GMC_DST_PITCH_OFFSET_CNTL |
815771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_CLIPPING |
816771fe6b9SJerome Glisse 				  RADEON_GMC_DST_CLIPPING |
817771fe6b9SJerome Glisse 				  RADEON_GMC_BRUSH_NONE |
818771fe6b9SJerome Glisse 				  (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
819771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_DATATYPE_COLOR |
820771fe6b9SJerome Glisse 				  RADEON_ROP3_S |
821771fe6b9SJerome Glisse 				  RADEON_DP_SRC_SOURCE_MEMORY |
822771fe6b9SJerome Glisse 				  RADEON_GMC_CLR_CMP_CNTL_DIS |
823771fe6b9SJerome Glisse 				  RADEON_GMC_WR_MSK_DIS);
824771fe6b9SJerome Glisse 		radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
825771fe6b9SJerome Glisse 		radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
826771fe6b9SJerome Glisse 		radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
827771fe6b9SJerome Glisse 		radeon_ring_write(rdev, 0);
828771fe6b9SJerome Glisse 		radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
829771fe6b9SJerome Glisse 		radeon_ring_write(rdev, num_pages);
830771fe6b9SJerome Glisse 		radeon_ring_write(rdev, num_pages);
831771fe6b9SJerome Glisse 		radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
832771fe6b9SJerome Glisse 	}
833771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
834771fe6b9SJerome Glisse 	radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
835771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
836771fe6b9SJerome Glisse 	radeon_ring_write(rdev,
837771fe6b9SJerome Glisse 			  RADEON_WAIT_2D_IDLECLEAN |
838771fe6b9SJerome Glisse 			  RADEON_WAIT_HOST_IDLECLEAN |
839771fe6b9SJerome Glisse 			  RADEON_WAIT_DMA_GUI_IDLE);
840771fe6b9SJerome Glisse 	if (fence) {
841771fe6b9SJerome Glisse 		r = radeon_fence_emit(rdev, fence);
842771fe6b9SJerome Glisse 	}
843771fe6b9SJerome Glisse 	radeon_ring_unlock_commit(rdev);
844771fe6b9SJerome Glisse 	return r;
845771fe6b9SJerome Glisse }
846771fe6b9SJerome Glisse 
84745600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev)
84845600232SJerome Glisse {
84945600232SJerome Glisse 	unsigned i;
85045600232SJerome Glisse 	u32 tmp;
85145600232SJerome Glisse 
85245600232SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
85345600232SJerome Glisse 		tmp = RREG32(R_000E40_RBBM_STATUS);
85445600232SJerome Glisse 		if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
85545600232SJerome Glisse 			return 0;
85645600232SJerome Glisse 		}
85745600232SJerome Glisse 		udelay(1);
85845600232SJerome Glisse 	}
85945600232SJerome Glisse 	return -1;
86045600232SJerome Glisse }
86145600232SJerome Glisse 
862771fe6b9SJerome Glisse void r100_ring_start(struct radeon_device *rdev)
863771fe6b9SJerome Glisse {
864771fe6b9SJerome Glisse 	int r;
865771fe6b9SJerome Glisse 
866771fe6b9SJerome Glisse 	r = radeon_ring_lock(rdev, 2);
867771fe6b9SJerome Glisse 	if (r) {
868771fe6b9SJerome Glisse 		return;
869771fe6b9SJerome Glisse 	}
870771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
871771fe6b9SJerome Glisse 	radeon_ring_write(rdev,
872771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY2D_IDLE3D |
873771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY3D_IDLE2D |
874771fe6b9SJerome Glisse 			  RADEON_ISYNC_WAIT_IDLEGUI |
875771fe6b9SJerome Glisse 			  RADEON_ISYNC_CPSCRATCH_IDLEGUI);
876771fe6b9SJerome Glisse 	radeon_ring_unlock_commit(rdev);
877771fe6b9SJerome Glisse }
878771fe6b9SJerome Glisse 
87970967ab9SBen Hutchings 
88070967ab9SBen Hutchings /* Load the microcode for the CP */
88170967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev)
882771fe6b9SJerome Glisse {
88370967ab9SBen Hutchings 	struct platform_device *pdev;
88470967ab9SBen Hutchings 	const char *fw_name = NULL;
88570967ab9SBen Hutchings 	int err;
886771fe6b9SJerome Glisse 
88770967ab9SBen Hutchings 	DRM_DEBUG("\n");
88870967ab9SBen Hutchings 
88970967ab9SBen Hutchings 	pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
89070967ab9SBen Hutchings 	err = IS_ERR(pdev);
89170967ab9SBen Hutchings 	if (err) {
89270967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
89370967ab9SBen Hutchings 		return -EINVAL;
894771fe6b9SJerome Glisse 	}
895771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
896771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
897771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
898771fe6b9SJerome Glisse 		DRM_INFO("Loading R100 Microcode\n");
89970967ab9SBen Hutchings 		fw_name = FIRMWARE_R100;
900771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R200) ||
901771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV250) ||
902771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV280) ||
903771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS300)) {
904771fe6b9SJerome Glisse 		DRM_INFO("Loading R200 Microcode\n");
90570967ab9SBen Hutchings 		fw_name = FIRMWARE_R200;
906771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R300) ||
907771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R350) ||
908771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV350) ||
909771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV380) ||
910771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS400) ||
911771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS480)) {
912771fe6b9SJerome Glisse 		DRM_INFO("Loading R300 Microcode\n");
91370967ab9SBen Hutchings 		fw_name = FIRMWARE_R300;
914771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R420) ||
915771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R423) ||
916771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV410)) {
917771fe6b9SJerome Glisse 		DRM_INFO("Loading R400 Microcode\n");
91870967ab9SBen Hutchings 		fw_name = FIRMWARE_R420;
919771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RS690) ||
920771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS740)) {
921771fe6b9SJerome Glisse 		DRM_INFO("Loading RS690/RS740 Microcode\n");
92270967ab9SBen Hutchings 		fw_name = FIRMWARE_RS690;
923771fe6b9SJerome Glisse 	} else if (rdev->family == CHIP_RS600) {
924771fe6b9SJerome Glisse 		DRM_INFO("Loading RS600 Microcode\n");
92570967ab9SBen Hutchings 		fw_name = FIRMWARE_RS600;
926771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RV515) ||
927771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R520) ||
928771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV530) ||
929771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R580) ||
930771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV560) ||
931771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV570)) {
932771fe6b9SJerome Glisse 		DRM_INFO("Loading R500 Microcode\n");
93370967ab9SBen Hutchings 		fw_name = FIRMWARE_R520;
93470967ab9SBen Hutchings 	}
93570967ab9SBen Hutchings 
9363ce0a23dSJerome Glisse 	err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
93770967ab9SBen Hutchings 	platform_device_unregister(pdev);
93870967ab9SBen Hutchings 	if (err) {
93970967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
94070967ab9SBen Hutchings 		       fw_name);
9413ce0a23dSJerome Glisse 	} else if (rdev->me_fw->size % 8) {
94270967ab9SBen Hutchings 		printk(KERN_ERR
94370967ab9SBen Hutchings 		       "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
9443ce0a23dSJerome Glisse 		       rdev->me_fw->size, fw_name);
94570967ab9SBen Hutchings 		err = -EINVAL;
9463ce0a23dSJerome Glisse 		release_firmware(rdev->me_fw);
9473ce0a23dSJerome Glisse 		rdev->me_fw = NULL;
94870967ab9SBen Hutchings 	}
94970967ab9SBen Hutchings 	return err;
95070967ab9SBen Hutchings }
951d4550907SJerome Glisse 
95270967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev)
95370967ab9SBen Hutchings {
95470967ab9SBen Hutchings 	const __be32 *fw_data;
95570967ab9SBen Hutchings 	int i, size;
95670967ab9SBen Hutchings 
95770967ab9SBen Hutchings 	if (r100_gui_wait_for_idle(rdev)) {
95870967ab9SBen Hutchings 		printk(KERN_WARNING "Failed to wait GUI idle while "
95970967ab9SBen Hutchings 		       "programming pipes. Bad things might happen.\n");
96070967ab9SBen Hutchings 	}
96170967ab9SBen Hutchings 
9623ce0a23dSJerome Glisse 	if (rdev->me_fw) {
9633ce0a23dSJerome Glisse 		size = rdev->me_fw->size / 4;
9643ce0a23dSJerome Glisse 		fw_data = (const __be32 *)&rdev->me_fw->data[0];
96570967ab9SBen Hutchings 		WREG32(RADEON_CP_ME_RAM_ADDR, 0);
96670967ab9SBen Hutchings 		for (i = 0; i < size; i += 2) {
96770967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAH,
96870967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i]));
96970967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAL,
97070967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i + 1]));
971771fe6b9SJerome Glisse 		}
972771fe6b9SJerome Glisse 	}
973771fe6b9SJerome Glisse }
974771fe6b9SJerome Glisse 
975771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
976771fe6b9SJerome Glisse {
977771fe6b9SJerome Glisse 	unsigned rb_bufsz;
978771fe6b9SJerome Glisse 	unsigned rb_blksz;
979771fe6b9SJerome Glisse 	unsigned max_fetch;
980771fe6b9SJerome Glisse 	unsigned pre_write_timer;
981771fe6b9SJerome Glisse 	unsigned pre_write_limit;
982771fe6b9SJerome Glisse 	unsigned indirect2_start;
983771fe6b9SJerome Glisse 	unsigned indirect1_start;
984771fe6b9SJerome Glisse 	uint32_t tmp;
985771fe6b9SJerome Glisse 	int r;
986771fe6b9SJerome Glisse 
987771fe6b9SJerome Glisse 	if (r100_debugfs_cp_init(rdev)) {
988771fe6b9SJerome Glisse 		DRM_ERROR("Failed to register debugfs file for CP !\n");
989771fe6b9SJerome Glisse 	}
9903ce0a23dSJerome Glisse 	if (!rdev->me_fw) {
99170967ab9SBen Hutchings 		r = r100_cp_init_microcode(rdev);
99270967ab9SBen Hutchings 		if (r) {
99370967ab9SBen Hutchings 			DRM_ERROR("Failed to load firmware!\n");
99470967ab9SBen Hutchings 			return r;
99570967ab9SBen Hutchings 		}
99670967ab9SBen Hutchings 	}
99770967ab9SBen Hutchings 
998771fe6b9SJerome Glisse 	/* Align ring size */
999771fe6b9SJerome Glisse 	rb_bufsz = drm_order(ring_size / 8);
1000771fe6b9SJerome Glisse 	ring_size = (1 << (rb_bufsz + 1)) * 4;
1001771fe6b9SJerome Glisse 	r100_cp_load_microcode(rdev);
1002771fe6b9SJerome Glisse 	r = radeon_ring_init(rdev, ring_size);
1003771fe6b9SJerome Glisse 	if (r) {
1004771fe6b9SJerome Glisse 		return r;
1005771fe6b9SJerome Glisse 	}
1006771fe6b9SJerome Glisse 	/* Each time the cp read 1024 bytes (16 dword/quadword) update
1007771fe6b9SJerome Glisse 	 * the rptr copy in system ram */
1008771fe6b9SJerome Glisse 	rb_blksz = 9;
1009771fe6b9SJerome Glisse 	/* cp will read 128bytes at a time (4 dwords) */
1010771fe6b9SJerome Glisse 	max_fetch = 1;
1011771fe6b9SJerome Glisse 	rdev->cp.align_mask = 16 - 1;
1012771fe6b9SJerome Glisse 	/* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
1013771fe6b9SJerome Glisse 	pre_write_timer = 64;
1014771fe6b9SJerome Glisse 	/* Force CP_RB_WPTR write if written more than one time before the
1015771fe6b9SJerome Glisse 	 * delay expire
1016771fe6b9SJerome Glisse 	 */
1017771fe6b9SJerome Glisse 	pre_write_limit = 0;
1018771fe6b9SJerome Glisse 	/* Setup the cp cache like this (cache size is 96 dwords) :
1019771fe6b9SJerome Glisse 	 *	RING		0  to 15
1020771fe6b9SJerome Glisse 	 *	INDIRECT1	16 to 79
1021771fe6b9SJerome Glisse 	 *	INDIRECT2	80 to 95
1022771fe6b9SJerome Glisse 	 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1023771fe6b9SJerome Glisse 	 *    indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
1024771fe6b9SJerome Glisse 	 *    indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1025771fe6b9SJerome Glisse 	 * Idea being that most of the gpu cmd will be through indirect1 buffer
1026771fe6b9SJerome Glisse 	 * so it gets the bigger cache.
1027771fe6b9SJerome Glisse 	 */
1028771fe6b9SJerome Glisse 	indirect2_start = 80;
1029771fe6b9SJerome Glisse 	indirect1_start = 16;
1030771fe6b9SJerome Glisse 	/* cp setup */
1031771fe6b9SJerome Glisse 	WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
1032d6f28938SAlex Deucher 	tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
1033771fe6b9SJerome Glisse 	       REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
1034771fe6b9SJerome Glisse 	       REG_SET(RADEON_MAX_FETCH, max_fetch) |
1035771fe6b9SJerome Glisse 	       RADEON_RB_NO_UPDATE);
1036d6f28938SAlex Deucher #ifdef __BIG_ENDIAN
1037d6f28938SAlex Deucher 	tmp |= RADEON_BUF_SWAP_32BIT;
1038d6f28938SAlex Deucher #endif
1039d6f28938SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp);
1040d6f28938SAlex Deucher 
1041771fe6b9SJerome Glisse 	/* Set ring address */
1042771fe6b9SJerome Glisse 	DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
1043771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
1044771fe6b9SJerome Glisse 	/* Force read & write ptr to 0 */
1045771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
1046771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
1047771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, 0);
1048771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
1049771fe6b9SJerome Glisse 	udelay(10);
1050771fe6b9SJerome Glisse 	rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
1051771fe6b9SJerome Glisse 	rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
10529e5786bdSDave Airlie 	/* protect against crazy HW on resume */
10539e5786bdSDave Airlie 	rdev->cp.wptr &= rdev->cp.ptr_mask;
1054771fe6b9SJerome Glisse 	/* Set cp mode to bus mastering & enable cp*/
1055771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE,
1056771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
1057771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT1_START, indirect1_start));
1058771fe6b9SJerome Glisse 	WREG32(0x718, 0);
1059771fe6b9SJerome Glisse 	WREG32(0x744, 0x00004D4D);
1060771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
1061771fe6b9SJerome Glisse 	radeon_ring_start(rdev);
1062771fe6b9SJerome Glisse 	r = radeon_ring_test(rdev);
1063771fe6b9SJerome Glisse 	if (r) {
1064771fe6b9SJerome Glisse 		DRM_ERROR("radeon: cp isn't working (%d).\n", r);
1065771fe6b9SJerome Glisse 		return r;
1066771fe6b9SJerome Glisse 	}
1067771fe6b9SJerome Glisse 	rdev->cp.ready = true;
1068771fe6b9SJerome Glisse 	return 0;
1069771fe6b9SJerome Glisse }
1070771fe6b9SJerome Glisse 
1071771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev)
1072771fe6b9SJerome Glisse {
107345600232SJerome Glisse 	if (r100_cp_wait_for_idle(rdev)) {
107445600232SJerome Glisse 		DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
107545600232SJerome Glisse 	}
1076771fe6b9SJerome Glisse 	/* Disable ring */
1077a18d7ea1SJerome Glisse 	r100_cp_disable(rdev);
1078771fe6b9SJerome Glisse 	radeon_ring_fini(rdev);
1079771fe6b9SJerome Glisse 	DRM_INFO("radeon: cp finalized\n");
1080771fe6b9SJerome Glisse }
1081771fe6b9SJerome Glisse 
1082771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev)
1083771fe6b9SJerome Glisse {
1084771fe6b9SJerome Glisse 	/* Disable ring */
1085771fe6b9SJerome Glisse 	rdev->cp.ready = false;
1086771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE, 0);
1087771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
1088771fe6b9SJerome Glisse 	if (r100_gui_wait_for_idle(rdev)) {
1089771fe6b9SJerome Glisse 		printk(KERN_WARNING "Failed to wait GUI idle while "
1090771fe6b9SJerome Glisse 		       "programming pipes. Bad things might happen.\n");
1091771fe6b9SJerome Glisse 	}
1092771fe6b9SJerome Glisse }
1093771fe6b9SJerome Glisse 
10943ce0a23dSJerome Glisse void r100_cp_commit(struct radeon_device *rdev)
10953ce0a23dSJerome Glisse {
10963ce0a23dSJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
10973ce0a23dSJerome Glisse 	(void)RREG32(RADEON_CP_RB_WPTR);
10983ce0a23dSJerome Glisse }
10993ce0a23dSJerome Glisse 
1100771fe6b9SJerome Glisse 
1101771fe6b9SJerome Glisse /*
1102771fe6b9SJerome Glisse  * CS functions
1103771fe6b9SJerome Glisse  */
1104771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1105771fe6b9SJerome Glisse 			  struct radeon_cs_packet *pkt,
1106068a117cSJerome Glisse 			  const unsigned *auth, unsigned n,
1107771fe6b9SJerome Glisse 			  radeon_packet0_check_t check)
1108771fe6b9SJerome Glisse {
1109771fe6b9SJerome Glisse 	unsigned reg;
1110771fe6b9SJerome Glisse 	unsigned i, j, m;
1111771fe6b9SJerome Glisse 	unsigned idx;
1112771fe6b9SJerome Glisse 	int r;
1113771fe6b9SJerome Glisse 
1114771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1115771fe6b9SJerome Glisse 	reg = pkt->reg;
1116068a117cSJerome Glisse 	/* Check that register fall into register range
1117068a117cSJerome Glisse 	 * determined by the number of entry (n) in the
1118068a117cSJerome Glisse 	 * safe register bitmap.
1119068a117cSJerome Glisse 	 */
1120771fe6b9SJerome Glisse 	if (pkt->one_reg_wr) {
1121771fe6b9SJerome Glisse 		if ((reg >> 7) > n) {
1122771fe6b9SJerome Glisse 			return -EINVAL;
1123771fe6b9SJerome Glisse 		}
1124771fe6b9SJerome Glisse 	} else {
1125771fe6b9SJerome Glisse 		if (((reg + (pkt->count << 2)) >> 7) > n) {
1126771fe6b9SJerome Glisse 			return -EINVAL;
1127771fe6b9SJerome Glisse 		}
1128771fe6b9SJerome Glisse 	}
1129771fe6b9SJerome Glisse 	for (i = 0; i <= pkt->count; i++, idx++) {
1130771fe6b9SJerome Glisse 		j = (reg >> 7);
1131771fe6b9SJerome Glisse 		m = 1 << ((reg >> 2) & 31);
1132771fe6b9SJerome Glisse 		if (auth[j] & m) {
1133771fe6b9SJerome Glisse 			r = check(p, pkt, idx, reg);
1134771fe6b9SJerome Glisse 			if (r) {
1135771fe6b9SJerome Glisse 				return r;
1136771fe6b9SJerome Glisse 			}
1137771fe6b9SJerome Glisse 		}
1138771fe6b9SJerome Glisse 		if (pkt->one_reg_wr) {
1139771fe6b9SJerome Glisse 			if (!(auth[j] & m)) {
1140771fe6b9SJerome Glisse 				break;
1141771fe6b9SJerome Glisse 			}
1142771fe6b9SJerome Glisse 		} else {
1143771fe6b9SJerome Glisse 			reg += 4;
1144771fe6b9SJerome Glisse 		}
1145771fe6b9SJerome Glisse 	}
1146771fe6b9SJerome Glisse 	return 0;
1147771fe6b9SJerome Glisse }
1148771fe6b9SJerome Glisse 
1149771fe6b9SJerome Glisse void r100_cs_dump_packet(struct radeon_cs_parser *p,
1150771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt)
1151771fe6b9SJerome Glisse {
1152771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1153771fe6b9SJerome Glisse 	unsigned i;
1154771fe6b9SJerome Glisse 	unsigned idx;
1155771fe6b9SJerome Glisse 
1156771fe6b9SJerome Glisse 	ib = p->ib->ptr;
1157771fe6b9SJerome Glisse 	idx = pkt->idx;
1158771fe6b9SJerome Glisse 	for (i = 0; i <= (pkt->count + 1); i++, idx++) {
1159771fe6b9SJerome Glisse 		DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
1160771fe6b9SJerome Glisse 	}
1161771fe6b9SJerome Glisse }
1162771fe6b9SJerome Glisse 
1163771fe6b9SJerome Glisse /**
1164771fe6b9SJerome Glisse  * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
1165771fe6b9SJerome Glisse  * @parser:	parser structure holding parsing context.
1166771fe6b9SJerome Glisse  * @pkt:	where to store packet informations
1167771fe6b9SJerome Glisse  *
1168771fe6b9SJerome Glisse  * Assume that chunk_ib_index is properly set. Will return -EINVAL
1169771fe6b9SJerome Glisse  * if packet is bigger than remaining ib size. or if packets is unknown.
1170771fe6b9SJerome Glisse  **/
1171771fe6b9SJerome Glisse int r100_cs_packet_parse(struct radeon_cs_parser *p,
1172771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt,
1173771fe6b9SJerome Glisse 			 unsigned idx)
1174771fe6b9SJerome Glisse {
1175771fe6b9SJerome Glisse 	struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
1176fa99239cSRoel Kluin 	uint32_t header;
1177771fe6b9SJerome Glisse 
1178771fe6b9SJerome Glisse 	if (idx >= ib_chunk->length_dw) {
1179771fe6b9SJerome Glisse 		DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
1180771fe6b9SJerome Glisse 			  idx, ib_chunk->length_dw);
1181771fe6b9SJerome Glisse 		return -EINVAL;
1182771fe6b9SJerome Glisse 	}
1183513bcb46SDave Airlie 	header = radeon_get_ib_value(p, idx);
1184771fe6b9SJerome Glisse 	pkt->idx = idx;
1185771fe6b9SJerome Glisse 	pkt->type = CP_PACKET_GET_TYPE(header);
1186771fe6b9SJerome Glisse 	pkt->count = CP_PACKET_GET_COUNT(header);
1187771fe6b9SJerome Glisse 	switch (pkt->type) {
1188771fe6b9SJerome Glisse 	case PACKET_TYPE0:
1189771fe6b9SJerome Glisse 		pkt->reg = CP_PACKET0_GET_REG(header);
1190771fe6b9SJerome Glisse 		pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
1191771fe6b9SJerome Glisse 		break;
1192771fe6b9SJerome Glisse 	case PACKET_TYPE3:
1193771fe6b9SJerome Glisse 		pkt->opcode = CP_PACKET3_GET_OPCODE(header);
1194771fe6b9SJerome Glisse 		break;
1195771fe6b9SJerome Glisse 	case PACKET_TYPE2:
1196771fe6b9SJerome Glisse 		pkt->count = -1;
1197771fe6b9SJerome Glisse 		break;
1198771fe6b9SJerome Glisse 	default:
1199771fe6b9SJerome Glisse 		DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
1200771fe6b9SJerome Glisse 		return -EINVAL;
1201771fe6b9SJerome Glisse 	}
1202771fe6b9SJerome Glisse 	if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
1203771fe6b9SJerome Glisse 		DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
1204771fe6b9SJerome Glisse 			  pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
1205771fe6b9SJerome Glisse 		return -EINVAL;
1206771fe6b9SJerome Glisse 	}
1207771fe6b9SJerome Glisse 	return 0;
1208771fe6b9SJerome Glisse }
1209771fe6b9SJerome Glisse 
1210771fe6b9SJerome Glisse /**
1211531369e6SDave Airlie  * r100_cs_packet_next_vline() - parse userspace VLINE packet
1212531369e6SDave Airlie  * @parser:		parser structure holding parsing context.
1213531369e6SDave Airlie  *
1214531369e6SDave Airlie  * Userspace sends a special sequence for VLINE waits.
1215531369e6SDave Airlie  * PACKET0 - VLINE_START_END + value
1216531369e6SDave Airlie  * PACKET0 - WAIT_UNTIL +_value
1217531369e6SDave Airlie  * RELOC (P3) - crtc_id in reloc.
1218531369e6SDave Airlie  *
1219531369e6SDave Airlie  * This function parses this and relocates the VLINE START END
1220531369e6SDave Airlie  * and WAIT UNTIL packets to the correct crtc.
1221531369e6SDave Airlie  * It also detects a switched off crtc and nulls out the
1222531369e6SDave Airlie  * wait in that case.
1223531369e6SDave Airlie  */
1224531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1225531369e6SDave Airlie {
1226531369e6SDave Airlie 	struct drm_mode_object *obj;
1227531369e6SDave Airlie 	struct drm_crtc *crtc;
1228531369e6SDave Airlie 	struct radeon_crtc *radeon_crtc;
1229531369e6SDave Airlie 	struct radeon_cs_packet p3reloc, waitreloc;
1230531369e6SDave Airlie 	int crtc_id;
1231531369e6SDave Airlie 	int r;
1232531369e6SDave Airlie 	uint32_t header, h_idx, reg;
1233513bcb46SDave Airlie 	volatile uint32_t *ib;
1234531369e6SDave Airlie 
1235513bcb46SDave Airlie 	ib = p->ib->ptr;
1236531369e6SDave Airlie 
1237531369e6SDave Airlie 	/* parse the wait until */
1238531369e6SDave Airlie 	r = r100_cs_packet_parse(p, &waitreloc, p->idx);
1239531369e6SDave Airlie 	if (r)
1240531369e6SDave Airlie 		return r;
1241531369e6SDave Airlie 
1242531369e6SDave Airlie 	/* check its a wait until and only 1 count */
1243531369e6SDave Airlie 	if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1244531369e6SDave Airlie 	    waitreloc.count != 0) {
1245531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until segment\n");
1246531369e6SDave Airlie 		r = -EINVAL;
1247531369e6SDave Airlie 		return r;
1248531369e6SDave Airlie 	}
1249531369e6SDave Airlie 
1250513bcb46SDave Airlie 	if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
1251531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until\n");
1252531369e6SDave Airlie 		r = -EINVAL;
1253531369e6SDave Airlie 		return r;
1254531369e6SDave Airlie 	}
1255531369e6SDave Airlie 
1256531369e6SDave Airlie 	/* jump over the NOP */
125790ebd065SAlex Deucher 	r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
1258531369e6SDave Airlie 	if (r)
1259531369e6SDave Airlie 		return r;
1260531369e6SDave Airlie 
1261531369e6SDave Airlie 	h_idx = p->idx - 2;
126290ebd065SAlex Deucher 	p->idx += waitreloc.count + 2;
126390ebd065SAlex Deucher 	p->idx += p3reloc.count + 2;
1264531369e6SDave Airlie 
1265513bcb46SDave Airlie 	header = radeon_get_ib_value(p, h_idx);
1266513bcb46SDave Airlie 	crtc_id = radeon_get_ib_value(p, h_idx + 5);
1267d4ac6a05SDave Airlie 	reg = CP_PACKET0_GET_REG(header);
1268531369e6SDave Airlie 	mutex_lock(&p->rdev->ddev->mode_config.mutex);
1269531369e6SDave Airlie 	obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1270531369e6SDave Airlie 	if (!obj) {
1271531369e6SDave Airlie 		DRM_ERROR("cannot find crtc %d\n", crtc_id);
1272531369e6SDave Airlie 		r = -EINVAL;
1273531369e6SDave Airlie 		goto out;
1274531369e6SDave Airlie 	}
1275531369e6SDave Airlie 	crtc = obj_to_crtc(obj);
1276531369e6SDave Airlie 	radeon_crtc = to_radeon_crtc(crtc);
1277531369e6SDave Airlie 	crtc_id = radeon_crtc->crtc_id;
1278531369e6SDave Airlie 
1279531369e6SDave Airlie 	if (!crtc->enabled) {
1280531369e6SDave Airlie 		/* if the CRTC isn't enabled - we need to nop out the wait until */
1281513bcb46SDave Airlie 		ib[h_idx + 2] = PACKET2(0);
1282513bcb46SDave Airlie 		ib[h_idx + 3] = PACKET2(0);
1283531369e6SDave Airlie 	} else if (crtc_id == 1) {
1284531369e6SDave Airlie 		switch (reg) {
1285531369e6SDave Airlie 		case AVIVO_D1MODE_VLINE_START_END:
128690ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1287531369e6SDave Airlie 			header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1288531369e6SDave Airlie 			break;
1289531369e6SDave Airlie 		case RADEON_CRTC_GUI_TRIG_VLINE:
129090ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1291531369e6SDave Airlie 			header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1292531369e6SDave Airlie 			break;
1293531369e6SDave Airlie 		default:
1294531369e6SDave Airlie 			DRM_ERROR("unknown crtc reloc\n");
1295531369e6SDave Airlie 			r = -EINVAL;
1296531369e6SDave Airlie 			goto out;
1297531369e6SDave Airlie 		}
1298513bcb46SDave Airlie 		ib[h_idx] = header;
1299513bcb46SDave Airlie 		ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
1300531369e6SDave Airlie 	}
1301531369e6SDave Airlie out:
1302531369e6SDave Airlie 	mutex_unlock(&p->rdev->ddev->mode_config.mutex);
1303531369e6SDave Airlie 	return r;
1304531369e6SDave Airlie }
1305531369e6SDave Airlie 
1306531369e6SDave Airlie /**
1307771fe6b9SJerome Glisse  * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
1308771fe6b9SJerome Glisse  * @parser:		parser structure holding parsing context.
1309771fe6b9SJerome Glisse  * @data:		pointer to relocation data
1310771fe6b9SJerome Glisse  * @offset_start:	starting offset
1311771fe6b9SJerome Glisse  * @offset_mask:	offset mask (to align start offset on)
1312771fe6b9SJerome Glisse  * @reloc:		reloc informations
1313771fe6b9SJerome Glisse  *
1314771fe6b9SJerome Glisse  * Check next packet is relocation packet3, do bo validation and compute
1315771fe6b9SJerome Glisse  * GPU offset using the provided start.
1316771fe6b9SJerome Glisse  **/
1317771fe6b9SJerome Glisse int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
1318771fe6b9SJerome Glisse 			      struct radeon_cs_reloc **cs_reloc)
1319771fe6b9SJerome Glisse {
1320771fe6b9SJerome Glisse 	struct radeon_cs_chunk *relocs_chunk;
1321771fe6b9SJerome Glisse 	struct radeon_cs_packet p3reloc;
1322771fe6b9SJerome Glisse 	unsigned idx;
1323771fe6b9SJerome Glisse 	int r;
1324771fe6b9SJerome Glisse 
1325771fe6b9SJerome Glisse 	if (p->chunk_relocs_idx == -1) {
1326771fe6b9SJerome Glisse 		DRM_ERROR("No relocation chunk !\n");
1327771fe6b9SJerome Glisse 		return -EINVAL;
1328771fe6b9SJerome Glisse 	}
1329771fe6b9SJerome Glisse 	*cs_reloc = NULL;
1330771fe6b9SJerome Glisse 	relocs_chunk = &p->chunks[p->chunk_relocs_idx];
1331771fe6b9SJerome Glisse 	r = r100_cs_packet_parse(p, &p3reloc, p->idx);
1332771fe6b9SJerome Glisse 	if (r) {
1333771fe6b9SJerome Glisse 		return r;
1334771fe6b9SJerome Glisse 	}
1335771fe6b9SJerome Glisse 	p->idx += p3reloc.count + 2;
1336771fe6b9SJerome Glisse 	if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1337771fe6b9SJerome Glisse 		DRM_ERROR("No packet3 for relocation for packet at %d.\n",
1338771fe6b9SJerome Glisse 			  p3reloc.idx);
1339771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1340771fe6b9SJerome Glisse 		return -EINVAL;
1341771fe6b9SJerome Glisse 	}
1342513bcb46SDave Airlie 	idx = radeon_get_ib_value(p, p3reloc.idx + 1);
1343771fe6b9SJerome Glisse 	if (idx >= relocs_chunk->length_dw) {
1344771fe6b9SJerome Glisse 		DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
1345771fe6b9SJerome Glisse 			  idx, relocs_chunk->length_dw);
1346771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1347771fe6b9SJerome Glisse 		return -EINVAL;
1348771fe6b9SJerome Glisse 	}
1349771fe6b9SJerome Glisse 	/* FIXME: we assume reloc size is 4 dwords */
1350771fe6b9SJerome Glisse 	*cs_reloc = p->relocs_ptr[(idx / 4)];
1351771fe6b9SJerome Glisse 	return 0;
1352771fe6b9SJerome Glisse }
1353771fe6b9SJerome Glisse 
1354551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt)
1355551ebd83SDave Airlie {
1356551ebd83SDave Airlie 	int vtx_size;
1357551ebd83SDave Airlie 	vtx_size = 2;
1358551ebd83SDave Airlie 	/* ordered according to bits in spec */
1359551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1360551ebd83SDave Airlie 		vtx_size++;
1361551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1362551ebd83SDave Airlie 		vtx_size += 3;
1363551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1364551ebd83SDave Airlie 		vtx_size++;
1365551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1366551ebd83SDave Airlie 		vtx_size++;
1367551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1368551ebd83SDave Airlie 		vtx_size += 3;
1369551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1370551ebd83SDave Airlie 		vtx_size++;
1371551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1372551ebd83SDave Airlie 		vtx_size++;
1373551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1374551ebd83SDave Airlie 		vtx_size += 2;
1375551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1376551ebd83SDave Airlie 		vtx_size += 2;
1377551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1378551ebd83SDave Airlie 		vtx_size++;
1379551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1380551ebd83SDave Airlie 		vtx_size += 2;
1381551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1382551ebd83SDave Airlie 		vtx_size++;
1383551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1384551ebd83SDave Airlie 		vtx_size += 2;
1385551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1386551ebd83SDave Airlie 		vtx_size++;
1387551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1388551ebd83SDave Airlie 		vtx_size++;
1389551ebd83SDave Airlie 	/* blend weight */
1390551ebd83SDave Airlie 	if (vtx_fmt & (0x7 << 15))
1391551ebd83SDave Airlie 		vtx_size += (vtx_fmt >> 15) & 0x7;
1392551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1393551ebd83SDave Airlie 		vtx_size += 3;
1394551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1395551ebd83SDave Airlie 		vtx_size += 2;
1396551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1397551ebd83SDave Airlie 		vtx_size++;
1398551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1399551ebd83SDave Airlie 		vtx_size++;
1400551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1401551ebd83SDave Airlie 		vtx_size++;
1402551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1403551ebd83SDave Airlie 		vtx_size++;
1404551ebd83SDave Airlie 	return vtx_size;
1405551ebd83SDave Airlie }
1406551ebd83SDave Airlie 
1407771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p,
1408551ebd83SDave Airlie 			      struct radeon_cs_packet *pkt,
1409551ebd83SDave Airlie 			      unsigned idx, unsigned reg)
1410771fe6b9SJerome Glisse {
1411771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1412551ebd83SDave Airlie 	struct r100_cs_track *track;
1413771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1414771fe6b9SJerome Glisse 	uint32_t tmp;
1415771fe6b9SJerome Glisse 	int r;
1416551ebd83SDave Airlie 	int i, face;
1417e024e110SDave Airlie 	u32 tile_flags = 0;
1418513bcb46SDave Airlie 	u32 idx_value;
1419771fe6b9SJerome Glisse 
1420771fe6b9SJerome Glisse 	ib = p->ib->ptr;
1421551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1422551ebd83SDave Airlie 
1423513bcb46SDave Airlie 	idx_value = radeon_get_ib_value(p, idx);
1424513bcb46SDave Airlie 
1425771fe6b9SJerome Glisse 	switch (reg) {
1426531369e6SDave Airlie 	case RADEON_CRTC_GUI_TRIG_VLINE:
1427531369e6SDave Airlie 		r = r100_cs_packet_parse_vline(p);
1428531369e6SDave Airlie 		if (r) {
1429531369e6SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1430531369e6SDave Airlie 				  idx, reg);
1431531369e6SDave Airlie 			r100_cs_dump_packet(p, pkt);
1432531369e6SDave Airlie 			return r;
1433531369e6SDave Airlie 		}
1434531369e6SDave Airlie 		break;
1435771fe6b9SJerome Glisse 		/* FIXME: only allow PACKET3 blit? easier to check for out of
1436771fe6b9SJerome Glisse 		 * range access */
1437771fe6b9SJerome Glisse 	case RADEON_DST_PITCH_OFFSET:
1438771fe6b9SJerome Glisse 	case RADEON_SRC_PITCH_OFFSET:
1439551ebd83SDave Airlie 		r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1440551ebd83SDave Airlie 		if (r)
1441551ebd83SDave Airlie 			return r;
1442551ebd83SDave Airlie 		break;
1443551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHOFFSET:
1444771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1445771fe6b9SJerome Glisse 		if (r) {
1446771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1447771fe6b9SJerome Glisse 				  idx, reg);
1448771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1449771fe6b9SJerome Glisse 			return r;
1450771fe6b9SJerome Glisse 		}
1451551ebd83SDave Airlie 		track->zb.robj = reloc->robj;
1452513bcb46SDave Airlie 		track->zb.offset = idx_value;
1453513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1454771fe6b9SJerome Glisse 		break;
1455771fe6b9SJerome Glisse 	case RADEON_RB3D_COLOROFFSET:
1456551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1457551ebd83SDave Airlie 		if (r) {
1458551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1459551ebd83SDave Airlie 				  idx, reg);
1460551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1461551ebd83SDave Airlie 			return r;
1462551ebd83SDave Airlie 		}
1463551ebd83SDave Airlie 		track->cb[0].robj = reloc->robj;
1464513bcb46SDave Airlie 		track->cb[0].offset = idx_value;
1465513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1466551ebd83SDave Airlie 		break;
1467771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_0:
1468771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_1:
1469771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_2:
1470551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1471771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1472771fe6b9SJerome Glisse 		if (r) {
1473771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1474771fe6b9SJerome Glisse 				  idx, reg);
1475771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1476771fe6b9SJerome Glisse 			return r;
1477771fe6b9SJerome Glisse 		}
1478513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1479551ebd83SDave Airlie 		track->textures[i].robj = reloc->robj;
1480771fe6b9SJerome Glisse 		break;
1481551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_0:
1482551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_1:
1483551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_2:
1484551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_3:
1485551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_4:
1486551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1487551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1488551ebd83SDave Airlie 		if (r) {
1489551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1490551ebd83SDave Airlie 				  idx, reg);
1491551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1492551ebd83SDave Airlie 			return r;
1493551ebd83SDave Airlie 		}
1494513bcb46SDave Airlie 		track->textures[0].cube_info[i].offset = idx_value;
1495513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1496551ebd83SDave Airlie 		track->textures[0].cube_info[i].robj = reloc->robj;
1497551ebd83SDave Airlie 		break;
1498551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_0:
1499551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_1:
1500551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_2:
1501551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_3:
1502551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_4:
1503551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1504551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1505551ebd83SDave Airlie 		if (r) {
1506551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1507551ebd83SDave Airlie 				  idx, reg);
1508551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1509551ebd83SDave Airlie 			return r;
1510551ebd83SDave Airlie 		}
1511513bcb46SDave Airlie 		track->textures[1].cube_info[i].offset = idx_value;
1512513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1513551ebd83SDave Airlie 		track->textures[1].cube_info[i].robj = reloc->robj;
1514551ebd83SDave Airlie 		break;
1515551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_0:
1516551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_1:
1517551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_2:
1518551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_3:
1519551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_4:
1520551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1521551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1522551ebd83SDave Airlie 		if (r) {
1523551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1524551ebd83SDave Airlie 				  idx, reg);
1525551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1526551ebd83SDave Airlie 			return r;
1527551ebd83SDave Airlie 		}
1528513bcb46SDave Airlie 		track->textures[2].cube_info[i].offset = idx_value;
1529513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1530551ebd83SDave Airlie 		track->textures[2].cube_info[i].robj = reloc->robj;
1531551ebd83SDave Airlie 		break;
1532551ebd83SDave Airlie 	case RADEON_RE_WIDTH_HEIGHT:
1533513bcb46SDave Airlie 		track->maxy = ((idx_value >> 16) & 0x7FF);
1534551ebd83SDave Airlie 		break;
1535e024e110SDave Airlie 	case RADEON_RB3D_COLORPITCH:
1536e024e110SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1537e024e110SDave Airlie 		if (r) {
1538e024e110SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1539e024e110SDave Airlie 				  idx, reg);
1540e024e110SDave Airlie 			r100_cs_dump_packet(p, pkt);
1541e024e110SDave Airlie 			return r;
1542e024e110SDave Airlie 		}
1543e024e110SDave Airlie 
1544e024e110SDave Airlie 		if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1545e024e110SDave Airlie 			tile_flags |= RADEON_COLOR_TILE_ENABLE;
1546e024e110SDave Airlie 		if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1547e024e110SDave Airlie 			tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
1548e024e110SDave Airlie 
1549513bcb46SDave Airlie 		tmp = idx_value & ~(0x7 << 16);
1550e024e110SDave Airlie 		tmp |= tile_flags;
1551e024e110SDave Airlie 		ib[idx] = tmp;
1552551ebd83SDave Airlie 
1553513bcb46SDave Airlie 		track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
1554551ebd83SDave Airlie 		break;
1555551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHPITCH:
1556513bcb46SDave Airlie 		track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
1557551ebd83SDave Airlie 		break;
1558551ebd83SDave Airlie 	case RADEON_RB3D_CNTL:
1559513bcb46SDave Airlie 		switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
1560551ebd83SDave Airlie 		case 7:
1561551ebd83SDave Airlie 		case 8:
1562551ebd83SDave Airlie 		case 9:
1563551ebd83SDave Airlie 		case 11:
1564551ebd83SDave Airlie 		case 12:
1565551ebd83SDave Airlie 			track->cb[0].cpp = 1;
1566551ebd83SDave Airlie 			break;
1567551ebd83SDave Airlie 		case 3:
1568551ebd83SDave Airlie 		case 4:
1569551ebd83SDave Airlie 		case 15:
1570551ebd83SDave Airlie 			track->cb[0].cpp = 2;
1571551ebd83SDave Airlie 			break;
1572551ebd83SDave Airlie 		case 6:
1573551ebd83SDave Airlie 			track->cb[0].cpp = 4;
1574551ebd83SDave Airlie 			break;
1575551ebd83SDave Airlie 		default:
1576551ebd83SDave Airlie 			DRM_ERROR("Invalid color buffer format (%d) !\n",
1577513bcb46SDave Airlie 				  ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
1578551ebd83SDave Airlie 			return -EINVAL;
1579551ebd83SDave Airlie 		}
1580513bcb46SDave Airlie 		track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
1581551ebd83SDave Airlie 		break;
1582551ebd83SDave Airlie 	case RADEON_RB3D_ZSTENCILCNTL:
1583513bcb46SDave Airlie 		switch (idx_value & 0xf) {
1584551ebd83SDave Airlie 		case 0:
1585551ebd83SDave Airlie 			track->zb.cpp = 2;
1586551ebd83SDave Airlie 			break;
1587551ebd83SDave Airlie 		case 2:
1588551ebd83SDave Airlie 		case 3:
1589551ebd83SDave Airlie 		case 4:
1590551ebd83SDave Airlie 		case 5:
1591551ebd83SDave Airlie 		case 9:
1592551ebd83SDave Airlie 		case 11:
1593551ebd83SDave Airlie 			track->zb.cpp = 4;
1594551ebd83SDave Airlie 			break;
1595551ebd83SDave Airlie 		default:
1596551ebd83SDave Airlie 			break;
1597551ebd83SDave Airlie 		}
1598e024e110SDave Airlie 		break;
159917782d99SDave Airlie 	case RADEON_RB3D_ZPASS_ADDR:
160017782d99SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
160117782d99SDave Airlie 		if (r) {
160217782d99SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
160317782d99SDave Airlie 				  idx, reg);
160417782d99SDave Airlie 			r100_cs_dump_packet(p, pkt);
160517782d99SDave Airlie 			return r;
160617782d99SDave Airlie 		}
1607513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
160817782d99SDave Airlie 		break;
1609551ebd83SDave Airlie 	case RADEON_PP_CNTL:
1610551ebd83SDave Airlie 		{
1611513bcb46SDave Airlie 			uint32_t temp = idx_value >> 4;
1612551ebd83SDave Airlie 			for (i = 0; i < track->num_texture; i++)
1613551ebd83SDave Airlie 				track->textures[i].enabled = !!(temp & (1 << i));
1614551ebd83SDave Airlie 		}
1615551ebd83SDave Airlie 		break;
1616551ebd83SDave Airlie 	case RADEON_SE_VF_CNTL:
1617513bcb46SDave Airlie 		track->vap_vf_cntl = idx_value;
1618551ebd83SDave Airlie 		break;
1619551ebd83SDave Airlie 	case RADEON_SE_VTX_FMT:
1620513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(idx_value);
1621551ebd83SDave Airlie 		break;
1622551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_0:
1623551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_1:
1624551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_2:
1625551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
1626513bcb46SDave Airlie 		track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1627513bcb46SDave Airlie 		track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
1628551ebd83SDave Airlie 		break;
1629551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_0:
1630551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_1:
1631551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_2:
1632551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
1633513bcb46SDave Airlie 		track->textures[i].pitch = idx_value + 32;
1634551ebd83SDave Airlie 		break;
1635551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_0:
1636551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_1:
1637551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_2:
1638551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFILTER_0) / 24;
1639513bcb46SDave Airlie 		track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
1640551ebd83SDave Airlie 						 >> RADEON_MAX_MIP_LEVEL_SHIFT);
1641513bcb46SDave Airlie 		tmp = (idx_value >> 23) & 0x7;
1642551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1643551ebd83SDave Airlie 			track->textures[i].roundup_w = false;
1644513bcb46SDave Airlie 		tmp = (idx_value >> 27) & 0x7;
1645551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1646551ebd83SDave Airlie 			track->textures[i].roundup_h = false;
1647551ebd83SDave Airlie 		break;
1648551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_0:
1649551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_1:
1650551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_2:
1651551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFORMAT_0) / 24;
1652513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
1653551ebd83SDave Airlie 			track->textures[i].use_pitch = 1;
1654551ebd83SDave Airlie 		} else {
1655551ebd83SDave Airlie 			track->textures[i].use_pitch = 0;
1656513bcb46SDave Airlie 			track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1657513bcb46SDave Airlie 			track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
1658551ebd83SDave Airlie 		}
1659513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
1660551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 2;
1661513bcb46SDave Airlie 		switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
1662551ebd83SDave Airlie 		case RADEON_TXFORMAT_I8:
1663551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB332:
1664551ebd83SDave Airlie 		case RADEON_TXFORMAT_Y8:
1665551ebd83SDave Airlie 			track->textures[i].cpp = 1;
1666551ebd83SDave Airlie 			break;
1667551ebd83SDave Airlie 		case RADEON_TXFORMAT_AI88:
1668551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB1555:
1669551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB565:
1670551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB4444:
1671551ebd83SDave Airlie 		case RADEON_TXFORMAT_VYUY422:
1672551ebd83SDave Airlie 		case RADEON_TXFORMAT_YVYU422:
1673551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW16:
1674551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDV655:
1675551ebd83SDave Airlie 		case RADEON_TXFORMAT_DUDV88:
1676551ebd83SDave Airlie 			track->textures[i].cpp = 2;
1677551ebd83SDave Airlie 			break;
1678551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB8888:
1679551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGBA8888:
1680551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW32:
1681551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDUV8888:
1682551ebd83SDave Airlie 			track->textures[i].cpp = 4;
1683551ebd83SDave Airlie 			break;
1684d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT1:
1685d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1686d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1687d785d78bSDave Airlie 			break;
1688d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT23:
1689d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT45:
1690d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1691d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1692d785d78bSDave Airlie 			break;
1693551ebd83SDave Airlie 		}
1694513bcb46SDave Airlie 		track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1695513bcb46SDave Airlie 		track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
1696551ebd83SDave Airlie 		break;
1697551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_0:
1698551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_1:
1699551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_2:
1700513bcb46SDave Airlie 		tmp = idx_value;
1701551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1702551ebd83SDave Airlie 		for (face = 0; face < 4; face++) {
1703551ebd83SDave Airlie 			track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1704551ebd83SDave Airlie 			track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1705551ebd83SDave Airlie 		}
1706551ebd83SDave Airlie 		break;
1707771fe6b9SJerome Glisse 	default:
1708551ebd83SDave Airlie 		printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1709551ebd83SDave Airlie 		       reg, idx);
1710551ebd83SDave Airlie 		return -EINVAL;
1711771fe6b9SJerome Glisse 	}
1712771fe6b9SJerome Glisse 	return 0;
1713771fe6b9SJerome Glisse }
1714771fe6b9SJerome Glisse 
1715068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1716068a117cSJerome Glisse 					 struct radeon_cs_packet *pkt,
17174c788679SJerome Glisse 					 struct radeon_bo *robj)
1718068a117cSJerome Glisse {
1719068a117cSJerome Glisse 	unsigned idx;
1720513bcb46SDave Airlie 	u32 value;
1721068a117cSJerome Glisse 	idx = pkt->idx + 1;
1722513bcb46SDave Airlie 	value = radeon_get_ib_value(p, idx + 2);
17234c788679SJerome Glisse 	if ((value + 1) > radeon_bo_size(robj)) {
1724068a117cSJerome Glisse 		DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1725068a117cSJerome Glisse 			  "(need %u have %lu) !\n",
1726513bcb46SDave Airlie 			  value + 1,
17274c788679SJerome Glisse 			  radeon_bo_size(robj));
1728068a117cSJerome Glisse 		return -EINVAL;
1729068a117cSJerome Glisse 	}
1730068a117cSJerome Glisse 	return 0;
1731068a117cSJerome Glisse }
1732068a117cSJerome Glisse 
1733771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p,
1734771fe6b9SJerome Glisse 			      struct radeon_cs_packet *pkt)
1735771fe6b9SJerome Glisse {
1736771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1737551ebd83SDave Airlie 	struct r100_cs_track *track;
1738771fe6b9SJerome Glisse 	unsigned idx;
1739771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1740771fe6b9SJerome Glisse 	int r;
1741771fe6b9SJerome Glisse 
1742771fe6b9SJerome Glisse 	ib = p->ib->ptr;
1743771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1744551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1745771fe6b9SJerome Glisse 	switch (pkt->opcode) {
1746771fe6b9SJerome Glisse 	case PACKET3_3D_LOAD_VBPNTR:
1747513bcb46SDave Airlie 		r = r100_packet3_load_vbpntr(p, pkt, idx);
1748513bcb46SDave Airlie 		if (r)
1749771fe6b9SJerome Glisse 			return r;
1750771fe6b9SJerome Glisse 		break;
1751771fe6b9SJerome Glisse 	case PACKET3_INDX_BUFFER:
1752771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1753771fe6b9SJerome Glisse 		if (r) {
1754771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1755771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1756771fe6b9SJerome Glisse 			return r;
1757771fe6b9SJerome Glisse 		}
1758513bcb46SDave Airlie 		ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
1759068a117cSJerome Glisse 		r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1760068a117cSJerome Glisse 		if (r) {
1761068a117cSJerome Glisse 			return r;
1762068a117cSJerome Glisse 		}
1763771fe6b9SJerome Glisse 		break;
1764771fe6b9SJerome Glisse 	case 0x23:
1765771fe6b9SJerome Glisse 		/* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
1766771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1767771fe6b9SJerome Glisse 		if (r) {
1768771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1769771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1770771fe6b9SJerome Glisse 			return r;
1771771fe6b9SJerome Glisse 		}
1772513bcb46SDave Airlie 		ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
1773551ebd83SDave Airlie 		track->num_arrays = 1;
1774513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
1775551ebd83SDave Airlie 
1776551ebd83SDave Airlie 		track->arrays[0].robj = reloc->robj;
1777551ebd83SDave Airlie 		track->arrays[0].esize = track->vtx_size;
1778551ebd83SDave Airlie 
1779513bcb46SDave Airlie 		track->max_indx = radeon_get_ib_value(p, idx+1);
1780551ebd83SDave Airlie 
1781513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
1782551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1783551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1784551ebd83SDave Airlie 		if (r)
1785551ebd83SDave Airlie 			return r;
1786771fe6b9SJerome Glisse 		break;
1787771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD:
1788513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
1789551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1790551ebd83SDave Airlie 			return -EINVAL;
1791551ebd83SDave Airlie 		}
1792cf57fc7aSAlex Deucher 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
1793513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1794551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1795551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1796551ebd83SDave Airlie 		if (r)
1797551ebd83SDave Airlie 			return r;
1798551ebd83SDave Airlie 		break;
1799771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1800771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD_2:
1801513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
1802551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1803551ebd83SDave Airlie 			return -EINVAL;
1804551ebd83SDave Airlie 		}
1805513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1806551ebd83SDave Airlie 		track->immd_dwords = pkt->count;
1807551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1808551ebd83SDave Airlie 		if (r)
1809551ebd83SDave Airlie 			return r;
1810551ebd83SDave Airlie 		break;
1811771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1812771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF_2:
1813513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1814551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1815551ebd83SDave Airlie 		if (r)
1816551ebd83SDave Airlie 			return r;
1817551ebd83SDave Airlie 		break;
1818771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
1819771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX_2:
1820513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1821551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1822551ebd83SDave Airlie 		if (r)
1823551ebd83SDave Airlie 			return r;
1824551ebd83SDave Airlie 		break;
1825771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
1826771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF:
1827513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1828551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1829551ebd83SDave Airlie 		if (r)
1830551ebd83SDave Airlie 			return r;
1831551ebd83SDave Airlie 		break;
1832771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
1833771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX:
1834513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1835551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1836551ebd83SDave Airlie 		if (r)
1837551ebd83SDave Airlie 			return r;
1838551ebd83SDave Airlie 		break;
1839771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
1840771fe6b9SJerome Glisse 	case PACKET3_NOP:
1841771fe6b9SJerome Glisse 		break;
1842771fe6b9SJerome Glisse 	default:
1843771fe6b9SJerome Glisse 		DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
1844771fe6b9SJerome Glisse 		return -EINVAL;
1845771fe6b9SJerome Glisse 	}
1846771fe6b9SJerome Glisse 	return 0;
1847771fe6b9SJerome Glisse }
1848771fe6b9SJerome Glisse 
1849771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p)
1850771fe6b9SJerome Glisse {
1851771fe6b9SJerome Glisse 	struct radeon_cs_packet pkt;
18529f022ddfSJerome Glisse 	struct r100_cs_track *track;
1853771fe6b9SJerome Glisse 	int r;
1854771fe6b9SJerome Glisse 
18559f022ddfSJerome Glisse 	track = kzalloc(sizeof(*track), GFP_KERNEL);
18569f022ddfSJerome Glisse 	r100_cs_track_clear(p->rdev, track);
18579f022ddfSJerome Glisse 	p->track = track;
1858771fe6b9SJerome Glisse 	do {
1859771fe6b9SJerome Glisse 		r = r100_cs_packet_parse(p, &pkt, p->idx);
1860771fe6b9SJerome Glisse 		if (r) {
1861771fe6b9SJerome Glisse 			return r;
1862771fe6b9SJerome Glisse 		}
1863771fe6b9SJerome Glisse 		p->idx += pkt.count + 2;
1864771fe6b9SJerome Glisse 		switch (pkt.type) {
1865771fe6b9SJerome Glisse 			case PACKET_TYPE0:
1866551ebd83SDave Airlie 				if (p->rdev->family >= CHIP_R200)
1867551ebd83SDave Airlie 					r = r100_cs_parse_packet0(p, &pkt,
1868551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm,
1869551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm_size,
1870551ebd83SDave Airlie 								  &r200_packet0_check);
1871551ebd83SDave Airlie 				else
1872551ebd83SDave Airlie 					r = r100_cs_parse_packet0(p, &pkt,
1873551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm,
1874551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm_size,
1875551ebd83SDave Airlie 								  &r100_packet0_check);
1876771fe6b9SJerome Glisse 				break;
1877771fe6b9SJerome Glisse 			case PACKET_TYPE2:
1878771fe6b9SJerome Glisse 				break;
1879771fe6b9SJerome Glisse 			case PACKET_TYPE3:
1880771fe6b9SJerome Glisse 				r = r100_packet3_check(p, &pkt);
1881771fe6b9SJerome Glisse 				break;
1882771fe6b9SJerome Glisse 			default:
1883771fe6b9SJerome Glisse 				DRM_ERROR("Unknown packet type %d !\n",
1884771fe6b9SJerome Glisse 					  pkt.type);
1885771fe6b9SJerome Glisse 				return -EINVAL;
1886771fe6b9SJerome Glisse 		}
1887771fe6b9SJerome Glisse 		if (r) {
1888771fe6b9SJerome Glisse 			return r;
1889771fe6b9SJerome Glisse 		}
1890771fe6b9SJerome Glisse 	} while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
1891771fe6b9SJerome Glisse 	return 0;
1892771fe6b9SJerome Glisse }
1893771fe6b9SJerome Glisse 
1894771fe6b9SJerome Glisse 
1895771fe6b9SJerome Glisse /*
1896771fe6b9SJerome Glisse  * Global GPU functions
1897771fe6b9SJerome Glisse  */
1898771fe6b9SJerome Glisse void r100_errata(struct radeon_device *rdev)
1899771fe6b9SJerome Glisse {
1900771fe6b9SJerome Glisse 	rdev->pll_errata = 0;
1901771fe6b9SJerome Glisse 
1902771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
1903771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
1904771fe6b9SJerome Glisse 	}
1905771fe6b9SJerome Glisse 
1906771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV100 ||
1907771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS100 ||
1908771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS200) {
1909771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
1910771fe6b9SJerome Glisse 	}
1911771fe6b9SJerome Glisse }
1912771fe6b9SJerome Glisse 
1913771fe6b9SJerome Glisse /* Wait for vertical sync on primary CRTC */
1914771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
1915771fe6b9SJerome Glisse {
1916771fe6b9SJerome Glisse 	uint32_t crtc_gen_cntl, tmp;
1917771fe6b9SJerome Glisse 	int i;
1918771fe6b9SJerome Glisse 
1919771fe6b9SJerome Glisse 	crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
1920771fe6b9SJerome Glisse 	if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
1921771fe6b9SJerome Glisse 	    !(crtc_gen_cntl & RADEON_CRTC_EN)) {
1922771fe6b9SJerome Glisse 		return;
1923771fe6b9SJerome Glisse 	}
1924771fe6b9SJerome Glisse 	/* Clear the CRTC_VBLANK_SAVE bit */
1925771fe6b9SJerome Glisse 	WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
1926771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1927771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CRTC_STATUS);
1928771fe6b9SJerome Glisse 		if (tmp & RADEON_CRTC_VBLANK_SAVE) {
1929771fe6b9SJerome Glisse 			return;
1930771fe6b9SJerome Glisse 		}
1931771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1932771fe6b9SJerome Glisse 	}
1933771fe6b9SJerome Glisse }
1934771fe6b9SJerome Glisse 
1935771fe6b9SJerome Glisse /* Wait for vertical sync on secondary CRTC */
1936771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
1937771fe6b9SJerome Glisse {
1938771fe6b9SJerome Glisse 	uint32_t crtc2_gen_cntl, tmp;
1939771fe6b9SJerome Glisse 	int i;
1940771fe6b9SJerome Glisse 
1941771fe6b9SJerome Glisse 	crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
1942771fe6b9SJerome Glisse 	if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
1943771fe6b9SJerome Glisse 	    !(crtc2_gen_cntl & RADEON_CRTC2_EN))
1944771fe6b9SJerome Glisse 		return;
1945771fe6b9SJerome Glisse 
1946771fe6b9SJerome Glisse 	/* Clear the CRTC_VBLANK_SAVE bit */
1947771fe6b9SJerome Glisse 	WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
1948771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1949771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CRTC2_STATUS);
1950771fe6b9SJerome Glisse 		if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
1951771fe6b9SJerome Glisse 			return;
1952771fe6b9SJerome Glisse 		}
1953771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1954771fe6b9SJerome Glisse 	}
1955771fe6b9SJerome Glisse }
1956771fe6b9SJerome Glisse 
1957771fe6b9SJerome Glisse int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
1958771fe6b9SJerome Glisse {
1959771fe6b9SJerome Glisse 	unsigned i;
1960771fe6b9SJerome Glisse 	uint32_t tmp;
1961771fe6b9SJerome Glisse 
1962771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1963771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
1964771fe6b9SJerome Glisse 		if (tmp >= n) {
1965771fe6b9SJerome Glisse 			return 0;
1966771fe6b9SJerome Glisse 		}
1967771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1968771fe6b9SJerome Glisse 	}
1969771fe6b9SJerome Glisse 	return -1;
1970771fe6b9SJerome Glisse }
1971771fe6b9SJerome Glisse 
1972771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev)
1973771fe6b9SJerome Glisse {
1974771fe6b9SJerome Glisse 	unsigned i;
1975771fe6b9SJerome Glisse 	uint32_t tmp;
1976771fe6b9SJerome Glisse 
1977771fe6b9SJerome Glisse 	if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
1978771fe6b9SJerome Glisse 		printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
1979771fe6b9SJerome Glisse 		       " Bad things might happen.\n");
1980771fe6b9SJerome Glisse 	}
1981771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1982771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS);
19834612dc97SAlex Deucher 		if (!(tmp & RADEON_RBBM_ACTIVE)) {
1984771fe6b9SJerome Glisse 			return 0;
1985771fe6b9SJerome Glisse 		}
1986771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1987771fe6b9SJerome Glisse 	}
1988771fe6b9SJerome Glisse 	return -1;
1989771fe6b9SJerome Glisse }
1990771fe6b9SJerome Glisse 
1991771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev)
1992771fe6b9SJerome Glisse {
1993771fe6b9SJerome Glisse 	unsigned i;
1994771fe6b9SJerome Glisse 	uint32_t tmp;
1995771fe6b9SJerome Glisse 
1996771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1997771fe6b9SJerome Glisse 		/* read MC_STATUS */
19984612dc97SAlex Deucher 		tmp = RREG32(RADEON_MC_STATUS);
19994612dc97SAlex Deucher 		if (tmp & RADEON_MC_IDLE) {
2000771fe6b9SJerome Glisse 			return 0;
2001771fe6b9SJerome Glisse 		}
2002771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2003771fe6b9SJerome Glisse 	}
2004771fe6b9SJerome Glisse 	return -1;
2005771fe6b9SJerome Glisse }
2006771fe6b9SJerome Glisse 
2007225758d8SJerome Glisse void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
2008771fe6b9SJerome Glisse {
2009225758d8SJerome Glisse 	lockup->last_cp_rptr = cp->rptr;
2010225758d8SJerome Glisse 	lockup->last_jiffies = jiffies;
2011771fe6b9SJerome Glisse }
2012771fe6b9SJerome Glisse 
2013225758d8SJerome Glisse /**
2014225758d8SJerome Glisse  * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
2015225758d8SJerome Glisse  * @rdev:	radeon device structure
2016225758d8SJerome Glisse  * @lockup:	r100_gpu_lockup structure holding CP lockup tracking informations
2017225758d8SJerome Glisse  * @cp:		radeon_cp structure holding CP information
2018225758d8SJerome Glisse  *
2019225758d8SJerome Glisse  * We don't need to initialize the lockup tracking information as we will either
2020225758d8SJerome Glisse  * have CP rptr to a different value of jiffies wrap around which will force
2021225758d8SJerome Glisse  * initialization of the lockup tracking informations.
2022225758d8SJerome Glisse  *
2023225758d8SJerome Glisse  * A possible false positivie is if we get call after while and last_cp_rptr ==
2024225758d8SJerome Glisse  * the current CP rptr, even if it's unlikely it might happen. To avoid this
2025225758d8SJerome Glisse  * if the elapsed time since last call is bigger than 2 second than we return
2026225758d8SJerome Glisse  * false and update the tracking information. Due to this the caller must call
2027225758d8SJerome Glisse  * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
2028225758d8SJerome Glisse  * the fencing code should be cautious about that.
2029225758d8SJerome Glisse  *
2030225758d8SJerome Glisse  * Caller should write to the ring to force CP to do something so we don't get
2031225758d8SJerome Glisse  * false positive when CP is just gived nothing to do.
2032225758d8SJerome Glisse  *
2033225758d8SJerome Glisse  **/
2034225758d8SJerome Glisse bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
2035771fe6b9SJerome Glisse {
2036225758d8SJerome Glisse 	unsigned long cjiffies, elapsed;
2037771fe6b9SJerome Glisse 
2038225758d8SJerome Glisse 	cjiffies = jiffies;
2039225758d8SJerome Glisse 	if (!time_after(cjiffies, lockup->last_jiffies)) {
2040225758d8SJerome Glisse 		/* likely a wrap around */
2041225758d8SJerome Glisse 		lockup->last_cp_rptr = cp->rptr;
2042225758d8SJerome Glisse 		lockup->last_jiffies = jiffies;
2043225758d8SJerome Glisse 		return false;
2044225758d8SJerome Glisse 	}
2045225758d8SJerome Glisse 	if (cp->rptr != lockup->last_cp_rptr) {
2046225758d8SJerome Glisse 		/* CP is still working no lockup */
2047225758d8SJerome Glisse 		lockup->last_cp_rptr = cp->rptr;
2048225758d8SJerome Glisse 		lockup->last_jiffies = jiffies;
2049225758d8SJerome Glisse 		return false;
2050225758d8SJerome Glisse 	}
2051225758d8SJerome Glisse 	elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
2052225758d8SJerome Glisse 	if (elapsed >= 3000) {
2053225758d8SJerome Glisse 		/* very likely the improbable case where current
2054225758d8SJerome Glisse 		 * rptr is equal to last recorded, a while ago, rptr
2055225758d8SJerome Glisse 		 * this is more likely a false positive update tracking
2056225758d8SJerome Glisse 		 * information which should force us to be recall at
2057225758d8SJerome Glisse 		 * latter point
2058225758d8SJerome Glisse 		 */
2059225758d8SJerome Glisse 		lockup->last_cp_rptr = cp->rptr;
2060225758d8SJerome Glisse 		lockup->last_jiffies = jiffies;
2061225758d8SJerome Glisse 		return false;
2062225758d8SJerome Glisse 	}
2063225758d8SJerome Glisse 	if (elapsed >= 1000) {
2064225758d8SJerome Glisse 		dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
2065225758d8SJerome Glisse 		return true;
2066225758d8SJerome Glisse 	}
2067225758d8SJerome Glisse 	/* give a chance to the GPU ... */
2068225758d8SJerome Glisse 	return false;
2069771fe6b9SJerome Glisse }
2070771fe6b9SJerome Glisse 
2071225758d8SJerome Glisse bool r100_gpu_is_lockup(struct radeon_device *rdev)
2072771fe6b9SJerome Glisse {
2073225758d8SJerome Glisse 	u32 rbbm_status;
2074225758d8SJerome Glisse 	int r;
2075771fe6b9SJerome Glisse 
2076225758d8SJerome Glisse 	rbbm_status = RREG32(R_000E40_RBBM_STATUS);
2077225758d8SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
2078225758d8SJerome Glisse 		r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
2079225758d8SJerome Glisse 		return false;
2080225758d8SJerome Glisse 	}
2081225758d8SJerome Glisse 	/* force CP activities */
2082225758d8SJerome Glisse 	r = radeon_ring_lock(rdev, 2);
2083225758d8SJerome Glisse 	if (!r) {
2084225758d8SJerome Glisse 		/* PACKET2 NOP */
2085225758d8SJerome Glisse 		radeon_ring_write(rdev, 0x80000000);
2086225758d8SJerome Glisse 		radeon_ring_write(rdev, 0x80000000);
2087225758d8SJerome Glisse 		radeon_ring_unlock_commit(rdev);
2088225758d8SJerome Glisse 	}
2089225758d8SJerome Glisse 	rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
2090225758d8SJerome Glisse 	return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
2091225758d8SJerome Glisse }
2092225758d8SJerome Glisse 
209390aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev)
209490aca4d2SJerome Glisse {
209590aca4d2SJerome Glisse 	u32 tmp;
209690aca4d2SJerome Glisse 
209790aca4d2SJerome Glisse 	/* disable bus mastering */
209890aca4d2SJerome Glisse 	tmp = RREG32(R_000030_BUS_CNTL);
209990aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
2100771fe6b9SJerome Glisse 	mdelay(1);
210190aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
210290aca4d2SJerome Glisse 	mdelay(1);
210390aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
210490aca4d2SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
210590aca4d2SJerome Glisse 	mdelay(1);
210690aca4d2SJerome Glisse 	pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
210790aca4d2SJerome Glisse 	pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
210890aca4d2SJerome Glisse 	mdelay(1);
210990aca4d2SJerome Glisse }
211090aca4d2SJerome Glisse 
2111a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev)
2112771fe6b9SJerome Glisse {
211390aca4d2SJerome Glisse 	struct r100_mc_save save;
211490aca4d2SJerome Glisse 	u32 status, tmp;
2115771fe6b9SJerome Glisse 
211690aca4d2SJerome Glisse 	r100_mc_stop(rdev, &save);
211790aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
211890aca4d2SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(status)) {
2119771fe6b9SJerome Glisse 		return 0;
2120771fe6b9SJerome Glisse 	}
212190aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
212290aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
212390aca4d2SJerome Glisse 	/* stop CP */
212490aca4d2SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
212590aca4d2SJerome Glisse 	tmp = RREG32(RADEON_CP_RB_CNTL);
212690aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
212790aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
212890aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, 0);
212990aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
213090aca4d2SJerome Glisse 	/* save PCI state */
213190aca4d2SJerome Glisse 	pci_save_state(rdev->pdev);
213290aca4d2SJerome Glisse 	/* disable bus mastering */
213390aca4d2SJerome Glisse 	r100_bm_disable(rdev);
213490aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
213590aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RE(1) |
213690aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_PP(1) |
213790aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RB(1));
213890aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
213990aca4d2SJerome Glisse 	mdelay(500);
214090aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
214190aca4d2SJerome Glisse 	mdelay(1);
214290aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
214390aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2144771fe6b9SJerome Glisse 	/* reset CP */
214590aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
214690aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
214790aca4d2SJerome Glisse 	mdelay(500);
214890aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
214990aca4d2SJerome Glisse 	mdelay(1);
215090aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
215190aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
215290aca4d2SJerome Glisse 	/* restore PCI & busmastering */
215390aca4d2SJerome Glisse 	pci_restore_state(rdev->pdev);
215490aca4d2SJerome Glisse 	r100_enable_bm(rdev);
2155771fe6b9SJerome Glisse 	/* Check if GPU is idle */
215690aca4d2SJerome Glisse 	if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
215790aca4d2SJerome Glisse 		G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
215890aca4d2SJerome Glisse 		dev_err(rdev->dev, "failed to reset GPU\n");
215990aca4d2SJerome Glisse 		rdev->gpu_lockup = true;
2160771fe6b9SJerome Glisse 		return -1;
2161771fe6b9SJerome Glisse 	}
216290aca4d2SJerome Glisse 	r100_mc_resume(rdev, &save);
216390aca4d2SJerome Glisse 	dev_info(rdev->dev, "GPU reset succeed\n");
2164771fe6b9SJerome Glisse 	return 0;
2165771fe6b9SJerome Glisse }
2166771fe6b9SJerome Glisse 
216792cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev)
216892cde00cSAlex Deucher {
21692739d49cSAlex Deucher 	struct drm_device *dev = rdev->ddev;
21702739d49cSAlex Deucher 	bool force_dac2 = false;
2171d668046cSDave Airlie 	u32 tmp;
21722739d49cSAlex Deucher 
217392cde00cSAlex Deucher 	/* set these so they don't interfere with anything */
217492cde00cSAlex Deucher 	WREG32(RADEON_OV0_SCALE_CNTL, 0);
217592cde00cSAlex Deucher 	WREG32(RADEON_SUBPIC_CNTL, 0);
217692cde00cSAlex Deucher 	WREG32(RADEON_VIPH_CONTROL, 0);
217792cde00cSAlex Deucher 	WREG32(RADEON_I2C_CNTL_1, 0);
217892cde00cSAlex Deucher 	WREG32(RADEON_DVI_I2C_CNTL_1, 0);
217992cde00cSAlex Deucher 	WREG32(RADEON_CAP0_TRIG_CNTL, 0);
218092cde00cSAlex Deucher 	WREG32(RADEON_CAP1_TRIG_CNTL, 0);
21812739d49cSAlex Deucher 
21822739d49cSAlex Deucher 	/* always set up dac2 on rn50 and some rv100 as lots
21832739d49cSAlex Deucher 	 * of servers seem to wire it up to a VGA port but
21842739d49cSAlex Deucher 	 * don't report it in the bios connector
21852739d49cSAlex Deucher 	 * table.
21862739d49cSAlex Deucher 	 */
21872739d49cSAlex Deucher 	switch (dev->pdev->device) {
21882739d49cSAlex Deucher 		/* RN50 */
21892739d49cSAlex Deucher 	case 0x515e:
21902739d49cSAlex Deucher 	case 0x5969:
21912739d49cSAlex Deucher 		force_dac2 = true;
21922739d49cSAlex Deucher 		break;
21932739d49cSAlex Deucher 		/* RV100*/
21942739d49cSAlex Deucher 	case 0x5159:
21952739d49cSAlex Deucher 	case 0x515a:
21962739d49cSAlex Deucher 		/* DELL triple head servers */
21972739d49cSAlex Deucher 		if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
21982739d49cSAlex Deucher 		    ((dev->pdev->subsystem_device == 0x016c) ||
21992739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016d) ||
22002739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016e) ||
22012739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016f) ||
22022739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0170) ||
22032739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017d) ||
22042739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017e) ||
22052739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0183) ||
22062739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x018a) ||
22072739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x019a)))
22082739d49cSAlex Deucher 			force_dac2 = true;
22092739d49cSAlex Deucher 		break;
22102739d49cSAlex Deucher 	}
22112739d49cSAlex Deucher 
22122739d49cSAlex Deucher 	if (force_dac2) {
22132739d49cSAlex Deucher 		u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
22142739d49cSAlex Deucher 		u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
22152739d49cSAlex Deucher 		u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
22162739d49cSAlex Deucher 
22172739d49cSAlex Deucher 		/* For CRT on DAC2, don't turn it on if BIOS didn't
22182739d49cSAlex Deucher 		   enable it, even it's detected.
22192739d49cSAlex Deucher 		*/
22202739d49cSAlex Deucher 
22212739d49cSAlex Deucher 		/* force it to crtc0 */
22222739d49cSAlex Deucher 		dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
22232739d49cSAlex Deucher 		dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
22242739d49cSAlex Deucher 		disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
22252739d49cSAlex Deucher 
22262739d49cSAlex Deucher 		/* set up the TV DAC */
22272739d49cSAlex Deucher 		tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
22282739d49cSAlex Deucher 				 RADEON_TV_DAC_STD_MASK |
22292739d49cSAlex Deucher 				 RADEON_TV_DAC_RDACPD |
22302739d49cSAlex Deucher 				 RADEON_TV_DAC_GDACPD |
22312739d49cSAlex Deucher 				 RADEON_TV_DAC_BDACPD |
22322739d49cSAlex Deucher 				 RADEON_TV_DAC_BGADJ_MASK |
22332739d49cSAlex Deucher 				 RADEON_TV_DAC_DACADJ_MASK);
22342739d49cSAlex Deucher 		tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
22352739d49cSAlex Deucher 				RADEON_TV_DAC_NHOLD |
22362739d49cSAlex Deucher 				RADEON_TV_DAC_STD_PS2 |
22372739d49cSAlex Deucher 				(0x58 << 16));
22382739d49cSAlex Deucher 
22392739d49cSAlex Deucher 		WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
22402739d49cSAlex Deucher 		WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
22412739d49cSAlex Deucher 		WREG32(RADEON_DAC_CNTL2, dac2_cntl);
22422739d49cSAlex Deucher 	}
2243d668046cSDave Airlie 
2244d668046cSDave Airlie 	/* switch PM block to ACPI mode */
2245d668046cSDave Airlie 	tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2246d668046cSDave Airlie 	tmp &= ~RADEON_PM_MODE_SEL;
2247d668046cSDave Airlie 	WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2248d668046cSDave Airlie 
224992cde00cSAlex Deucher }
2250771fe6b9SJerome Glisse 
2251771fe6b9SJerome Glisse /*
2252771fe6b9SJerome Glisse  * VRAM info
2253771fe6b9SJerome Glisse  */
2254771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev)
2255771fe6b9SJerome Glisse {
2256771fe6b9SJerome Glisse 	uint32_t tmp;
2257771fe6b9SJerome Glisse 
2258771fe6b9SJerome Glisse 	rdev->mc.vram_is_ddr = false;
2259771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2260771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2261771fe6b9SJerome Glisse 	else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2262771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2263771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_RV100) ||
2264771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS100) ||
2265771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
2266771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2267771fe6b9SJerome Glisse 		if (tmp & RV100_HALF_MODE) {
2268771fe6b9SJerome Glisse 			rdev->mc.vram_width = 32;
2269771fe6b9SJerome Glisse 		} else {
2270771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2271771fe6b9SJerome Glisse 		}
2272771fe6b9SJerome Glisse 		if (rdev->flags & RADEON_SINGLE_CRTC) {
2273771fe6b9SJerome Glisse 			rdev->mc.vram_width /= 4;
2274771fe6b9SJerome Glisse 			rdev->mc.vram_is_ddr = true;
2275771fe6b9SJerome Glisse 		}
2276771fe6b9SJerome Glisse 	} else if (rdev->family <= CHIP_RV280) {
2277771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2278771fe6b9SJerome Glisse 		if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2279771fe6b9SJerome Glisse 			rdev->mc.vram_width = 128;
2280771fe6b9SJerome Glisse 		} else {
2281771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2282771fe6b9SJerome Glisse 		}
2283771fe6b9SJerome Glisse 	} else {
2284771fe6b9SJerome Glisse 		/* newer IGPs */
2285771fe6b9SJerome Glisse 		rdev->mc.vram_width = 128;
2286771fe6b9SJerome Glisse 	}
2287771fe6b9SJerome Glisse }
2288771fe6b9SJerome Glisse 
22892a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev)
2290771fe6b9SJerome Glisse {
22912a0f8918SDave Airlie 	u32 aper_size;
22922a0f8918SDave Airlie 	u8 byte;
22932a0f8918SDave Airlie 
22942a0f8918SDave Airlie 	aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
22952a0f8918SDave Airlie 
22962a0f8918SDave Airlie 	/* Set HDP_APER_CNTL only on cards that are known not to be broken,
22972a0f8918SDave Airlie 	 * that is has the 2nd generation multifunction PCI interface
22982a0f8918SDave Airlie 	 */
22992a0f8918SDave Airlie 	if (rdev->family == CHIP_RV280 ||
23002a0f8918SDave Airlie 	    rdev->family >= CHIP_RV350) {
23012a0f8918SDave Airlie 		WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
23022a0f8918SDave Airlie 		       ~RADEON_HDP_APER_CNTL);
23032a0f8918SDave Airlie 		DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
23042a0f8918SDave Airlie 		return aper_size * 2;
23052a0f8918SDave Airlie 	}
23062a0f8918SDave Airlie 
23072a0f8918SDave Airlie 	/* Older cards have all sorts of funny issues to deal with. First
23082a0f8918SDave Airlie 	 * check if it's a multifunction card by reading the PCI config
23092a0f8918SDave Airlie 	 * header type... Limit those to one aperture size
23102a0f8918SDave Airlie 	 */
23112a0f8918SDave Airlie 	pci_read_config_byte(rdev->pdev, 0xe, &byte);
23122a0f8918SDave Airlie 	if (byte & 0x80) {
23132a0f8918SDave Airlie 		DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
23142a0f8918SDave Airlie 		DRM_INFO("Limiting VRAM to one aperture\n");
23152a0f8918SDave Airlie 		return aper_size;
23162a0f8918SDave Airlie 	}
23172a0f8918SDave Airlie 
23182a0f8918SDave Airlie 	/* Single function older card. We read HDP_APER_CNTL to see how the BIOS
23192a0f8918SDave Airlie 	 * have set it up. We don't write this as it's broken on some ASICs but
23202a0f8918SDave Airlie 	 * we expect the BIOS to have done the right thing (might be too optimistic...)
23212a0f8918SDave Airlie 	 */
23222a0f8918SDave Airlie 	if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
23232a0f8918SDave Airlie 		return aper_size * 2;
23242a0f8918SDave Airlie 	return aper_size;
23252a0f8918SDave Airlie }
23262a0f8918SDave Airlie 
23272a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev)
23282a0f8918SDave Airlie {
23292a0f8918SDave Airlie 	u64 config_aper_size;
23302a0f8918SDave Airlie 
2331d594e46aSJerome Glisse 	/* work out accessible VRAM */
2332d594e46aSJerome Glisse 	rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
2333d594e46aSJerome Glisse 	rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
233451e5fcd3SJerome Glisse 	rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
233551e5fcd3SJerome Glisse 	/* FIXME we don't use the second aperture yet when we could use it */
233651e5fcd3SJerome Glisse 	if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
233751e5fcd3SJerome Glisse 		rdev->mc.visible_vram_size = rdev->mc.aper_size;
23382a0f8918SDave Airlie 	config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2339771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP) {
2340771fe6b9SJerome Glisse 		uint32_t tom;
2341771fe6b9SJerome Glisse 		/* read NB_TOM to get the amount of ram stolen for the GPU */
2342771fe6b9SJerome Glisse 		tom = RREG32(RADEON_NB_TOM);
23437a50f01aSDave Airlie 		rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
23447a50f01aSDave Airlie 		WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
23457a50f01aSDave Airlie 		rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2346771fe6b9SJerome Glisse 	} else {
23477a50f01aSDave Airlie 		rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
2348771fe6b9SJerome Glisse 		/* Some production boards of m6 will report 0
2349771fe6b9SJerome Glisse 		 * if it's 8 MB
2350771fe6b9SJerome Glisse 		 */
23517a50f01aSDave Airlie 		if (rdev->mc.real_vram_size == 0) {
23527a50f01aSDave Airlie 			rdev->mc.real_vram_size = 8192 * 1024;
23537a50f01aSDave Airlie 			WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2354771fe6b9SJerome Glisse 		}
23552a0f8918SDave Airlie 		/* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2356d594e46aSJerome Glisse 		 * Novell bug 204882 + along with lots of ubuntu ones
2357d594e46aSJerome Glisse 		 */
23587a50f01aSDave Airlie 		if (config_aper_size > rdev->mc.real_vram_size)
23597a50f01aSDave Airlie 			rdev->mc.mc_vram_size = config_aper_size;
23607a50f01aSDave Airlie 		else
23617a50f01aSDave Airlie 			rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2362771fe6b9SJerome Glisse 	}
2363d594e46aSJerome Glisse }
23642a0f8918SDave Airlie 
236528d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state)
236628d52043SDave Airlie {
236728d52043SDave Airlie 	uint32_t temp;
236828d52043SDave Airlie 
236928d52043SDave Airlie 	temp = RREG32(RADEON_CONFIG_CNTL);
237028d52043SDave Airlie 	if (state == false) {
237128d52043SDave Airlie 		temp &= ~(1<<8);
237228d52043SDave Airlie 		temp |= (1<<9);
237328d52043SDave Airlie 	} else {
237428d52043SDave Airlie 		temp &= ~(1<<9);
237528d52043SDave Airlie 	}
237628d52043SDave Airlie 	WREG32(RADEON_CONFIG_CNTL, temp);
237728d52043SDave Airlie }
237828d52043SDave Airlie 
2379d594e46aSJerome Glisse void r100_mc_init(struct radeon_device *rdev)
23802a0f8918SDave Airlie {
2381d594e46aSJerome Glisse 	u64 base;
23822a0f8918SDave Airlie 
2383d594e46aSJerome Glisse 	r100_vram_get_type(rdev);
23842a0f8918SDave Airlie 	r100_vram_init_sizes(rdev);
2385d594e46aSJerome Glisse 	base = rdev->mc.aper_base;
2386d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2387d594e46aSJerome Glisse 		base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2388d594e46aSJerome Glisse 	radeon_vram_location(rdev, &rdev->mc, base);
2389d594e46aSJerome Glisse 	if (!(rdev->flags & RADEON_IS_AGP))
2390d594e46aSJerome Glisse 		radeon_gtt_location(rdev, &rdev->mc);
2391f47299c5SAlex Deucher 	radeon_update_bandwidth_info(rdev);
2392771fe6b9SJerome Glisse }
2393771fe6b9SJerome Glisse 
2394771fe6b9SJerome Glisse 
2395771fe6b9SJerome Glisse /*
2396771fe6b9SJerome Glisse  * Indirect registers accessor
2397771fe6b9SJerome Glisse  */
2398771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev)
2399771fe6b9SJerome Glisse {
2400771fe6b9SJerome Glisse 	if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
2401771fe6b9SJerome Glisse 		return;
2402771fe6b9SJerome Glisse 	}
2403771fe6b9SJerome Glisse 	(void)RREG32(RADEON_CLOCK_CNTL_DATA);
2404771fe6b9SJerome Glisse 	(void)RREG32(RADEON_CRTC_GEN_CNTL);
2405771fe6b9SJerome Glisse }
2406771fe6b9SJerome Glisse 
2407771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev)
2408771fe6b9SJerome Glisse {
2409771fe6b9SJerome Glisse 	/* This workarounds is necessary on RV100, RS100 and RS200 chips
2410771fe6b9SJerome Glisse 	 * or the chip could hang on a subsequent access
2411771fe6b9SJerome Glisse 	 */
2412771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
2413771fe6b9SJerome Glisse 		udelay(5000);
2414771fe6b9SJerome Glisse 	}
2415771fe6b9SJerome Glisse 
2416771fe6b9SJerome Glisse 	/* This function is required to workaround a hardware bug in some (all?)
2417771fe6b9SJerome Glisse 	 * revisions of the R300.  This workaround should be called after every
2418771fe6b9SJerome Glisse 	 * CLOCK_CNTL_INDEX register access.  If not, register reads afterward
2419771fe6b9SJerome Glisse 	 * may not be correct.
2420771fe6b9SJerome Glisse 	 */
2421771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2422771fe6b9SJerome Glisse 		uint32_t save, tmp;
2423771fe6b9SJerome Glisse 
2424771fe6b9SJerome Glisse 		save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2425771fe6b9SJerome Glisse 		tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2426771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2427771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2428771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2429771fe6b9SJerome Glisse 	}
2430771fe6b9SJerome Glisse }
2431771fe6b9SJerome Glisse 
2432771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2433771fe6b9SJerome Glisse {
2434771fe6b9SJerome Glisse 	uint32_t data;
2435771fe6b9SJerome Glisse 
2436771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2437771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2438771fe6b9SJerome Glisse 	data = RREG32(RADEON_CLOCK_CNTL_DATA);
2439771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
2440771fe6b9SJerome Glisse 	return data;
2441771fe6b9SJerome Glisse }
2442771fe6b9SJerome Glisse 
2443771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2444771fe6b9SJerome Glisse {
2445771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2446771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2447771fe6b9SJerome Glisse 	WREG32(RADEON_CLOCK_CNTL_DATA, v);
2448771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
2449771fe6b9SJerome Glisse }
2450771fe6b9SJerome Glisse 
2451d4550907SJerome Glisse void r100_set_safe_registers(struct radeon_device *rdev)
2452068a117cSJerome Glisse {
2453551ebd83SDave Airlie 	if (ASIC_IS_RN50(rdev)) {
2454551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2455551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2456551ebd83SDave Airlie 	} else if (rdev->family < CHIP_R200) {
2457551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2458551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2459551ebd83SDave Airlie 	} else {
2460d4550907SJerome Glisse 		r200_set_safe_registers(rdev);
2461551ebd83SDave Airlie 	}
2462068a117cSJerome Glisse }
2463068a117cSJerome Glisse 
2464771fe6b9SJerome Glisse /*
2465771fe6b9SJerome Glisse  * Debugfs info
2466771fe6b9SJerome Glisse  */
2467771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2468771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2469771fe6b9SJerome Glisse {
2470771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2471771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2472771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2473771fe6b9SJerome Glisse 	uint32_t reg, value;
2474771fe6b9SJerome Glisse 	unsigned i;
2475771fe6b9SJerome Glisse 
2476771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2477771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2478771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2479771fe6b9SJerome Glisse 	for (i = 0; i < 64; i++) {
2480771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2481771fe6b9SJerome Glisse 		reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2482771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2483771fe6b9SJerome Glisse 		value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2484771fe6b9SJerome Glisse 		seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2485771fe6b9SJerome Glisse 	}
2486771fe6b9SJerome Glisse 	return 0;
2487771fe6b9SJerome Glisse }
2488771fe6b9SJerome Glisse 
2489771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2490771fe6b9SJerome Glisse {
2491771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2492771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2493771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2494771fe6b9SJerome Glisse 	uint32_t rdp, wdp;
2495771fe6b9SJerome Glisse 	unsigned count, i, j;
2496771fe6b9SJerome Glisse 
2497771fe6b9SJerome Glisse 	radeon_ring_free_size(rdev);
2498771fe6b9SJerome Glisse 	rdp = RREG32(RADEON_CP_RB_RPTR);
2499771fe6b9SJerome Glisse 	wdp = RREG32(RADEON_CP_RB_WPTR);
2500771fe6b9SJerome Glisse 	count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
2501771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2502771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2503771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
2504771fe6b9SJerome Glisse 	seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
2505771fe6b9SJerome Glisse 	seq_printf(m, "%u dwords in ring\n", count);
2506771fe6b9SJerome Glisse 	for (j = 0; j <= count; j++) {
2507771fe6b9SJerome Glisse 		i = (rdp + j) & rdev->cp.ptr_mask;
2508771fe6b9SJerome Glisse 		seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
2509771fe6b9SJerome Glisse 	}
2510771fe6b9SJerome Glisse 	return 0;
2511771fe6b9SJerome Glisse }
2512771fe6b9SJerome Glisse 
2513771fe6b9SJerome Glisse 
2514771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2515771fe6b9SJerome Glisse {
2516771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2517771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2518771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2519771fe6b9SJerome Glisse 	uint32_t csq_stat, csq2_stat, tmp;
2520771fe6b9SJerome Glisse 	unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2521771fe6b9SJerome Glisse 	unsigned i;
2522771fe6b9SJerome Glisse 
2523771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2524771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2525771fe6b9SJerome Glisse 	csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2526771fe6b9SJerome Glisse 	csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2527771fe6b9SJerome Glisse 	r_rptr = (csq_stat >> 0) & 0x3ff;
2528771fe6b9SJerome Glisse 	r_wptr = (csq_stat >> 10) & 0x3ff;
2529771fe6b9SJerome Glisse 	ib1_rptr = (csq_stat >> 20) & 0x3ff;
2530771fe6b9SJerome Glisse 	ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2531771fe6b9SJerome Glisse 	ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2532771fe6b9SJerome Glisse 	ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2533771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2534771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2535771fe6b9SJerome Glisse 	seq_printf(m, "Ring rptr %u\n", r_rptr);
2536771fe6b9SJerome Glisse 	seq_printf(m, "Ring wptr %u\n", r_wptr);
2537771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2538771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2539771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2540771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2541771fe6b9SJerome Glisse 	/* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2542771fe6b9SJerome Glisse 	 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2543771fe6b9SJerome Glisse 	seq_printf(m, "Ring fifo:\n");
2544771fe6b9SJerome Glisse 	for (i = 0; i < 256; i++) {
2545771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2546771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2547771fe6b9SJerome Glisse 		seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2548771fe6b9SJerome Glisse 	}
2549771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 fifo:\n");
2550771fe6b9SJerome Glisse 	for (i = 256; i <= 512; i++) {
2551771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2552771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2553771fe6b9SJerome Glisse 		seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
2554771fe6b9SJerome Glisse 	}
2555771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 fifo:\n");
2556771fe6b9SJerome Glisse 	for (i = 640; i < ib1_wptr; i++) {
2557771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2558771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2559771fe6b9SJerome Glisse 		seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
2560771fe6b9SJerome Glisse 	}
2561771fe6b9SJerome Glisse 	return 0;
2562771fe6b9SJerome Glisse }
2563771fe6b9SJerome Glisse 
2564771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data)
2565771fe6b9SJerome Glisse {
2566771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2567771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2568771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2569771fe6b9SJerome Glisse 	uint32_t tmp;
2570771fe6b9SJerome Glisse 
2571771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_CONFIG_MEMSIZE);
2572771fe6b9SJerome Glisse 	seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
2573771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_FB_LOCATION);
2574771fe6b9SJerome Glisse 	seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
2575771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
2576771fe6b9SJerome Glisse 	seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
2577771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_AGP_LOCATION);
2578771fe6b9SJerome Glisse 	seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
2579771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AGP_BASE);
2580771fe6b9SJerome Glisse 	seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
2581771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_HOST_PATH_CNTL);
2582771fe6b9SJerome Glisse 	seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
2583771fe6b9SJerome Glisse 	tmp = RREG32(0x01D0);
2584771fe6b9SJerome Glisse 	seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
2585771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_LO_ADDR);
2586771fe6b9SJerome Glisse 	seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
2587771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_HI_ADDR);
2588771fe6b9SJerome Glisse 	seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
2589771fe6b9SJerome Glisse 	tmp = RREG32(0x01E4);
2590771fe6b9SJerome Glisse 	seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
2591771fe6b9SJerome Glisse 	return 0;
2592771fe6b9SJerome Glisse }
2593771fe6b9SJerome Glisse 
2594771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = {
2595771fe6b9SJerome Glisse 	{"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
2596771fe6b9SJerome Glisse };
2597771fe6b9SJerome Glisse 
2598771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = {
2599771fe6b9SJerome Glisse 	{"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
2600771fe6b9SJerome Glisse 	{"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
2601771fe6b9SJerome Glisse };
2602771fe6b9SJerome Glisse 
2603771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = {
2604771fe6b9SJerome Glisse 	{"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
2605771fe6b9SJerome Glisse };
2606771fe6b9SJerome Glisse #endif
2607771fe6b9SJerome Glisse 
2608771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev)
2609771fe6b9SJerome Glisse {
2610771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2611771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
2612771fe6b9SJerome Glisse #else
2613771fe6b9SJerome Glisse 	return 0;
2614771fe6b9SJerome Glisse #endif
2615771fe6b9SJerome Glisse }
2616771fe6b9SJerome Glisse 
2617771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev)
2618771fe6b9SJerome Glisse {
2619771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2620771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
2621771fe6b9SJerome Glisse #else
2622771fe6b9SJerome Glisse 	return 0;
2623771fe6b9SJerome Glisse #endif
2624771fe6b9SJerome Glisse }
2625771fe6b9SJerome Glisse 
2626771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev)
2627771fe6b9SJerome Glisse {
2628771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2629771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
2630771fe6b9SJerome Glisse #else
2631771fe6b9SJerome Glisse 	return 0;
2632771fe6b9SJerome Glisse #endif
2633771fe6b9SJerome Glisse }
2634e024e110SDave Airlie 
2635e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg,
2636e024e110SDave Airlie 			 uint32_t tiling_flags, uint32_t pitch,
2637e024e110SDave Airlie 			 uint32_t offset, uint32_t obj_size)
2638e024e110SDave Airlie {
2639e024e110SDave Airlie 	int surf_index = reg * 16;
2640e024e110SDave Airlie 	int flags = 0;
2641e024e110SDave Airlie 
2642e024e110SDave Airlie 	/* r100/r200 divide by 16 */
2643e024e110SDave Airlie 	if (rdev->family < CHIP_R300)
2644e024e110SDave Airlie 		flags = pitch / 16;
2645e024e110SDave Airlie 	else
2646e024e110SDave Airlie 		flags = pitch / 8;
2647e024e110SDave Airlie 
2648e024e110SDave Airlie 	if (rdev->family <= CHIP_RS200) {
2649e024e110SDave Airlie 		if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2650e024e110SDave Airlie 				 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2651e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_BOTH;
2652e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
2653e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_MACRO;
2654e024e110SDave Airlie 	} else if (rdev->family <= CHIP_RV280) {
2655e024e110SDave Airlie 		if (tiling_flags & (RADEON_TILING_MACRO))
2656e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MACRO;
2657e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
2658e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MICRO;
2659e024e110SDave Airlie 	} else {
2660e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
2661e024e110SDave Airlie 			flags |= R300_SURF_TILE_MACRO;
2662e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
2663e024e110SDave Airlie 			flags |= R300_SURF_TILE_MICRO;
2664e024e110SDave Airlie 	}
2665e024e110SDave Airlie 
2666c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_16BIT)
2667c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
2668c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_32BIT)
2669c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
2670c88f9f0cSMichel Dänzer 
2671e024e110SDave Airlie 	DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
2672e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
2673e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
2674e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
2675e024e110SDave Airlie 	return 0;
2676e024e110SDave Airlie }
2677e024e110SDave Airlie 
2678e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
2679e024e110SDave Airlie {
2680e024e110SDave Airlie 	int surf_index = reg * 16;
2681e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
2682e024e110SDave Airlie }
2683c93bb85bSJerome Glisse 
2684c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev)
2685c93bb85bSJerome Glisse {
2686c93bb85bSJerome Glisse 	fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
2687c93bb85bSJerome Glisse 	fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
2688c93bb85bSJerome Glisse 	fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
2689c93bb85bSJerome Glisse 	uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
2690c93bb85bSJerome Glisse 	fixed20_12 memtcas_ff[8] = {
269168adac5eSBen Skeggs 		dfixed_init(1),
269268adac5eSBen Skeggs 		dfixed_init(2),
269368adac5eSBen Skeggs 		dfixed_init(3),
269468adac5eSBen Skeggs 		dfixed_init(0),
269568adac5eSBen Skeggs 		dfixed_init_half(1),
269668adac5eSBen Skeggs 		dfixed_init_half(2),
269768adac5eSBen Skeggs 		dfixed_init(0),
2698c93bb85bSJerome Glisse 	};
2699c93bb85bSJerome Glisse 	fixed20_12 memtcas_rs480_ff[8] = {
270068adac5eSBen Skeggs 		dfixed_init(0),
270168adac5eSBen Skeggs 		dfixed_init(1),
270268adac5eSBen Skeggs 		dfixed_init(2),
270368adac5eSBen Skeggs 		dfixed_init(3),
270468adac5eSBen Skeggs 		dfixed_init(0),
270568adac5eSBen Skeggs 		dfixed_init_half(1),
270668adac5eSBen Skeggs 		dfixed_init_half(2),
270768adac5eSBen Skeggs 		dfixed_init_half(3),
2708c93bb85bSJerome Glisse 	};
2709c93bb85bSJerome Glisse 	fixed20_12 memtcas2_ff[8] = {
271068adac5eSBen Skeggs 		dfixed_init(0),
271168adac5eSBen Skeggs 		dfixed_init(1),
271268adac5eSBen Skeggs 		dfixed_init(2),
271368adac5eSBen Skeggs 		dfixed_init(3),
271468adac5eSBen Skeggs 		dfixed_init(4),
271568adac5eSBen Skeggs 		dfixed_init(5),
271668adac5eSBen Skeggs 		dfixed_init(6),
271768adac5eSBen Skeggs 		dfixed_init(7),
2718c93bb85bSJerome Glisse 	};
2719c93bb85bSJerome Glisse 	fixed20_12 memtrbs[8] = {
272068adac5eSBen Skeggs 		dfixed_init(1),
272168adac5eSBen Skeggs 		dfixed_init_half(1),
272268adac5eSBen Skeggs 		dfixed_init(2),
272368adac5eSBen Skeggs 		dfixed_init_half(2),
272468adac5eSBen Skeggs 		dfixed_init(3),
272568adac5eSBen Skeggs 		dfixed_init_half(3),
272668adac5eSBen Skeggs 		dfixed_init(4),
272768adac5eSBen Skeggs 		dfixed_init_half(4)
2728c93bb85bSJerome Glisse 	};
2729c93bb85bSJerome Glisse 	fixed20_12 memtrbs_r4xx[8] = {
273068adac5eSBen Skeggs 		dfixed_init(4),
273168adac5eSBen Skeggs 		dfixed_init(5),
273268adac5eSBen Skeggs 		dfixed_init(6),
273368adac5eSBen Skeggs 		dfixed_init(7),
273468adac5eSBen Skeggs 		dfixed_init(8),
273568adac5eSBen Skeggs 		dfixed_init(9),
273668adac5eSBen Skeggs 		dfixed_init(10),
273768adac5eSBen Skeggs 		dfixed_init(11)
2738c93bb85bSJerome Glisse 	};
2739c93bb85bSJerome Glisse 	fixed20_12 min_mem_eff;
2740c93bb85bSJerome Glisse 	fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
2741c93bb85bSJerome Glisse 	fixed20_12 cur_latency_mclk, cur_latency_sclk;
2742c93bb85bSJerome Glisse 	fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
2743c93bb85bSJerome Glisse 		disp_drain_rate2, read_return_rate;
2744c93bb85bSJerome Glisse 	fixed20_12 time_disp1_drop_priority;
2745c93bb85bSJerome Glisse 	int c;
2746c93bb85bSJerome Glisse 	int cur_size = 16;       /* in octawords */
2747c93bb85bSJerome Glisse 	int critical_point = 0, critical_point2;
2748c93bb85bSJerome Glisse /* 	uint32_t read_return_rate, time_disp1_drop_priority; */
2749c93bb85bSJerome Glisse 	int stop_req, max_stop_req;
2750c93bb85bSJerome Glisse 	struct drm_display_mode *mode1 = NULL;
2751c93bb85bSJerome Glisse 	struct drm_display_mode *mode2 = NULL;
2752c93bb85bSJerome Glisse 	uint32_t pixel_bytes1 = 0;
2753c93bb85bSJerome Glisse 	uint32_t pixel_bytes2 = 0;
2754c93bb85bSJerome Glisse 
2755f46c0120SAlex Deucher 	radeon_update_display_priority(rdev);
2756f46c0120SAlex Deucher 
2757c93bb85bSJerome Glisse 	if (rdev->mode_info.crtcs[0]->base.enabled) {
2758c93bb85bSJerome Glisse 		mode1 = &rdev->mode_info.crtcs[0]->base.mode;
2759c93bb85bSJerome Glisse 		pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
2760c93bb85bSJerome Glisse 	}
2761dfee5614SDave Airlie 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
2762c93bb85bSJerome Glisse 		if (rdev->mode_info.crtcs[1]->base.enabled) {
2763c93bb85bSJerome Glisse 			mode2 = &rdev->mode_info.crtcs[1]->base.mode;
2764c93bb85bSJerome Glisse 			pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
2765c93bb85bSJerome Glisse 		}
2766dfee5614SDave Airlie 	}
2767c93bb85bSJerome Glisse 
276868adac5eSBen Skeggs 	min_mem_eff.full = dfixed_const_8(0);
2769c93bb85bSJerome Glisse 	/* get modes */
2770c93bb85bSJerome Glisse 	if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
2771c93bb85bSJerome Glisse 		uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
2772c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
2773c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
2774c93bb85bSJerome Glisse 		/* check crtc enables */
2775c93bb85bSJerome Glisse 		if (mode2)
2776c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
2777c93bb85bSJerome Glisse 		if (mode1)
2778c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
2779c93bb85bSJerome Glisse 		WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
2780c93bb85bSJerome Glisse 	}
2781c93bb85bSJerome Glisse 
2782c93bb85bSJerome Glisse 	/*
2783c93bb85bSJerome Glisse 	 * determine is there is enough bw for current mode
2784c93bb85bSJerome Glisse 	 */
2785f47299c5SAlex Deucher 	sclk_ff = rdev->pm.sclk;
2786f47299c5SAlex Deucher 	mclk_ff = rdev->pm.mclk;
2787c93bb85bSJerome Glisse 
2788c93bb85bSJerome Glisse 	temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
278968adac5eSBen Skeggs 	temp_ff.full = dfixed_const(temp);
279068adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
2791c93bb85bSJerome Glisse 
2792c93bb85bSJerome Glisse 	pix_clk.full = 0;
2793c93bb85bSJerome Glisse 	pix_clk2.full = 0;
2794c93bb85bSJerome Glisse 	peak_disp_bw.full = 0;
2795c93bb85bSJerome Glisse 	if (mode1) {
279668adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
279768adac5eSBen Skeggs 		pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
279868adac5eSBen Skeggs 		pix_clk.full = dfixed_div(pix_clk, temp_ff);
279968adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes1);
280068adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
2801c93bb85bSJerome Glisse 	}
2802c93bb85bSJerome Glisse 	if (mode2) {
280368adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
280468adac5eSBen Skeggs 		pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
280568adac5eSBen Skeggs 		pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
280668adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes2);
280768adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
2808c93bb85bSJerome Glisse 	}
2809c93bb85bSJerome Glisse 
281068adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
2811c93bb85bSJerome Glisse 	if (peak_disp_bw.full >= mem_bw.full) {
2812c93bb85bSJerome Glisse 		DRM_ERROR("You may not have enough display bandwidth for current mode\n"
2813c93bb85bSJerome Glisse 			  "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
2814c93bb85bSJerome Glisse 	}
2815c93bb85bSJerome Glisse 
2816c93bb85bSJerome Glisse 	/*  Get values from the EXT_MEM_CNTL register...converting its contents. */
2817c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_TIMING_CNTL);
2818c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
2819c93bb85bSJerome Glisse 		mem_trcd = ((temp >> 2) & 0x3) + 1;
2820c93bb85bSJerome Glisse 		mem_trp  = ((temp & 0x3)) + 1;
2821c93bb85bSJerome Glisse 		mem_tras = ((temp & 0x70) >> 4) + 1;
2822c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R300 ||
2823c93bb85bSJerome Glisse 		   rdev->family == CHIP_R350) { /* r300, r350 */
2824c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
2825c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
2826c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 4;
2827c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_RV350 ||
2828c93bb85bSJerome Glisse 		   rdev->family <= CHIP_RV380) {
2829c93bb85bSJerome Glisse 		/* rv3x0 */
2830c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 3;
2831c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 3;
2832c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 6;
2833c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R420 ||
2834c93bb85bSJerome Glisse 		   rdev->family == CHIP_R423 ||
2835c93bb85bSJerome Glisse 		   rdev->family == CHIP_RV410) {
2836c93bb85bSJerome Glisse 		/* r4xx */
2837c93bb85bSJerome Glisse 		mem_trcd = (temp & 0xf) + 3;
2838c93bb85bSJerome Glisse 		if (mem_trcd > 15)
2839c93bb85bSJerome Glisse 			mem_trcd = 15;
2840c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0xf) + 3;
2841c93bb85bSJerome Glisse 		if (mem_trp > 15)
2842c93bb85bSJerome Glisse 			mem_trp = 15;
2843c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0x1f) + 6;
2844c93bb85bSJerome Glisse 		if (mem_tras > 31)
2845c93bb85bSJerome Glisse 			mem_tras = 31;
2846c93bb85bSJerome Glisse 	} else { /* RV200, R200 */
2847c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
2848c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
2849c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0xf) + 4;
2850c93bb85bSJerome Glisse 	}
2851c93bb85bSJerome Glisse 	/* convert to FF */
285268adac5eSBen Skeggs 	trcd_ff.full = dfixed_const(mem_trcd);
285368adac5eSBen Skeggs 	trp_ff.full = dfixed_const(mem_trp);
285468adac5eSBen Skeggs 	tras_ff.full = dfixed_const(mem_tras);
2855c93bb85bSJerome Glisse 
2856c93bb85bSJerome Glisse 	/* Get values from the MEM_SDRAM_MODE_REG register...converting its */
2857c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
2858c93bb85bSJerome Glisse 	data = (temp & (7 << 20)) >> 20;
2859c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
2860c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RS480) /* don't think rs400 */
2861c93bb85bSJerome Glisse 			tcas_ff = memtcas_rs480_ff[data];
2862c93bb85bSJerome Glisse 		else
2863c93bb85bSJerome Glisse 			tcas_ff = memtcas_ff[data];
2864c93bb85bSJerome Glisse 	} else
2865c93bb85bSJerome Glisse 		tcas_ff = memtcas2_ff[data];
2866c93bb85bSJerome Glisse 
2867c93bb85bSJerome Glisse 	if (rdev->family == CHIP_RS400 ||
2868c93bb85bSJerome Glisse 	    rdev->family == CHIP_RS480) {
2869c93bb85bSJerome Glisse 		/* extra cas latency stored in bits 23-25 0-4 clocks */
2870c93bb85bSJerome Glisse 		data = (temp >> 23) & 0x7;
2871c93bb85bSJerome Glisse 		if (data < 5)
287268adac5eSBen Skeggs 			tcas_ff.full += dfixed_const(data);
2873c93bb85bSJerome Glisse 	}
2874c93bb85bSJerome Glisse 
2875c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
2876c93bb85bSJerome Glisse 		/* on the R300, Tcas is included in Trbs.
2877c93bb85bSJerome Glisse 		 */
2878c93bb85bSJerome Glisse 		temp = RREG32(RADEON_MEM_CNTL);
2879c93bb85bSJerome Glisse 		data = (R300_MEM_NUM_CHANNELS_MASK & temp);
2880c93bb85bSJerome Glisse 		if (data == 1) {
2881c93bb85bSJerome Glisse 			if (R300_MEM_USE_CD_CH_ONLY & temp) {
2882c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_INDEX);
2883c93bb85bSJerome Glisse 				temp &= ~R300_MC_IND_ADDR_MASK;
2884c93bb85bSJerome Glisse 				temp |= R300_MC_READ_CNTL_CD_mcind;
2885c93bb85bSJerome Glisse 				WREG32(R300_MC_IND_INDEX, temp);
2886c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_DATA);
2887c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_C_MASK & temp);
2888c93bb85bSJerome Glisse 			} else {
2889c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_READ_CNTL_AB);
2890c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2891c93bb85bSJerome Glisse 			}
2892c93bb85bSJerome Glisse 		} else {
2893c93bb85bSJerome Glisse 			temp = RREG32(R300_MC_READ_CNTL_AB);
2894c93bb85bSJerome Glisse 			data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2895c93bb85bSJerome Glisse 		}
2896c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RV410 ||
2897c93bb85bSJerome Glisse 		    rdev->family == CHIP_R420 ||
2898c93bb85bSJerome Glisse 		    rdev->family == CHIP_R423)
2899c93bb85bSJerome Glisse 			trbs_ff = memtrbs_r4xx[data];
2900c93bb85bSJerome Glisse 		else
2901c93bb85bSJerome Glisse 			trbs_ff = memtrbs[data];
2902c93bb85bSJerome Glisse 		tcas_ff.full += trbs_ff.full;
2903c93bb85bSJerome Glisse 	}
2904c93bb85bSJerome Glisse 
2905c93bb85bSJerome Glisse 	sclk_eff_ff.full = sclk_ff.full;
2906c93bb85bSJerome Glisse 
2907c93bb85bSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
2908c93bb85bSJerome Glisse 		fixed20_12 agpmode_ff;
290968adac5eSBen Skeggs 		agpmode_ff.full = dfixed_const(radeon_agpmode);
291068adac5eSBen Skeggs 		temp_ff.full = dfixed_const_666(16);
291168adac5eSBen Skeggs 		sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
2912c93bb85bSJerome Glisse 	}
2913c93bb85bSJerome Glisse 	/* TODO PCIE lanes may affect this - agpmode == 16?? */
2914c93bb85bSJerome Glisse 
2915c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev)) {
291668adac5eSBen Skeggs 		sclk_delay_ff.full = dfixed_const(250);
2917c93bb85bSJerome Glisse 	} else {
2918c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RV100) ||
2919c93bb85bSJerome Glisse 		    rdev->flags & RADEON_IS_IGP) {
2920c93bb85bSJerome Glisse 			if (rdev->mc.vram_is_ddr)
292168adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
2922c93bb85bSJerome Glisse 			else
292368adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(33);
2924c93bb85bSJerome Glisse 		} else {
2925c93bb85bSJerome Glisse 			if (rdev->mc.vram_width == 128)
292668adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(57);
2927c93bb85bSJerome Glisse 			else
292868adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
2929c93bb85bSJerome Glisse 		}
2930c93bb85bSJerome Glisse 	}
2931c93bb85bSJerome Glisse 
293268adac5eSBen Skeggs 	mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
2933c93bb85bSJerome Glisse 
2934c93bb85bSJerome Glisse 	if (rdev->mc.vram_is_ddr) {
2935c93bb85bSJerome Glisse 		if (rdev->mc.vram_width == 32) {
293668adac5eSBen Skeggs 			k1.full = dfixed_const(40);
2937c93bb85bSJerome Glisse 			c  = 3;
2938c93bb85bSJerome Glisse 		} else {
293968adac5eSBen Skeggs 			k1.full = dfixed_const(20);
2940c93bb85bSJerome Glisse 			c  = 1;
2941c93bb85bSJerome Glisse 		}
2942c93bb85bSJerome Glisse 	} else {
294368adac5eSBen Skeggs 		k1.full = dfixed_const(40);
2944c93bb85bSJerome Glisse 		c  = 3;
2945c93bb85bSJerome Glisse 	}
2946c93bb85bSJerome Glisse 
294768adac5eSBen Skeggs 	temp_ff.full = dfixed_const(2);
294868adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
294968adac5eSBen Skeggs 	temp_ff.full = dfixed_const(c);
295068adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
295168adac5eSBen Skeggs 	temp_ff.full = dfixed_const(4);
295268adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
295368adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
2954c93bb85bSJerome Glisse 	mc_latency_mclk.full += k1.full;
2955c93bb85bSJerome Glisse 
295668adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
295768adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
2958c93bb85bSJerome Glisse 
2959c93bb85bSJerome Glisse 	/*
2960c93bb85bSJerome Glisse 	  HW cursor time assuming worst case of full size colour cursor.
2961c93bb85bSJerome Glisse 	*/
296268adac5eSBen Skeggs 	temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
2963c93bb85bSJerome Glisse 	temp_ff.full += trcd_ff.full;
2964c93bb85bSJerome Glisse 	if (temp_ff.full < tras_ff.full)
2965c93bb85bSJerome Glisse 		temp_ff.full = tras_ff.full;
296668adac5eSBen Skeggs 	cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
2967c93bb85bSJerome Glisse 
296868adac5eSBen Skeggs 	temp_ff.full = dfixed_const(cur_size);
296968adac5eSBen Skeggs 	cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
2970c93bb85bSJerome Glisse 	/*
2971c93bb85bSJerome Glisse 	  Find the total latency for the display data.
2972c93bb85bSJerome Glisse 	*/
297368adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_const(8);
297468adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
2975c93bb85bSJerome Glisse 	mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
2976c93bb85bSJerome Glisse 	mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
2977c93bb85bSJerome Glisse 
2978c93bb85bSJerome Glisse 	if (mc_latency_mclk.full > mc_latency_sclk.full)
2979c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_mclk.full;
2980c93bb85bSJerome Glisse 	else
2981c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_sclk.full;
2982c93bb85bSJerome Glisse 
2983c93bb85bSJerome Glisse 	/* setup Max GRPH_STOP_REQ default value */
2984c93bb85bSJerome Glisse 	if (ASIC_IS_RV100(rdev))
2985c93bb85bSJerome Glisse 		max_stop_req = 0x5c;
2986c93bb85bSJerome Glisse 	else
2987c93bb85bSJerome Glisse 		max_stop_req = 0x7c;
2988c93bb85bSJerome Glisse 
2989c93bb85bSJerome Glisse 	if (mode1) {
2990c93bb85bSJerome Glisse 		/*  CRTC1
2991c93bb85bSJerome Glisse 		    Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
2992c93bb85bSJerome Glisse 		    GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
2993c93bb85bSJerome Glisse 		*/
2994c93bb85bSJerome Glisse 		stop_req = mode1->hdisplay * pixel_bytes1 / 16;
2995c93bb85bSJerome Glisse 
2996c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
2997c93bb85bSJerome Glisse 			stop_req = max_stop_req;
2998c93bb85bSJerome Glisse 
2999c93bb85bSJerome Glisse 		/*
3000c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
3001c93bb85bSJerome Glisse 		*/
300268adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes1));
300368adac5eSBen Skeggs 		disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
3004c93bb85bSJerome Glisse 
3005c93bb85bSJerome Glisse 		/*
3006c93bb85bSJerome Glisse 		  Find the critical point of the display buffer.
3007c93bb85bSJerome Glisse 		*/
300868adac5eSBen Skeggs 		crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
300968adac5eSBen Skeggs 		crit_point_ff.full += dfixed_const_half(0);
3010c93bb85bSJerome Glisse 
301168adac5eSBen Skeggs 		critical_point = dfixed_trunc(crit_point_ff);
3012c93bb85bSJerome Glisse 
3013c93bb85bSJerome Glisse 		if (rdev->disp_priority == 2) {
3014c93bb85bSJerome Glisse 			critical_point = 0;
3015c93bb85bSJerome Glisse 		}
3016c93bb85bSJerome Glisse 
3017c93bb85bSJerome Glisse 		/*
3018c93bb85bSJerome Glisse 		  The critical point should never be above max_stop_req-4.  Setting
3019c93bb85bSJerome Glisse 		  GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
3020c93bb85bSJerome Glisse 		*/
3021c93bb85bSJerome Glisse 		if (max_stop_req - critical_point < 4)
3022c93bb85bSJerome Glisse 			critical_point = 0;
3023c93bb85bSJerome Glisse 
3024c93bb85bSJerome Glisse 		if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
3025c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
3026c93bb85bSJerome Glisse 			critical_point = 0x10;
3027c93bb85bSJerome Glisse 		}
3028c93bb85bSJerome Glisse 
3029c93bb85bSJerome Glisse 		temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
3030c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
3031c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3032c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_START_REQ_MASK);
3033c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
3034c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
3035c93bb85bSJerome Glisse 			stop_req -= 0x10;
3036c93bb85bSJerome Glisse 		}
3037c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3038c93bb85bSJerome Glisse 		temp |= RADEON_GRPH_BUFFER_SIZE;
3039c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_CRITICAL_CNTL   |
3040c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
3041c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
3042c93bb85bSJerome Glisse 		/*
3043c93bb85bSJerome Glisse 		  Write the result into the register.
3044c93bb85bSJerome Glisse 		*/
3045c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3046c93bb85bSJerome Glisse 						       (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3047c93bb85bSJerome Glisse 
3048c93bb85bSJerome Glisse #if 0
3049c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
3050c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
3051c93bb85bSJerome Glisse 			/* attempt to program RS400 disp regs correctly ??? */
3052c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP1_REG_CNTL);
3053c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
3054c93bb85bSJerome Glisse 				  RS400_DISP1_STOP_REQ_LEVEL_MASK);
3055c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, (temp |
3056c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3057c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3058c93bb85bSJerome Glisse 			temp = RREG32(RS400_DMIF_MEM_CNTL1);
3059c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
3060c93bb85bSJerome Glisse 				  RS400_DISP1_CRITICAL_POINT_STOP_MASK);
3061c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1, (temp |
3062c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
3063c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
3064c93bb85bSJerome Glisse 		}
3065c93bb85bSJerome Glisse #endif
3066c93bb85bSJerome Glisse 
3067c93bb85bSJerome Glisse 		DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
3068c93bb85bSJerome Glisse 			  /* 	  (unsigned int)info->SavedReg->grph_buffer_cntl, */
3069c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
3070c93bb85bSJerome Glisse 	}
3071c93bb85bSJerome Glisse 
3072c93bb85bSJerome Glisse 	if (mode2) {
3073c93bb85bSJerome Glisse 		u32 grph2_cntl;
3074c93bb85bSJerome Glisse 		stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3075c93bb85bSJerome Glisse 
3076c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
3077c93bb85bSJerome Glisse 			stop_req = max_stop_req;
3078c93bb85bSJerome Glisse 
3079c93bb85bSJerome Glisse 		/*
3080c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
3081c93bb85bSJerome Glisse 		*/
308268adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes2));
308368adac5eSBen Skeggs 		disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
3084c93bb85bSJerome Glisse 
3085c93bb85bSJerome Glisse 		grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3086c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3087c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3088c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3089c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
3090c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
3091c93bb85bSJerome Glisse 			stop_req -= 0x10;
3092c93bb85bSJerome Glisse 		}
3093c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3094c93bb85bSJerome Glisse 		grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3095c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL   |
3096c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
3097c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
3098c93bb85bSJerome Glisse 
3099c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS100) ||
3100c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS200))
3101c93bb85bSJerome Glisse 			critical_point2 = 0;
3102c93bb85bSJerome Glisse 		else {
3103c93bb85bSJerome Glisse 			temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
310468adac5eSBen Skeggs 			temp_ff.full = dfixed_const(temp);
310568adac5eSBen Skeggs 			temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
3106c93bb85bSJerome Glisse 			if (sclk_ff.full < temp_ff.full)
3107c93bb85bSJerome Glisse 				temp_ff.full = sclk_ff.full;
3108c93bb85bSJerome Glisse 
3109c93bb85bSJerome Glisse 			read_return_rate.full = temp_ff.full;
3110c93bb85bSJerome Glisse 
3111c93bb85bSJerome Glisse 			if (mode1) {
3112c93bb85bSJerome Glisse 				temp_ff.full = read_return_rate.full - disp_drain_rate.full;
311368adac5eSBen Skeggs 				time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
3114c93bb85bSJerome Glisse 			} else {
3115c93bb85bSJerome Glisse 				time_disp1_drop_priority.full = 0;
3116c93bb85bSJerome Glisse 			}
3117c93bb85bSJerome Glisse 			crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
311868adac5eSBen Skeggs 			crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
311968adac5eSBen Skeggs 			crit_point_ff.full += dfixed_const_half(0);
3120c93bb85bSJerome Glisse 
312168adac5eSBen Skeggs 			critical_point2 = dfixed_trunc(crit_point_ff);
3122c93bb85bSJerome Glisse 
3123c93bb85bSJerome Glisse 			if (rdev->disp_priority == 2) {
3124c93bb85bSJerome Glisse 				critical_point2 = 0;
3125c93bb85bSJerome Glisse 			}
3126c93bb85bSJerome Glisse 
3127c93bb85bSJerome Glisse 			if (max_stop_req - critical_point2 < 4)
3128c93bb85bSJerome Glisse 				critical_point2 = 0;
3129c93bb85bSJerome Glisse 
3130c93bb85bSJerome Glisse 		}
3131c93bb85bSJerome Glisse 
3132c93bb85bSJerome Glisse 		if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3133c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0 */
3134c93bb85bSJerome Glisse 			critical_point2 = 0x10;
3135c93bb85bSJerome Glisse 		}
3136c93bb85bSJerome Glisse 
3137c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3138c93bb85bSJerome Glisse 						  (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3139c93bb85bSJerome Glisse 
3140c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
3141c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
3142c93bb85bSJerome Glisse #if 0
3143c93bb85bSJerome Glisse 			/* attempt to program RS400 disp2 regs correctly ??? */
3144c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL1);
3145c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3146c93bb85bSJerome Glisse 				  RS400_DISP2_STOP_REQ_LEVEL_MASK);
3147c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3148c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3149c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3150c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL2);
3151c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3152c93bb85bSJerome Glisse 				  RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3153c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3154c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3155c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3156c93bb85bSJerome Glisse #endif
3157c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3158c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3159c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1,  0x29CA71DC);
3160c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3161c93bb85bSJerome Glisse 		}
3162c93bb85bSJerome Glisse 
3163c93bb85bSJerome Glisse 		DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
3164c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3165c93bb85bSJerome Glisse 	}
3166c93bb85bSJerome Glisse }
3167551ebd83SDave Airlie 
3168551ebd83SDave Airlie static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
3169551ebd83SDave Airlie {
3170551ebd83SDave Airlie 	DRM_ERROR("pitch                      %d\n", t->pitch);
3171ceb776bcSMathias Fröhlich 	DRM_ERROR("use_pitch                  %d\n", t->use_pitch);
3172551ebd83SDave Airlie 	DRM_ERROR("width                      %d\n", t->width);
3173ceb776bcSMathias Fröhlich 	DRM_ERROR("width_11                   %d\n", t->width_11);
3174551ebd83SDave Airlie 	DRM_ERROR("height                     %d\n", t->height);
3175ceb776bcSMathias Fröhlich 	DRM_ERROR("height_11                  %d\n", t->height_11);
3176551ebd83SDave Airlie 	DRM_ERROR("num levels                 %d\n", t->num_levels);
3177551ebd83SDave Airlie 	DRM_ERROR("depth                      %d\n", t->txdepth);
3178551ebd83SDave Airlie 	DRM_ERROR("bpp                        %d\n", t->cpp);
3179551ebd83SDave Airlie 	DRM_ERROR("coordinate type            %d\n", t->tex_coord_type);
3180551ebd83SDave Airlie 	DRM_ERROR("width round to power of 2  %d\n", t->roundup_w);
3181551ebd83SDave Airlie 	DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
3182d785d78bSDave Airlie 	DRM_ERROR("compress format            %d\n", t->compress_format);
3183551ebd83SDave Airlie }
3184551ebd83SDave Airlie 
3185551ebd83SDave Airlie static int r100_cs_track_cube(struct radeon_device *rdev,
3186551ebd83SDave Airlie 			      struct r100_cs_track *track, unsigned idx)
3187551ebd83SDave Airlie {
3188551ebd83SDave Airlie 	unsigned face, w, h;
31894c788679SJerome Glisse 	struct radeon_bo *cube_robj;
3190551ebd83SDave Airlie 	unsigned long size;
3191551ebd83SDave Airlie 
3192551ebd83SDave Airlie 	for (face = 0; face < 5; face++) {
3193551ebd83SDave Airlie 		cube_robj = track->textures[idx].cube_info[face].robj;
3194551ebd83SDave Airlie 		w = track->textures[idx].cube_info[face].width;
3195551ebd83SDave Airlie 		h = track->textures[idx].cube_info[face].height;
3196551ebd83SDave Airlie 
3197551ebd83SDave Airlie 		size = w * h;
3198551ebd83SDave Airlie 		size *= track->textures[idx].cpp;
3199551ebd83SDave Airlie 
3200551ebd83SDave Airlie 		size += track->textures[idx].cube_info[face].offset;
3201551ebd83SDave Airlie 
32024c788679SJerome Glisse 		if (size > radeon_bo_size(cube_robj)) {
3203551ebd83SDave Airlie 			DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
32044c788679SJerome Glisse 				  size, radeon_bo_size(cube_robj));
3205551ebd83SDave Airlie 			r100_cs_track_texture_print(&track->textures[idx]);
3206551ebd83SDave Airlie 			return -1;
3207551ebd83SDave Airlie 		}
3208551ebd83SDave Airlie 	}
3209551ebd83SDave Airlie 	return 0;
3210551ebd83SDave Airlie }
3211551ebd83SDave Airlie 
3212d785d78bSDave Airlie static int r100_track_compress_size(int compress_format, int w, int h)
3213d785d78bSDave Airlie {
3214d785d78bSDave Airlie 	int block_width, block_height, block_bytes;
3215d785d78bSDave Airlie 	int wblocks, hblocks;
3216d785d78bSDave Airlie 	int min_wblocks;
3217d785d78bSDave Airlie 	int sz;
3218d785d78bSDave Airlie 
3219d785d78bSDave Airlie 	block_width = 4;
3220d785d78bSDave Airlie 	block_height = 4;
3221d785d78bSDave Airlie 
3222d785d78bSDave Airlie 	switch (compress_format) {
3223d785d78bSDave Airlie 	case R100_TRACK_COMP_DXT1:
3224d785d78bSDave Airlie 		block_bytes = 8;
3225d785d78bSDave Airlie 		min_wblocks = 4;
3226d785d78bSDave Airlie 		break;
3227d785d78bSDave Airlie 	default:
3228d785d78bSDave Airlie 	case R100_TRACK_COMP_DXT35:
3229d785d78bSDave Airlie 		block_bytes = 16;
3230d785d78bSDave Airlie 		min_wblocks = 2;
3231d785d78bSDave Airlie 		break;
3232d785d78bSDave Airlie 	}
3233d785d78bSDave Airlie 
3234d785d78bSDave Airlie 	hblocks = (h + block_height - 1) / block_height;
3235d785d78bSDave Airlie 	wblocks = (w + block_width - 1) / block_width;
3236d785d78bSDave Airlie 	if (wblocks < min_wblocks)
3237d785d78bSDave Airlie 		wblocks = min_wblocks;
3238d785d78bSDave Airlie 	sz = wblocks * hblocks * block_bytes;
3239d785d78bSDave Airlie 	return sz;
3240d785d78bSDave Airlie }
3241d785d78bSDave Airlie 
3242551ebd83SDave Airlie static int r100_cs_track_texture_check(struct radeon_device *rdev,
3243551ebd83SDave Airlie 				       struct r100_cs_track *track)
3244551ebd83SDave Airlie {
32454c788679SJerome Glisse 	struct radeon_bo *robj;
3246551ebd83SDave Airlie 	unsigned long size;
3247b73c5f8bSMarek Olšák 	unsigned u, i, w, h, d;
3248551ebd83SDave Airlie 	int ret;
3249551ebd83SDave Airlie 
3250551ebd83SDave Airlie 	for (u = 0; u < track->num_texture; u++) {
3251551ebd83SDave Airlie 		if (!track->textures[u].enabled)
3252551ebd83SDave Airlie 			continue;
3253551ebd83SDave Airlie 		robj = track->textures[u].robj;
3254551ebd83SDave Airlie 		if (robj == NULL) {
3255551ebd83SDave Airlie 			DRM_ERROR("No texture bound to unit %u\n", u);
3256551ebd83SDave Airlie 			return -EINVAL;
3257551ebd83SDave Airlie 		}
3258551ebd83SDave Airlie 		size = 0;
3259551ebd83SDave Airlie 		for (i = 0; i <= track->textures[u].num_levels; i++) {
3260551ebd83SDave Airlie 			if (track->textures[u].use_pitch) {
3261551ebd83SDave Airlie 				if (rdev->family < CHIP_R300)
3262551ebd83SDave Airlie 					w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
3263551ebd83SDave Airlie 				else
3264551ebd83SDave Airlie 					w = track->textures[u].pitch / (1 << i);
3265551ebd83SDave Airlie 			} else {
3266ceb776bcSMathias Fröhlich 				w = track->textures[u].width;
3267551ebd83SDave Airlie 				if (rdev->family >= CHIP_RV515)
3268551ebd83SDave Airlie 					w |= track->textures[u].width_11;
3269ceb776bcSMathias Fröhlich 				w = w / (1 << i);
3270551ebd83SDave Airlie 				if (track->textures[u].roundup_w)
3271551ebd83SDave Airlie 					w = roundup_pow_of_two(w);
3272551ebd83SDave Airlie 			}
3273ceb776bcSMathias Fröhlich 			h = track->textures[u].height;
3274551ebd83SDave Airlie 			if (rdev->family >= CHIP_RV515)
3275551ebd83SDave Airlie 				h |= track->textures[u].height_11;
3276ceb776bcSMathias Fröhlich 			h = h / (1 << i);
3277551ebd83SDave Airlie 			if (track->textures[u].roundup_h)
3278551ebd83SDave Airlie 				h = roundup_pow_of_two(h);
3279b73c5f8bSMarek Olšák 			if (track->textures[u].tex_coord_type == 1) {
3280b73c5f8bSMarek Olšák 				d = (1 << track->textures[u].txdepth) / (1 << i);
3281b73c5f8bSMarek Olšák 				if (!d)
3282b73c5f8bSMarek Olšák 					d = 1;
3283b73c5f8bSMarek Olšák 			} else {
3284b73c5f8bSMarek Olšák 				d = 1;
3285b73c5f8bSMarek Olšák 			}
3286d785d78bSDave Airlie 			if (track->textures[u].compress_format) {
3287d785d78bSDave Airlie 
3288b73c5f8bSMarek Olšák 				size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
3289d785d78bSDave Airlie 				/* compressed textures are block based */
3290d785d78bSDave Airlie 			} else
3291b73c5f8bSMarek Olšák 				size += w * h * d;
3292551ebd83SDave Airlie 		}
3293551ebd83SDave Airlie 		size *= track->textures[u].cpp;
3294d785d78bSDave Airlie 
3295551ebd83SDave Airlie 		switch (track->textures[u].tex_coord_type) {
3296551ebd83SDave Airlie 		case 0:
3297551ebd83SDave Airlie 		case 1:
3298551ebd83SDave Airlie 			break;
3299551ebd83SDave Airlie 		case 2:
3300551ebd83SDave Airlie 			if (track->separate_cube) {
3301551ebd83SDave Airlie 				ret = r100_cs_track_cube(rdev, track, u);
3302551ebd83SDave Airlie 				if (ret)
3303551ebd83SDave Airlie 					return ret;
3304551ebd83SDave Airlie 			} else
3305551ebd83SDave Airlie 				size *= 6;
3306551ebd83SDave Airlie 			break;
3307551ebd83SDave Airlie 		default:
3308551ebd83SDave Airlie 			DRM_ERROR("Invalid texture coordinate type %u for unit "
3309551ebd83SDave Airlie 				  "%u\n", track->textures[u].tex_coord_type, u);
3310551ebd83SDave Airlie 			return -EINVAL;
3311551ebd83SDave Airlie 		}
33124c788679SJerome Glisse 		if (size > radeon_bo_size(robj)) {
3313551ebd83SDave Airlie 			DRM_ERROR("Texture of unit %u needs %lu bytes but is "
33144c788679SJerome Glisse 				  "%lu\n", u, size, radeon_bo_size(robj));
3315551ebd83SDave Airlie 			r100_cs_track_texture_print(&track->textures[u]);
3316551ebd83SDave Airlie 			return -EINVAL;
3317551ebd83SDave Airlie 		}
3318551ebd83SDave Airlie 	}
3319551ebd83SDave Airlie 	return 0;
3320551ebd83SDave Airlie }
3321551ebd83SDave Airlie 
3322551ebd83SDave Airlie int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
3323551ebd83SDave Airlie {
3324551ebd83SDave Airlie 	unsigned i;
3325551ebd83SDave Airlie 	unsigned long size;
3326551ebd83SDave Airlie 	unsigned prim_walk;
3327551ebd83SDave Airlie 	unsigned nverts;
3328551ebd83SDave Airlie 
3329551ebd83SDave Airlie 	for (i = 0; i < track->num_cb; i++) {
3330551ebd83SDave Airlie 		if (track->cb[i].robj == NULL) {
333146c64d4bSMarek Olšák 			if (!(track->fastfill || track->color_channel_mask ||
333246c64d4bSMarek Olšák 			      track->blend_read_enable)) {
333346c64d4bSMarek Olšák 				continue;
333446c64d4bSMarek Olšák 			}
3335551ebd83SDave Airlie 			DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
3336551ebd83SDave Airlie 			return -EINVAL;
3337551ebd83SDave Airlie 		}
3338551ebd83SDave Airlie 		size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
3339551ebd83SDave Airlie 		size += track->cb[i].offset;
33404c788679SJerome Glisse 		if (size > radeon_bo_size(track->cb[i].robj)) {
3341551ebd83SDave Airlie 			DRM_ERROR("[drm] Buffer too small for color buffer %d "
3342551ebd83SDave Airlie 				  "(need %lu have %lu) !\n", i, size,
33434c788679SJerome Glisse 				  radeon_bo_size(track->cb[i].robj));
3344551ebd83SDave Airlie 			DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
3345551ebd83SDave Airlie 				  i, track->cb[i].pitch, track->cb[i].cpp,
3346551ebd83SDave Airlie 				  track->cb[i].offset, track->maxy);
3347551ebd83SDave Airlie 			return -EINVAL;
3348551ebd83SDave Airlie 		}
3349551ebd83SDave Airlie 	}
3350551ebd83SDave Airlie 	if (track->z_enabled) {
3351551ebd83SDave Airlie 		if (track->zb.robj == NULL) {
3352551ebd83SDave Airlie 			DRM_ERROR("[drm] No buffer for z buffer !\n");
3353551ebd83SDave Airlie 			return -EINVAL;
3354551ebd83SDave Airlie 		}
3355551ebd83SDave Airlie 		size = track->zb.pitch * track->zb.cpp * track->maxy;
3356551ebd83SDave Airlie 		size += track->zb.offset;
33574c788679SJerome Glisse 		if (size > radeon_bo_size(track->zb.robj)) {
3358551ebd83SDave Airlie 			DRM_ERROR("[drm] Buffer too small for z buffer "
3359551ebd83SDave Airlie 				  "(need %lu have %lu) !\n", size,
33604c788679SJerome Glisse 				  radeon_bo_size(track->zb.robj));
3361551ebd83SDave Airlie 			DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
3362551ebd83SDave Airlie 				  track->zb.pitch, track->zb.cpp,
3363551ebd83SDave Airlie 				  track->zb.offset, track->maxy);
3364551ebd83SDave Airlie 			return -EINVAL;
3365551ebd83SDave Airlie 		}
3366551ebd83SDave Airlie 	}
3367551ebd83SDave Airlie 	prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
3368cae94b0aSMarek Olšák 	if (track->vap_vf_cntl & (1 << 14)) {
3369cae94b0aSMarek Olšák 		nverts = track->vap_alt_nverts;
3370cae94b0aSMarek Olšák 	} else {
3371551ebd83SDave Airlie 		nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
3372cae94b0aSMarek Olšák 	}
3373551ebd83SDave Airlie 	switch (prim_walk) {
3374551ebd83SDave Airlie 	case 1:
3375551ebd83SDave Airlie 		for (i = 0; i < track->num_arrays; i++) {
3376551ebd83SDave Airlie 			size = track->arrays[i].esize * track->max_indx * 4;
3377551ebd83SDave Airlie 			if (track->arrays[i].robj == NULL) {
3378551ebd83SDave Airlie 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
3379551ebd83SDave Airlie 					  "bound\n", prim_walk, i);
3380551ebd83SDave Airlie 				return -EINVAL;
3381551ebd83SDave Airlie 			}
33824c788679SJerome Glisse 			if (size > radeon_bo_size(track->arrays[i].robj)) {
33834c788679SJerome Glisse 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
33844c788679SJerome Glisse 					"need %lu dwords have %lu dwords\n",
33854c788679SJerome Glisse 					prim_walk, i, size >> 2,
33864c788679SJerome Glisse 					radeon_bo_size(track->arrays[i].robj)
33874c788679SJerome Glisse 					>> 2);
3388551ebd83SDave Airlie 				DRM_ERROR("Max indices %u\n", track->max_indx);
3389551ebd83SDave Airlie 				return -EINVAL;
3390551ebd83SDave Airlie 			}
3391551ebd83SDave Airlie 		}
3392551ebd83SDave Airlie 		break;
3393551ebd83SDave Airlie 	case 2:
3394551ebd83SDave Airlie 		for (i = 0; i < track->num_arrays; i++) {
3395551ebd83SDave Airlie 			size = track->arrays[i].esize * (nverts - 1) * 4;
3396551ebd83SDave Airlie 			if (track->arrays[i].robj == NULL) {
3397551ebd83SDave Airlie 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
3398551ebd83SDave Airlie 					  "bound\n", prim_walk, i);
3399551ebd83SDave Airlie 				return -EINVAL;
3400551ebd83SDave Airlie 			}
34014c788679SJerome Glisse 			if (size > radeon_bo_size(track->arrays[i].robj)) {
34024c788679SJerome Glisse 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
34034c788679SJerome Glisse 					"need %lu dwords have %lu dwords\n",
34044c788679SJerome Glisse 					prim_walk, i, size >> 2,
34054c788679SJerome Glisse 					radeon_bo_size(track->arrays[i].robj)
34064c788679SJerome Glisse 					>> 2);
3407551ebd83SDave Airlie 				return -EINVAL;
3408551ebd83SDave Airlie 			}
3409551ebd83SDave Airlie 		}
3410551ebd83SDave Airlie 		break;
3411551ebd83SDave Airlie 	case 3:
3412551ebd83SDave Airlie 		size = track->vtx_size * nverts;
3413551ebd83SDave Airlie 		if (size != track->immd_dwords) {
3414551ebd83SDave Airlie 			DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
3415551ebd83SDave Airlie 				  track->immd_dwords, size);
3416551ebd83SDave Airlie 			DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
3417551ebd83SDave Airlie 				  nverts, track->vtx_size);
3418551ebd83SDave Airlie 			return -EINVAL;
3419551ebd83SDave Airlie 		}
3420551ebd83SDave Airlie 		break;
3421551ebd83SDave Airlie 	default:
3422551ebd83SDave Airlie 		DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
3423551ebd83SDave Airlie 			  prim_walk);
3424551ebd83SDave Airlie 		return -EINVAL;
3425551ebd83SDave Airlie 	}
3426551ebd83SDave Airlie 	return r100_cs_track_texture_check(rdev, track);
3427551ebd83SDave Airlie }
3428551ebd83SDave Airlie 
3429551ebd83SDave Airlie void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
3430551ebd83SDave Airlie {
3431551ebd83SDave Airlie 	unsigned i, face;
3432551ebd83SDave Airlie 
3433551ebd83SDave Airlie 	if (rdev->family < CHIP_R300) {
3434551ebd83SDave Airlie 		track->num_cb = 1;
3435551ebd83SDave Airlie 		if (rdev->family <= CHIP_RS200)
3436551ebd83SDave Airlie 			track->num_texture = 3;
3437551ebd83SDave Airlie 		else
3438551ebd83SDave Airlie 			track->num_texture = 6;
3439551ebd83SDave Airlie 		track->maxy = 2048;
3440551ebd83SDave Airlie 		track->separate_cube = 1;
3441551ebd83SDave Airlie 	} else {
3442551ebd83SDave Airlie 		track->num_cb = 4;
3443551ebd83SDave Airlie 		track->num_texture = 16;
3444551ebd83SDave Airlie 		track->maxy = 4096;
3445551ebd83SDave Airlie 		track->separate_cube = 0;
3446551ebd83SDave Airlie 	}
3447551ebd83SDave Airlie 
3448551ebd83SDave Airlie 	for (i = 0; i < track->num_cb; i++) {
3449551ebd83SDave Airlie 		track->cb[i].robj = NULL;
3450551ebd83SDave Airlie 		track->cb[i].pitch = 8192;
3451551ebd83SDave Airlie 		track->cb[i].cpp = 16;
3452551ebd83SDave Airlie 		track->cb[i].offset = 0;
3453551ebd83SDave Airlie 	}
3454551ebd83SDave Airlie 	track->z_enabled = true;
3455551ebd83SDave Airlie 	track->zb.robj = NULL;
3456551ebd83SDave Airlie 	track->zb.pitch = 8192;
3457551ebd83SDave Airlie 	track->zb.cpp = 4;
3458551ebd83SDave Airlie 	track->zb.offset = 0;
3459551ebd83SDave Airlie 	track->vtx_size = 0x7F;
3460551ebd83SDave Airlie 	track->immd_dwords = 0xFFFFFFFFUL;
3461551ebd83SDave Airlie 	track->num_arrays = 11;
3462551ebd83SDave Airlie 	track->max_indx = 0x00FFFFFFUL;
3463551ebd83SDave Airlie 	for (i = 0; i < track->num_arrays; i++) {
3464551ebd83SDave Airlie 		track->arrays[i].robj = NULL;
3465551ebd83SDave Airlie 		track->arrays[i].esize = 0x7F;
3466551ebd83SDave Airlie 	}
3467551ebd83SDave Airlie 	for (i = 0; i < track->num_texture; i++) {
3468d785d78bSDave Airlie 		track->textures[i].compress_format = R100_TRACK_COMP_NONE;
3469551ebd83SDave Airlie 		track->textures[i].pitch = 16536;
3470551ebd83SDave Airlie 		track->textures[i].width = 16536;
3471551ebd83SDave Airlie 		track->textures[i].height = 16536;
3472551ebd83SDave Airlie 		track->textures[i].width_11 = 1 << 11;
3473551ebd83SDave Airlie 		track->textures[i].height_11 = 1 << 11;
3474551ebd83SDave Airlie 		track->textures[i].num_levels = 12;
3475551ebd83SDave Airlie 		if (rdev->family <= CHIP_RS200) {
3476551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 0;
3477551ebd83SDave Airlie 			track->textures[i].txdepth = 0;
3478551ebd83SDave Airlie 		} else {
3479551ebd83SDave Airlie 			track->textures[i].txdepth = 16;
3480551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 1;
3481551ebd83SDave Airlie 		}
3482551ebd83SDave Airlie 		track->textures[i].cpp = 64;
3483551ebd83SDave Airlie 		track->textures[i].robj = NULL;
3484551ebd83SDave Airlie 		/* CS IB emission code makes sure texture unit are disabled */
3485551ebd83SDave Airlie 		track->textures[i].enabled = false;
3486551ebd83SDave Airlie 		track->textures[i].roundup_w = true;
3487551ebd83SDave Airlie 		track->textures[i].roundup_h = true;
3488551ebd83SDave Airlie 		if (track->separate_cube)
3489551ebd83SDave Airlie 			for (face = 0; face < 5; face++) {
3490551ebd83SDave Airlie 				track->textures[i].cube_info[face].robj = NULL;
3491551ebd83SDave Airlie 				track->textures[i].cube_info[face].width = 16536;
3492551ebd83SDave Airlie 				track->textures[i].cube_info[face].height = 16536;
3493551ebd83SDave Airlie 				track->textures[i].cube_info[face].offset = 0;
3494551ebd83SDave Airlie 			}
3495551ebd83SDave Airlie 	}
3496551ebd83SDave Airlie }
34973ce0a23dSJerome Glisse 
34983ce0a23dSJerome Glisse int r100_ring_test(struct radeon_device *rdev)
34993ce0a23dSJerome Glisse {
35003ce0a23dSJerome Glisse 	uint32_t scratch;
35013ce0a23dSJerome Glisse 	uint32_t tmp = 0;
35023ce0a23dSJerome Glisse 	unsigned i;
35033ce0a23dSJerome Glisse 	int r;
35043ce0a23dSJerome Glisse 
35053ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
35063ce0a23dSJerome Glisse 	if (r) {
35073ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
35083ce0a23dSJerome Glisse 		return r;
35093ce0a23dSJerome Glisse 	}
35103ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
35113ce0a23dSJerome Glisse 	r = radeon_ring_lock(rdev, 2);
35123ce0a23dSJerome Glisse 	if (r) {
35133ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
35143ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
35153ce0a23dSJerome Glisse 		return r;
35163ce0a23dSJerome Glisse 	}
35173ce0a23dSJerome Glisse 	radeon_ring_write(rdev, PACKET0(scratch, 0));
35183ce0a23dSJerome Glisse 	radeon_ring_write(rdev, 0xDEADBEEF);
35193ce0a23dSJerome Glisse 	radeon_ring_unlock_commit(rdev);
35203ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
35213ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
35223ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
35233ce0a23dSJerome Glisse 			break;
35243ce0a23dSJerome Glisse 		}
35253ce0a23dSJerome Glisse 		DRM_UDELAY(1);
35263ce0a23dSJerome Glisse 	}
35273ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
35283ce0a23dSJerome Glisse 		DRM_INFO("ring test succeeded in %d usecs\n", i);
35293ce0a23dSJerome Glisse 	} else {
35303ce0a23dSJerome Glisse 		DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
35313ce0a23dSJerome Glisse 			  scratch, tmp);
35323ce0a23dSJerome Glisse 		r = -EINVAL;
35333ce0a23dSJerome Glisse 	}
35343ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
35353ce0a23dSJerome Glisse 	return r;
35363ce0a23dSJerome Glisse }
35373ce0a23dSJerome Glisse 
35383ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
35393ce0a23dSJerome Glisse {
35403ce0a23dSJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
35413ce0a23dSJerome Glisse 	radeon_ring_write(rdev, ib->gpu_addr);
35423ce0a23dSJerome Glisse 	radeon_ring_write(rdev, ib->length_dw);
35433ce0a23dSJerome Glisse }
35443ce0a23dSJerome Glisse 
35453ce0a23dSJerome Glisse int r100_ib_test(struct radeon_device *rdev)
35463ce0a23dSJerome Glisse {
35473ce0a23dSJerome Glisse 	struct radeon_ib *ib;
35483ce0a23dSJerome Glisse 	uint32_t scratch;
35493ce0a23dSJerome Glisse 	uint32_t tmp = 0;
35503ce0a23dSJerome Glisse 	unsigned i;
35513ce0a23dSJerome Glisse 	int r;
35523ce0a23dSJerome Glisse 
35533ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
35543ce0a23dSJerome Glisse 	if (r) {
35553ce0a23dSJerome Glisse 		DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
35563ce0a23dSJerome Glisse 		return r;
35573ce0a23dSJerome Glisse 	}
35583ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
35593ce0a23dSJerome Glisse 	r = radeon_ib_get(rdev, &ib);
35603ce0a23dSJerome Glisse 	if (r) {
35613ce0a23dSJerome Glisse 		return r;
35623ce0a23dSJerome Glisse 	}
35633ce0a23dSJerome Glisse 	ib->ptr[0] = PACKET0(scratch, 0);
35643ce0a23dSJerome Glisse 	ib->ptr[1] = 0xDEADBEEF;
35653ce0a23dSJerome Glisse 	ib->ptr[2] = PACKET2(0);
35663ce0a23dSJerome Glisse 	ib->ptr[3] = PACKET2(0);
35673ce0a23dSJerome Glisse 	ib->ptr[4] = PACKET2(0);
35683ce0a23dSJerome Glisse 	ib->ptr[5] = PACKET2(0);
35693ce0a23dSJerome Glisse 	ib->ptr[6] = PACKET2(0);
35703ce0a23dSJerome Glisse 	ib->ptr[7] = PACKET2(0);
35713ce0a23dSJerome Glisse 	ib->length_dw = 8;
35723ce0a23dSJerome Glisse 	r = radeon_ib_schedule(rdev, ib);
35733ce0a23dSJerome Glisse 	if (r) {
35743ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
35753ce0a23dSJerome Glisse 		radeon_ib_free(rdev, &ib);
35763ce0a23dSJerome Glisse 		return r;
35773ce0a23dSJerome Glisse 	}
35783ce0a23dSJerome Glisse 	r = radeon_fence_wait(ib->fence, false);
35793ce0a23dSJerome Glisse 	if (r) {
35803ce0a23dSJerome Glisse 		return r;
35813ce0a23dSJerome Glisse 	}
35823ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
35833ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
35843ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
35853ce0a23dSJerome Glisse 			break;
35863ce0a23dSJerome Glisse 		}
35873ce0a23dSJerome Glisse 		DRM_UDELAY(1);
35883ce0a23dSJerome Glisse 	}
35893ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
35903ce0a23dSJerome Glisse 		DRM_INFO("ib test succeeded in %u usecs\n", i);
35913ce0a23dSJerome Glisse 	} else {
35923ce0a23dSJerome Glisse 		DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
35933ce0a23dSJerome Glisse 			  scratch, tmp);
35943ce0a23dSJerome Glisse 		r = -EINVAL;
35953ce0a23dSJerome Glisse 	}
35963ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
35973ce0a23dSJerome Glisse 	radeon_ib_free(rdev, &ib);
35983ce0a23dSJerome Glisse 	return r;
35993ce0a23dSJerome Glisse }
36009f022ddfSJerome Glisse 
36019f022ddfSJerome Glisse void r100_ib_fini(struct radeon_device *rdev)
36029f022ddfSJerome Glisse {
36039f022ddfSJerome Glisse 	radeon_ib_pool_fini(rdev);
36049f022ddfSJerome Glisse }
36059f022ddfSJerome Glisse 
36069f022ddfSJerome Glisse int r100_ib_init(struct radeon_device *rdev)
36079f022ddfSJerome Glisse {
36089f022ddfSJerome Glisse 	int r;
36099f022ddfSJerome Glisse 
36109f022ddfSJerome Glisse 	r = radeon_ib_pool_init(rdev);
36119f022ddfSJerome Glisse 	if (r) {
36129f022ddfSJerome Glisse 		dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
36139f022ddfSJerome Glisse 		r100_ib_fini(rdev);
36149f022ddfSJerome Glisse 		return r;
36159f022ddfSJerome Glisse 	}
36169f022ddfSJerome Glisse 	r = r100_ib_test(rdev);
36179f022ddfSJerome Glisse 	if (r) {
36189f022ddfSJerome Glisse 		dev_err(rdev->dev, "failled testing IB (%d).\n", r);
36199f022ddfSJerome Glisse 		r100_ib_fini(rdev);
36209f022ddfSJerome Glisse 		return r;
36219f022ddfSJerome Glisse 	}
36229f022ddfSJerome Glisse 	return 0;
36239f022ddfSJerome Glisse }
36249f022ddfSJerome Glisse 
36259f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
36269f022ddfSJerome Glisse {
36279f022ddfSJerome Glisse 	/* Shutdown CP we shouldn't need to do that but better be safe than
36289f022ddfSJerome Glisse 	 * sorry
36299f022ddfSJerome Glisse 	 */
36309f022ddfSJerome Glisse 	rdev->cp.ready = false;
36319f022ddfSJerome Glisse 	WREG32(R_000740_CP_CSQ_CNTL, 0);
36329f022ddfSJerome Glisse 
36339f022ddfSJerome Glisse 	/* Save few CRTC registers */
3634ca6ffc64SJerome Glisse 	save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
36359f022ddfSJerome Glisse 	save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
36369f022ddfSJerome Glisse 	save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
36379f022ddfSJerome Glisse 	save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
36389f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
36399f022ddfSJerome Glisse 		save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
36409f022ddfSJerome Glisse 		save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
36419f022ddfSJerome Glisse 	}
36429f022ddfSJerome Glisse 
36439f022ddfSJerome Glisse 	/* Disable VGA aperture access */
3644ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
36459f022ddfSJerome Glisse 	/* Disable cursor, overlay, crtc */
36469f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
36479f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
36489f022ddfSJerome Glisse 					S_000054_CRTC_DISPLAY_DIS(1));
36499f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL,
36509f022ddfSJerome Glisse 			(C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
36519f022ddfSJerome Glisse 			S_000050_CRTC_DISP_REQ_EN_B(1));
36529f022ddfSJerome Glisse 	WREG32(R_000420_OV0_SCALE_CNTL,
36539f022ddfSJerome Glisse 		C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
36549f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
36559f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
36569f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
36579f022ddfSJerome Glisse 						S_000360_CUR2_LOCK(1));
36589f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL,
36599f022ddfSJerome Glisse 			(C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
36609f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISPLAY_DIS(1) |
36619f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISP_REQ_EN_B(1));
36629f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET,
36639f022ddfSJerome Glisse 			C_000360_CUR2_LOCK & save->CUR2_OFFSET);
36649f022ddfSJerome Glisse 	}
36659f022ddfSJerome Glisse }
36669f022ddfSJerome Glisse 
36679f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
36689f022ddfSJerome Glisse {
36699f022ddfSJerome Glisse 	/* Update base address for crtc */
3670d594e46aSJerome Glisse 	WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
36719f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3672d594e46aSJerome Glisse 		WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
36739f022ddfSJerome Glisse 	}
36749f022ddfSJerome Glisse 	/* Restore CRTC registers */
3675ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
36769f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
36779f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
36789f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
36799f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
36809f022ddfSJerome Glisse 	}
36819f022ddfSJerome Glisse }
3682ca6ffc64SJerome Glisse 
3683ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev)
3684ca6ffc64SJerome Glisse {
3685ca6ffc64SJerome Glisse 	u32 tmp;
3686ca6ffc64SJerome Glisse 
3687ca6ffc64SJerome Glisse 	tmp = RREG8(R_0003C2_GENMO_WT);
3688ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3689ca6ffc64SJerome Glisse }
3690d4550907SJerome Glisse 
3691d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev)
3692d4550907SJerome Glisse {
3693d4550907SJerome Glisse 	int r;
3694d4550907SJerome Glisse 
3695d4550907SJerome Glisse 	r = r100_debugfs_mc_info_init(rdev);
3696d4550907SJerome Glisse 	if (r)
3697d4550907SJerome Glisse 		dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3698d4550907SJerome Glisse }
3699d4550907SJerome Glisse 
3700d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev)
3701d4550907SJerome Glisse {
3702d4550907SJerome Glisse 	struct r100_mc_save save;
3703d4550907SJerome Glisse 
3704d4550907SJerome Glisse 	/* Stops all mc clients */
3705d4550907SJerome Glisse 	r100_mc_stop(rdev, &save);
3706d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3707d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION,
3708d4550907SJerome Glisse 			S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3709d4550907SJerome Glisse 			S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3710d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3711d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3712d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2,
3713d4550907SJerome Glisse 				upper_32_bits(rdev->mc.agp_base) & 0xff);
3714d4550907SJerome Glisse 	} else {
3715d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3716d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, 0);
3717d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3718d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2, 0);
3719d4550907SJerome Glisse 	}
3720d4550907SJerome Glisse 	/* Wait for mc idle */
3721d4550907SJerome Glisse 	if (r100_mc_wait_for_idle(rdev))
3722d4550907SJerome Glisse 		dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3723d4550907SJerome Glisse 	/* Program MC, should be a 32bits limited address space */
3724d4550907SJerome Glisse 	WREG32(R_000148_MC_FB_LOCATION,
3725d4550907SJerome Glisse 		S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3726d4550907SJerome Glisse 		S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3727d4550907SJerome Glisse 	r100_mc_resume(rdev, &save);
3728d4550907SJerome Glisse }
3729d4550907SJerome Glisse 
3730d4550907SJerome Glisse void r100_clock_startup(struct radeon_device *rdev)
3731d4550907SJerome Glisse {
3732d4550907SJerome Glisse 	u32 tmp;
3733d4550907SJerome Glisse 
3734d4550907SJerome Glisse 	if (radeon_dynclks != -1 && radeon_dynclks)
3735d4550907SJerome Glisse 		radeon_legacy_set_clock_gating(rdev, 1);
3736d4550907SJerome Glisse 	/* We need to force on some of the block */
3737d4550907SJerome Glisse 	tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3738d4550907SJerome Glisse 	tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3739d4550907SJerome Glisse 	if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3740d4550907SJerome Glisse 		tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3741d4550907SJerome Glisse 	WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3742d4550907SJerome Glisse }
3743d4550907SJerome Glisse 
3744d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev)
3745d4550907SJerome Glisse {
3746d4550907SJerome Glisse 	int r;
3747d4550907SJerome Glisse 
374892cde00cSAlex Deucher 	/* set common regs */
374992cde00cSAlex Deucher 	r100_set_common_regs(rdev);
375092cde00cSAlex Deucher 	/* program mc */
3751d4550907SJerome Glisse 	r100_mc_program(rdev);
3752d4550907SJerome Glisse 	/* Resume clock */
3753d4550907SJerome Glisse 	r100_clock_startup(rdev);
3754d4550907SJerome Glisse 	/* Initialize GPU configuration (# pipes, ...) */
375590aca4d2SJerome Glisse //	r100_gpu_init(rdev);
3756d4550907SJerome Glisse 	/* Initialize GART (initialize after TTM so we can allocate
3757d4550907SJerome Glisse 	 * memory through TTM but finalize after TTM) */
375817e15b0cSDave Airlie 	r100_enable_bm(rdev);
3759d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
3760d4550907SJerome Glisse 		r = r100_pci_gart_enable(rdev);
3761d4550907SJerome Glisse 		if (r)
3762d4550907SJerome Glisse 			return r;
3763d4550907SJerome Glisse 	}
3764d4550907SJerome Glisse 	/* Enable IRQ */
3765d4550907SJerome Glisse 	r100_irq_set(rdev);
3766cafe6609SJerome Glisse 	rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
3767d4550907SJerome Glisse 	/* 1M ring buffer */
3768d4550907SJerome Glisse 	r = r100_cp_init(rdev, 1024 * 1024);
3769d4550907SJerome Glisse 	if (r) {
3770d4550907SJerome Glisse 		dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
3771d4550907SJerome Glisse 		return r;
3772d4550907SJerome Glisse 	}
3773d4550907SJerome Glisse 	r = r100_wb_init(rdev);
3774d4550907SJerome Glisse 	if (r)
3775d4550907SJerome Glisse 		dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
3776d4550907SJerome Glisse 	r = r100_ib_init(rdev);
3777d4550907SJerome Glisse 	if (r) {
3778d4550907SJerome Glisse 		dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
3779d4550907SJerome Glisse 		return r;
3780d4550907SJerome Glisse 	}
3781d4550907SJerome Glisse 	return 0;
3782d4550907SJerome Glisse }
3783d4550907SJerome Glisse 
3784d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev)
3785d4550907SJerome Glisse {
3786d4550907SJerome Glisse 	/* Make sur GART are not working */
3787d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3788d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3789d4550907SJerome Glisse 	/* Resume clock before doing reset */
3790d4550907SJerome Glisse 	r100_clock_startup(rdev);
3791d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
3792a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
3793d4550907SJerome Glisse 		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3794d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
3795d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
3796d4550907SJerome Glisse 	}
3797d4550907SJerome Glisse 	/* post */
3798d4550907SJerome Glisse 	radeon_combios_asic_init(rdev->ddev);
3799d4550907SJerome Glisse 	/* Resume clock after posting */
3800d4550907SJerome Glisse 	r100_clock_startup(rdev);
3801550e2d92SDave Airlie 	/* Initialize surface registers */
3802550e2d92SDave Airlie 	radeon_surface_init(rdev);
3803d4550907SJerome Glisse 	return r100_startup(rdev);
3804d4550907SJerome Glisse }
3805d4550907SJerome Glisse 
3806d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev)
3807d4550907SJerome Glisse {
3808d4550907SJerome Glisse 	r100_cp_disable(rdev);
3809d4550907SJerome Glisse 	r100_wb_disable(rdev);
3810d4550907SJerome Glisse 	r100_irq_disable(rdev);
3811d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3812d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3813d4550907SJerome Glisse 	return 0;
3814d4550907SJerome Glisse }
3815d4550907SJerome Glisse 
3816d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev)
3817d4550907SJerome Glisse {
381829fb52caSAlex Deucher 	radeon_pm_fini(rdev);
3819d4550907SJerome Glisse 	r100_cp_fini(rdev);
3820d4550907SJerome Glisse 	r100_wb_fini(rdev);
3821d4550907SJerome Glisse 	r100_ib_fini(rdev);
3822d4550907SJerome Glisse 	radeon_gem_fini(rdev);
3823d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3824d4550907SJerome Glisse 		r100_pci_gart_fini(rdev);
3825d0269ed8SJerome Glisse 	radeon_agp_fini(rdev);
3826d4550907SJerome Glisse 	radeon_irq_kms_fini(rdev);
3827d4550907SJerome Glisse 	radeon_fence_driver_fini(rdev);
38284c788679SJerome Glisse 	radeon_bo_fini(rdev);
3829d4550907SJerome Glisse 	radeon_atombios_fini(rdev);
3830d4550907SJerome Glisse 	kfree(rdev->bios);
3831d4550907SJerome Glisse 	rdev->bios = NULL;
3832d4550907SJerome Glisse }
3833d4550907SJerome Glisse 
3834d4550907SJerome Glisse int r100_init(struct radeon_device *rdev)
3835d4550907SJerome Glisse {
3836d4550907SJerome Glisse 	int r;
3837d4550907SJerome Glisse 
3838d4550907SJerome Glisse 	/* Register debugfs file specific to this group of asics */
3839d4550907SJerome Glisse 	r100_debugfs(rdev);
3840d4550907SJerome Glisse 	/* Disable VGA */
3841d4550907SJerome Glisse 	r100_vga_render_disable(rdev);
3842d4550907SJerome Glisse 	/* Initialize scratch registers */
3843d4550907SJerome Glisse 	radeon_scratch_init(rdev);
3844d4550907SJerome Glisse 	/* Initialize surface registers */
3845d4550907SJerome Glisse 	radeon_surface_init(rdev);
3846d4550907SJerome Glisse 	/* TODO: disable VGA need to use VGA request */
3847d4550907SJerome Glisse 	/* BIOS*/
3848d4550907SJerome Glisse 	if (!radeon_get_bios(rdev)) {
3849d4550907SJerome Glisse 		if (ASIC_IS_AVIVO(rdev))
3850d4550907SJerome Glisse 			return -EINVAL;
3851d4550907SJerome Glisse 	}
3852d4550907SJerome Glisse 	if (rdev->is_atom_bios) {
3853d4550907SJerome Glisse 		dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
3854d4550907SJerome Glisse 		return -EINVAL;
3855d4550907SJerome Glisse 	} else {
3856d4550907SJerome Glisse 		r = radeon_combios_init(rdev);
3857d4550907SJerome Glisse 		if (r)
3858d4550907SJerome Glisse 			return r;
3859d4550907SJerome Glisse 	}
3860d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
3861a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
3862d4550907SJerome Glisse 		dev_warn(rdev->dev,
3863d4550907SJerome Glisse 			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3864d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
3865d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
3866d4550907SJerome Glisse 	}
3867d4550907SJerome Glisse 	/* check if cards are posted or not */
386872542d77SDave Airlie 	if (radeon_boot_test_post_card(rdev) == false)
386972542d77SDave Airlie 		return -EINVAL;
3870d4550907SJerome Glisse 	/* Set asic errata */
3871d4550907SJerome Glisse 	r100_errata(rdev);
3872d4550907SJerome Glisse 	/* Initialize clocks */
3873d4550907SJerome Glisse 	radeon_get_clock_info(rdev->ddev);
38746234077dSRafał Miłecki 	/* Initialize power management */
38756234077dSRafał Miłecki 	radeon_pm_init(rdev);
3876d594e46aSJerome Glisse 	/* initialize AGP */
3877d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3878d594e46aSJerome Glisse 		r = radeon_agp_init(rdev);
3879d594e46aSJerome Glisse 		if (r) {
3880d594e46aSJerome Glisse 			radeon_agp_disable(rdev);
3881d594e46aSJerome Glisse 		}
3882d594e46aSJerome Glisse 	}
3883d594e46aSJerome Glisse 	/* initialize VRAM */
3884d594e46aSJerome Glisse 	r100_mc_init(rdev);
3885d4550907SJerome Glisse 	/* Fence driver */
3886d4550907SJerome Glisse 	r = radeon_fence_driver_init(rdev);
3887d4550907SJerome Glisse 	if (r)
3888d4550907SJerome Glisse 		return r;
3889d4550907SJerome Glisse 	r = radeon_irq_kms_init(rdev);
3890d4550907SJerome Glisse 	if (r)
3891d4550907SJerome Glisse 		return r;
3892d4550907SJerome Glisse 	/* Memory manager */
38934c788679SJerome Glisse 	r = radeon_bo_init(rdev);
3894d4550907SJerome Glisse 	if (r)
3895d4550907SJerome Glisse 		return r;
3896d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
3897d4550907SJerome Glisse 		r = r100_pci_gart_init(rdev);
3898d4550907SJerome Glisse 		if (r)
3899d4550907SJerome Glisse 			return r;
3900d4550907SJerome Glisse 	}
3901d4550907SJerome Glisse 	r100_set_safe_registers(rdev);
3902d4550907SJerome Glisse 	rdev->accel_working = true;
3903d4550907SJerome Glisse 	r = r100_startup(rdev);
3904d4550907SJerome Glisse 	if (r) {
3905d4550907SJerome Glisse 		/* Somethings want wront with the accel init stop accel */
3906d4550907SJerome Glisse 		dev_err(rdev->dev, "Disabling GPU acceleration\n");
3907d4550907SJerome Glisse 		r100_cp_fini(rdev);
3908d4550907SJerome Glisse 		r100_wb_fini(rdev);
3909d4550907SJerome Glisse 		r100_ib_fini(rdev);
3910655efd3dSJerome Glisse 		radeon_irq_kms_fini(rdev);
3911d4550907SJerome Glisse 		if (rdev->flags & RADEON_IS_PCI)
3912d4550907SJerome Glisse 			r100_pci_gart_fini(rdev);
3913d4550907SJerome Glisse 		rdev->accel_working = false;
3914d4550907SJerome Glisse 	}
3915d4550907SJerome Glisse 	return 0;
3916d4550907SJerome Glisse }
3917