xref: /openbmc/linux/drivers/gpu/drm/radeon/r100.c (revision 79daedc9)
1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2008 Advanced Micro Devices, Inc.
3771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
4771fe6b9SJerome Glisse  * Copyright 2009 Jerome Glisse.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Authors: Dave Airlie
25771fe6b9SJerome Glisse  *          Alex Deucher
26771fe6b9SJerome Glisse  *          Jerome Glisse
27771fe6b9SJerome Glisse  */
28771fe6b9SJerome Glisse #include <linux/seq_file.h>
295a0e3ad6STejun Heo #include <linux/slab.h>
30771fe6b9SJerome Glisse #include "drmP.h"
31771fe6b9SJerome Glisse #include "drm.h"
32771fe6b9SJerome Glisse #include "radeon_drm.h"
33771fe6b9SJerome Glisse #include "radeon_reg.h"
34771fe6b9SJerome Glisse #include "radeon.h"
35e6990375SDaniel Vetter #include "radeon_asic.h"
363ce0a23dSJerome Glisse #include "r100d.h"
37d4550907SJerome Glisse #include "rs100d.h"
38d4550907SJerome Glisse #include "rv200d.h"
39d4550907SJerome Glisse #include "rv250d.h"
403ce0a23dSJerome Glisse 
4170967ab9SBen Hutchings #include <linux/firmware.h>
4270967ab9SBen Hutchings #include <linux/platform_device.h>
4370967ab9SBen Hutchings 
44551ebd83SDave Airlie #include "r100_reg_safe.h"
45551ebd83SDave Airlie #include "rn50_reg_safe.h"
46551ebd83SDave Airlie 
4770967ab9SBen Hutchings /* Firmware Names */
4870967ab9SBen Hutchings #define FIRMWARE_R100		"radeon/R100_cp.bin"
4970967ab9SBen Hutchings #define FIRMWARE_R200		"radeon/R200_cp.bin"
5070967ab9SBen Hutchings #define FIRMWARE_R300		"radeon/R300_cp.bin"
5170967ab9SBen Hutchings #define FIRMWARE_R420		"radeon/R420_cp.bin"
5270967ab9SBen Hutchings #define FIRMWARE_RS690		"radeon/RS690_cp.bin"
5370967ab9SBen Hutchings #define FIRMWARE_RS600		"radeon/RS600_cp.bin"
5470967ab9SBen Hutchings #define FIRMWARE_R520		"radeon/R520_cp.bin"
5570967ab9SBen Hutchings 
5670967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100);
5770967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200);
5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300);
5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420);
6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690);
6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600);
6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520);
63771fe6b9SJerome Glisse 
64551ebd83SDave Airlie #include "r100_track.h"
65551ebd83SDave Airlie 
66771fe6b9SJerome Glisse /* This files gather functions specifics to:
67771fe6b9SJerome Glisse  * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
68771fe6b9SJerome Glisse  */
69771fe6b9SJerome Glisse 
70a48b9b4eSAlex Deucher void r100_get_power_state(struct radeon_device *rdev,
71a48b9b4eSAlex Deucher 			  enum radeon_pm_action action)
72a48b9b4eSAlex Deucher {
73a48b9b4eSAlex Deucher 	int i;
74a48b9b4eSAlex Deucher 	rdev->pm.can_upclock = true;
75a48b9b4eSAlex Deucher 	rdev->pm.can_downclock = true;
76a48b9b4eSAlex Deucher 
77a48b9b4eSAlex Deucher 	switch (action) {
78a48b9b4eSAlex Deucher 	case PM_ACTION_MINIMUM:
79a48b9b4eSAlex Deucher 		rdev->pm.requested_power_state_index = 0;
80a48b9b4eSAlex Deucher 		rdev->pm.can_downclock = false;
81a48b9b4eSAlex Deucher 		break;
82a48b9b4eSAlex Deucher 	case PM_ACTION_DOWNCLOCK:
83a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == 0) {
84a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
85a48b9b4eSAlex Deucher 			rdev->pm.can_downclock = false;
86a48b9b4eSAlex Deucher 		} else {
87a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
88a48b9b4eSAlex Deucher 				for (i = 0; i < rdev->pm.num_power_states; i++) {
89a48b9b4eSAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
90a48b9b4eSAlex Deucher 						continue;
91a48b9b4eSAlex Deucher 					else if (i >= rdev->pm.current_power_state_index) {
92a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
93a48b9b4eSAlex Deucher 						break;
94a48b9b4eSAlex Deucher 					} else {
95a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
96a48b9b4eSAlex Deucher 						break;
97a48b9b4eSAlex Deucher 					}
98a48b9b4eSAlex Deucher 				}
99a48b9b4eSAlex Deucher 			} else
100a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
101a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index - 1;
102a48b9b4eSAlex Deucher 		}
103a48b9b4eSAlex Deucher 		break;
104a48b9b4eSAlex Deucher 	case PM_ACTION_UPCLOCK:
105a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
106a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
107a48b9b4eSAlex Deucher 			rdev->pm.can_upclock = false;
108a48b9b4eSAlex Deucher 		} else {
109a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
110a48b9b4eSAlex Deucher 				for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
111a48b9b4eSAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
112a48b9b4eSAlex Deucher 						continue;
113a48b9b4eSAlex Deucher 					else if (i <= rdev->pm.current_power_state_index) {
114a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
115a48b9b4eSAlex Deucher 						break;
116a48b9b4eSAlex Deucher 					} else {
117a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
118a48b9b4eSAlex Deucher 						break;
119a48b9b4eSAlex Deucher 					}
120a48b9b4eSAlex Deucher 				}
121a48b9b4eSAlex Deucher 			} else
122a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
123a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index + 1;
124a48b9b4eSAlex Deucher 		}
125a48b9b4eSAlex Deucher 		break;
126a48b9b4eSAlex Deucher 	case PM_ACTION_NONE:
127a48b9b4eSAlex Deucher 	default:
128a48b9b4eSAlex Deucher 		DRM_ERROR("Requested mode for not defined action\n");
129a48b9b4eSAlex Deucher 		return;
130a48b9b4eSAlex Deucher 	}
131a48b9b4eSAlex Deucher 	/* only one clock mode per power state */
132a48b9b4eSAlex Deucher 	rdev->pm.requested_clock_mode_index = 0;
133a48b9b4eSAlex Deucher 
134a48b9b4eSAlex Deucher 	DRM_INFO("Requested: e: %d m: %d p: %d\n",
135a48b9b4eSAlex Deucher 		 rdev->pm.power_state[rdev->pm.requested_power_state_index].
136a48b9b4eSAlex Deucher 		 clock_info[rdev->pm.requested_clock_mode_index].sclk,
137a48b9b4eSAlex Deucher 		 rdev->pm.power_state[rdev->pm.requested_power_state_index].
138a48b9b4eSAlex Deucher 		 clock_info[rdev->pm.requested_clock_mode_index].mclk,
139a48b9b4eSAlex Deucher 		 rdev->pm.power_state[rdev->pm.requested_power_state_index].
14079daedc9SAlex Deucher 		 pcie_lanes);
141a48b9b4eSAlex Deucher }
142a48b9b4eSAlex Deucher 
143bae6b562SAlex Deucher void r100_set_power_state(struct radeon_device *rdev)
144bae6b562SAlex Deucher {
145a48b9b4eSAlex Deucher 	u32 sclk, mclk;
146a48b9b4eSAlex Deucher 
147a48b9b4eSAlex Deucher 	if (rdev->pm.current_power_state_index == rdev->pm.requested_power_state_index)
148bae6b562SAlex Deucher 		return;
149bae6b562SAlex Deucher 
150a48b9b4eSAlex Deucher 	if (radeon_gui_idle(rdev)) {
151a48b9b4eSAlex Deucher 
152a48b9b4eSAlex Deucher 		sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
153a48b9b4eSAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].sclk;
154a48b9b4eSAlex Deucher 		if (sclk > rdev->clock.default_sclk)
155a48b9b4eSAlex Deucher 			sclk = rdev->clock.default_sclk;
156a48b9b4eSAlex Deucher 
157a48b9b4eSAlex Deucher 		mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
158a48b9b4eSAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].mclk;
159a48b9b4eSAlex Deucher 		if (mclk > rdev->clock.default_mclk)
160a48b9b4eSAlex Deucher 			mclk = rdev->clock.default_mclk;
161a48b9b4eSAlex Deucher 		/* don't change the mclk with multiple crtcs */
162a48b9b4eSAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
163a48b9b4eSAlex Deucher 			mclk = rdev->clock.default_mclk;
164bae6b562SAlex Deucher 
165bae6b562SAlex Deucher 		/* set pcie lanes */
166bae6b562SAlex Deucher 		/* TODO */
167bae6b562SAlex Deucher 
168bae6b562SAlex Deucher 		/* set voltage */
169bae6b562SAlex Deucher 		/* TODO */
170bae6b562SAlex Deucher 
171bae6b562SAlex Deucher 		/* set engine clock */
172a48b9b4eSAlex Deucher 		if (sclk != rdev->pm.current_sclk) {
173bae6b562SAlex Deucher 			radeon_sync_with_vblank(rdev);
174bae6b562SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
175a48b9b4eSAlex Deucher 			radeon_set_engine_clock(rdev, sclk);
176bae6b562SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
177a48b9b4eSAlex Deucher 			rdev->pm.current_sclk = sclk;
178a48b9b4eSAlex Deucher 			DRM_INFO("Setting: e: %d\n", sclk);
179a48b9b4eSAlex Deucher 		}
180bae6b562SAlex Deucher 
181bae6b562SAlex Deucher #if 0
182bae6b562SAlex Deucher 		/* set memory clock */
183a48b9b4eSAlex Deucher 		if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
184bae6b562SAlex Deucher 			radeon_sync_with_vblank(rdev);
185bae6b562SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
186a48b9b4eSAlex Deucher 			radeon_set_memory_clock(rdev, mclk);
187bae6b562SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
188a48b9b4eSAlex Deucher 			rdev->pm.current_mclk = mclk;
189a48b9b4eSAlex Deucher 			DRM_INFO("Setting: m: %d\n", mclk);
190bae6b562SAlex Deucher 		}
191bae6b562SAlex Deucher #endif
192bae6b562SAlex Deucher 
193a48b9b4eSAlex Deucher 		rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
194a48b9b4eSAlex Deucher 		rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
195a48b9b4eSAlex Deucher 	} else
196a48b9b4eSAlex Deucher 		DRM_INFO("GUI not idle!!!\n");
197bae6b562SAlex Deucher }
198bae6b562SAlex Deucher 
199def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev)
200def9ba9cSAlex Deucher {
201def9ba9cSAlex Deucher 	if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
202def9ba9cSAlex Deucher 		return false;
203def9ba9cSAlex Deucher 	else
204def9ba9cSAlex Deucher 		return true;
205def9ba9cSAlex Deucher }
206def9ba9cSAlex Deucher 
20705a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */
20805a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
20905a05c50SAlex Deucher {
21005a05c50SAlex Deucher 	bool connected = false;
21105a05c50SAlex Deucher 
21205a05c50SAlex Deucher 	switch (hpd) {
21305a05c50SAlex Deucher 	case RADEON_HPD_1:
21405a05c50SAlex Deucher 		if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
21505a05c50SAlex Deucher 			connected = true;
21605a05c50SAlex Deucher 		break;
21705a05c50SAlex Deucher 	case RADEON_HPD_2:
21805a05c50SAlex Deucher 		if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
21905a05c50SAlex Deucher 			connected = true;
22005a05c50SAlex Deucher 		break;
22105a05c50SAlex Deucher 	default:
22205a05c50SAlex Deucher 		break;
22305a05c50SAlex Deucher 	}
22405a05c50SAlex Deucher 	return connected;
22505a05c50SAlex Deucher }
22605a05c50SAlex Deucher 
22705a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev,
22805a05c50SAlex Deucher 			   enum radeon_hpd_id hpd)
22905a05c50SAlex Deucher {
23005a05c50SAlex Deucher 	u32 tmp;
23105a05c50SAlex Deucher 	bool connected = r100_hpd_sense(rdev, hpd);
23205a05c50SAlex Deucher 
23305a05c50SAlex Deucher 	switch (hpd) {
23405a05c50SAlex Deucher 	case RADEON_HPD_1:
23505a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP_GEN_CNTL);
23605a05c50SAlex Deucher 		if (connected)
23705a05c50SAlex Deucher 			tmp &= ~RADEON_FP_DETECT_INT_POL;
23805a05c50SAlex Deucher 		else
23905a05c50SAlex Deucher 			tmp |= RADEON_FP_DETECT_INT_POL;
24005a05c50SAlex Deucher 		WREG32(RADEON_FP_GEN_CNTL, tmp);
24105a05c50SAlex Deucher 		break;
24205a05c50SAlex Deucher 	case RADEON_HPD_2:
24305a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP2_GEN_CNTL);
24405a05c50SAlex Deucher 		if (connected)
24505a05c50SAlex Deucher 			tmp &= ~RADEON_FP2_DETECT_INT_POL;
24605a05c50SAlex Deucher 		else
24705a05c50SAlex Deucher 			tmp |= RADEON_FP2_DETECT_INT_POL;
24805a05c50SAlex Deucher 		WREG32(RADEON_FP2_GEN_CNTL, tmp);
24905a05c50SAlex Deucher 		break;
25005a05c50SAlex Deucher 	default:
25105a05c50SAlex Deucher 		break;
25205a05c50SAlex Deucher 	}
25305a05c50SAlex Deucher }
25405a05c50SAlex Deucher 
25505a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev)
25605a05c50SAlex Deucher {
25705a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
25805a05c50SAlex Deucher 	struct drm_connector *connector;
25905a05c50SAlex Deucher 
26005a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
26105a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
26205a05c50SAlex Deucher 		switch (radeon_connector->hpd.hpd) {
26305a05c50SAlex Deucher 		case RADEON_HPD_1:
26405a05c50SAlex Deucher 			rdev->irq.hpd[0] = true;
26505a05c50SAlex Deucher 			break;
26605a05c50SAlex Deucher 		case RADEON_HPD_2:
26705a05c50SAlex Deucher 			rdev->irq.hpd[1] = true;
26805a05c50SAlex Deucher 			break;
26905a05c50SAlex Deucher 		default:
27005a05c50SAlex Deucher 			break;
27105a05c50SAlex Deucher 		}
27205a05c50SAlex Deucher 	}
273003e69f9SJerome Glisse 	if (rdev->irq.installed)
27405a05c50SAlex Deucher 		r100_irq_set(rdev);
27505a05c50SAlex Deucher }
27605a05c50SAlex Deucher 
27705a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev)
27805a05c50SAlex Deucher {
27905a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
28005a05c50SAlex Deucher 	struct drm_connector *connector;
28105a05c50SAlex Deucher 
28205a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
28305a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
28405a05c50SAlex Deucher 		switch (radeon_connector->hpd.hpd) {
28505a05c50SAlex Deucher 		case RADEON_HPD_1:
28605a05c50SAlex Deucher 			rdev->irq.hpd[0] = false;
28705a05c50SAlex Deucher 			break;
28805a05c50SAlex Deucher 		case RADEON_HPD_2:
28905a05c50SAlex Deucher 			rdev->irq.hpd[1] = false;
29005a05c50SAlex Deucher 			break;
29105a05c50SAlex Deucher 		default:
29205a05c50SAlex Deucher 			break;
29305a05c50SAlex Deucher 		}
29405a05c50SAlex Deucher 	}
29505a05c50SAlex Deucher }
29605a05c50SAlex Deucher 
297771fe6b9SJerome Glisse /*
298771fe6b9SJerome Glisse  * PCI GART
299771fe6b9SJerome Glisse  */
300771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
301771fe6b9SJerome Glisse {
302771fe6b9SJerome Glisse 	/* TODO: can we do somethings here ? */
303771fe6b9SJerome Glisse 	/* It seems hw only cache one entry so we should discard this
304771fe6b9SJerome Glisse 	 * entry otherwise if first GPU GART read hit this entry it
305771fe6b9SJerome Glisse 	 * could end up in wrong address. */
306771fe6b9SJerome Glisse }
307771fe6b9SJerome Glisse 
3084aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev)
3094aac0473SJerome Glisse {
3104aac0473SJerome Glisse 	int r;
3114aac0473SJerome Glisse 
3124aac0473SJerome Glisse 	if (rdev->gart.table.ram.ptr) {
3134aac0473SJerome Glisse 		WARN(1, "R100 PCI GART already initialized.\n");
3144aac0473SJerome Glisse 		return 0;
3154aac0473SJerome Glisse 	}
3164aac0473SJerome Glisse 	/* Initialize common gart structure */
3174aac0473SJerome Glisse 	r = radeon_gart_init(rdev);
3184aac0473SJerome Glisse 	if (r)
3194aac0473SJerome Glisse 		return r;
3204aac0473SJerome Glisse 	rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
3214aac0473SJerome Glisse 	rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
3224aac0473SJerome Glisse 	rdev->asic->gart_set_page = &r100_pci_gart_set_page;
3234aac0473SJerome Glisse 	return radeon_gart_table_ram_alloc(rdev);
3244aac0473SJerome Glisse }
3254aac0473SJerome Glisse 
32617e15b0cSDave Airlie /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
32717e15b0cSDave Airlie void r100_enable_bm(struct radeon_device *rdev)
32817e15b0cSDave Airlie {
32917e15b0cSDave Airlie 	uint32_t tmp;
33017e15b0cSDave Airlie 	/* Enable bus mastering */
33117e15b0cSDave Airlie 	tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
33217e15b0cSDave Airlie 	WREG32(RADEON_BUS_CNTL, tmp);
33317e15b0cSDave Airlie }
33417e15b0cSDave Airlie 
335771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev)
336771fe6b9SJerome Glisse {
337771fe6b9SJerome Glisse 	uint32_t tmp;
338771fe6b9SJerome Glisse 
33982568565SDave Airlie 	radeon_gart_restore(rdev);
340771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
341771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
342771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
343771fe6b9SJerome Glisse 	/* set address range for PCI address translate */
344d594e46aSJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
345d594e46aSJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
346771fe6b9SJerome Glisse 	/* set PCI GART page-table base address */
347771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
348771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
349771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
350771fe6b9SJerome Glisse 	r100_pci_gart_tlb_flush(rdev);
351771fe6b9SJerome Glisse 	rdev->gart.ready = true;
352771fe6b9SJerome Glisse 	return 0;
353771fe6b9SJerome Glisse }
354771fe6b9SJerome Glisse 
355771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev)
356771fe6b9SJerome Glisse {
357771fe6b9SJerome Glisse 	uint32_t tmp;
358771fe6b9SJerome Glisse 
359771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
360771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
361771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
362771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, 0);
363771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, 0);
364771fe6b9SJerome Glisse }
365771fe6b9SJerome Glisse 
366771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
367771fe6b9SJerome Glisse {
368771fe6b9SJerome Glisse 	if (i < 0 || i > rdev->gart.num_gpu_pages) {
369771fe6b9SJerome Glisse 		return -EINVAL;
370771fe6b9SJerome Glisse 	}
371ed10f95dSDave Airlie 	rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
372771fe6b9SJerome Glisse 	return 0;
373771fe6b9SJerome Glisse }
374771fe6b9SJerome Glisse 
3754aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev)
376771fe6b9SJerome Glisse {
377f9274562SJerome Glisse 	radeon_gart_fini(rdev);
378771fe6b9SJerome Glisse 	r100_pci_gart_disable(rdev);
3794aac0473SJerome Glisse 	radeon_gart_table_ram_free(rdev);
380771fe6b9SJerome Glisse }
381771fe6b9SJerome Glisse 
3827ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev)
3837ed220d7SMichel Dänzer {
3847ed220d7SMichel Dänzer 	uint32_t tmp = 0;
3857ed220d7SMichel Dänzer 
386003e69f9SJerome Glisse 	if (!rdev->irq.installed) {
387003e69f9SJerome Glisse 		WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
388003e69f9SJerome Glisse 		WREG32(R_000040_GEN_INT_CNTL, 0);
389003e69f9SJerome Glisse 		return -EINVAL;
390003e69f9SJerome Glisse 	}
3917ed220d7SMichel Dänzer 	if (rdev->irq.sw_int) {
3927ed220d7SMichel Dänzer 		tmp |= RADEON_SW_INT_ENABLE;
3937ed220d7SMichel Dänzer 	}
3942031f77cSAlex Deucher 	if (rdev->irq.gui_idle) {
3952031f77cSAlex Deucher 		tmp |= RADEON_GUI_IDLE_MASK;
3962031f77cSAlex Deucher 	}
3977ed220d7SMichel Dänzer 	if (rdev->irq.crtc_vblank_int[0]) {
3987ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC_VBLANK_MASK;
3997ed220d7SMichel Dänzer 	}
4007ed220d7SMichel Dänzer 	if (rdev->irq.crtc_vblank_int[1]) {
4017ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC2_VBLANK_MASK;
4027ed220d7SMichel Dänzer 	}
40305a05c50SAlex Deucher 	if (rdev->irq.hpd[0]) {
40405a05c50SAlex Deucher 		tmp |= RADEON_FP_DETECT_MASK;
40505a05c50SAlex Deucher 	}
40605a05c50SAlex Deucher 	if (rdev->irq.hpd[1]) {
40705a05c50SAlex Deucher 		tmp |= RADEON_FP2_DETECT_MASK;
40805a05c50SAlex Deucher 	}
4097ed220d7SMichel Dänzer 	WREG32(RADEON_GEN_INT_CNTL, tmp);
4107ed220d7SMichel Dänzer 	return 0;
4117ed220d7SMichel Dänzer }
4127ed220d7SMichel Dänzer 
4139f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev)
4149f022ddfSJerome Glisse {
4159f022ddfSJerome Glisse 	u32 tmp;
4169f022ddfSJerome Glisse 
4179f022ddfSJerome Glisse 	WREG32(R_000040_GEN_INT_CNTL, 0);
4189f022ddfSJerome Glisse 	/* Wait and acknowledge irq */
4199f022ddfSJerome Glisse 	mdelay(1);
4209f022ddfSJerome Glisse 	tmp = RREG32(R_000044_GEN_INT_STATUS);
4219f022ddfSJerome Glisse 	WREG32(R_000044_GEN_INT_STATUS, tmp);
4229f022ddfSJerome Glisse }
4239f022ddfSJerome Glisse 
4247ed220d7SMichel Dänzer static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
4257ed220d7SMichel Dänzer {
4267ed220d7SMichel Dänzer 	uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
42705a05c50SAlex Deucher 	uint32_t irq_mask = RADEON_SW_INT_TEST |
42805a05c50SAlex Deucher 		RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
42905a05c50SAlex Deucher 		RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
4307ed220d7SMichel Dänzer 
4312031f77cSAlex Deucher 	/* the interrupt works, but the status bit is permanently asserted */
4322031f77cSAlex Deucher 	if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
4332031f77cSAlex Deucher 		if (!rdev->irq.gui_idle_acked)
4342031f77cSAlex Deucher 			irq_mask |= RADEON_GUI_IDLE_STAT;
4352031f77cSAlex Deucher 	}
4362031f77cSAlex Deucher 
4377ed220d7SMichel Dänzer 	if (irqs) {
4387ed220d7SMichel Dänzer 		WREG32(RADEON_GEN_INT_STATUS, irqs);
4397ed220d7SMichel Dänzer 	}
4407ed220d7SMichel Dänzer 	return irqs & irq_mask;
4417ed220d7SMichel Dänzer }
4427ed220d7SMichel Dänzer 
4437ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev)
4447ed220d7SMichel Dänzer {
4453e5cb98dSAlex Deucher 	uint32_t status, msi_rearm;
446d4877cf2SAlex Deucher 	bool queue_hotplug = false;
4477ed220d7SMichel Dänzer 
4482031f77cSAlex Deucher 	/* reset gui idle ack.  the status bit is broken */
4492031f77cSAlex Deucher 	rdev->irq.gui_idle_acked = false;
4502031f77cSAlex Deucher 
4517ed220d7SMichel Dänzer 	status = r100_irq_ack(rdev);
4527ed220d7SMichel Dänzer 	if (!status) {
4537ed220d7SMichel Dänzer 		return IRQ_NONE;
4547ed220d7SMichel Dänzer 	}
455a513c184SJerome Glisse 	if (rdev->shutdown) {
456a513c184SJerome Glisse 		return IRQ_NONE;
457a513c184SJerome Glisse 	}
4587ed220d7SMichel Dänzer 	while (status) {
4597ed220d7SMichel Dänzer 		/* SW interrupt */
4607ed220d7SMichel Dänzer 		if (status & RADEON_SW_INT_TEST) {
4617ed220d7SMichel Dänzer 			radeon_fence_process(rdev);
4627ed220d7SMichel Dänzer 		}
4632031f77cSAlex Deucher 		/* gui idle interrupt */
4642031f77cSAlex Deucher 		if (status & RADEON_GUI_IDLE_STAT) {
4652031f77cSAlex Deucher 			rdev->irq.gui_idle_acked = true;
4662031f77cSAlex Deucher 			rdev->pm.gui_idle = true;
4672031f77cSAlex Deucher 			wake_up(&rdev->irq.idle_queue);
4682031f77cSAlex Deucher 		}
4697ed220d7SMichel Dänzer 		/* Vertical blank interrupts */
4707ed220d7SMichel Dänzer 		if (status & RADEON_CRTC_VBLANK_STAT) {
4717ed220d7SMichel Dänzer 			drm_handle_vblank(rdev->ddev, 0);
472839461d3SRafał Miłecki 			rdev->pm.vblank_sync = true;
47373a6d3fcSRafał Miłecki 			wake_up(&rdev->irq.vblank_queue);
4747ed220d7SMichel Dänzer 		}
4757ed220d7SMichel Dänzer 		if (status & RADEON_CRTC2_VBLANK_STAT) {
4767ed220d7SMichel Dänzer 			drm_handle_vblank(rdev->ddev, 1);
477839461d3SRafał Miłecki 			rdev->pm.vblank_sync = true;
47873a6d3fcSRafał Miłecki 			wake_up(&rdev->irq.vblank_queue);
4797ed220d7SMichel Dänzer 		}
48005a05c50SAlex Deucher 		if (status & RADEON_FP_DETECT_STAT) {
481d4877cf2SAlex Deucher 			queue_hotplug = true;
482d4877cf2SAlex Deucher 			DRM_DEBUG("HPD1\n");
48305a05c50SAlex Deucher 		}
48405a05c50SAlex Deucher 		if (status & RADEON_FP2_DETECT_STAT) {
485d4877cf2SAlex Deucher 			queue_hotplug = true;
486d4877cf2SAlex Deucher 			DRM_DEBUG("HPD2\n");
48705a05c50SAlex Deucher 		}
4887ed220d7SMichel Dänzer 		status = r100_irq_ack(rdev);
4897ed220d7SMichel Dänzer 	}
4902031f77cSAlex Deucher 	/* reset gui idle ack.  the status bit is broken */
4912031f77cSAlex Deucher 	rdev->irq.gui_idle_acked = false;
492d4877cf2SAlex Deucher 	if (queue_hotplug)
493d4877cf2SAlex Deucher 		queue_work(rdev->wq, &rdev->hotplug_work);
4943e5cb98dSAlex Deucher 	if (rdev->msi_enabled) {
4953e5cb98dSAlex Deucher 		switch (rdev->family) {
4963e5cb98dSAlex Deucher 		case CHIP_RS400:
4973e5cb98dSAlex Deucher 		case CHIP_RS480:
4983e5cb98dSAlex Deucher 			msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
4993e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm);
5003e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
5013e5cb98dSAlex Deucher 			break;
5023e5cb98dSAlex Deucher 		default:
5033e5cb98dSAlex Deucher 			msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
5043e5cb98dSAlex Deucher 			WREG32(RADEON_MSI_REARM_EN, msi_rearm);
5053e5cb98dSAlex Deucher 			WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
5063e5cb98dSAlex Deucher 			break;
5073e5cb98dSAlex Deucher 		}
5083e5cb98dSAlex Deucher 	}
5097ed220d7SMichel Dänzer 	return IRQ_HANDLED;
5107ed220d7SMichel Dänzer }
5117ed220d7SMichel Dänzer 
5127ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
5137ed220d7SMichel Dänzer {
5147ed220d7SMichel Dänzer 	if (crtc == 0)
5157ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC_CRNT_FRAME);
5167ed220d7SMichel Dänzer 	else
5177ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC2_CRNT_FRAME);
5187ed220d7SMichel Dänzer }
5197ed220d7SMichel Dänzer 
5209e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask
5219e5b2af7SPauli Nieminen  * for enough space (today caller are ib schedule and buffer move) */
522771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev,
523771fe6b9SJerome Glisse 			  struct radeon_fence *fence)
524771fe6b9SJerome Glisse {
5259e5b2af7SPauli Nieminen 	/* We have to make sure that caches are flushed before
5269e5b2af7SPauli Nieminen 	 * CPU might read something from VRAM. */
5279e5b2af7SPauli Nieminen 	radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
5289e5b2af7SPauli Nieminen 	radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
5299e5b2af7SPauli Nieminen 	radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
5309e5b2af7SPauli Nieminen 	radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
531771fe6b9SJerome Glisse 	/* Wait until IDLE & CLEAN */
5324612dc97SAlex Deucher 	radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
5334612dc97SAlex Deucher 	radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
534cafe6609SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
535cafe6609SJerome Glisse 	radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
536cafe6609SJerome Glisse 				RADEON_HDP_READ_BUFFER_INVALIDATE);
537cafe6609SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
538cafe6609SJerome Glisse 	radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
539771fe6b9SJerome Glisse 	/* Emit fence sequence & fire IRQ */
540771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
541771fe6b9SJerome Glisse 	radeon_ring_write(rdev, fence->seq);
542771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
543771fe6b9SJerome Glisse 	radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
544771fe6b9SJerome Glisse }
545771fe6b9SJerome Glisse 
546771fe6b9SJerome Glisse int r100_wb_init(struct radeon_device *rdev)
547771fe6b9SJerome Glisse {
548771fe6b9SJerome Glisse 	int r;
549771fe6b9SJerome Glisse 
550771fe6b9SJerome Glisse 	if (rdev->wb.wb_obj == NULL) {
5514c788679SJerome Glisse 		r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
552771fe6b9SJerome Glisse 					RADEON_GEM_DOMAIN_GTT,
5534c788679SJerome Glisse 					&rdev->wb.wb_obj);
554771fe6b9SJerome Glisse 		if (r) {
5554c788679SJerome Glisse 			dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
556771fe6b9SJerome Glisse 			return r;
557771fe6b9SJerome Glisse 		}
5584c788679SJerome Glisse 		r = radeon_bo_reserve(rdev->wb.wb_obj, false);
5594c788679SJerome Glisse 		if (unlikely(r != 0))
5604c788679SJerome Glisse 			return r;
5614c788679SJerome Glisse 		r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
562771fe6b9SJerome Glisse 					&rdev->wb.gpu_addr);
563771fe6b9SJerome Glisse 		if (r) {
5644c788679SJerome Glisse 			dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
5654c788679SJerome Glisse 			radeon_bo_unreserve(rdev->wb.wb_obj);
566771fe6b9SJerome Glisse 			return r;
567771fe6b9SJerome Glisse 		}
5684c788679SJerome Glisse 		r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
5694c788679SJerome Glisse 		radeon_bo_unreserve(rdev->wb.wb_obj);
570771fe6b9SJerome Glisse 		if (r) {
5714c788679SJerome Glisse 			dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
572771fe6b9SJerome Glisse 			return r;
573771fe6b9SJerome Glisse 		}
574771fe6b9SJerome Glisse 	}
5759f022ddfSJerome Glisse 	WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
5769f022ddfSJerome Glisse 	WREG32(R_00070C_CP_RB_RPTR_ADDR,
5779f022ddfSJerome Glisse 		S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
5789f022ddfSJerome Glisse 	WREG32(R_000770_SCRATCH_UMSK, 0xff);
579771fe6b9SJerome Glisse 	return 0;
580771fe6b9SJerome Glisse }
581771fe6b9SJerome Glisse 
5829f022ddfSJerome Glisse void r100_wb_disable(struct radeon_device *rdev)
5839f022ddfSJerome Glisse {
5849f022ddfSJerome Glisse 	WREG32(R_000770_SCRATCH_UMSK, 0);
5859f022ddfSJerome Glisse }
5869f022ddfSJerome Glisse 
587771fe6b9SJerome Glisse void r100_wb_fini(struct radeon_device *rdev)
588771fe6b9SJerome Glisse {
5894c788679SJerome Glisse 	int r;
5904c788679SJerome Glisse 
5919f022ddfSJerome Glisse 	r100_wb_disable(rdev);
592771fe6b9SJerome Glisse 	if (rdev->wb.wb_obj) {
5934c788679SJerome Glisse 		r = radeon_bo_reserve(rdev->wb.wb_obj, false);
5944c788679SJerome Glisse 		if (unlikely(r != 0)) {
5954c788679SJerome Glisse 			dev_err(rdev->dev, "(%d) can't finish WB\n", r);
5964c788679SJerome Glisse 			return;
5974c788679SJerome Glisse 		}
5984c788679SJerome Glisse 		radeon_bo_kunmap(rdev->wb.wb_obj);
5994c788679SJerome Glisse 		radeon_bo_unpin(rdev->wb.wb_obj);
6004c788679SJerome Glisse 		radeon_bo_unreserve(rdev->wb.wb_obj);
6014c788679SJerome Glisse 		radeon_bo_unref(&rdev->wb.wb_obj);
602771fe6b9SJerome Glisse 		rdev->wb.wb = NULL;
603771fe6b9SJerome Glisse 		rdev->wb.wb_obj = NULL;
604771fe6b9SJerome Glisse 	}
605771fe6b9SJerome Glisse }
606771fe6b9SJerome Glisse 
607771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev,
608771fe6b9SJerome Glisse 		   uint64_t src_offset,
609771fe6b9SJerome Glisse 		   uint64_t dst_offset,
610771fe6b9SJerome Glisse 		   unsigned num_pages,
611771fe6b9SJerome Glisse 		   struct radeon_fence *fence)
612771fe6b9SJerome Glisse {
613771fe6b9SJerome Glisse 	uint32_t cur_pages;
614771fe6b9SJerome Glisse 	uint32_t stride_bytes = PAGE_SIZE;
615771fe6b9SJerome Glisse 	uint32_t pitch;
616771fe6b9SJerome Glisse 	uint32_t stride_pixels;
617771fe6b9SJerome Glisse 	unsigned ndw;
618771fe6b9SJerome Glisse 	int num_loops;
619771fe6b9SJerome Glisse 	int r = 0;
620771fe6b9SJerome Glisse 
621771fe6b9SJerome Glisse 	/* radeon limited to 16k stride */
622771fe6b9SJerome Glisse 	stride_bytes &= 0x3fff;
623771fe6b9SJerome Glisse 	/* radeon pitch is /64 */
624771fe6b9SJerome Glisse 	pitch = stride_bytes / 64;
625771fe6b9SJerome Glisse 	stride_pixels = stride_bytes / 4;
626771fe6b9SJerome Glisse 	num_loops = DIV_ROUND_UP(num_pages, 8191);
627771fe6b9SJerome Glisse 
628771fe6b9SJerome Glisse 	/* Ask for enough room for blit + flush + fence */
629771fe6b9SJerome Glisse 	ndw = 64 + (10 * num_loops);
630771fe6b9SJerome Glisse 	r = radeon_ring_lock(rdev, ndw);
631771fe6b9SJerome Glisse 	if (r) {
632771fe6b9SJerome Glisse 		DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
633771fe6b9SJerome Glisse 		return -EINVAL;
634771fe6b9SJerome Glisse 	}
635771fe6b9SJerome Glisse 	while (num_pages > 0) {
636771fe6b9SJerome Glisse 		cur_pages = num_pages;
637771fe6b9SJerome Glisse 		if (cur_pages > 8191) {
638771fe6b9SJerome Glisse 			cur_pages = 8191;
639771fe6b9SJerome Glisse 		}
640771fe6b9SJerome Glisse 		num_pages -= cur_pages;
641771fe6b9SJerome Glisse 
642771fe6b9SJerome Glisse 		/* pages are in Y direction - height
643771fe6b9SJerome Glisse 		   page width in X direction - width */
644771fe6b9SJerome Glisse 		radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
645771fe6b9SJerome Glisse 		radeon_ring_write(rdev,
646771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
647771fe6b9SJerome Glisse 				  RADEON_GMC_DST_PITCH_OFFSET_CNTL |
648771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_CLIPPING |
649771fe6b9SJerome Glisse 				  RADEON_GMC_DST_CLIPPING |
650771fe6b9SJerome Glisse 				  RADEON_GMC_BRUSH_NONE |
651771fe6b9SJerome Glisse 				  (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
652771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_DATATYPE_COLOR |
653771fe6b9SJerome Glisse 				  RADEON_ROP3_S |
654771fe6b9SJerome Glisse 				  RADEON_DP_SRC_SOURCE_MEMORY |
655771fe6b9SJerome Glisse 				  RADEON_GMC_CLR_CMP_CNTL_DIS |
656771fe6b9SJerome Glisse 				  RADEON_GMC_WR_MSK_DIS);
657771fe6b9SJerome Glisse 		radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
658771fe6b9SJerome Glisse 		radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
659771fe6b9SJerome Glisse 		radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
660771fe6b9SJerome Glisse 		radeon_ring_write(rdev, 0);
661771fe6b9SJerome Glisse 		radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
662771fe6b9SJerome Glisse 		radeon_ring_write(rdev, num_pages);
663771fe6b9SJerome Glisse 		radeon_ring_write(rdev, num_pages);
664771fe6b9SJerome Glisse 		radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
665771fe6b9SJerome Glisse 	}
666771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
667771fe6b9SJerome Glisse 	radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
668771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
669771fe6b9SJerome Glisse 	radeon_ring_write(rdev,
670771fe6b9SJerome Glisse 			  RADEON_WAIT_2D_IDLECLEAN |
671771fe6b9SJerome Glisse 			  RADEON_WAIT_HOST_IDLECLEAN |
672771fe6b9SJerome Glisse 			  RADEON_WAIT_DMA_GUI_IDLE);
673771fe6b9SJerome Glisse 	if (fence) {
674771fe6b9SJerome Glisse 		r = radeon_fence_emit(rdev, fence);
675771fe6b9SJerome Glisse 	}
676771fe6b9SJerome Glisse 	radeon_ring_unlock_commit(rdev);
677771fe6b9SJerome Glisse 	return r;
678771fe6b9SJerome Glisse }
679771fe6b9SJerome Glisse 
68045600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev)
68145600232SJerome Glisse {
68245600232SJerome Glisse 	unsigned i;
68345600232SJerome Glisse 	u32 tmp;
68445600232SJerome Glisse 
68545600232SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
68645600232SJerome Glisse 		tmp = RREG32(R_000E40_RBBM_STATUS);
68745600232SJerome Glisse 		if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
68845600232SJerome Glisse 			return 0;
68945600232SJerome Glisse 		}
69045600232SJerome Glisse 		udelay(1);
69145600232SJerome Glisse 	}
69245600232SJerome Glisse 	return -1;
69345600232SJerome Glisse }
69445600232SJerome Glisse 
695771fe6b9SJerome Glisse void r100_ring_start(struct radeon_device *rdev)
696771fe6b9SJerome Glisse {
697771fe6b9SJerome Glisse 	int r;
698771fe6b9SJerome Glisse 
699771fe6b9SJerome Glisse 	r = radeon_ring_lock(rdev, 2);
700771fe6b9SJerome Glisse 	if (r) {
701771fe6b9SJerome Glisse 		return;
702771fe6b9SJerome Glisse 	}
703771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
704771fe6b9SJerome Glisse 	radeon_ring_write(rdev,
705771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY2D_IDLE3D |
706771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY3D_IDLE2D |
707771fe6b9SJerome Glisse 			  RADEON_ISYNC_WAIT_IDLEGUI |
708771fe6b9SJerome Glisse 			  RADEON_ISYNC_CPSCRATCH_IDLEGUI);
709771fe6b9SJerome Glisse 	radeon_ring_unlock_commit(rdev);
710771fe6b9SJerome Glisse }
711771fe6b9SJerome Glisse 
71270967ab9SBen Hutchings 
71370967ab9SBen Hutchings /* Load the microcode for the CP */
71470967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev)
715771fe6b9SJerome Glisse {
71670967ab9SBen Hutchings 	struct platform_device *pdev;
71770967ab9SBen Hutchings 	const char *fw_name = NULL;
71870967ab9SBen Hutchings 	int err;
719771fe6b9SJerome Glisse 
72070967ab9SBen Hutchings 	DRM_DEBUG("\n");
72170967ab9SBen Hutchings 
72270967ab9SBen Hutchings 	pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
72370967ab9SBen Hutchings 	err = IS_ERR(pdev);
72470967ab9SBen Hutchings 	if (err) {
72570967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
72670967ab9SBen Hutchings 		return -EINVAL;
727771fe6b9SJerome Glisse 	}
728771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
729771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
730771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
731771fe6b9SJerome Glisse 		DRM_INFO("Loading R100 Microcode\n");
73270967ab9SBen Hutchings 		fw_name = FIRMWARE_R100;
733771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R200) ||
734771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV250) ||
735771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV280) ||
736771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS300)) {
737771fe6b9SJerome Glisse 		DRM_INFO("Loading R200 Microcode\n");
73870967ab9SBen Hutchings 		fw_name = FIRMWARE_R200;
739771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R300) ||
740771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R350) ||
741771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV350) ||
742771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV380) ||
743771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS400) ||
744771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS480)) {
745771fe6b9SJerome Glisse 		DRM_INFO("Loading R300 Microcode\n");
74670967ab9SBen Hutchings 		fw_name = FIRMWARE_R300;
747771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R420) ||
748771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R423) ||
749771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV410)) {
750771fe6b9SJerome Glisse 		DRM_INFO("Loading R400 Microcode\n");
75170967ab9SBen Hutchings 		fw_name = FIRMWARE_R420;
752771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RS690) ||
753771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS740)) {
754771fe6b9SJerome Glisse 		DRM_INFO("Loading RS690/RS740 Microcode\n");
75570967ab9SBen Hutchings 		fw_name = FIRMWARE_RS690;
756771fe6b9SJerome Glisse 	} else if (rdev->family == CHIP_RS600) {
757771fe6b9SJerome Glisse 		DRM_INFO("Loading RS600 Microcode\n");
75870967ab9SBen Hutchings 		fw_name = FIRMWARE_RS600;
759771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RV515) ||
760771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R520) ||
761771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV530) ||
762771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R580) ||
763771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV560) ||
764771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV570)) {
765771fe6b9SJerome Glisse 		DRM_INFO("Loading R500 Microcode\n");
76670967ab9SBen Hutchings 		fw_name = FIRMWARE_R520;
76770967ab9SBen Hutchings 	}
76870967ab9SBen Hutchings 
7693ce0a23dSJerome Glisse 	err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
77070967ab9SBen Hutchings 	platform_device_unregister(pdev);
77170967ab9SBen Hutchings 	if (err) {
77270967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
77370967ab9SBen Hutchings 		       fw_name);
7743ce0a23dSJerome Glisse 	} else if (rdev->me_fw->size % 8) {
77570967ab9SBen Hutchings 		printk(KERN_ERR
77670967ab9SBen Hutchings 		       "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
7773ce0a23dSJerome Glisse 		       rdev->me_fw->size, fw_name);
77870967ab9SBen Hutchings 		err = -EINVAL;
7793ce0a23dSJerome Glisse 		release_firmware(rdev->me_fw);
7803ce0a23dSJerome Glisse 		rdev->me_fw = NULL;
78170967ab9SBen Hutchings 	}
78270967ab9SBen Hutchings 	return err;
78370967ab9SBen Hutchings }
784d4550907SJerome Glisse 
78570967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev)
78670967ab9SBen Hutchings {
78770967ab9SBen Hutchings 	const __be32 *fw_data;
78870967ab9SBen Hutchings 	int i, size;
78970967ab9SBen Hutchings 
79070967ab9SBen Hutchings 	if (r100_gui_wait_for_idle(rdev)) {
79170967ab9SBen Hutchings 		printk(KERN_WARNING "Failed to wait GUI idle while "
79270967ab9SBen Hutchings 		       "programming pipes. Bad things might happen.\n");
79370967ab9SBen Hutchings 	}
79470967ab9SBen Hutchings 
7953ce0a23dSJerome Glisse 	if (rdev->me_fw) {
7963ce0a23dSJerome Glisse 		size = rdev->me_fw->size / 4;
7973ce0a23dSJerome Glisse 		fw_data = (const __be32 *)&rdev->me_fw->data[0];
79870967ab9SBen Hutchings 		WREG32(RADEON_CP_ME_RAM_ADDR, 0);
79970967ab9SBen Hutchings 		for (i = 0; i < size; i += 2) {
80070967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAH,
80170967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i]));
80270967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAL,
80370967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i + 1]));
804771fe6b9SJerome Glisse 		}
805771fe6b9SJerome Glisse 	}
806771fe6b9SJerome Glisse }
807771fe6b9SJerome Glisse 
808771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
809771fe6b9SJerome Glisse {
810771fe6b9SJerome Glisse 	unsigned rb_bufsz;
811771fe6b9SJerome Glisse 	unsigned rb_blksz;
812771fe6b9SJerome Glisse 	unsigned max_fetch;
813771fe6b9SJerome Glisse 	unsigned pre_write_timer;
814771fe6b9SJerome Glisse 	unsigned pre_write_limit;
815771fe6b9SJerome Glisse 	unsigned indirect2_start;
816771fe6b9SJerome Glisse 	unsigned indirect1_start;
817771fe6b9SJerome Glisse 	uint32_t tmp;
818771fe6b9SJerome Glisse 	int r;
819771fe6b9SJerome Glisse 
820771fe6b9SJerome Glisse 	if (r100_debugfs_cp_init(rdev)) {
821771fe6b9SJerome Glisse 		DRM_ERROR("Failed to register debugfs file for CP !\n");
822771fe6b9SJerome Glisse 	}
8233ce0a23dSJerome Glisse 	if (!rdev->me_fw) {
82470967ab9SBen Hutchings 		r = r100_cp_init_microcode(rdev);
82570967ab9SBen Hutchings 		if (r) {
82670967ab9SBen Hutchings 			DRM_ERROR("Failed to load firmware!\n");
82770967ab9SBen Hutchings 			return r;
82870967ab9SBen Hutchings 		}
82970967ab9SBen Hutchings 	}
83070967ab9SBen Hutchings 
831771fe6b9SJerome Glisse 	/* Align ring size */
832771fe6b9SJerome Glisse 	rb_bufsz = drm_order(ring_size / 8);
833771fe6b9SJerome Glisse 	ring_size = (1 << (rb_bufsz + 1)) * 4;
834771fe6b9SJerome Glisse 	r100_cp_load_microcode(rdev);
835771fe6b9SJerome Glisse 	r = radeon_ring_init(rdev, ring_size);
836771fe6b9SJerome Glisse 	if (r) {
837771fe6b9SJerome Glisse 		return r;
838771fe6b9SJerome Glisse 	}
839771fe6b9SJerome Glisse 	/* Each time the cp read 1024 bytes (16 dword/quadword) update
840771fe6b9SJerome Glisse 	 * the rptr copy in system ram */
841771fe6b9SJerome Glisse 	rb_blksz = 9;
842771fe6b9SJerome Glisse 	/* cp will read 128bytes at a time (4 dwords) */
843771fe6b9SJerome Glisse 	max_fetch = 1;
844771fe6b9SJerome Glisse 	rdev->cp.align_mask = 16 - 1;
845771fe6b9SJerome Glisse 	/* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
846771fe6b9SJerome Glisse 	pre_write_timer = 64;
847771fe6b9SJerome Glisse 	/* Force CP_RB_WPTR write if written more than one time before the
848771fe6b9SJerome Glisse 	 * delay expire
849771fe6b9SJerome Glisse 	 */
850771fe6b9SJerome Glisse 	pre_write_limit = 0;
851771fe6b9SJerome Glisse 	/* Setup the cp cache like this (cache size is 96 dwords) :
852771fe6b9SJerome Glisse 	 *	RING		0  to 15
853771fe6b9SJerome Glisse 	 *	INDIRECT1	16 to 79
854771fe6b9SJerome Glisse 	 *	INDIRECT2	80 to 95
855771fe6b9SJerome Glisse 	 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
856771fe6b9SJerome Glisse 	 *    indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
857771fe6b9SJerome Glisse 	 *    indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
858771fe6b9SJerome Glisse 	 * Idea being that most of the gpu cmd will be through indirect1 buffer
859771fe6b9SJerome Glisse 	 * so it gets the bigger cache.
860771fe6b9SJerome Glisse 	 */
861771fe6b9SJerome Glisse 	indirect2_start = 80;
862771fe6b9SJerome Glisse 	indirect1_start = 16;
863771fe6b9SJerome Glisse 	/* cp setup */
864771fe6b9SJerome Glisse 	WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
865d6f28938SAlex Deucher 	tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
866771fe6b9SJerome Glisse 	       REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
867771fe6b9SJerome Glisse 	       REG_SET(RADEON_MAX_FETCH, max_fetch) |
868771fe6b9SJerome Glisse 	       RADEON_RB_NO_UPDATE);
869d6f28938SAlex Deucher #ifdef __BIG_ENDIAN
870d6f28938SAlex Deucher 	tmp |= RADEON_BUF_SWAP_32BIT;
871d6f28938SAlex Deucher #endif
872d6f28938SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp);
873d6f28938SAlex Deucher 
874771fe6b9SJerome Glisse 	/* Set ring address */
875771fe6b9SJerome Glisse 	DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
876771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
877771fe6b9SJerome Glisse 	/* Force read & write ptr to 0 */
878771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
879771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
880771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, 0);
881771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
882771fe6b9SJerome Glisse 	udelay(10);
883771fe6b9SJerome Glisse 	rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
884771fe6b9SJerome Glisse 	rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
8859e5786bdSDave Airlie 	/* protect against crazy HW on resume */
8869e5786bdSDave Airlie 	rdev->cp.wptr &= rdev->cp.ptr_mask;
887771fe6b9SJerome Glisse 	/* Set cp mode to bus mastering & enable cp*/
888771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE,
889771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
890771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT1_START, indirect1_start));
891771fe6b9SJerome Glisse 	WREG32(0x718, 0);
892771fe6b9SJerome Glisse 	WREG32(0x744, 0x00004D4D);
893771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
894771fe6b9SJerome Glisse 	radeon_ring_start(rdev);
895771fe6b9SJerome Glisse 	r = radeon_ring_test(rdev);
896771fe6b9SJerome Glisse 	if (r) {
897771fe6b9SJerome Glisse 		DRM_ERROR("radeon: cp isn't working (%d).\n", r);
898771fe6b9SJerome Glisse 		return r;
899771fe6b9SJerome Glisse 	}
900771fe6b9SJerome Glisse 	rdev->cp.ready = true;
901771fe6b9SJerome Glisse 	return 0;
902771fe6b9SJerome Glisse }
903771fe6b9SJerome Glisse 
904771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev)
905771fe6b9SJerome Glisse {
90645600232SJerome Glisse 	if (r100_cp_wait_for_idle(rdev)) {
90745600232SJerome Glisse 		DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
90845600232SJerome Glisse 	}
909771fe6b9SJerome Glisse 	/* Disable ring */
910a18d7ea1SJerome Glisse 	r100_cp_disable(rdev);
911771fe6b9SJerome Glisse 	radeon_ring_fini(rdev);
912771fe6b9SJerome Glisse 	DRM_INFO("radeon: cp finalized\n");
913771fe6b9SJerome Glisse }
914771fe6b9SJerome Glisse 
915771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev)
916771fe6b9SJerome Glisse {
917771fe6b9SJerome Glisse 	/* Disable ring */
918771fe6b9SJerome Glisse 	rdev->cp.ready = false;
919771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE, 0);
920771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
921771fe6b9SJerome Glisse 	if (r100_gui_wait_for_idle(rdev)) {
922771fe6b9SJerome Glisse 		printk(KERN_WARNING "Failed to wait GUI idle while "
923771fe6b9SJerome Glisse 		       "programming pipes. Bad things might happen.\n");
924771fe6b9SJerome Glisse 	}
925771fe6b9SJerome Glisse }
926771fe6b9SJerome Glisse 
9273ce0a23dSJerome Glisse void r100_cp_commit(struct radeon_device *rdev)
9283ce0a23dSJerome Glisse {
9293ce0a23dSJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
9303ce0a23dSJerome Glisse 	(void)RREG32(RADEON_CP_RB_WPTR);
9313ce0a23dSJerome Glisse }
9323ce0a23dSJerome Glisse 
933771fe6b9SJerome Glisse 
934771fe6b9SJerome Glisse /*
935771fe6b9SJerome Glisse  * CS functions
936771fe6b9SJerome Glisse  */
937771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p,
938771fe6b9SJerome Glisse 			  struct radeon_cs_packet *pkt,
939068a117cSJerome Glisse 			  const unsigned *auth, unsigned n,
940771fe6b9SJerome Glisse 			  radeon_packet0_check_t check)
941771fe6b9SJerome Glisse {
942771fe6b9SJerome Glisse 	unsigned reg;
943771fe6b9SJerome Glisse 	unsigned i, j, m;
944771fe6b9SJerome Glisse 	unsigned idx;
945771fe6b9SJerome Glisse 	int r;
946771fe6b9SJerome Glisse 
947771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
948771fe6b9SJerome Glisse 	reg = pkt->reg;
949068a117cSJerome Glisse 	/* Check that register fall into register range
950068a117cSJerome Glisse 	 * determined by the number of entry (n) in the
951068a117cSJerome Glisse 	 * safe register bitmap.
952068a117cSJerome Glisse 	 */
953771fe6b9SJerome Glisse 	if (pkt->one_reg_wr) {
954771fe6b9SJerome Glisse 		if ((reg >> 7) > n) {
955771fe6b9SJerome Glisse 			return -EINVAL;
956771fe6b9SJerome Glisse 		}
957771fe6b9SJerome Glisse 	} else {
958771fe6b9SJerome Glisse 		if (((reg + (pkt->count << 2)) >> 7) > n) {
959771fe6b9SJerome Glisse 			return -EINVAL;
960771fe6b9SJerome Glisse 		}
961771fe6b9SJerome Glisse 	}
962771fe6b9SJerome Glisse 	for (i = 0; i <= pkt->count; i++, idx++) {
963771fe6b9SJerome Glisse 		j = (reg >> 7);
964771fe6b9SJerome Glisse 		m = 1 << ((reg >> 2) & 31);
965771fe6b9SJerome Glisse 		if (auth[j] & m) {
966771fe6b9SJerome Glisse 			r = check(p, pkt, idx, reg);
967771fe6b9SJerome Glisse 			if (r) {
968771fe6b9SJerome Glisse 				return r;
969771fe6b9SJerome Glisse 			}
970771fe6b9SJerome Glisse 		}
971771fe6b9SJerome Glisse 		if (pkt->one_reg_wr) {
972771fe6b9SJerome Glisse 			if (!(auth[j] & m)) {
973771fe6b9SJerome Glisse 				break;
974771fe6b9SJerome Glisse 			}
975771fe6b9SJerome Glisse 		} else {
976771fe6b9SJerome Glisse 			reg += 4;
977771fe6b9SJerome Glisse 		}
978771fe6b9SJerome Glisse 	}
979771fe6b9SJerome Glisse 	return 0;
980771fe6b9SJerome Glisse }
981771fe6b9SJerome Glisse 
982771fe6b9SJerome Glisse void r100_cs_dump_packet(struct radeon_cs_parser *p,
983771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt)
984771fe6b9SJerome Glisse {
985771fe6b9SJerome Glisse 	volatile uint32_t *ib;
986771fe6b9SJerome Glisse 	unsigned i;
987771fe6b9SJerome Glisse 	unsigned idx;
988771fe6b9SJerome Glisse 
989771fe6b9SJerome Glisse 	ib = p->ib->ptr;
990771fe6b9SJerome Glisse 	idx = pkt->idx;
991771fe6b9SJerome Glisse 	for (i = 0; i <= (pkt->count + 1); i++, idx++) {
992771fe6b9SJerome Glisse 		DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
993771fe6b9SJerome Glisse 	}
994771fe6b9SJerome Glisse }
995771fe6b9SJerome Glisse 
996771fe6b9SJerome Glisse /**
997771fe6b9SJerome Glisse  * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
998771fe6b9SJerome Glisse  * @parser:	parser structure holding parsing context.
999771fe6b9SJerome Glisse  * @pkt:	where to store packet informations
1000771fe6b9SJerome Glisse  *
1001771fe6b9SJerome Glisse  * Assume that chunk_ib_index is properly set. Will return -EINVAL
1002771fe6b9SJerome Glisse  * if packet is bigger than remaining ib size. or if packets is unknown.
1003771fe6b9SJerome Glisse  **/
1004771fe6b9SJerome Glisse int r100_cs_packet_parse(struct radeon_cs_parser *p,
1005771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt,
1006771fe6b9SJerome Glisse 			 unsigned idx)
1007771fe6b9SJerome Glisse {
1008771fe6b9SJerome Glisse 	struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
1009fa99239cSRoel Kluin 	uint32_t header;
1010771fe6b9SJerome Glisse 
1011771fe6b9SJerome Glisse 	if (idx >= ib_chunk->length_dw) {
1012771fe6b9SJerome Glisse 		DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
1013771fe6b9SJerome Glisse 			  idx, ib_chunk->length_dw);
1014771fe6b9SJerome Glisse 		return -EINVAL;
1015771fe6b9SJerome Glisse 	}
1016513bcb46SDave Airlie 	header = radeon_get_ib_value(p, idx);
1017771fe6b9SJerome Glisse 	pkt->idx = idx;
1018771fe6b9SJerome Glisse 	pkt->type = CP_PACKET_GET_TYPE(header);
1019771fe6b9SJerome Glisse 	pkt->count = CP_PACKET_GET_COUNT(header);
1020771fe6b9SJerome Glisse 	switch (pkt->type) {
1021771fe6b9SJerome Glisse 	case PACKET_TYPE0:
1022771fe6b9SJerome Glisse 		pkt->reg = CP_PACKET0_GET_REG(header);
1023771fe6b9SJerome Glisse 		pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
1024771fe6b9SJerome Glisse 		break;
1025771fe6b9SJerome Glisse 	case PACKET_TYPE3:
1026771fe6b9SJerome Glisse 		pkt->opcode = CP_PACKET3_GET_OPCODE(header);
1027771fe6b9SJerome Glisse 		break;
1028771fe6b9SJerome Glisse 	case PACKET_TYPE2:
1029771fe6b9SJerome Glisse 		pkt->count = -1;
1030771fe6b9SJerome Glisse 		break;
1031771fe6b9SJerome Glisse 	default:
1032771fe6b9SJerome Glisse 		DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
1033771fe6b9SJerome Glisse 		return -EINVAL;
1034771fe6b9SJerome Glisse 	}
1035771fe6b9SJerome Glisse 	if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
1036771fe6b9SJerome Glisse 		DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
1037771fe6b9SJerome Glisse 			  pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
1038771fe6b9SJerome Glisse 		return -EINVAL;
1039771fe6b9SJerome Glisse 	}
1040771fe6b9SJerome Glisse 	return 0;
1041771fe6b9SJerome Glisse }
1042771fe6b9SJerome Glisse 
1043771fe6b9SJerome Glisse /**
1044531369e6SDave Airlie  * r100_cs_packet_next_vline() - parse userspace VLINE packet
1045531369e6SDave Airlie  * @parser:		parser structure holding parsing context.
1046531369e6SDave Airlie  *
1047531369e6SDave Airlie  * Userspace sends a special sequence for VLINE waits.
1048531369e6SDave Airlie  * PACKET0 - VLINE_START_END + value
1049531369e6SDave Airlie  * PACKET0 - WAIT_UNTIL +_value
1050531369e6SDave Airlie  * RELOC (P3) - crtc_id in reloc.
1051531369e6SDave Airlie  *
1052531369e6SDave Airlie  * This function parses this and relocates the VLINE START END
1053531369e6SDave Airlie  * and WAIT UNTIL packets to the correct crtc.
1054531369e6SDave Airlie  * It also detects a switched off crtc and nulls out the
1055531369e6SDave Airlie  * wait in that case.
1056531369e6SDave Airlie  */
1057531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1058531369e6SDave Airlie {
1059531369e6SDave Airlie 	struct drm_mode_object *obj;
1060531369e6SDave Airlie 	struct drm_crtc *crtc;
1061531369e6SDave Airlie 	struct radeon_crtc *radeon_crtc;
1062531369e6SDave Airlie 	struct radeon_cs_packet p3reloc, waitreloc;
1063531369e6SDave Airlie 	int crtc_id;
1064531369e6SDave Airlie 	int r;
1065531369e6SDave Airlie 	uint32_t header, h_idx, reg;
1066513bcb46SDave Airlie 	volatile uint32_t *ib;
1067531369e6SDave Airlie 
1068513bcb46SDave Airlie 	ib = p->ib->ptr;
1069531369e6SDave Airlie 
1070531369e6SDave Airlie 	/* parse the wait until */
1071531369e6SDave Airlie 	r = r100_cs_packet_parse(p, &waitreloc, p->idx);
1072531369e6SDave Airlie 	if (r)
1073531369e6SDave Airlie 		return r;
1074531369e6SDave Airlie 
1075531369e6SDave Airlie 	/* check its a wait until and only 1 count */
1076531369e6SDave Airlie 	if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1077531369e6SDave Airlie 	    waitreloc.count != 0) {
1078531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until segment\n");
1079531369e6SDave Airlie 		r = -EINVAL;
1080531369e6SDave Airlie 		return r;
1081531369e6SDave Airlie 	}
1082531369e6SDave Airlie 
1083513bcb46SDave Airlie 	if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
1084531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until\n");
1085531369e6SDave Airlie 		r = -EINVAL;
1086531369e6SDave Airlie 		return r;
1087531369e6SDave Airlie 	}
1088531369e6SDave Airlie 
1089531369e6SDave Airlie 	/* jump over the NOP */
109090ebd065SAlex Deucher 	r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
1091531369e6SDave Airlie 	if (r)
1092531369e6SDave Airlie 		return r;
1093531369e6SDave Airlie 
1094531369e6SDave Airlie 	h_idx = p->idx - 2;
109590ebd065SAlex Deucher 	p->idx += waitreloc.count + 2;
109690ebd065SAlex Deucher 	p->idx += p3reloc.count + 2;
1097531369e6SDave Airlie 
1098513bcb46SDave Airlie 	header = radeon_get_ib_value(p, h_idx);
1099513bcb46SDave Airlie 	crtc_id = radeon_get_ib_value(p, h_idx + 5);
1100d4ac6a05SDave Airlie 	reg = CP_PACKET0_GET_REG(header);
1101531369e6SDave Airlie 	mutex_lock(&p->rdev->ddev->mode_config.mutex);
1102531369e6SDave Airlie 	obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1103531369e6SDave Airlie 	if (!obj) {
1104531369e6SDave Airlie 		DRM_ERROR("cannot find crtc %d\n", crtc_id);
1105531369e6SDave Airlie 		r = -EINVAL;
1106531369e6SDave Airlie 		goto out;
1107531369e6SDave Airlie 	}
1108531369e6SDave Airlie 	crtc = obj_to_crtc(obj);
1109531369e6SDave Airlie 	radeon_crtc = to_radeon_crtc(crtc);
1110531369e6SDave Airlie 	crtc_id = radeon_crtc->crtc_id;
1111531369e6SDave Airlie 
1112531369e6SDave Airlie 	if (!crtc->enabled) {
1113531369e6SDave Airlie 		/* if the CRTC isn't enabled - we need to nop out the wait until */
1114513bcb46SDave Airlie 		ib[h_idx + 2] = PACKET2(0);
1115513bcb46SDave Airlie 		ib[h_idx + 3] = PACKET2(0);
1116531369e6SDave Airlie 	} else if (crtc_id == 1) {
1117531369e6SDave Airlie 		switch (reg) {
1118531369e6SDave Airlie 		case AVIVO_D1MODE_VLINE_START_END:
111990ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1120531369e6SDave Airlie 			header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1121531369e6SDave Airlie 			break;
1122531369e6SDave Airlie 		case RADEON_CRTC_GUI_TRIG_VLINE:
112390ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1124531369e6SDave Airlie 			header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1125531369e6SDave Airlie 			break;
1126531369e6SDave Airlie 		default:
1127531369e6SDave Airlie 			DRM_ERROR("unknown crtc reloc\n");
1128531369e6SDave Airlie 			r = -EINVAL;
1129531369e6SDave Airlie 			goto out;
1130531369e6SDave Airlie 		}
1131513bcb46SDave Airlie 		ib[h_idx] = header;
1132513bcb46SDave Airlie 		ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
1133531369e6SDave Airlie 	}
1134531369e6SDave Airlie out:
1135531369e6SDave Airlie 	mutex_unlock(&p->rdev->ddev->mode_config.mutex);
1136531369e6SDave Airlie 	return r;
1137531369e6SDave Airlie }
1138531369e6SDave Airlie 
1139531369e6SDave Airlie /**
1140771fe6b9SJerome Glisse  * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
1141771fe6b9SJerome Glisse  * @parser:		parser structure holding parsing context.
1142771fe6b9SJerome Glisse  * @data:		pointer to relocation data
1143771fe6b9SJerome Glisse  * @offset_start:	starting offset
1144771fe6b9SJerome Glisse  * @offset_mask:	offset mask (to align start offset on)
1145771fe6b9SJerome Glisse  * @reloc:		reloc informations
1146771fe6b9SJerome Glisse  *
1147771fe6b9SJerome Glisse  * Check next packet is relocation packet3, do bo validation and compute
1148771fe6b9SJerome Glisse  * GPU offset using the provided start.
1149771fe6b9SJerome Glisse  **/
1150771fe6b9SJerome Glisse int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
1151771fe6b9SJerome Glisse 			      struct radeon_cs_reloc **cs_reloc)
1152771fe6b9SJerome Glisse {
1153771fe6b9SJerome Glisse 	struct radeon_cs_chunk *relocs_chunk;
1154771fe6b9SJerome Glisse 	struct radeon_cs_packet p3reloc;
1155771fe6b9SJerome Glisse 	unsigned idx;
1156771fe6b9SJerome Glisse 	int r;
1157771fe6b9SJerome Glisse 
1158771fe6b9SJerome Glisse 	if (p->chunk_relocs_idx == -1) {
1159771fe6b9SJerome Glisse 		DRM_ERROR("No relocation chunk !\n");
1160771fe6b9SJerome Glisse 		return -EINVAL;
1161771fe6b9SJerome Glisse 	}
1162771fe6b9SJerome Glisse 	*cs_reloc = NULL;
1163771fe6b9SJerome Glisse 	relocs_chunk = &p->chunks[p->chunk_relocs_idx];
1164771fe6b9SJerome Glisse 	r = r100_cs_packet_parse(p, &p3reloc, p->idx);
1165771fe6b9SJerome Glisse 	if (r) {
1166771fe6b9SJerome Glisse 		return r;
1167771fe6b9SJerome Glisse 	}
1168771fe6b9SJerome Glisse 	p->idx += p3reloc.count + 2;
1169771fe6b9SJerome Glisse 	if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1170771fe6b9SJerome Glisse 		DRM_ERROR("No packet3 for relocation for packet at %d.\n",
1171771fe6b9SJerome Glisse 			  p3reloc.idx);
1172771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1173771fe6b9SJerome Glisse 		return -EINVAL;
1174771fe6b9SJerome Glisse 	}
1175513bcb46SDave Airlie 	idx = radeon_get_ib_value(p, p3reloc.idx + 1);
1176771fe6b9SJerome Glisse 	if (idx >= relocs_chunk->length_dw) {
1177771fe6b9SJerome Glisse 		DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
1178771fe6b9SJerome Glisse 			  idx, relocs_chunk->length_dw);
1179771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1180771fe6b9SJerome Glisse 		return -EINVAL;
1181771fe6b9SJerome Glisse 	}
1182771fe6b9SJerome Glisse 	/* FIXME: we assume reloc size is 4 dwords */
1183771fe6b9SJerome Glisse 	*cs_reloc = p->relocs_ptr[(idx / 4)];
1184771fe6b9SJerome Glisse 	return 0;
1185771fe6b9SJerome Glisse }
1186771fe6b9SJerome Glisse 
1187551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt)
1188551ebd83SDave Airlie {
1189551ebd83SDave Airlie 	int vtx_size;
1190551ebd83SDave Airlie 	vtx_size = 2;
1191551ebd83SDave Airlie 	/* ordered according to bits in spec */
1192551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1193551ebd83SDave Airlie 		vtx_size++;
1194551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1195551ebd83SDave Airlie 		vtx_size += 3;
1196551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1197551ebd83SDave Airlie 		vtx_size++;
1198551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1199551ebd83SDave Airlie 		vtx_size++;
1200551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1201551ebd83SDave Airlie 		vtx_size += 3;
1202551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1203551ebd83SDave Airlie 		vtx_size++;
1204551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1205551ebd83SDave Airlie 		vtx_size++;
1206551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1207551ebd83SDave Airlie 		vtx_size += 2;
1208551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1209551ebd83SDave Airlie 		vtx_size += 2;
1210551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1211551ebd83SDave Airlie 		vtx_size++;
1212551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1213551ebd83SDave Airlie 		vtx_size += 2;
1214551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1215551ebd83SDave Airlie 		vtx_size++;
1216551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1217551ebd83SDave Airlie 		vtx_size += 2;
1218551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1219551ebd83SDave Airlie 		vtx_size++;
1220551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1221551ebd83SDave Airlie 		vtx_size++;
1222551ebd83SDave Airlie 	/* blend weight */
1223551ebd83SDave Airlie 	if (vtx_fmt & (0x7 << 15))
1224551ebd83SDave Airlie 		vtx_size += (vtx_fmt >> 15) & 0x7;
1225551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1226551ebd83SDave Airlie 		vtx_size += 3;
1227551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1228551ebd83SDave Airlie 		vtx_size += 2;
1229551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1230551ebd83SDave Airlie 		vtx_size++;
1231551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1232551ebd83SDave Airlie 		vtx_size++;
1233551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1234551ebd83SDave Airlie 		vtx_size++;
1235551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1236551ebd83SDave Airlie 		vtx_size++;
1237551ebd83SDave Airlie 	return vtx_size;
1238551ebd83SDave Airlie }
1239551ebd83SDave Airlie 
1240771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p,
1241551ebd83SDave Airlie 			      struct radeon_cs_packet *pkt,
1242551ebd83SDave Airlie 			      unsigned idx, unsigned reg)
1243771fe6b9SJerome Glisse {
1244771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1245551ebd83SDave Airlie 	struct r100_cs_track *track;
1246771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1247771fe6b9SJerome Glisse 	uint32_t tmp;
1248771fe6b9SJerome Glisse 	int r;
1249551ebd83SDave Airlie 	int i, face;
1250e024e110SDave Airlie 	u32 tile_flags = 0;
1251513bcb46SDave Airlie 	u32 idx_value;
1252771fe6b9SJerome Glisse 
1253771fe6b9SJerome Glisse 	ib = p->ib->ptr;
1254551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1255551ebd83SDave Airlie 
1256513bcb46SDave Airlie 	idx_value = radeon_get_ib_value(p, idx);
1257513bcb46SDave Airlie 
1258771fe6b9SJerome Glisse 	switch (reg) {
1259531369e6SDave Airlie 	case RADEON_CRTC_GUI_TRIG_VLINE:
1260531369e6SDave Airlie 		r = r100_cs_packet_parse_vline(p);
1261531369e6SDave Airlie 		if (r) {
1262531369e6SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1263531369e6SDave Airlie 				  idx, reg);
1264531369e6SDave Airlie 			r100_cs_dump_packet(p, pkt);
1265531369e6SDave Airlie 			return r;
1266531369e6SDave Airlie 		}
1267531369e6SDave Airlie 		break;
1268771fe6b9SJerome Glisse 		/* FIXME: only allow PACKET3 blit? easier to check for out of
1269771fe6b9SJerome Glisse 		 * range access */
1270771fe6b9SJerome Glisse 	case RADEON_DST_PITCH_OFFSET:
1271771fe6b9SJerome Glisse 	case RADEON_SRC_PITCH_OFFSET:
1272551ebd83SDave Airlie 		r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1273551ebd83SDave Airlie 		if (r)
1274551ebd83SDave Airlie 			return r;
1275551ebd83SDave Airlie 		break;
1276551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHOFFSET:
1277771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1278771fe6b9SJerome Glisse 		if (r) {
1279771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1280771fe6b9SJerome Glisse 				  idx, reg);
1281771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1282771fe6b9SJerome Glisse 			return r;
1283771fe6b9SJerome Glisse 		}
1284551ebd83SDave Airlie 		track->zb.robj = reloc->robj;
1285513bcb46SDave Airlie 		track->zb.offset = idx_value;
1286513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1287771fe6b9SJerome Glisse 		break;
1288771fe6b9SJerome Glisse 	case RADEON_RB3D_COLOROFFSET:
1289551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1290551ebd83SDave Airlie 		if (r) {
1291551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1292551ebd83SDave Airlie 				  idx, reg);
1293551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1294551ebd83SDave Airlie 			return r;
1295551ebd83SDave Airlie 		}
1296551ebd83SDave Airlie 		track->cb[0].robj = reloc->robj;
1297513bcb46SDave Airlie 		track->cb[0].offset = idx_value;
1298513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1299551ebd83SDave Airlie 		break;
1300771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_0:
1301771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_1:
1302771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_2:
1303551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1304771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1305771fe6b9SJerome Glisse 		if (r) {
1306771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1307771fe6b9SJerome Glisse 				  idx, reg);
1308771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1309771fe6b9SJerome Glisse 			return r;
1310771fe6b9SJerome Glisse 		}
1311513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1312551ebd83SDave Airlie 		track->textures[i].robj = reloc->robj;
1313771fe6b9SJerome Glisse 		break;
1314551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_0:
1315551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_1:
1316551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_2:
1317551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_3:
1318551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_4:
1319551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1320551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1321551ebd83SDave Airlie 		if (r) {
1322551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1323551ebd83SDave Airlie 				  idx, reg);
1324551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1325551ebd83SDave Airlie 			return r;
1326551ebd83SDave Airlie 		}
1327513bcb46SDave Airlie 		track->textures[0].cube_info[i].offset = idx_value;
1328513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1329551ebd83SDave Airlie 		track->textures[0].cube_info[i].robj = reloc->robj;
1330551ebd83SDave Airlie 		break;
1331551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_0:
1332551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_1:
1333551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_2:
1334551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_3:
1335551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_4:
1336551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1337551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1338551ebd83SDave Airlie 		if (r) {
1339551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1340551ebd83SDave Airlie 				  idx, reg);
1341551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1342551ebd83SDave Airlie 			return r;
1343551ebd83SDave Airlie 		}
1344513bcb46SDave Airlie 		track->textures[1].cube_info[i].offset = idx_value;
1345513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1346551ebd83SDave Airlie 		track->textures[1].cube_info[i].robj = reloc->robj;
1347551ebd83SDave Airlie 		break;
1348551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_0:
1349551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_1:
1350551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_2:
1351551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_3:
1352551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_4:
1353551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1354551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1355551ebd83SDave Airlie 		if (r) {
1356551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1357551ebd83SDave Airlie 				  idx, reg);
1358551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1359551ebd83SDave Airlie 			return r;
1360551ebd83SDave Airlie 		}
1361513bcb46SDave Airlie 		track->textures[2].cube_info[i].offset = idx_value;
1362513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1363551ebd83SDave Airlie 		track->textures[2].cube_info[i].robj = reloc->robj;
1364551ebd83SDave Airlie 		break;
1365551ebd83SDave Airlie 	case RADEON_RE_WIDTH_HEIGHT:
1366513bcb46SDave Airlie 		track->maxy = ((idx_value >> 16) & 0x7FF);
1367551ebd83SDave Airlie 		break;
1368e024e110SDave Airlie 	case RADEON_RB3D_COLORPITCH:
1369e024e110SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1370e024e110SDave Airlie 		if (r) {
1371e024e110SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1372e024e110SDave Airlie 				  idx, reg);
1373e024e110SDave Airlie 			r100_cs_dump_packet(p, pkt);
1374e024e110SDave Airlie 			return r;
1375e024e110SDave Airlie 		}
1376e024e110SDave Airlie 
1377e024e110SDave Airlie 		if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1378e024e110SDave Airlie 			tile_flags |= RADEON_COLOR_TILE_ENABLE;
1379e024e110SDave Airlie 		if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1380e024e110SDave Airlie 			tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
1381e024e110SDave Airlie 
1382513bcb46SDave Airlie 		tmp = idx_value & ~(0x7 << 16);
1383e024e110SDave Airlie 		tmp |= tile_flags;
1384e024e110SDave Airlie 		ib[idx] = tmp;
1385551ebd83SDave Airlie 
1386513bcb46SDave Airlie 		track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
1387551ebd83SDave Airlie 		break;
1388551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHPITCH:
1389513bcb46SDave Airlie 		track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
1390551ebd83SDave Airlie 		break;
1391551ebd83SDave Airlie 	case RADEON_RB3D_CNTL:
1392513bcb46SDave Airlie 		switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
1393551ebd83SDave Airlie 		case 7:
1394551ebd83SDave Airlie 		case 8:
1395551ebd83SDave Airlie 		case 9:
1396551ebd83SDave Airlie 		case 11:
1397551ebd83SDave Airlie 		case 12:
1398551ebd83SDave Airlie 			track->cb[0].cpp = 1;
1399551ebd83SDave Airlie 			break;
1400551ebd83SDave Airlie 		case 3:
1401551ebd83SDave Airlie 		case 4:
1402551ebd83SDave Airlie 		case 15:
1403551ebd83SDave Airlie 			track->cb[0].cpp = 2;
1404551ebd83SDave Airlie 			break;
1405551ebd83SDave Airlie 		case 6:
1406551ebd83SDave Airlie 			track->cb[0].cpp = 4;
1407551ebd83SDave Airlie 			break;
1408551ebd83SDave Airlie 		default:
1409551ebd83SDave Airlie 			DRM_ERROR("Invalid color buffer format (%d) !\n",
1410513bcb46SDave Airlie 				  ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
1411551ebd83SDave Airlie 			return -EINVAL;
1412551ebd83SDave Airlie 		}
1413513bcb46SDave Airlie 		track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
1414551ebd83SDave Airlie 		break;
1415551ebd83SDave Airlie 	case RADEON_RB3D_ZSTENCILCNTL:
1416513bcb46SDave Airlie 		switch (idx_value & 0xf) {
1417551ebd83SDave Airlie 		case 0:
1418551ebd83SDave Airlie 			track->zb.cpp = 2;
1419551ebd83SDave Airlie 			break;
1420551ebd83SDave Airlie 		case 2:
1421551ebd83SDave Airlie 		case 3:
1422551ebd83SDave Airlie 		case 4:
1423551ebd83SDave Airlie 		case 5:
1424551ebd83SDave Airlie 		case 9:
1425551ebd83SDave Airlie 		case 11:
1426551ebd83SDave Airlie 			track->zb.cpp = 4;
1427551ebd83SDave Airlie 			break;
1428551ebd83SDave Airlie 		default:
1429551ebd83SDave Airlie 			break;
1430551ebd83SDave Airlie 		}
1431e024e110SDave Airlie 		break;
143217782d99SDave Airlie 	case RADEON_RB3D_ZPASS_ADDR:
143317782d99SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
143417782d99SDave Airlie 		if (r) {
143517782d99SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
143617782d99SDave Airlie 				  idx, reg);
143717782d99SDave Airlie 			r100_cs_dump_packet(p, pkt);
143817782d99SDave Airlie 			return r;
143917782d99SDave Airlie 		}
1440513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
144117782d99SDave Airlie 		break;
1442551ebd83SDave Airlie 	case RADEON_PP_CNTL:
1443551ebd83SDave Airlie 		{
1444513bcb46SDave Airlie 			uint32_t temp = idx_value >> 4;
1445551ebd83SDave Airlie 			for (i = 0; i < track->num_texture; i++)
1446551ebd83SDave Airlie 				track->textures[i].enabled = !!(temp & (1 << i));
1447551ebd83SDave Airlie 		}
1448551ebd83SDave Airlie 		break;
1449551ebd83SDave Airlie 	case RADEON_SE_VF_CNTL:
1450513bcb46SDave Airlie 		track->vap_vf_cntl = idx_value;
1451551ebd83SDave Airlie 		break;
1452551ebd83SDave Airlie 	case RADEON_SE_VTX_FMT:
1453513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(idx_value);
1454551ebd83SDave Airlie 		break;
1455551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_0:
1456551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_1:
1457551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_2:
1458551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
1459513bcb46SDave Airlie 		track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1460513bcb46SDave Airlie 		track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
1461551ebd83SDave Airlie 		break;
1462551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_0:
1463551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_1:
1464551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_2:
1465551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
1466513bcb46SDave Airlie 		track->textures[i].pitch = idx_value + 32;
1467551ebd83SDave Airlie 		break;
1468551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_0:
1469551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_1:
1470551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_2:
1471551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFILTER_0) / 24;
1472513bcb46SDave Airlie 		track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
1473551ebd83SDave Airlie 						 >> RADEON_MAX_MIP_LEVEL_SHIFT);
1474513bcb46SDave Airlie 		tmp = (idx_value >> 23) & 0x7;
1475551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1476551ebd83SDave Airlie 			track->textures[i].roundup_w = false;
1477513bcb46SDave Airlie 		tmp = (idx_value >> 27) & 0x7;
1478551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1479551ebd83SDave Airlie 			track->textures[i].roundup_h = false;
1480551ebd83SDave Airlie 		break;
1481551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_0:
1482551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_1:
1483551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_2:
1484551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFORMAT_0) / 24;
1485513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
1486551ebd83SDave Airlie 			track->textures[i].use_pitch = 1;
1487551ebd83SDave Airlie 		} else {
1488551ebd83SDave Airlie 			track->textures[i].use_pitch = 0;
1489513bcb46SDave Airlie 			track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1490513bcb46SDave Airlie 			track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
1491551ebd83SDave Airlie 		}
1492513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
1493551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 2;
1494513bcb46SDave Airlie 		switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
1495551ebd83SDave Airlie 		case RADEON_TXFORMAT_I8:
1496551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB332:
1497551ebd83SDave Airlie 		case RADEON_TXFORMAT_Y8:
1498551ebd83SDave Airlie 			track->textures[i].cpp = 1;
1499551ebd83SDave Airlie 			break;
1500551ebd83SDave Airlie 		case RADEON_TXFORMAT_AI88:
1501551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB1555:
1502551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB565:
1503551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB4444:
1504551ebd83SDave Airlie 		case RADEON_TXFORMAT_VYUY422:
1505551ebd83SDave Airlie 		case RADEON_TXFORMAT_YVYU422:
1506551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW16:
1507551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDV655:
1508551ebd83SDave Airlie 		case RADEON_TXFORMAT_DUDV88:
1509551ebd83SDave Airlie 			track->textures[i].cpp = 2;
1510551ebd83SDave Airlie 			break;
1511551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB8888:
1512551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGBA8888:
1513551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW32:
1514551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDUV8888:
1515551ebd83SDave Airlie 			track->textures[i].cpp = 4;
1516551ebd83SDave Airlie 			break;
1517d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT1:
1518d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1519d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1520d785d78bSDave Airlie 			break;
1521d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT23:
1522d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT45:
1523d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1524d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1525d785d78bSDave Airlie 			break;
1526551ebd83SDave Airlie 		}
1527513bcb46SDave Airlie 		track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1528513bcb46SDave Airlie 		track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
1529551ebd83SDave Airlie 		break;
1530551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_0:
1531551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_1:
1532551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_2:
1533513bcb46SDave Airlie 		tmp = idx_value;
1534551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1535551ebd83SDave Airlie 		for (face = 0; face < 4; face++) {
1536551ebd83SDave Airlie 			track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1537551ebd83SDave Airlie 			track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1538551ebd83SDave Airlie 		}
1539551ebd83SDave Airlie 		break;
1540771fe6b9SJerome Glisse 	default:
1541551ebd83SDave Airlie 		printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1542551ebd83SDave Airlie 		       reg, idx);
1543551ebd83SDave Airlie 		return -EINVAL;
1544771fe6b9SJerome Glisse 	}
1545771fe6b9SJerome Glisse 	return 0;
1546771fe6b9SJerome Glisse }
1547771fe6b9SJerome Glisse 
1548068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1549068a117cSJerome Glisse 					 struct radeon_cs_packet *pkt,
15504c788679SJerome Glisse 					 struct radeon_bo *robj)
1551068a117cSJerome Glisse {
1552068a117cSJerome Glisse 	unsigned idx;
1553513bcb46SDave Airlie 	u32 value;
1554068a117cSJerome Glisse 	idx = pkt->idx + 1;
1555513bcb46SDave Airlie 	value = radeon_get_ib_value(p, idx + 2);
15564c788679SJerome Glisse 	if ((value + 1) > radeon_bo_size(robj)) {
1557068a117cSJerome Glisse 		DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1558068a117cSJerome Glisse 			  "(need %u have %lu) !\n",
1559513bcb46SDave Airlie 			  value + 1,
15604c788679SJerome Glisse 			  radeon_bo_size(robj));
1561068a117cSJerome Glisse 		return -EINVAL;
1562068a117cSJerome Glisse 	}
1563068a117cSJerome Glisse 	return 0;
1564068a117cSJerome Glisse }
1565068a117cSJerome Glisse 
1566771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p,
1567771fe6b9SJerome Glisse 			      struct radeon_cs_packet *pkt)
1568771fe6b9SJerome Glisse {
1569771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1570551ebd83SDave Airlie 	struct r100_cs_track *track;
1571771fe6b9SJerome Glisse 	unsigned idx;
1572771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1573771fe6b9SJerome Glisse 	int r;
1574771fe6b9SJerome Glisse 
1575771fe6b9SJerome Glisse 	ib = p->ib->ptr;
1576771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1577551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1578771fe6b9SJerome Glisse 	switch (pkt->opcode) {
1579771fe6b9SJerome Glisse 	case PACKET3_3D_LOAD_VBPNTR:
1580513bcb46SDave Airlie 		r = r100_packet3_load_vbpntr(p, pkt, idx);
1581513bcb46SDave Airlie 		if (r)
1582771fe6b9SJerome Glisse 			return r;
1583771fe6b9SJerome Glisse 		break;
1584771fe6b9SJerome Glisse 	case PACKET3_INDX_BUFFER:
1585771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1586771fe6b9SJerome Glisse 		if (r) {
1587771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1588771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1589771fe6b9SJerome Glisse 			return r;
1590771fe6b9SJerome Glisse 		}
1591513bcb46SDave Airlie 		ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
1592068a117cSJerome Glisse 		r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1593068a117cSJerome Glisse 		if (r) {
1594068a117cSJerome Glisse 			return r;
1595068a117cSJerome Glisse 		}
1596771fe6b9SJerome Glisse 		break;
1597771fe6b9SJerome Glisse 	case 0x23:
1598771fe6b9SJerome Glisse 		/* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
1599771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1600771fe6b9SJerome Glisse 		if (r) {
1601771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1602771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1603771fe6b9SJerome Glisse 			return r;
1604771fe6b9SJerome Glisse 		}
1605513bcb46SDave Airlie 		ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
1606551ebd83SDave Airlie 		track->num_arrays = 1;
1607513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
1608551ebd83SDave Airlie 
1609551ebd83SDave Airlie 		track->arrays[0].robj = reloc->robj;
1610551ebd83SDave Airlie 		track->arrays[0].esize = track->vtx_size;
1611551ebd83SDave Airlie 
1612513bcb46SDave Airlie 		track->max_indx = radeon_get_ib_value(p, idx+1);
1613551ebd83SDave Airlie 
1614513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
1615551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1616551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1617551ebd83SDave Airlie 		if (r)
1618551ebd83SDave Airlie 			return r;
1619771fe6b9SJerome Glisse 		break;
1620771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD:
1621513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
1622551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1623551ebd83SDave Airlie 			return -EINVAL;
1624551ebd83SDave Airlie 		}
1625cf57fc7aSAlex Deucher 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
1626513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1627551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1628551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1629551ebd83SDave Airlie 		if (r)
1630551ebd83SDave Airlie 			return r;
1631551ebd83SDave Airlie 		break;
1632771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1633771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD_2:
1634513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
1635551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1636551ebd83SDave Airlie 			return -EINVAL;
1637551ebd83SDave Airlie 		}
1638513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1639551ebd83SDave Airlie 		track->immd_dwords = pkt->count;
1640551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1641551ebd83SDave Airlie 		if (r)
1642551ebd83SDave Airlie 			return r;
1643551ebd83SDave Airlie 		break;
1644771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1645771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF_2:
1646513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1647551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1648551ebd83SDave Airlie 		if (r)
1649551ebd83SDave Airlie 			return r;
1650551ebd83SDave Airlie 		break;
1651771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
1652771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX_2:
1653513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1654551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1655551ebd83SDave Airlie 		if (r)
1656551ebd83SDave Airlie 			return r;
1657551ebd83SDave Airlie 		break;
1658771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
1659771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF:
1660513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1661551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1662551ebd83SDave Airlie 		if (r)
1663551ebd83SDave Airlie 			return r;
1664551ebd83SDave Airlie 		break;
1665771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
1666771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX:
1667513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1668551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1669551ebd83SDave Airlie 		if (r)
1670551ebd83SDave Airlie 			return r;
1671551ebd83SDave Airlie 		break;
1672771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
1673771fe6b9SJerome Glisse 	case PACKET3_NOP:
1674771fe6b9SJerome Glisse 		break;
1675771fe6b9SJerome Glisse 	default:
1676771fe6b9SJerome Glisse 		DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
1677771fe6b9SJerome Glisse 		return -EINVAL;
1678771fe6b9SJerome Glisse 	}
1679771fe6b9SJerome Glisse 	return 0;
1680771fe6b9SJerome Glisse }
1681771fe6b9SJerome Glisse 
1682771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p)
1683771fe6b9SJerome Glisse {
1684771fe6b9SJerome Glisse 	struct radeon_cs_packet pkt;
16859f022ddfSJerome Glisse 	struct r100_cs_track *track;
1686771fe6b9SJerome Glisse 	int r;
1687771fe6b9SJerome Glisse 
16889f022ddfSJerome Glisse 	track = kzalloc(sizeof(*track), GFP_KERNEL);
16899f022ddfSJerome Glisse 	r100_cs_track_clear(p->rdev, track);
16909f022ddfSJerome Glisse 	p->track = track;
1691771fe6b9SJerome Glisse 	do {
1692771fe6b9SJerome Glisse 		r = r100_cs_packet_parse(p, &pkt, p->idx);
1693771fe6b9SJerome Glisse 		if (r) {
1694771fe6b9SJerome Glisse 			return r;
1695771fe6b9SJerome Glisse 		}
1696771fe6b9SJerome Glisse 		p->idx += pkt.count + 2;
1697771fe6b9SJerome Glisse 		switch (pkt.type) {
1698771fe6b9SJerome Glisse 			case PACKET_TYPE0:
1699551ebd83SDave Airlie 				if (p->rdev->family >= CHIP_R200)
1700551ebd83SDave Airlie 					r = r100_cs_parse_packet0(p, &pkt,
1701551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm,
1702551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm_size,
1703551ebd83SDave Airlie 								  &r200_packet0_check);
1704551ebd83SDave Airlie 				else
1705551ebd83SDave Airlie 					r = r100_cs_parse_packet0(p, &pkt,
1706551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm,
1707551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm_size,
1708551ebd83SDave Airlie 								  &r100_packet0_check);
1709771fe6b9SJerome Glisse 				break;
1710771fe6b9SJerome Glisse 			case PACKET_TYPE2:
1711771fe6b9SJerome Glisse 				break;
1712771fe6b9SJerome Glisse 			case PACKET_TYPE3:
1713771fe6b9SJerome Glisse 				r = r100_packet3_check(p, &pkt);
1714771fe6b9SJerome Glisse 				break;
1715771fe6b9SJerome Glisse 			default:
1716771fe6b9SJerome Glisse 				DRM_ERROR("Unknown packet type %d !\n",
1717771fe6b9SJerome Glisse 					  pkt.type);
1718771fe6b9SJerome Glisse 				return -EINVAL;
1719771fe6b9SJerome Glisse 		}
1720771fe6b9SJerome Glisse 		if (r) {
1721771fe6b9SJerome Glisse 			return r;
1722771fe6b9SJerome Glisse 		}
1723771fe6b9SJerome Glisse 	} while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
1724771fe6b9SJerome Glisse 	return 0;
1725771fe6b9SJerome Glisse }
1726771fe6b9SJerome Glisse 
1727771fe6b9SJerome Glisse 
1728771fe6b9SJerome Glisse /*
1729771fe6b9SJerome Glisse  * Global GPU functions
1730771fe6b9SJerome Glisse  */
1731771fe6b9SJerome Glisse void r100_errata(struct radeon_device *rdev)
1732771fe6b9SJerome Glisse {
1733771fe6b9SJerome Glisse 	rdev->pll_errata = 0;
1734771fe6b9SJerome Glisse 
1735771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
1736771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
1737771fe6b9SJerome Glisse 	}
1738771fe6b9SJerome Glisse 
1739771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV100 ||
1740771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS100 ||
1741771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS200) {
1742771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
1743771fe6b9SJerome Glisse 	}
1744771fe6b9SJerome Glisse }
1745771fe6b9SJerome Glisse 
1746771fe6b9SJerome Glisse /* Wait for vertical sync on primary CRTC */
1747771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
1748771fe6b9SJerome Glisse {
1749771fe6b9SJerome Glisse 	uint32_t crtc_gen_cntl, tmp;
1750771fe6b9SJerome Glisse 	int i;
1751771fe6b9SJerome Glisse 
1752771fe6b9SJerome Glisse 	crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
1753771fe6b9SJerome Glisse 	if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
1754771fe6b9SJerome Glisse 	    !(crtc_gen_cntl & RADEON_CRTC_EN)) {
1755771fe6b9SJerome Glisse 		return;
1756771fe6b9SJerome Glisse 	}
1757771fe6b9SJerome Glisse 	/* Clear the CRTC_VBLANK_SAVE bit */
1758771fe6b9SJerome Glisse 	WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
1759771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1760771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CRTC_STATUS);
1761771fe6b9SJerome Glisse 		if (tmp & RADEON_CRTC_VBLANK_SAVE) {
1762771fe6b9SJerome Glisse 			return;
1763771fe6b9SJerome Glisse 		}
1764771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1765771fe6b9SJerome Glisse 	}
1766771fe6b9SJerome Glisse }
1767771fe6b9SJerome Glisse 
1768771fe6b9SJerome Glisse /* Wait for vertical sync on secondary CRTC */
1769771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
1770771fe6b9SJerome Glisse {
1771771fe6b9SJerome Glisse 	uint32_t crtc2_gen_cntl, tmp;
1772771fe6b9SJerome Glisse 	int i;
1773771fe6b9SJerome Glisse 
1774771fe6b9SJerome Glisse 	crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
1775771fe6b9SJerome Glisse 	if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
1776771fe6b9SJerome Glisse 	    !(crtc2_gen_cntl & RADEON_CRTC2_EN))
1777771fe6b9SJerome Glisse 		return;
1778771fe6b9SJerome Glisse 
1779771fe6b9SJerome Glisse 	/* Clear the CRTC_VBLANK_SAVE bit */
1780771fe6b9SJerome Glisse 	WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
1781771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1782771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CRTC2_STATUS);
1783771fe6b9SJerome Glisse 		if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
1784771fe6b9SJerome Glisse 			return;
1785771fe6b9SJerome Glisse 		}
1786771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1787771fe6b9SJerome Glisse 	}
1788771fe6b9SJerome Glisse }
1789771fe6b9SJerome Glisse 
1790771fe6b9SJerome Glisse int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
1791771fe6b9SJerome Glisse {
1792771fe6b9SJerome Glisse 	unsigned i;
1793771fe6b9SJerome Glisse 	uint32_t tmp;
1794771fe6b9SJerome Glisse 
1795771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1796771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
1797771fe6b9SJerome Glisse 		if (tmp >= n) {
1798771fe6b9SJerome Glisse 			return 0;
1799771fe6b9SJerome Glisse 		}
1800771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1801771fe6b9SJerome Glisse 	}
1802771fe6b9SJerome Glisse 	return -1;
1803771fe6b9SJerome Glisse }
1804771fe6b9SJerome Glisse 
1805771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev)
1806771fe6b9SJerome Glisse {
1807771fe6b9SJerome Glisse 	unsigned i;
1808771fe6b9SJerome Glisse 	uint32_t tmp;
1809771fe6b9SJerome Glisse 
1810771fe6b9SJerome Glisse 	if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
1811771fe6b9SJerome Glisse 		printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
1812771fe6b9SJerome Glisse 		       " Bad things might happen.\n");
1813771fe6b9SJerome Glisse 	}
1814771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1815771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS);
18164612dc97SAlex Deucher 		if (!(tmp & RADEON_RBBM_ACTIVE)) {
1817771fe6b9SJerome Glisse 			return 0;
1818771fe6b9SJerome Glisse 		}
1819771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1820771fe6b9SJerome Glisse 	}
1821771fe6b9SJerome Glisse 	return -1;
1822771fe6b9SJerome Glisse }
1823771fe6b9SJerome Glisse 
1824771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev)
1825771fe6b9SJerome Glisse {
1826771fe6b9SJerome Glisse 	unsigned i;
1827771fe6b9SJerome Glisse 	uint32_t tmp;
1828771fe6b9SJerome Glisse 
1829771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1830771fe6b9SJerome Glisse 		/* read MC_STATUS */
18314612dc97SAlex Deucher 		tmp = RREG32(RADEON_MC_STATUS);
18324612dc97SAlex Deucher 		if (tmp & RADEON_MC_IDLE) {
1833771fe6b9SJerome Glisse 			return 0;
1834771fe6b9SJerome Glisse 		}
1835771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1836771fe6b9SJerome Glisse 	}
1837771fe6b9SJerome Glisse 	return -1;
1838771fe6b9SJerome Glisse }
1839771fe6b9SJerome Glisse 
1840225758d8SJerome Glisse void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
1841771fe6b9SJerome Glisse {
1842225758d8SJerome Glisse 	lockup->last_cp_rptr = cp->rptr;
1843225758d8SJerome Glisse 	lockup->last_jiffies = jiffies;
1844771fe6b9SJerome Glisse }
1845771fe6b9SJerome Glisse 
1846225758d8SJerome Glisse /**
1847225758d8SJerome Glisse  * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
1848225758d8SJerome Glisse  * @rdev:	radeon device structure
1849225758d8SJerome Glisse  * @lockup:	r100_gpu_lockup structure holding CP lockup tracking informations
1850225758d8SJerome Glisse  * @cp:		radeon_cp structure holding CP information
1851225758d8SJerome Glisse  *
1852225758d8SJerome Glisse  * We don't need to initialize the lockup tracking information as we will either
1853225758d8SJerome Glisse  * have CP rptr to a different value of jiffies wrap around which will force
1854225758d8SJerome Glisse  * initialization of the lockup tracking informations.
1855225758d8SJerome Glisse  *
1856225758d8SJerome Glisse  * A possible false positivie is if we get call after while and last_cp_rptr ==
1857225758d8SJerome Glisse  * the current CP rptr, even if it's unlikely it might happen. To avoid this
1858225758d8SJerome Glisse  * if the elapsed time since last call is bigger than 2 second than we return
1859225758d8SJerome Glisse  * false and update the tracking information. Due to this the caller must call
1860225758d8SJerome Glisse  * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
1861225758d8SJerome Glisse  * the fencing code should be cautious about that.
1862225758d8SJerome Glisse  *
1863225758d8SJerome Glisse  * Caller should write to the ring to force CP to do something so we don't get
1864225758d8SJerome Glisse  * false positive when CP is just gived nothing to do.
1865225758d8SJerome Glisse  *
1866225758d8SJerome Glisse  **/
1867225758d8SJerome Glisse bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
1868771fe6b9SJerome Glisse {
1869225758d8SJerome Glisse 	unsigned long cjiffies, elapsed;
1870771fe6b9SJerome Glisse 
1871225758d8SJerome Glisse 	cjiffies = jiffies;
1872225758d8SJerome Glisse 	if (!time_after(cjiffies, lockup->last_jiffies)) {
1873225758d8SJerome Glisse 		/* likely a wrap around */
1874225758d8SJerome Glisse 		lockup->last_cp_rptr = cp->rptr;
1875225758d8SJerome Glisse 		lockup->last_jiffies = jiffies;
1876225758d8SJerome Glisse 		return false;
1877225758d8SJerome Glisse 	}
1878225758d8SJerome Glisse 	if (cp->rptr != lockup->last_cp_rptr) {
1879225758d8SJerome Glisse 		/* CP is still working no lockup */
1880225758d8SJerome Glisse 		lockup->last_cp_rptr = cp->rptr;
1881225758d8SJerome Glisse 		lockup->last_jiffies = jiffies;
1882225758d8SJerome Glisse 		return false;
1883225758d8SJerome Glisse 	}
1884225758d8SJerome Glisse 	elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
1885225758d8SJerome Glisse 	if (elapsed >= 3000) {
1886225758d8SJerome Glisse 		/* very likely the improbable case where current
1887225758d8SJerome Glisse 		 * rptr is equal to last recorded, a while ago, rptr
1888225758d8SJerome Glisse 		 * this is more likely a false positive update tracking
1889225758d8SJerome Glisse 		 * information which should force us to be recall at
1890225758d8SJerome Glisse 		 * latter point
1891225758d8SJerome Glisse 		 */
1892225758d8SJerome Glisse 		lockup->last_cp_rptr = cp->rptr;
1893225758d8SJerome Glisse 		lockup->last_jiffies = jiffies;
1894225758d8SJerome Glisse 		return false;
1895225758d8SJerome Glisse 	}
1896225758d8SJerome Glisse 	if (elapsed >= 1000) {
1897225758d8SJerome Glisse 		dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
1898225758d8SJerome Glisse 		return true;
1899225758d8SJerome Glisse 	}
1900225758d8SJerome Glisse 	/* give a chance to the GPU ... */
1901225758d8SJerome Glisse 	return false;
1902771fe6b9SJerome Glisse }
1903771fe6b9SJerome Glisse 
1904225758d8SJerome Glisse bool r100_gpu_is_lockup(struct radeon_device *rdev)
1905771fe6b9SJerome Glisse {
1906225758d8SJerome Glisse 	u32 rbbm_status;
1907225758d8SJerome Glisse 	int r;
1908771fe6b9SJerome Glisse 
1909225758d8SJerome Glisse 	rbbm_status = RREG32(R_000E40_RBBM_STATUS);
1910225758d8SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
1911225758d8SJerome Glisse 		r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
1912225758d8SJerome Glisse 		return false;
1913225758d8SJerome Glisse 	}
1914225758d8SJerome Glisse 	/* force CP activities */
1915225758d8SJerome Glisse 	r = radeon_ring_lock(rdev, 2);
1916225758d8SJerome Glisse 	if (!r) {
1917225758d8SJerome Glisse 		/* PACKET2 NOP */
1918225758d8SJerome Glisse 		radeon_ring_write(rdev, 0x80000000);
1919225758d8SJerome Glisse 		radeon_ring_write(rdev, 0x80000000);
1920225758d8SJerome Glisse 		radeon_ring_unlock_commit(rdev);
1921225758d8SJerome Glisse 	}
1922225758d8SJerome Glisse 	rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
1923225758d8SJerome Glisse 	return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
1924225758d8SJerome Glisse }
1925225758d8SJerome Glisse 
192690aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev)
192790aca4d2SJerome Glisse {
192890aca4d2SJerome Glisse 	u32 tmp;
192990aca4d2SJerome Glisse 
193090aca4d2SJerome Glisse 	/* disable bus mastering */
193190aca4d2SJerome Glisse 	tmp = RREG32(R_000030_BUS_CNTL);
193290aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
1933771fe6b9SJerome Glisse 	mdelay(1);
193490aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
193590aca4d2SJerome Glisse 	mdelay(1);
193690aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
193790aca4d2SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
193890aca4d2SJerome Glisse 	mdelay(1);
193990aca4d2SJerome Glisse 	pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
194090aca4d2SJerome Glisse 	pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
194190aca4d2SJerome Glisse 	mdelay(1);
194290aca4d2SJerome Glisse }
194390aca4d2SJerome Glisse 
1944a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev)
1945771fe6b9SJerome Glisse {
194690aca4d2SJerome Glisse 	struct r100_mc_save save;
194790aca4d2SJerome Glisse 	u32 status, tmp;
1948771fe6b9SJerome Glisse 
194990aca4d2SJerome Glisse 	r100_mc_stop(rdev, &save);
195090aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
195190aca4d2SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(status)) {
1952771fe6b9SJerome Glisse 		return 0;
1953771fe6b9SJerome Glisse 	}
195490aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
195590aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
195690aca4d2SJerome Glisse 	/* stop CP */
195790aca4d2SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
195890aca4d2SJerome Glisse 	tmp = RREG32(RADEON_CP_RB_CNTL);
195990aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
196090aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
196190aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, 0);
196290aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
196390aca4d2SJerome Glisse 	/* save PCI state */
196490aca4d2SJerome Glisse 	pci_save_state(rdev->pdev);
196590aca4d2SJerome Glisse 	/* disable bus mastering */
196690aca4d2SJerome Glisse 	r100_bm_disable(rdev);
196790aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
196890aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RE(1) |
196990aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_PP(1) |
197090aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RB(1));
197190aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
197290aca4d2SJerome Glisse 	mdelay(500);
197390aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
197490aca4d2SJerome Glisse 	mdelay(1);
197590aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
197690aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
1977771fe6b9SJerome Glisse 	/* reset CP */
197890aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
197990aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
198090aca4d2SJerome Glisse 	mdelay(500);
198190aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
198290aca4d2SJerome Glisse 	mdelay(1);
198390aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
198490aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
198590aca4d2SJerome Glisse 	/* restore PCI & busmastering */
198690aca4d2SJerome Glisse 	pci_restore_state(rdev->pdev);
198790aca4d2SJerome Glisse 	r100_enable_bm(rdev);
1988771fe6b9SJerome Glisse 	/* Check if GPU is idle */
198990aca4d2SJerome Glisse 	if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
199090aca4d2SJerome Glisse 		G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
199190aca4d2SJerome Glisse 		dev_err(rdev->dev, "failed to reset GPU\n");
199290aca4d2SJerome Glisse 		rdev->gpu_lockup = true;
1993771fe6b9SJerome Glisse 		return -1;
1994771fe6b9SJerome Glisse 	}
199590aca4d2SJerome Glisse 	r100_mc_resume(rdev, &save);
199690aca4d2SJerome Glisse 	dev_info(rdev->dev, "GPU reset succeed\n");
1997771fe6b9SJerome Glisse 	return 0;
1998771fe6b9SJerome Glisse }
1999771fe6b9SJerome Glisse 
200092cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev)
200192cde00cSAlex Deucher {
20022739d49cSAlex Deucher 	struct drm_device *dev = rdev->ddev;
20032739d49cSAlex Deucher 	bool force_dac2 = false;
2004d668046cSDave Airlie 	u32 tmp;
20052739d49cSAlex Deucher 
200692cde00cSAlex Deucher 	/* set these so they don't interfere with anything */
200792cde00cSAlex Deucher 	WREG32(RADEON_OV0_SCALE_CNTL, 0);
200892cde00cSAlex Deucher 	WREG32(RADEON_SUBPIC_CNTL, 0);
200992cde00cSAlex Deucher 	WREG32(RADEON_VIPH_CONTROL, 0);
201092cde00cSAlex Deucher 	WREG32(RADEON_I2C_CNTL_1, 0);
201192cde00cSAlex Deucher 	WREG32(RADEON_DVI_I2C_CNTL_1, 0);
201292cde00cSAlex Deucher 	WREG32(RADEON_CAP0_TRIG_CNTL, 0);
201392cde00cSAlex Deucher 	WREG32(RADEON_CAP1_TRIG_CNTL, 0);
20142739d49cSAlex Deucher 
20152739d49cSAlex Deucher 	/* always set up dac2 on rn50 and some rv100 as lots
20162739d49cSAlex Deucher 	 * of servers seem to wire it up to a VGA port but
20172739d49cSAlex Deucher 	 * don't report it in the bios connector
20182739d49cSAlex Deucher 	 * table.
20192739d49cSAlex Deucher 	 */
20202739d49cSAlex Deucher 	switch (dev->pdev->device) {
20212739d49cSAlex Deucher 		/* RN50 */
20222739d49cSAlex Deucher 	case 0x515e:
20232739d49cSAlex Deucher 	case 0x5969:
20242739d49cSAlex Deucher 		force_dac2 = true;
20252739d49cSAlex Deucher 		break;
20262739d49cSAlex Deucher 		/* RV100*/
20272739d49cSAlex Deucher 	case 0x5159:
20282739d49cSAlex Deucher 	case 0x515a:
20292739d49cSAlex Deucher 		/* DELL triple head servers */
20302739d49cSAlex Deucher 		if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
20312739d49cSAlex Deucher 		    ((dev->pdev->subsystem_device == 0x016c) ||
20322739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016d) ||
20332739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016e) ||
20342739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016f) ||
20352739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0170) ||
20362739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017d) ||
20372739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017e) ||
20382739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0183) ||
20392739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x018a) ||
20402739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x019a)))
20412739d49cSAlex Deucher 			force_dac2 = true;
20422739d49cSAlex Deucher 		break;
20432739d49cSAlex Deucher 	}
20442739d49cSAlex Deucher 
20452739d49cSAlex Deucher 	if (force_dac2) {
20462739d49cSAlex Deucher 		u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
20472739d49cSAlex Deucher 		u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
20482739d49cSAlex Deucher 		u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
20492739d49cSAlex Deucher 
20502739d49cSAlex Deucher 		/* For CRT on DAC2, don't turn it on if BIOS didn't
20512739d49cSAlex Deucher 		   enable it, even it's detected.
20522739d49cSAlex Deucher 		*/
20532739d49cSAlex Deucher 
20542739d49cSAlex Deucher 		/* force it to crtc0 */
20552739d49cSAlex Deucher 		dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
20562739d49cSAlex Deucher 		dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
20572739d49cSAlex Deucher 		disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
20582739d49cSAlex Deucher 
20592739d49cSAlex Deucher 		/* set up the TV DAC */
20602739d49cSAlex Deucher 		tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
20612739d49cSAlex Deucher 				 RADEON_TV_DAC_STD_MASK |
20622739d49cSAlex Deucher 				 RADEON_TV_DAC_RDACPD |
20632739d49cSAlex Deucher 				 RADEON_TV_DAC_GDACPD |
20642739d49cSAlex Deucher 				 RADEON_TV_DAC_BDACPD |
20652739d49cSAlex Deucher 				 RADEON_TV_DAC_BGADJ_MASK |
20662739d49cSAlex Deucher 				 RADEON_TV_DAC_DACADJ_MASK);
20672739d49cSAlex Deucher 		tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
20682739d49cSAlex Deucher 				RADEON_TV_DAC_NHOLD |
20692739d49cSAlex Deucher 				RADEON_TV_DAC_STD_PS2 |
20702739d49cSAlex Deucher 				(0x58 << 16));
20712739d49cSAlex Deucher 
20722739d49cSAlex Deucher 		WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
20732739d49cSAlex Deucher 		WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
20742739d49cSAlex Deucher 		WREG32(RADEON_DAC_CNTL2, dac2_cntl);
20752739d49cSAlex Deucher 	}
2076d668046cSDave Airlie 
2077d668046cSDave Airlie 	/* switch PM block to ACPI mode */
2078d668046cSDave Airlie 	tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2079d668046cSDave Airlie 	tmp &= ~RADEON_PM_MODE_SEL;
2080d668046cSDave Airlie 	WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2081d668046cSDave Airlie 
208292cde00cSAlex Deucher }
2083771fe6b9SJerome Glisse 
2084771fe6b9SJerome Glisse /*
2085771fe6b9SJerome Glisse  * VRAM info
2086771fe6b9SJerome Glisse  */
2087771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev)
2088771fe6b9SJerome Glisse {
2089771fe6b9SJerome Glisse 	uint32_t tmp;
2090771fe6b9SJerome Glisse 
2091771fe6b9SJerome Glisse 	rdev->mc.vram_is_ddr = false;
2092771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2093771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2094771fe6b9SJerome Glisse 	else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2095771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2096771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_RV100) ||
2097771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS100) ||
2098771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
2099771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2100771fe6b9SJerome Glisse 		if (tmp & RV100_HALF_MODE) {
2101771fe6b9SJerome Glisse 			rdev->mc.vram_width = 32;
2102771fe6b9SJerome Glisse 		} else {
2103771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2104771fe6b9SJerome Glisse 		}
2105771fe6b9SJerome Glisse 		if (rdev->flags & RADEON_SINGLE_CRTC) {
2106771fe6b9SJerome Glisse 			rdev->mc.vram_width /= 4;
2107771fe6b9SJerome Glisse 			rdev->mc.vram_is_ddr = true;
2108771fe6b9SJerome Glisse 		}
2109771fe6b9SJerome Glisse 	} else if (rdev->family <= CHIP_RV280) {
2110771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2111771fe6b9SJerome Glisse 		if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2112771fe6b9SJerome Glisse 			rdev->mc.vram_width = 128;
2113771fe6b9SJerome Glisse 		} else {
2114771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2115771fe6b9SJerome Glisse 		}
2116771fe6b9SJerome Glisse 	} else {
2117771fe6b9SJerome Glisse 		/* newer IGPs */
2118771fe6b9SJerome Glisse 		rdev->mc.vram_width = 128;
2119771fe6b9SJerome Glisse 	}
2120771fe6b9SJerome Glisse }
2121771fe6b9SJerome Glisse 
21222a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev)
2123771fe6b9SJerome Glisse {
21242a0f8918SDave Airlie 	u32 aper_size;
21252a0f8918SDave Airlie 	u8 byte;
21262a0f8918SDave Airlie 
21272a0f8918SDave Airlie 	aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
21282a0f8918SDave Airlie 
21292a0f8918SDave Airlie 	/* Set HDP_APER_CNTL only on cards that are known not to be broken,
21302a0f8918SDave Airlie 	 * that is has the 2nd generation multifunction PCI interface
21312a0f8918SDave Airlie 	 */
21322a0f8918SDave Airlie 	if (rdev->family == CHIP_RV280 ||
21332a0f8918SDave Airlie 	    rdev->family >= CHIP_RV350) {
21342a0f8918SDave Airlie 		WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
21352a0f8918SDave Airlie 		       ~RADEON_HDP_APER_CNTL);
21362a0f8918SDave Airlie 		DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
21372a0f8918SDave Airlie 		return aper_size * 2;
21382a0f8918SDave Airlie 	}
21392a0f8918SDave Airlie 
21402a0f8918SDave Airlie 	/* Older cards have all sorts of funny issues to deal with. First
21412a0f8918SDave Airlie 	 * check if it's a multifunction card by reading the PCI config
21422a0f8918SDave Airlie 	 * header type... Limit those to one aperture size
21432a0f8918SDave Airlie 	 */
21442a0f8918SDave Airlie 	pci_read_config_byte(rdev->pdev, 0xe, &byte);
21452a0f8918SDave Airlie 	if (byte & 0x80) {
21462a0f8918SDave Airlie 		DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
21472a0f8918SDave Airlie 		DRM_INFO("Limiting VRAM to one aperture\n");
21482a0f8918SDave Airlie 		return aper_size;
21492a0f8918SDave Airlie 	}
21502a0f8918SDave Airlie 
21512a0f8918SDave Airlie 	/* Single function older card. We read HDP_APER_CNTL to see how the BIOS
21522a0f8918SDave Airlie 	 * have set it up. We don't write this as it's broken on some ASICs but
21532a0f8918SDave Airlie 	 * we expect the BIOS to have done the right thing (might be too optimistic...)
21542a0f8918SDave Airlie 	 */
21552a0f8918SDave Airlie 	if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
21562a0f8918SDave Airlie 		return aper_size * 2;
21572a0f8918SDave Airlie 	return aper_size;
21582a0f8918SDave Airlie }
21592a0f8918SDave Airlie 
21602a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev)
21612a0f8918SDave Airlie {
21622a0f8918SDave Airlie 	u64 config_aper_size;
21632a0f8918SDave Airlie 
2164d594e46aSJerome Glisse 	/* work out accessible VRAM */
2165d594e46aSJerome Glisse 	rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
2166d594e46aSJerome Glisse 	rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
216751e5fcd3SJerome Glisse 	rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
216851e5fcd3SJerome Glisse 	/* FIXME we don't use the second aperture yet when we could use it */
216951e5fcd3SJerome Glisse 	if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
217051e5fcd3SJerome Glisse 		rdev->mc.visible_vram_size = rdev->mc.aper_size;
21712a0f8918SDave Airlie 	config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2172771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP) {
2173771fe6b9SJerome Glisse 		uint32_t tom;
2174771fe6b9SJerome Glisse 		/* read NB_TOM to get the amount of ram stolen for the GPU */
2175771fe6b9SJerome Glisse 		tom = RREG32(RADEON_NB_TOM);
21767a50f01aSDave Airlie 		rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
21777a50f01aSDave Airlie 		WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
21787a50f01aSDave Airlie 		rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2179771fe6b9SJerome Glisse 	} else {
21807a50f01aSDave Airlie 		rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
2181771fe6b9SJerome Glisse 		/* Some production boards of m6 will report 0
2182771fe6b9SJerome Glisse 		 * if it's 8 MB
2183771fe6b9SJerome Glisse 		 */
21847a50f01aSDave Airlie 		if (rdev->mc.real_vram_size == 0) {
21857a50f01aSDave Airlie 			rdev->mc.real_vram_size = 8192 * 1024;
21867a50f01aSDave Airlie 			WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2187771fe6b9SJerome Glisse 		}
21882a0f8918SDave Airlie 		/* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2189d594e46aSJerome Glisse 		 * Novell bug 204882 + along with lots of ubuntu ones
2190d594e46aSJerome Glisse 		 */
21917a50f01aSDave Airlie 		if (config_aper_size > rdev->mc.real_vram_size)
21927a50f01aSDave Airlie 			rdev->mc.mc_vram_size = config_aper_size;
21937a50f01aSDave Airlie 		else
21947a50f01aSDave Airlie 			rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2195771fe6b9SJerome Glisse 	}
2196d594e46aSJerome Glisse }
21972a0f8918SDave Airlie 
219828d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state)
219928d52043SDave Airlie {
220028d52043SDave Airlie 	uint32_t temp;
220128d52043SDave Airlie 
220228d52043SDave Airlie 	temp = RREG32(RADEON_CONFIG_CNTL);
220328d52043SDave Airlie 	if (state == false) {
220428d52043SDave Airlie 		temp &= ~(1<<8);
220528d52043SDave Airlie 		temp |= (1<<9);
220628d52043SDave Airlie 	} else {
220728d52043SDave Airlie 		temp &= ~(1<<9);
220828d52043SDave Airlie 	}
220928d52043SDave Airlie 	WREG32(RADEON_CONFIG_CNTL, temp);
221028d52043SDave Airlie }
221128d52043SDave Airlie 
2212d594e46aSJerome Glisse void r100_mc_init(struct radeon_device *rdev)
22132a0f8918SDave Airlie {
2214d594e46aSJerome Glisse 	u64 base;
22152a0f8918SDave Airlie 
2216d594e46aSJerome Glisse 	r100_vram_get_type(rdev);
22172a0f8918SDave Airlie 	r100_vram_init_sizes(rdev);
2218d594e46aSJerome Glisse 	base = rdev->mc.aper_base;
2219d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2220d594e46aSJerome Glisse 		base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2221d594e46aSJerome Glisse 	radeon_vram_location(rdev, &rdev->mc, base);
2222d594e46aSJerome Glisse 	if (!(rdev->flags & RADEON_IS_AGP))
2223d594e46aSJerome Glisse 		radeon_gtt_location(rdev, &rdev->mc);
2224f47299c5SAlex Deucher 	radeon_update_bandwidth_info(rdev);
2225771fe6b9SJerome Glisse }
2226771fe6b9SJerome Glisse 
2227771fe6b9SJerome Glisse 
2228771fe6b9SJerome Glisse /*
2229771fe6b9SJerome Glisse  * Indirect registers accessor
2230771fe6b9SJerome Glisse  */
2231771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev)
2232771fe6b9SJerome Glisse {
2233771fe6b9SJerome Glisse 	if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
2234771fe6b9SJerome Glisse 		return;
2235771fe6b9SJerome Glisse 	}
2236771fe6b9SJerome Glisse 	(void)RREG32(RADEON_CLOCK_CNTL_DATA);
2237771fe6b9SJerome Glisse 	(void)RREG32(RADEON_CRTC_GEN_CNTL);
2238771fe6b9SJerome Glisse }
2239771fe6b9SJerome Glisse 
2240771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev)
2241771fe6b9SJerome Glisse {
2242771fe6b9SJerome Glisse 	/* This workarounds is necessary on RV100, RS100 and RS200 chips
2243771fe6b9SJerome Glisse 	 * or the chip could hang on a subsequent access
2244771fe6b9SJerome Glisse 	 */
2245771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
2246771fe6b9SJerome Glisse 		udelay(5000);
2247771fe6b9SJerome Glisse 	}
2248771fe6b9SJerome Glisse 
2249771fe6b9SJerome Glisse 	/* This function is required to workaround a hardware bug in some (all?)
2250771fe6b9SJerome Glisse 	 * revisions of the R300.  This workaround should be called after every
2251771fe6b9SJerome Glisse 	 * CLOCK_CNTL_INDEX register access.  If not, register reads afterward
2252771fe6b9SJerome Glisse 	 * may not be correct.
2253771fe6b9SJerome Glisse 	 */
2254771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2255771fe6b9SJerome Glisse 		uint32_t save, tmp;
2256771fe6b9SJerome Glisse 
2257771fe6b9SJerome Glisse 		save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2258771fe6b9SJerome Glisse 		tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2259771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2260771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2261771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2262771fe6b9SJerome Glisse 	}
2263771fe6b9SJerome Glisse }
2264771fe6b9SJerome Glisse 
2265771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2266771fe6b9SJerome Glisse {
2267771fe6b9SJerome Glisse 	uint32_t data;
2268771fe6b9SJerome Glisse 
2269771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2270771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2271771fe6b9SJerome Glisse 	data = RREG32(RADEON_CLOCK_CNTL_DATA);
2272771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
2273771fe6b9SJerome Glisse 	return data;
2274771fe6b9SJerome Glisse }
2275771fe6b9SJerome Glisse 
2276771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2277771fe6b9SJerome Glisse {
2278771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2279771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2280771fe6b9SJerome Glisse 	WREG32(RADEON_CLOCK_CNTL_DATA, v);
2281771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
2282771fe6b9SJerome Glisse }
2283771fe6b9SJerome Glisse 
2284d4550907SJerome Glisse void r100_set_safe_registers(struct radeon_device *rdev)
2285068a117cSJerome Glisse {
2286551ebd83SDave Airlie 	if (ASIC_IS_RN50(rdev)) {
2287551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2288551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2289551ebd83SDave Airlie 	} else if (rdev->family < CHIP_R200) {
2290551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2291551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2292551ebd83SDave Airlie 	} else {
2293d4550907SJerome Glisse 		r200_set_safe_registers(rdev);
2294551ebd83SDave Airlie 	}
2295068a117cSJerome Glisse }
2296068a117cSJerome Glisse 
2297771fe6b9SJerome Glisse /*
2298771fe6b9SJerome Glisse  * Debugfs info
2299771fe6b9SJerome Glisse  */
2300771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2301771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2302771fe6b9SJerome Glisse {
2303771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2304771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2305771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2306771fe6b9SJerome Glisse 	uint32_t reg, value;
2307771fe6b9SJerome Glisse 	unsigned i;
2308771fe6b9SJerome Glisse 
2309771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2310771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2311771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2312771fe6b9SJerome Glisse 	for (i = 0; i < 64; i++) {
2313771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2314771fe6b9SJerome Glisse 		reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2315771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2316771fe6b9SJerome Glisse 		value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2317771fe6b9SJerome Glisse 		seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2318771fe6b9SJerome Glisse 	}
2319771fe6b9SJerome Glisse 	return 0;
2320771fe6b9SJerome Glisse }
2321771fe6b9SJerome Glisse 
2322771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2323771fe6b9SJerome Glisse {
2324771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2325771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2326771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2327771fe6b9SJerome Glisse 	uint32_t rdp, wdp;
2328771fe6b9SJerome Glisse 	unsigned count, i, j;
2329771fe6b9SJerome Glisse 
2330771fe6b9SJerome Glisse 	radeon_ring_free_size(rdev);
2331771fe6b9SJerome Glisse 	rdp = RREG32(RADEON_CP_RB_RPTR);
2332771fe6b9SJerome Glisse 	wdp = RREG32(RADEON_CP_RB_WPTR);
2333771fe6b9SJerome Glisse 	count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
2334771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2335771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2336771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
2337771fe6b9SJerome Glisse 	seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
2338771fe6b9SJerome Glisse 	seq_printf(m, "%u dwords in ring\n", count);
2339771fe6b9SJerome Glisse 	for (j = 0; j <= count; j++) {
2340771fe6b9SJerome Glisse 		i = (rdp + j) & rdev->cp.ptr_mask;
2341771fe6b9SJerome Glisse 		seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
2342771fe6b9SJerome Glisse 	}
2343771fe6b9SJerome Glisse 	return 0;
2344771fe6b9SJerome Glisse }
2345771fe6b9SJerome Glisse 
2346771fe6b9SJerome Glisse 
2347771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2348771fe6b9SJerome Glisse {
2349771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2350771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2351771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2352771fe6b9SJerome Glisse 	uint32_t csq_stat, csq2_stat, tmp;
2353771fe6b9SJerome Glisse 	unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2354771fe6b9SJerome Glisse 	unsigned i;
2355771fe6b9SJerome Glisse 
2356771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2357771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2358771fe6b9SJerome Glisse 	csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2359771fe6b9SJerome Glisse 	csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2360771fe6b9SJerome Glisse 	r_rptr = (csq_stat >> 0) & 0x3ff;
2361771fe6b9SJerome Glisse 	r_wptr = (csq_stat >> 10) & 0x3ff;
2362771fe6b9SJerome Glisse 	ib1_rptr = (csq_stat >> 20) & 0x3ff;
2363771fe6b9SJerome Glisse 	ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2364771fe6b9SJerome Glisse 	ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2365771fe6b9SJerome Glisse 	ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2366771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2367771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2368771fe6b9SJerome Glisse 	seq_printf(m, "Ring rptr %u\n", r_rptr);
2369771fe6b9SJerome Glisse 	seq_printf(m, "Ring wptr %u\n", r_wptr);
2370771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2371771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2372771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2373771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2374771fe6b9SJerome Glisse 	/* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2375771fe6b9SJerome Glisse 	 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2376771fe6b9SJerome Glisse 	seq_printf(m, "Ring fifo:\n");
2377771fe6b9SJerome Glisse 	for (i = 0; i < 256; i++) {
2378771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2379771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2380771fe6b9SJerome Glisse 		seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2381771fe6b9SJerome Glisse 	}
2382771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 fifo:\n");
2383771fe6b9SJerome Glisse 	for (i = 256; i <= 512; i++) {
2384771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2385771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2386771fe6b9SJerome Glisse 		seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
2387771fe6b9SJerome Glisse 	}
2388771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 fifo:\n");
2389771fe6b9SJerome Glisse 	for (i = 640; i < ib1_wptr; i++) {
2390771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2391771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2392771fe6b9SJerome Glisse 		seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
2393771fe6b9SJerome Glisse 	}
2394771fe6b9SJerome Glisse 	return 0;
2395771fe6b9SJerome Glisse }
2396771fe6b9SJerome Glisse 
2397771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data)
2398771fe6b9SJerome Glisse {
2399771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2400771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2401771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2402771fe6b9SJerome Glisse 	uint32_t tmp;
2403771fe6b9SJerome Glisse 
2404771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_CONFIG_MEMSIZE);
2405771fe6b9SJerome Glisse 	seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
2406771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_FB_LOCATION);
2407771fe6b9SJerome Glisse 	seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
2408771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
2409771fe6b9SJerome Glisse 	seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
2410771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_AGP_LOCATION);
2411771fe6b9SJerome Glisse 	seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
2412771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AGP_BASE);
2413771fe6b9SJerome Glisse 	seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
2414771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_HOST_PATH_CNTL);
2415771fe6b9SJerome Glisse 	seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
2416771fe6b9SJerome Glisse 	tmp = RREG32(0x01D0);
2417771fe6b9SJerome Glisse 	seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
2418771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_LO_ADDR);
2419771fe6b9SJerome Glisse 	seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
2420771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_HI_ADDR);
2421771fe6b9SJerome Glisse 	seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
2422771fe6b9SJerome Glisse 	tmp = RREG32(0x01E4);
2423771fe6b9SJerome Glisse 	seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
2424771fe6b9SJerome Glisse 	return 0;
2425771fe6b9SJerome Glisse }
2426771fe6b9SJerome Glisse 
2427771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = {
2428771fe6b9SJerome Glisse 	{"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
2429771fe6b9SJerome Glisse };
2430771fe6b9SJerome Glisse 
2431771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = {
2432771fe6b9SJerome Glisse 	{"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
2433771fe6b9SJerome Glisse 	{"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
2434771fe6b9SJerome Glisse };
2435771fe6b9SJerome Glisse 
2436771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = {
2437771fe6b9SJerome Glisse 	{"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
2438771fe6b9SJerome Glisse };
2439771fe6b9SJerome Glisse #endif
2440771fe6b9SJerome Glisse 
2441771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev)
2442771fe6b9SJerome Glisse {
2443771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2444771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
2445771fe6b9SJerome Glisse #else
2446771fe6b9SJerome Glisse 	return 0;
2447771fe6b9SJerome Glisse #endif
2448771fe6b9SJerome Glisse }
2449771fe6b9SJerome Glisse 
2450771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev)
2451771fe6b9SJerome Glisse {
2452771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2453771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
2454771fe6b9SJerome Glisse #else
2455771fe6b9SJerome Glisse 	return 0;
2456771fe6b9SJerome Glisse #endif
2457771fe6b9SJerome Glisse }
2458771fe6b9SJerome Glisse 
2459771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev)
2460771fe6b9SJerome Glisse {
2461771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2462771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
2463771fe6b9SJerome Glisse #else
2464771fe6b9SJerome Glisse 	return 0;
2465771fe6b9SJerome Glisse #endif
2466771fe6b9SJerome Glisse }
2467e024e110SDave Airlie 
2468e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg,
2469e024e110SDave Airlie 			 uint32_t tiling_flags, uint32_t pitch,
2470e024e110SDave Airlie 			 uint32_t offset, uint32_t obj_size)
2471e024e110SDave Airlie {
2472e024e110SDave Airlie 	int surf_index = reg * 16;
2473e024e110SDave Airlie 	int flags = 0;
2474e024e110SDave Airlie 
2475e024e110SDave Airlie 	/* r100/r200 divide by 16 */
2476e024e110SDave Airlie 	if (rdev->family < CHIP_R300)
2477e024e110SDave Airlie 		flags = pitch / 16;
2478e024e110SDave Airlie 	else
2479e024e110SDave Airlie 		flags = pitch / 8;
2480e024e110SDave Airlie 
2481e024e110SDave Airlie 	if (rdev->family <= CHIP_RS200) {
2482e024e110SDave Airlie 		if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2483e024e110SDave Airlie 				 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2484e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_BOTH;
2485e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
2486e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_MACRO;
2487e024e110SDave Airlie 	} else if (rdev->family <= CHIP_RV280) {
2488e024e110SDave Airlie 		if (tiling_flags & (RADEON_TILING_MACRO))
2489e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MACRO;
2490e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
2491e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MICRO;
2492e024e110SDave Airlie 	} else {
2493e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
2494e024e110SDave Airlie 			flags |= R300_SURF_TILE_MACRO;
2495e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
2496e024e110SDave Airlie 			flags |= R300_SURF_TILE_MICRO;
2497e024e110SDave Airlie 	}
2498e024e110SDave Airlie 
2499c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_16BIT)
2500c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
2501c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_32BIT)
2502c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
2503c88f9f0cSMichel Dänzer 
2504e024e110SDave Airlie 	DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
2505e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
2506e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
2507e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
2508e024e110SDave Airlie 	return 0;
2509e024e110SDave Airlie }
2510e024e110SDave Airlie 
2511e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
2512e024e110SDave Airlie {
2513e024e110SDave Airlie 	int surf_index = reg * 16;
2514e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
2515e024e110SDave Airlie }
2516c93bb85bSJerome Glisse 
2517c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev)
2518c93bb85bSJerome Glisse {
2519c93bb85bSJerome Glisse 	fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
2520c93bb85bSJerome Glisse 	fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
2521c93bb85bSJerome Glisse 	fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
2522c93bb85bSJerome Glisse 	uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
2523c93bb85bSJerome Glisse 	fixed20_12 memtcas_ff[8] = {
2524c93bb85bSJerome Glisse 		fixed_init(1),
2525c93bb85bSJerome Glisse 		fixed_init(2),
2526c93bb85bSJerome Glisse 		fixed_init(3),
2527c93bb85bSJerome Glisse 		fixed_init(0),
2528c93bb85bSJerome Glisse 		fixed_init_half(1),
2529c93bb85bSJerome Glisse 		fixed_init_half(2),
2530c93bb85bSJerome Glisse 		fixed_init(0),
2531c93bb85bSJerome Glisse 	};
2532c93bb85bSJerome Glisse 	fixed20_12 memtcas_rs480_ff[8] = {
2533c93bb85bSJerome Glisse 		fixed_init(0),
2534c93bb85bSJerome Glisse 		fixed_init(1),
2535c93bb85bSJerome Glisse 		fixed_init(2),
2536c93bb85bSJerome Glisse 		fixed_init(3),
2537c93bb85bSJerome Glisse 		fixed_init(0),
2538c93bb85bSJerome Glisse 		fixed_init_half(1),
2539c93bb85bSJerome Glisse 		fixed_init_half(2),
2540c93bb85bSJerome Glisse 		fixed_init_half(3),
2541c93bb85bSJerome Glisse 	};
2542c93bb85bSJerome Glisse 	fixed20_12 memtcas2_ff[8] = {
2543c93bb85bSJerome Glisse 		fixed_init(0),
2544c93bb85bSJerome Glisse 		fixed_init(1),
2545c93bb85bSJerome Glisse 		fixed_init(2),
2546c93bb85bSJerome Glisse 		fixed_init(3),
2547c93bb85bSJerome Glisse 		fixed_init(4),
2548c93bb85bSJerome Glisse 		fixed_init(5),
2549c93bb85bSJerome Glisse 		fixed_init(6),
2550c93bb85bSJerome Glisse 		fixed_init(7),
2551c93bb85bSJerome Glisse 	};
2552c93bb85bSJerome Glisse 	fixed20_12 memtrbs[8] = {
2553c93bb85bSJerome Glisse 		fixed_init(1),
2554c93bb85bSJerome Glisse 		fixed_init_half(1),
2555c93bb85bSJerome Glisse 		fixed_init(2),
2556c93bb85bSJerome Glisse 		fixed_init_half(2),
2557c93bb85bSJerome Glisse 		fixed_init(3),
2558c93bb85bSJerome Glisse 		fixed_init_half(3),
2559c93bb85bSJerome Glisse 		fixed_init(4),
2560c93bb85bSJerome Glisse 		fixed_init_half(4)
2561c93bb85bSJerome Glisse 	};
2562c93bb85bSJerome Glisse 	fixed20_12 memtrbs_r4xx[8] = {
2563c93bb85bSJerome Glisse 		fixed_init(4),
2564c93bb85bSJerome Glisse 		fixed_init(5),
2565c93bb85bSJerome Glisse 		fixed_init(6),
2566c93bb85bSJerome Glisse 		fixed_init(7),
2567c93bb85bSJerome Glisse 		fixed_init(8),
2568c93bb85bSJerome Glisse 		fixed_init(9),
2569c93bb85bSJerome Glisse 		fixed_init(10),
2570c93bb85bSJerome Glisse 		fixed_init(11)
2571c93bb85bSJerome Glisse 	};
2572c93bb85bSJerome Glisse 	fixed20_12 min_mem_eff;
2573c93bb85bSJerome Glisse 	fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
2574c93bb85bSJerome Glisse 	fixed20_12 cur_latency_mclk, cur_latency_sclk;
2575c93bb85bSJerome Glisse 	fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
2576c93bb85bSJerome Glisse 		disp_drain_rate2, read_return_rate;
2577c93bb85bSJerome Glisse 	fixed20_12 time_disp1_drop_priority;
2578c93bb85bSJerome Glisse 	int c;
2579c93bb85bSJerome Glisse 	int cur_size = 16;       /* in octawords */
2580c93bb85bSJerome Glisse 	int critical_point = 0, critical_point2;
2581c93bb85bSJerome Glisse /* 	uint32_t read_return_rate, time_disp1_drop_priority; */
2582c93bb85bSJerome Glisse 	int stop_req, max_stop_req;
2583c93bb85bSJerome Glisse 	struct drm_display_mode *mode1 = NULL;
2584c93bb85bSJerome Glisse 	struct drm_display_mode *mode2 = NULL;
2585c93bb85bSJerome Glisse 	uint32_t pixel_bytes1 = 0;
2586c93bb85bSJerome Glisse 	uint32_t pixel_bytes2 = 0;
2587c93bb85bSJerome Glisse 
2588f46c0120SAlex Deucher 	radeon_update_display_priority(rdev);
2589f46c0120SAlex Deucher 
2590c93bb85bSJerome Glisse 	if (rdev->mode_info.crtcs[0]->base.enabled) {
2591c93bb85bSJerome Glisse 		mode1 = &rdev->mode_info.crtcs[0]->base.mode;
2592c93bb85bSJerome Glisse 		pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
2593c93bb85bSJerome Glisse 	}
2594dfee5614SDave Airlie 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
2595c93bb85bSJerome Glisse 		if (rdev->mode_info.crtcs[1]->base.enabled) {
2596c93bb85bSJerome Glisse 			mode2 = &rdev->mode_info.crtcs[1]->base.mode;
2597c93bb85bSJerome Glisse 			pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
2598c93bb85bSJerome Glisse 		}
2599dfee5614SDave Airlie 	}
2600c93bb85bSJerome Glisse 
2601c93bb85bSJerome Glisse 	min_mem_eff.full = rfixed_const_8(0);
2602c93bb85bSJerome Glisse 	/* get modes */
2603c93bb85bSJerome Glisse 	if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
2604c93bb85bSJerome Glisse 		uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
2605c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
2606c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
2607c93bb85bSJerome Glisse 		/* check crtc enables */
2608c93bb85bSJerome Glisse 		if (mode2)
2609c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
2610c93bb85bSJerome Glisse 		if (mode1)
2611c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
2612c93bb85bSJerome Glisse 		WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
2613c93bb85bSJerome Glisse 	}
2614c93bb85bSJerome Glisse 
2615c93bb85bSJerome Glisse 	/*
2616c93bb85bSJerome Glisse 	 * determine is there is enough bw for current mode
2617c93bb85bSJerome Glisse 	 */
2618f47299c5SAlex Deucher 	sclk_ff = rdev->pm.sclk;
2619f47299c5SAlex Deucher 	mclk_ff = rdev->pm.mclk;
2620c93bb85bSJerome Glisse 
2621c93bb85bSJerome Glisse 	temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
2622c93bb85bSJerome Glisse 	temp_ff.full = rfixed_const(temp);
2623c93bb85bSJerome Glisse 	mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
2624c93bb85bSJerome Glisse 
2625c93bb85bSJerome Glisse 	pix_clk.full = 0;
2626c93bb85bSJerome Glisse 	pix_clk2.full = 0;
2627c93bb85bSJerome Glisse 	peak_disp_bw.full = 0;
2628c93bb85bSJerome Glisse 	if (mode1) {
2629c93bb85bSJerome Glisse 		temp_ff.full = rfixed_const(1000);
2630c93bb85bSJerome Glisse 		pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
2631c93bb85bSJerome Glisse 		pix_clk.full = rfixed_div(pix_clk, temp_ff);
2632c93bb85bSJerome Glisse 		temp_ff.full = rfixed_const(pixel_bytes1);
2633c93bb85bSJerome Glisse 		peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
2634c93bb85bSJerome Glisse 	}
2635c93bb85bSJerome Glisse 	if (mode2) {
2636c93bb85bSJerome Glisse 		temp_ff.full = rfixed_const(1000);
2637c93bb85bSJerome Glisse 		pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
2638c93bb85bSJerome Glisse 		pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
2639c93bb85bSJerome Glisse 		temp_ff.full = rfixed_const(pixel_bytes2);
2640c93bb85bSJerome Glisse 		peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
2641c93bb85bSJerome Glisse 	}
2642c93bb85bSJerome Glisse 
2643c93bb85bSJerome Glisse 	mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
2644c93bb85bSJerome Glisse 	if (peak_disp_bw.full >= mem_bw.full) {
2645c93bb85bSJerome Glisse 		DRM_ERROR("You may not have enough display bandwidth for current mode\n"
2646c93bb85bSJerome Glisse 			  "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
2647c93bb85bSJerome Glisse 	}
2648c93bb85bSJerome Glisse 
2649c93bb85bSJerome Glisse 	/*  Get values from the EXT_MEM_CNTL register...converting its contents. */
2650c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_TIMING_CNTL);
2651c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
2652c93bb85bSJerome Glisse 		mem_trcd = ((temp >> 2) & 0x3) + 1;
2653c93bb85bSJerome Glisse 		mem_trp  = ((temp & 0x3)) + 1;
2654c93bb85bSJerome Glisse 		mem_tras = ((temp & 0x70) >> 4) + 1;
2655c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R300 ||
2656c93bb85bSJerome Glisse 		   rdev->family == CHIP_R350) { /* r300, r350 */
2657c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
2658c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
2659c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 4;
2660c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_RV350 ||
2661c93bb85bSJerome Glisse 		   rdev->family <= CHIP_RV380) {
2662c93bb85bSJerome Glisse 		/* rv3x0 */
2663c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 3;
2664c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 3;
2665c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 6;
2666c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R420 ||
2667c93bb85bSJerome Glisse 		   rdev->family == CHIP_R423 ||
2668c93bb85bSJerome Glisse 		   rdev->family == CHIP_RV410) {
2669c93bb85bSJerome Glisse 		/* r4xx */
2670c93bb85bSJerome Glisse 		mem_trcd = (temp & 0xf) + 3;
2671c93bb85bSJerome Glisse 		if (mem_trcd > 15)
2672c93bb85bSJerome Glisse 			mem_trcd = 15;
2673c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0xf) + 3;
2674c93bb85bSJerome Glisse 		if (mem_trp > 15)
2675c93bb85bSJerome Glisse 			mem_trp = 15;
2676c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0x1f) + 6;
2677c93bb85bSJerome Glisse 		if (mem_tras > 31)
2678c93bb85bSJerome Glisse 			mem_tras = 31;
2679c93bb85bSJerome Glisse 	} else { /* RV200, R200 */
2680c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
2681c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
2682c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0xf) + 4;
2683c93bb85bSJerome Glisse 	}
2684c93bb85bSJerome Glisse 	/* convert to FF */
2685c93bb85bSJerome Glisse 	trcd_ff.full = rfixed_const(mem_trcd);
2686c93bb85bSJerome Glisse 	trp_ff.full = rfixed_const(mem_trp);
2687c93bb85bSJerome Glisse 	tras_ff.full = rfixed_const(mem_tras);
2688c93bb85bSJerome Glisse 
2689c93bb85bSJerome Glisse 	/* Get values from the MEM_SDRAM_MODE_REG register...converting its */
2690c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
2691c93bb85bSJerome Glisse 	data = (temp & (7 << 20)) >> 20;
2692c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
2693c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RS480) /* don't think rs400 */
2694c93bb85bSJerome Glisse 			tcas_ff = memtcas_rs480_ff[data];
2695c93bb85bSJerome Glisse 		else
2696c93bb85bSJerome Glisse 			tcas_ff = memtcas_ff[data];
2697c93bb85bSJerome Glisse 	} else
2698c93bb85bSJerome Glisse 		tcas_ff = memtcas2_ff[data];
2699c93bb85bSJerome Glisse 
2700c93bb85bSJerome Glisse 	if (rdev->family == CHIP_RS400 ||
2701c93bb85bSJerome Glisse 	    rdev->family == CHIP_RS480) {
2702c93bb85bSJerome Glisse 		/* extra cas latency stored in bits 23-25 0-4 clocks */
2703c93bb85bSJerome Glisse 		data = (temp >> 23) & 0x7;
2704c93bb85bSJerome Glisse 		if (data < 5)
2705c93bb85bSJerome Glisse 			tcas_ff.full += rfixed_const(data);
2706c93bb85bSJerome Glisse 	}
2707c93bb85bSJerome Glisse 
2708c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
2709c93bb85bSJerome Glisse 		/* on the R300, Tcas is included in Trbs.
2710c93bb85bSJerome Glisse 		 */
2711c93bb85bSJerome Glisse 		temp = RREG32(RADEON_MEM_CNTL);
2712c93bb85bSJerome Glisse 		data = (R300_MEM_NUM_CHANNELS_MASK & temp);
2713c93bb85bSJerome Glisse 		if (data == 1) {
2714c93bb85bSJerome Glisse 			if (R300_MEM_USE_CD_CH_ONLY & temp) {
2715c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_INDEX);
2716c93bb85bSJerome Glisse 				temp &= ~R300_MC_IND_ADDR_MASK;
2717c93bb85bSJerome Glisse 				temp |= R300_MC_READ_CNTL_CD_mcind;
2718c93bb85bSJerome Glisse 				WREG32(R300_MC_IND_INDEX, temp);
2719c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_DATA);
2720c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_C_MASK & temp);
2721c93bb85bSJerome Glisse 			} else {
2722c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_READ_CNTL_AB);
2723c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2724c93bb85bSJerome Glisse 			}
2725c93bb85bSJerome Glisse 		} else {
2726c93bb85bSJerome Glisse 			temp = RREG32(R300_MC_READ_CNTL_AB);
2727c93bb85bSJerome Glisse 			data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2728c93bb85bSJerome Glisse 		}
2729c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RV410 ||
2730c93bb85bSJerome Glisse 		    rdev->family == CHIP_R420 ||
2731c93bb85bSJerome Glisse 		    rdev->family == CHIP_R423)
2732c93bb85bSJerome Glisse 			trbs_ff = memtrbs_r4xx[data];
2733c93bb85bSJerome Glisse 		else
2734c93bb85bSJerome Glisse 			trbs_ff = memtrbs[data];
2735c93bb85bSJerome Glisse 		tcas_ff.full += trbs_ff.full;
2736c93bb85bSJerome Glisse 	}
2737c93bb85bSJerome Glisse 
2738c93bb85bSJerome Glisse 	sclk_eff_ff.full = sclk_ff.full;
2739c93bb85bSJerome Glisse 
2740c93bb85bSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
2741c93bb85bSJerome Glisse 		fixed20_12 agpmode_ff;
2742c93bb85bSJerome Glisse 		agpmode_ff.full = rfixed_const(radeon_agpmode);
2743c93bb85bSJerome Glisse 		temp_ff.full = rfixed_const_666(16);
2744c93bb85bSJerome Glisse 		sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
2745c93bb85bSJerome Glisse 	}
2746c93bb85bSJerome Glisse 	/* TODO PCIE lanes may affect this - agpmode == 16?? */
2747c93bb85bSJerome Glisse 
2748c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev)) {
2749c93bb85bSJerome Glisse 		sclk_delay_ff.full = rfixed_const(250);
2750c93bb85bSJerome Glisse 	} else {
2751c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RV100) ||
2752c93bb85bSJerome Glisse 		    rdev->flags & RADEON_IS_IGP) {
2753c93bb85bSJerome Glisse 			if (rdev->mc.vram_is_ddr)
2754c93bb85bSJerome Glisse 				sclk_delay_ff.full = rfixed_const(41);
2755c93bb85bSJerome Glisse 			else
2756c93bb85bSJerome Glisse 				sclk_delay_ff.full = rfixed_const(33);
2757c93bb85bSJerome Glisse 		} else {
2758c93bb85bSJerome Glisse 			if (rdev->mc.vram_width == 128)
2759c93bb85bSJerome Glisse 				sclk_delay_ff.full = rfixed_const(57);
2760c93bb85bSJerome Glisse 			else
2761c93bb85bSJerome Glisse 				sclk_delay_ff.full = rfixed_const(41);
2762c93bb85bSJerome Glisse 		}
2763c93bb85bSJerome Glisse 	}
2764c93bb85bSJerome Glisse 
2765c93bb85bSJerome Glisse 	mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
2766c93bb85bSJerome Glisse 
2767c93bb85bSJerome Glisse 	if (rdev->mc.vram_is_ddr) {
2768c93bb85bSJerome Glisse 		if (rdev->mc.vram_width == 32) {
2769c93bb85bSJerome Glisse 			k1.full = rfixed_const(40);
2770c93bb85bSJerome Glisse 			c  = 3;
2771c93bb85bSJerome Glisse 		} else {
2772c93bb85bSJerome Glisse 			k1.full = rfixed_const(20);
2773c93bb85bSJerome Glisse 			c  = 1;
2774c93bb85bSJerome Glisse 		}
2775c93bb85bSJerome Glisse 	} else {
2776c93bb85bSJerome Glisse 		k1.full = rfixed_const(40);
2777c93bb85bSJerome Glisse 		c  = 3;
2778c93bb85bSJerome Glisse 	}
2779c93bb85bSJerome Glisse 
2780c93bb85bSJerome Glisse 	temp_ff.full = rfixed_const(2);
2781c93bb85bSJerome Glisse 	mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
2782c93bb85bSJerome Glisse 	temp_ff.full = rfixed_const(c);
2783c93bb85bSJerome Glisse 	mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
2784c93bb85bSJerome Glisse 	temp_ff.full = rfixed_const(4);
2785c93bb85bSJerome Glisse 	mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
2786c93bb85bSJerome Glisse 	mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
2787c93bb85bSJerome Glisse 	mc_latency_mclk.full += k1.full;
2788c93bb85bSJerome Glisse 
2789c93bb85bSJerome Glisse 	mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
2790c93bb85bSJerome Glisse 	mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
2791c93bb85bSJerome Glisse 
2792c93bb85bSJerome Glisse 	/*
2793c93bb85bSJerome Glisse 	  HW cursor time assuming worst case of full size colour cursor.
2794c93bb85bSJerome Glisse 	*/
2795c93bb85bSJerome Glisse 	temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
2796c93bb85bSJerome Glisse 	temp_ff.full += trcd_ff.full;
2797c93bb85bSJerome Glisse 	if (temp_ff.full < tras_ff.full)
2798c93bb85bSJerome Glisse 		temp_ff.full = tras_ff.full;
2799c93bb85bSJerome Glisse 	cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
2800c93bb85bSJerome Glisse 
2801c93bb85bSJerome Glisse 	temp_ff.full = rfixed_const(cur_size);
2802c93bb85bSJerome Glisse 	cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
2803c93bb85bSJerome Glisse 	/*
2804c93bb85bSJerome Glisse 	  Find the total latency for the display data.
2805c93bb85bSJerome Glisse 	*/
2806b5fc9010SMichel Dänzer 	disp_latency_overhead.full = rfixed_const(8);
2807c93bb85bSJerome Glisse 	disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
2808c93bb85bSJerome Glisse 	mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
2809c93bb85bSJerome Glisse 	mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
2810c93bb85bSJerome Glisse 
2811c93bb85bSJerome Glisse 	if (mc_latency_mclk.full > mc_latency_sclk.full)
2812c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_mclk.full;
2813c93bb85bSJerome Glisse 	else
2814c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_sclk.full;
2815c93bb85bSJerome Glisse 
2816c93bb85bSJerome Glisse 	/* setup Max GRPH_STOP_REQ default value */
2817c93bb85bSJerome Glisse 	if (ASIC_IS_RV100(rdev))
2818c93bb85bSJerome Glisse 		max_stop_req = 0x5c;
2819c93bb85bSJerome Glisse 	else
2820c93bb85bSJerome Glisse 		max_stop_req = 0x7c;
2821c93bb85bSJerome Glisse 
2822c93bb85bSJerome Glisse 	if (mode1) {
2823c93bb85bSJerome Glisse 		/*  CRTC1
2824c93bb85bSJerome Glisse 		    Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
2825c93bb85bSJerome Glisse 		    GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
2826c93bb85bSJerome Glisse 		*/
2827c93bb85bSJerome Glisse 		stop_req = mode1->hdisplay * pixel_bytes1 / 16;
2828c93bb85bSJerome Glisse 
2829c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
2830c93bb85bSJerome Glisse 			stop_req = max_stop_req;
2831c93bb85bSJerome Glisse 
2832c93bb85bSJerome Glisse 		/*
2833c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
2834c93bb85bSJerome Glisse 		*/
2835c93bb85bSJerome Glisse 		temp_ff.full = rfixed_const((16/pixel_bytes1));
2836c93bb85bSJerome Glisse 		disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
2837c93bb85bSJerome Glisse 
2838c93bb85bSJerome Glisse 		/*
2839c93bb85bSJerome Glisse 		  Find the critical point of the display buffer.
2840c93bb85bSJerome Glisse 		*/
2841c93bb85bSJerome Glisse 		crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
2842c93bb85bSJerome Glisse 		crit_point_ff.full += rfixed_const_half(0);
2843c93bb85bSJerome Glisse 
2844c93bb85bSJerome Glisse 		critical_point = rfixed_trunc(crit_point_ff);
2845c93bb85bSJerome Glisse 
2846c93bb85bSJerome Glisse 		if (rdev->disp_priority == 2) {
2847c93bb85bSJerome Glisse 			critical_point = 0;
2848c93bb85bSJerome Glisse 		}
2849c93bb85bSJerome Glisse 
2850c93bb85bSJerome Glisse 		/*
2851c93bb85bSJerome Glisse 		  The critical point should never be above max_stop_req-4.  Setting
2852c93bb85bSJerome Glisse 		  GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
2853c93bb85bSJerome Glisse 		*/
2854c93bb85bSJerome Glisse 		if (max_stop_req - critical_point < 4)
2855c93bb85bSJerome Glisse 			critical_point = 0;
2856c93bb85bSJerome Glisse 
2857c93bb85bSJerome Glisse 		if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
2858c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
2859c93bb85bSJerome Glisse 			critical_point = 0x10;
2860c93bb85bSJerome Glisse 		}
2861c93bb85bSJerome Glisse 
2862c93bb85bSJerome Glisse 		temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
2863c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
2864c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
2865c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_START_REQ_MASK);
2866c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
2867c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
2868c93bb85bSJerome Glisse 			stop_req -= 0x10;
2869c93bb85bSJerome Glisse 		}
2870c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
2871c93bb85bSJerome Glisse 		temp |= RADEON_GRPH_BUFFER_SIZE;
2872c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_CRITICAL_CNTL   |
2873c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
2874c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
2875c93bb85bSJerome Glisse 		/*
2876c93bb85bSJerome Glisse 		  Write the result into the register.
2877c93bb85bSJerome Glisse 		*/
2878c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
2879c93bb85bSJerome Glisse 						       (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
2880c93bb85bSJerome Glisse 
2881c93bb85bSJerome Glisse #if 0
2882c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
2883c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
2884c93bb85bSJerome Glisse 			/* attempt to program RS400 disp regs correctly ??? */
2885c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP1_REG_CNTL);
2886c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
2887c93bb85bSJerome Glisse 				  RS400_DISP1_STOP_REQ_LEVEL_MASK);
2888c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, (temp |
2889c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
2890c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
2891c93bb85bSJerome Glisse 			temp = RREG32(RS400_DMIF_MEM_CNTL1);
2892c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
2893c93bb85bSJerome Glisse 				  RS400_DISP1_CRITICAL_POINT_STOP_MASK);
2894c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1, (temp |
2895c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
2896c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
2897c93bb85bSJerome Glisse 		}
2898c93bb85bSJerome Glisse #endif
2899c93bb85bSJerome Glisse 
2900c93bb85bSJerome Glisse 		DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
2901c93bb85bSJerome Glisse 			  /* 	  (unsigned int)info->SavedReg->grph_buffer_cntl, */
2902c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
2903c93bb85bSJerome Glisse 	}
2904c93bb85bSJerome Glisse 
2905c93bb85bSJerome Glisse 	if (mode2) {
2906c93bb85bSJerome Glisse 		u32 grph2_cntl;
2907c93bb85bSJerome Glisse 		stop_req = mode2->hdisplay * pixel_bytes2 / 16;
2908c93bb85bSJerome Glisse 
2909c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
2910c93bb85bSJerome Glisse 			stop_req = max_stop_req;
2911c93bb85bSJerome Glisse 
2912c93bb85bSJerome Glisse 		/*
2913c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
2914c93bb85bSJerome Glisse 		*/
2915c93bb85bSJerome Glisse 		temp_ff.full = rfixed_const((16/pixel_bytes2));
2916c93bb85bSJerome Glisse 		disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
2917c93bb85bSJerome Glisse 
2918c93bb85bSJerome Glisse 		grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
2919c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
2920c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
2921c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
2922c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
2923c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
2924c93bb85bSJerome Glisse 			stop_req -= 0x10;
2925c93bb85bSJerome Glisse 		}
2926c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
2927c93bb85bSJerome Glisse 		grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
2928c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL   |
2929c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
2930c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
2931c93bb85bSJerome Glisse 
2932c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS100) ||
2933c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS200))
2934c93bb85bSJerome Glisse 			critical_point2 = 0;
2935c93bb85bSJerome Glisse 		else {
2936c93bb85bSJerome Glisse 			temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
2937c93bb85bSJerome Glisse 			temp_ff.full = rfixed_const(temp);
2938c93bb85bSJerome Glisse 			temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
2939c93bb85bSJerome Glisse 			if (sclk_ff.full < temp_ff.full)
2940c93bb85bSJerome Glisse 				temp_ff.full = sclk_ff.full;
2941c93bb85bSJerome Glisse 
2942c93bb85bSJerome Glisse 			read_return_rate.full = temp_ff.full;
2943c93bb85bSJerome Glisse 
2944c93bb85bSJerome Glisse 			if (mode1) {
2945c93bb85bSJerome Glisse 				temp_ff.full = read_return_rate.full - disp_drain_rate.full;
2946c93bb85bSJerome Glisse 				time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
2947c93bb85bSJerome Glisse 			} else {
2948c93bb85bSJerome Glisse 				time_disp1_drop_priority.full = 0;
2949c93bb85bSJerome Glisse 			}
2950c93bb85bSJerome Glisse 			crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
2951c93bb85bSJerome Glisse 			crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
2952c93bb85bSJerome Glisse 			crit_point_ff.full += rfixed_const_half(0);
2953c93bb85bSJerome Glisse 
2954c93bb85bSJerome Glisse 			critical_point2 = rfixed_trunc(crit_point_ff);
2955c93bb85bSJerome Glisse 
2956c93bb85bSJerome Glisse 			if (rdev->disp_priority == 2) {
2957c93bb85bSJerome Glisse 				critical_point2 = 0;
2958c93bb85bSJerome Glisse 			}
2959c93bb85bSJerome Glisse 
2960c93bb85bSJerome Glisse 			if (max_stop_req - critical_point2 < 4)
2961c93bb85bSJerome Glisse 				critical_point2 = 0;
2962c93bb85bSJerome Glisse 
2963c93bb85bSJerome Glisse 		}
2964c93bb85bSJerome Glisse 
2965c93bb85bSJerome Glisse 		if (critical_point2 == 0 && rdev->family == CHIP_R300) {
2966c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0 */
2967c93bb85bSJerome Glisse 			critical_point2 = 0x10;
2968c93bb85bSJerome Glisse 		}
2969c93bb85bSJerome Glisse 
2970c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
2971c93bb85bSJerome Glisse 						  (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
2972c93bb85bSJerome Glisse 
2973c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
2974c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
2975c93bb85bSJerome Glisse #if 0
2976c93bb85bSJerome Glisse 			/* attempt to program RS400 disp2 regs correctly ??? */
2977c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL1);
2978c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
2979c93bb85bSJerome Glisse 				  RS400_DISP2_STOP_REQ_LEVEL_MASK);
2980c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, (temp |
2981c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
2982c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
2983c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL2);
2984c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
2985c93bb85bSJerome Glisse 				  RS400_DISP2_CRITICAL_POINT_STOP_MASK);
2986c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, (temp |
2987c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
2988c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
2989c93bb85bSJerome Glisse #endif
2990c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
2991c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
2992c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1,  0x29CA71DC);
2993c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
2994c93bb85bSJerome Glisse 		}
2995c93bb85bSJerome Glisse 
2996c93bb85bSJerome Glisse 		DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
2997c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
2998c93bb85bSJerome Glisse 	}
2999c93bb85bSJerome Glisse }
3000551ebd83SDave Airlie 
3001551ebd83SDave Airlie static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
3002551ebd83SDave Airlie {
3003551ebd83SDave Airlie 	DRM_ERROR("pitch                      %d\n", t->pitch);
3004ceb776bcSMathias Fröhlich 	DRM_ERROR("use_pitch                  %d\n", t->use_pitch);
3005551ebd83SDave Airlie 	DRM_ERROR("width                      %d\n", t->width);
3006ceb776bcSMathias Fröhlich 	DRM_ERROR("width_11                   %d\n", t->width_11);
3007551ebd83SDave Airlie 	DRM_ERROR("height                     %d\n", t->height);
3008ceb776bcSMathias Fröhlich 	DRM_ERROR("height_11                  %d\n", t->height_11);
3009551ebd83SDave Airlie 	DRM_ERROR("num levels                 %d\n", t->num_levels);
3010551ebd83SDave Airlie 	DRM_ERROR("depth                      %d\n", t->txdepth);
3011551ebd83SDave Airlie 	DRM_ERROR("bpp                        %d\n", t->cpp);
3012551ebd83SDave Airlie 	DRM_ERROR("coordinate type            %d\n", t->tex_coord_type);
3013551ebd83SDave Airlie 	DRM_ERROR("width round to power of 2  %d\n", t->roundup_w);
3014551ebd83SDave Airlie 	DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
3015d785d78bSDave Airlie 	DRM_ERROR("compress format            %d\n", t->compress_format);
3016551ebd83SDave Airlie }
3017551ebd83SDave Airlie 
3018551ebd83SDave Airlie static int r100_cs_track_cube(struct radeon_device *rdev,
3019551ebd83SDave Airlie 			      struct r100_cs_track *track, unsigned idx)
3020551ebd83SDave Airlie {
3021551ebd83SDave Airlie 	unsigned face, w, h;
30224c788679SJerome Glisse 	struct radeon_bo *cube_robj;
3023551ebd83SDave Airlie 	unsigned long size;
3024551ebd83SDave Airlie 
3025551ebd83SDave Airlie 	for (face = 0; face < 5; face++) {
3026551ebd83SDave Airlie 		cube_robj = track->textures[idx].cube_info[face].robj;
3027551ebd83SDave Airlie 		w = track->textures[idx].cube_info[face].width;
3028551ebd83SDave Airlie 		h = track->textures[idx].cube_info[face].height;
3029551ebd83SDave Airlie 
3030551ebd83SDave Airlie 		size = w * h;
3031551ebd83SDave Airlie 		size *= track->textures[idx].cpp;
3032551ebd83SDave Airlie 
3033551ebd83SDave Airlie 		size += track->textures[idx].cube_info[face].offset;
3034551ebd83SDave Airlie 
30354c788679SJerome Glisse 		if (size > radeon_bo_size(cube_robj)) {
3036551ebd83SDave Airlie 			DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
30374c788679SJerome Glisse 				  size, radeon_bo_size(cube_robj));
3038551ebd83SDave Airlie 			r100_cs_track_texture_print(&track->textures[idx]);
3039551ebd83SDave Airlie 			return -1;
3040551ebd83SDave Airlie 		}
3041551ebd83SDave Airlie 	}
3042551ebd83SDave Airlie 	return 0;
3043551ebd83SDave Airlie }
3044551ebd83SDave Airlie 
3045d785d78bSDave Airlie static int r100_track_compress_size(int compress_format, int w, int h)
3046d785d78bSDave Airlie {
3047d785d78bSDave Airlie 	int block_width, block_height, block_bytes;
3048d785d78bSDave Airlie 	int wblocks, hblocks;
3049d785d78bSDave Airlie 	int min_wblocks;
3050d785d78bSDave Airlie 	int sz;
3051d785d78bSDave Airlie 
3052d785d78bSDave Airlie 	block_width = 4;
3053d785d78bSDave Airlie 	block_height = 4;
3054d785d78bSDave Airlie 
3055d785d78bSDave Airlie 	switch (compress_format) {
3056d785d78bSDave Airlie 	case R100_TRACK_COMP_DXT1:
3057d785d78bSDave Airlie 		block_bytes = 8;
3058d785d78bSDave Airlie 		min_wblocks = 4;
3059d785d78bSDave Airlie 		break;
3060d785d78bSDave Airlie 	default:
3061d785d78bSDave Airlie 	case R100_TRACK_COMP_DXT35:
3062d785d78bSDave Airlie 		block_bytes = 16;
3063d785d78bSDave Airlie 		min_wblocks = 2;
3064d785d78bSDave Airlie 		break;
3065d785d78bSDave Airlie 	}
3066d785d78bSDave Airlie 
3067d785d78bSDave Airlie 	hblocks = (h + block_height - 1) / block_height;
3068d785d78bSDave Airlie 	wblocks = (w + block_width - 1) / block_width;
3069d785d78bSDave Airlie 	if (wblocks < min_wblocks)
3070d785d78bSDave Airlie 		wblocks = min_wblocks;
3071d785d78bSDave Airlie 	sz = wblocks * hblocks * block_bytes;
3072d785d78bSDave Airlie 	return sz;
3073d785d78bSDave Airlie }
3074d785d78bSDave Airlie 
3075551ebd83SDave Airlie static int r100_cs_track_texture_check(struct radeon_device *rdev,
3076551ebd83SDave Airlie 				       struct r100_cs_track *track)
3077551ebd83SDave Airlie {
30784c788679SJerome Glisse 	struct radeon_bo *robj;
3079551ebd83SDave Airlie 	unsigned long size;
3080b73c5f8bSMarek Olšák 	unsigned u, i, w, h, d;
3081551ebd83SDave Airlie 	int ret;
3082551ebd83SDave Airlie 
3083551ebd83SDave Airlie 	for (u = 0; u < track->num_texture; u++) {
3084551ebd83SDave Airlie 		if (!track->textures[u].enabled)
3085551ebd83SDave Airlie 			continue;
3086551ebd83SDave Airlie 		robj = track->textures[u].robj;
3087551ebd83SDave Airlie 		if (robj == NULL) {
3088551ebd83SDave Airlie 			DRM_ERROR("No texture bound to unit %u\n", u);
3089551ebd83SDave Airlie 			return -EINVAL;
3090551ebd83SDave Airlie 		}
3091551ebd83SDave Airlie 		size = 0;
3092551ebd83SDave Airlie 		for (i = 0; i <= track->textures[u].num_levels; i++) {
3093551ebd83SDave Airlie 			if (track->textures[u].use_pitch) {
3094551ebd83SDave Airlie 				if (rdev->family < CHIP_R300)
3095551ebd83SDave Airlie 					w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
3096551ebd83SDave Airlie 				else
3097551ebd83SDave Airlie 					w = track->textures[u].pitch / (1 << i);
3098551ebd83SDave Airlie 			} else {
3099ceb776bcSMathias Fröhlich 				w = track->textures[u].width;
3100551ebd83SDave Airlie 				if (rdev->family >= CHIP_RV515)
3101551ebd83SDave Airlie 					w |= track->textures[u].width_11;
3102ceb776bcSMathias Fröhlich 				w = w / (1 << i);
3103551ebd83SDave Airlie 				if (track->textures[u].roundup_w)
3104551ebd83SDave Airlie 					w = roundup_pow_of_two(w);
3105551ebd83SDave Airlie 			}
3106ceb776bcSMathias Fröhlich 			h = track->textures[u].height;
3107551ebd83SDave Airlie 			if (rdev->family >= CHIP_RV515)
3108551ebd83SDave Airlie 				h |= track->textures[u].height_11;
3109ceb776bcSMathias Fröhlich 			h = h / (1 << i);
3110551ebd83SDave Airlie 			if (track->textures[u].roundup_h)
3111551ebd83SDave Airlie 				h = roundup_pow_of_two(h);
3112b73c5f8bSMarek Olšák 			if (track->textures[u].tex_coord_type == 1) {
3113b73c5f8bSMarek Olšák 				d = (1 << track->textures[u].txdepth) / (1 << i);
3114b73c5f8bSMarek Olšák 				if (!d)
3115b73c5f8bSMarek Olšák 					d = 1;
3116b73c5f8bSMarek Olšák 			} else {
3117b73c5f8bSMarek Olšák 				d = 1;
3118b73c5f8bSMarek Olšák 			}
3119d785d78bSDave Airlie 			if (track->textures[u].compress_format) {
3120d785d78bSDave Airlie 
3121b73c5f8bSMarek Olšák 				size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
3122d785d78bSDave Airlie 				/* compressed textures are block based */
3123d785d78bSDave Airlie 			} else
3124b73c5f8bSMarek Olšák 				size += w * h * d;
3125551ebd83SDave Airlie 		}
3126551ebd83SDave Airlie 		size *= track->textures[u].cpp;
3127d785d78bSDave Airlie 
3128551ebd83SDave Airlie 		switch (track->textures[u].tex_coord_type) {
3129551ebd83SDave Airlie 		case 0:
3130551ebd83SDave Airlie 		case 1:
3131551ebd83SDave Airlie 			break;
3132551ebd83SDave Airlie 		case 2:
3133551ebd83SDave Airlie 			if (track->separate_cube) {
3134551ebd83SDave Airlie 				ret = r100_cs_track_cube(rdev, track, u);
3135551ebd83SDave Airlie 				if (ret)
3136551ebd83SDave Airlie 					return ret;
3137551ebd83SDave Airlie 			} else
3138551ebd83SDave Airlie 				size *= 6;
3139551ebd83SDave Airlie 			break;
3140551ebd83SDave Airlie 		default:
3141551ebd83SDave Airlie 			DRM_ERROR("Invalid texture coordinate type %u for unit "
3142551ebd83SDave Airlie 				  "%u\n", track->textures[u].tex_coord_type, u);
3143551ebd83SDave Airlie 			return -EINVAL;
3144551ebd83SDave Airlie 		}
31454c788679SJerome Glisse 		if (size > radeon_bo_size(robj)) {
3146551ebd83SDave Airlie 			DRM_ERROR("Texture of unit %u needs %lu bytes but is "
31474c788679SJerome Glisse 				  "%lu\n", u, size, radeon_bo_size(robj));
3148551ebd83SDave Airlie 			r100_cs_track_texture_print(&track->textures[u]);
3149551ebd83SDave Airlie 			return -EINVAL;
3150551ebd83SDave Airlie 		}
3151551ebd83SDave Airlie 	}
3152551ebd83SDave Airlie 	return 0;
3153551ebd83SDave Airlie }
3154551ebd83SDave Airlie 
3155551ebd83SDave Airlie int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
3156551ebd83SDave Airlie {
3157551ebd83SDave Airlie 	unsigned i;
3158551ebd83SDave Airlie 	unsigned long size;
3159551ebd83SDave Airlie 	unsigned prim_walk;
3160551ebd83SDave Airlie 	unsigned nverts;
3161551ebd83SDave Airlie 
3162551ebd83SDave Airlie 	for (i = 0; i < track->num_cb; i++) {
3163551ebd83SDave Airlie 		if (track->cb[i].robj == NULL) {
316446c64d4bSMarek Olšák 			if (!(track->fastfill || track->color_channel_mask ||
316546c64d4bSMarek Olšák 			      track->blend_read_enable)) {
316646c64d4bSMarek Olšák 				continue;
316746c64d4bSMarek Olšák 			}
3168551ebd83SDave Airlie 			DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
3169551ebd83SDave Airlie 			return -EINVAL;
3170551ebd83SDave Airlie 		}
3171551ebd83SDave Airlie 		size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
3172551ebd83SDave Airlie 		size += track->cb[i].offset;
31734c788679SJerome Glisse 		if (size > radeon_bo_size(track->cb[i].robj)) {
3174551ebd83SDave Airlie 			DRM_ERROR("[drm] Buffer too small for color buffer %d "
3175551ebd83SDave Airlie 				  "(need %lu have %lu) !\n", i, size,
31764c788679SJerome Glisse 				  radeon_bo_size(track->cb[i].robj));
3177551ebd83SDave Airlie 			DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
3178551ebd83SDave Airlie 				  i, track->cb[i].pitch, track->cb[i].cpp,
3179551ebd83SDave Airlie 				  track->cb[i].offset, track->maxy);
3180551ebd83SDave Airlie 			return -EINVAL;
3181551ebd83SDave Airlie 		}
3182551ebd83SDave Airlie 	}
3183551ebd83SDave Airlie 	if (track->z_enabled) {
3184551ebd83SDave Airlie 		if (track->zb.robj == NULL) {
3185551ebd83SDave Airlie 			DRM_ERROR("[drm] No buffer for z buffer !\n");
3186551ebd83SDave Airlie 			return -EINVAL;
3187551ebd83SDave Airlie 		}
3188551ebd83SDave Airlie 		size = track->zb.pitch * track->zb.cpp * track->maxy;
3189551ebd83SDave Airlie 		size += track->zb.offset;
31904c788679SJerome Glisse 		if (size > radeon_bo_size(track->zb.robj)) {
3191551ebd83SDave Airlie 			DRM_ERROR("[drm] Buffer too small for z buffer "
3192551ebd83SDave Airlie 				  "(need %lu have %lu) !\n", size,
31934c788679SJerome Glisse 				  radeon_bo_size(track->zb.robj));
3194551ebd83SDave Airlie 			DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
3195551ebd83SDave Airlie 				  track->zb.pitch, track->zb.cpp,
3196551ebd83SDave Airlie 				  track->zb.offset, track->maxy);
3197551ebd83SDave Airlie 			return -EINVAL;
3198551ebd83SDave Airlie 		}
3199551ebd83SDave Airlie 	}
3200551ebd83SDave Airlie 	prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
3201cae94b0aSMarek Olšák 	if (track->vap_vf_cntl & (1 << 14)) {
3202cae94b0aSMarek Olšák 		nverts = track->vap_alt_nverts;
3203cae94b0aSMarek Olšák 	} else {
3204551ebd83SDave Airlie 		nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
3205cae94b0aSMarek Olšák 	}
3206551ebd83SDave Airlie 	switch (prim_walk) {
3207551ebd83SDave Airlie 	case 1:
3208551ebd83SDave Airlie 		for (i = 0; i < track->num_arrays; i++) {
3209551ebd83SDave Airlie 			size = track->arrays[i].esize * track->max_indx * 4;
3210551ebd83SDave Airlie 			if (track->arrays[i].robj == NULL) {
3211551ebd83SDave Airlie 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
3212551ebd83SDave Airlie 					  "bound\n", prim_walk, i);
3213551ebd83SDave Airlie 				return -EINVAL;
3214551ebd83SDave Airlie 			}
32154c788679SJerome Glisse 			if (size > radeon_bo_size(track->arrays[i].robj)) {
32164c788679SJerome Glisse 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
32174c788679SJerome Glisse 					"need %lu dwords have %lu dwords\n",
32184c788679SJerome Glisse 					prim_walk, i, size >> 2,
32194c788679SJerome Glisse 					radeon_bo_size(track->arrays[i].robj)
32204c788679SJerome Glisse 					>> 2);
3221551ebd83SDave Airlie 				DRM_ERROR("Max indices %u\n", track->max_indx);
3222551ebd83SDave Airlie 				return -EINVAL;
3223551ebd83SDave Airlie 			}
3224551ebd83SDave Airlie 		}
3225551ebd83SDave Airlie 		break;
3226551ebd83SDave Airlie 	case 2:
3227551ebd83SDave Airlie 		for (i = 0; i < track->num_arrays; i++) {
3228551ebd83SDave Airlie 			size = track->arrays[i].esize * (nverts - 1) * 4;
3229551ebd83SDave Airlie 			if (track->arrays[i].robj == NULL) {
3230551ebd83SDave Airlie 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
3231551ebd83SDave Airlie 					  "bound\n", prim_walk, i);
3232551ebd83SDave Airlie 				return -EINVAL;
3233551ebd83SDave Airlie 			}
32344c788679SJerome Glisse 			if (size > radeon_bo_size(track->arrays[i].robj)) {
32354c788679SJerome Glisse 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
32364c788679SJerome Glisse 					"need %lu dwords have %lu dwords\n",
32374c788679SJerome Glisse 					prim_walk, i, size >> 2,
32384c788679SJerome Glisse 					radeon_bo_size(track->arrays[i].robj)
32394c788679SJerome Glisse 					>> 2);
3240551ebd83SDave Airlie 				return -EINVAL;
3241551ebd83SDave Airlie 			}
3242551ebd83SDave Airlie 		}
3243551ebd83SDave Airlie 		break;
3244551ebd83SDave Airlie 	case 3:
3245551ebd83SDave Airlie 		size = track->vtx_size * nverts;
3246551ebd83SDave Airlie 		if (size != track->immd_dwords) {
3247551ebd83SDave Airlie 			DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
3248551ebd83SDave Airlie 				  track->immd_dwords, size);
3249551ebd83SDave Airlie 			DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
3250551ebd83SDave Airlie 				  nverts, track->vtx_size);
3251551ebd83SDave Airlie 			return -EINVAL;
3252551ebd83SDave Airlie 		}
3253551ebd83SDave Airlie 		break;
3254551ebd83SDave Airlie 	default:
3255551ebd83SDave Airlie 		DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
3256551ebd83SDave Airlie 			  prim_walk);
3257551ebd83SDave Airlie 		return -EINVAL;
3258551ebd83SDave Airlie 	}
3259551ebd83SDave Airlie 	return r100_cs_track_texture_check(rdev, track);
3260551ebd83SDave Airlie }
3261551ebd83SDave Airlie 
3262551ebd83SDave Airlie void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
3263551ebd83SDave Airlie {
3264551ebd83SDave Airlie 	unsigned i, face;
3265551ebd83SDave Airlie 
3266551ebd83SDave Airlie 	if (rdev->family < CHIP_R300) {
3267551ebd83SDave Airlie 		track->num_cb = 1;
3268551ebd83SDave Airlie 		if (rdev->family <= CHIP_RS200)
3269551ebd83SDave Airlie 			track->num_texture = 3;
3270551ebd83SDave Airlie 		else
3271551ebd83SDave Airlie 			track->num_texture = 6;
3272551ebd83SDave Airlie 		track->maxy = 2048;
3273551ebd83SDave Airlie 		track->separate_cube = 1;
3274551ebd83SDave Airlie 	} else {
3275551ebd83SDave Airlie 		track->num_cb = 4;
3276551ebd83SDave Airlie 		track->num_texture = 16;
3277551ebd83SDave Airlie 		track->maxy = 4096;
3278551ebd83SDave Airlie 		track->separate_cube = 0;
3279551ebd83SDave Airlie 	}
3280551ebd83SDave Airlie 
3281551ebd83SDave Airlie 	for (i = 0; i < track->num_cb; i++) {
3282551ebd83SDave Airlie 		track->cb[i].robj = NULL;
3283551ebd83SDave Airlie 		track->cb[i].pitch = 8192;
3284551ebd83SDave Airlie 		track->cb[i].cpp = 16;
3285551ebd83SDave Airlie 		track->cb[i].offset = 0;
3286551ebd83SDave Airlie 	}
3287551ebd83SDave Airlie 	track->z_enabled = true;
3288551ebd83SDave Airlie 	track->zb.robj = NULL;
3289551ebd83SDave Airlie 	track->zb.pitch = 8192;
3290551ebd83SDave Airlie 	track->zb.cpp = 4;
3291551ebd83SDave Airlie 	track->zb.offset = 0;
3292551ebd83SDave Airlie 	track->vtx_size = 0x7F;
3293551ebd83SDave Airlie 	track->immd_dwords = 0xFFFFFFFFUL;
3294551ebd83SDave Airlie 	track->num_arrays = 11;
3295551ebd83SDave Airlie 	track->max_indx = 0x00FFFFFFUL;
3296551ebd83SDave Airlie 	for (i = 0; i < track->num_arrays; i++) {
3297551ebd83SDave Airlie 		track->arrays[i].robj = NULL;
3298551ebd83SDave Airlie 		track->arrays[i].esize = 0x7F;
3299551ebd83SDave Airlie 	}
3300551ebd83SDave Airlie 	for (i = 0; i < track->num_texture; i++) {
3301d785d78bSDave Airlie 		track->textures[i].compress_format = R100_TRACK_COMP_NONE;
3302551ebd83SDave Airlie 		track->textures[i].pitch = 16536;
3303551ebd83SDave Airlie 		track->textures[i].width = 16536;
3304551ebd83SDave Airlie 		track->textures[i].height = 16536;
3305551ebd83SDave Airlie 		track->textures[i].width_11 = 1 << 11;
3306551ebd83SDave Airlie 		track->textures[i].height_11 = 1 << 11;
3307551ebd83SDave Airlie 		track->textures[i].num_levels = 12;
3308551ebd83SDave Airlie 		if (rdev->family <= CHIP_RS200) {
3309551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 0;
3310551ebd83SDave Airlie 			track->textures[i].txdepth = 0;
3311551ebd83SDave Airlie 		} else {
3312551ebd83SDave Airlie 			track->textures[i].txdepth = 16;
3313551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 1;
3314551ebd83SDave Airlie 		}
3315551ebd83SDave Airlie 		track->textures[i].cpp = 64;
3316551ebd83SDave Airlie 		track->textures[i].robj = NULL;
3317551ebd83SDave Airlie 		/* CS IB emission code makes sure texture unit are disabled */
3318551ebd83SDave Airlie 		track->textures[i].enabled = false;
3319551ebd83SDave Airlie 		track->textures[i].roundup_w = true;
3320551ebd83SDave Airlie 		track->textures[i].roundup_h = true;
3321551ebd83SDave Airlie 		if (track->separate_cube)
3322551ebd83SDave Airlie 			for (face = 0; face < 5; face++) {
3323551ebd83SDave Airlie 				track->textures[i].cube_info[face].robj = NULL;
3324551ebd83SDave Airlie 				track->textures[i].cube_info[face].width = 16536;
3325551ebd83SDave Airlie 				track->textures[i].cube_info[face].height = 16536;
3326551ebd83SDave Airlie 				track->textures[i].cube_info[face].offset = 0;
3327551ebd83SDave Airlie 			}
3328551ebd83SDave Airlie 	}
3329551ebd83SDave Airlie }
33303ce0a23dSJerome Glisse 
33313ce0a23dSJerome Glisse int r100_ring_test(struct radeon_device *rdev)
33323ce0a23dSJerome Glisse {
33333ce0a23dSJerome Glisse 	uint32_t scratch;
33343ce0a23dSJerome Glisse 	uint32_t tmp = 0;
33353ce0a23dSJerome Glisse 	unsigned i;
33363ce0a23dSJerome Glisse 	int r;
33373ce0a23dSJerome Glisse 
33383ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
33393ce0a23dSJerome Glisse 	if (r) {
33403ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
33413ce0a23dSJerome Glisse 		return r;
33423ce0a23dSJerome Glisse 	}
33433ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
33443ce0a23dSJerome Glisse 	r = radeon_ring_lock(rdev, 2);
33453ce0a23dSJerome Glisse 	if (r) {
33463ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
33473ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
33483ce0a23dSJerome Glisse 		return r;
33493ce0a23dSJerome Glisse 	}
33503ce0a23dSJerome Glisse 	radeon_ring_write(rdev, PACKET0(scratch, 0));
33513ce0a23dSJerome Glisse 	radeon_ring_write(rdev, 0xDEADBEEF);
33523ce0a23dSJerome Glisse 	radeon_ring_unlock_commit(rdev);
33533ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
33543ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
33553ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
33563ce0a23dSJerome Glisse 			break;
33573ce0a23dSJerome Glisse 		}
33583ce0a23dSJerome Glisse 		DRM_UDELAY(1);
33593ce0a23dSJerome Glisse 	}
33603ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
33613ce0a23dSJerome Glisse 		DRM_INFO("ring test succeeded in %d usecs\n", i);
33623ce0a23dSJerome Glisse 	} else {
33633ce0a23dSJerome Glisse 		DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
33643ce0a23dSJerome Glisse 			  scratch, tmp);
33653ce0a23dSJerome Glisse 		r = -EINVAL;
33663ce0a23dSJerome Glisse 	}
33673ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
33683ce0a23dSJerome Glisse 	return r;
33693ce0a23dSJerome Glisse }
33703ce0a23dSJerome Glisse 
33713ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
33723ce0a23dSJerome Glisse {
33733ce0a23dSJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
33743ce0a23dSJerome Glisse 	radeon_ring_write(rdev, ib->gpu_addr);
33753ce0a23dSJerome Glisse 	radeon_ring_write(rdev, ib->length_dw);
33763ce0a23dSJerome Glisse }
33773ce0a23dSJerome Glisse 
33783ce0a23dSJerome Glisse int r100_ib_test(struct radeon_device *rdev)
33793ce0a23dSJerome Glisse {
33803ce0a23dSJerome Glisse 	struct radeon_ib *ib;
33813ce0a23dSJerome Glisse 	uint32_t scratch;
33823ce0a23dSJerome Glisse 	uint32_t tmp = 0;
33833ce0a23dSJerome Glisse 	unsigned i;
33843ce0a23dSJerome Glisse 	int r;
33853ce0a23dSJerome Glisse 
33863ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
33873ce0a23dSJerome Glisse 	if (r) {
33883ce0a23dSJerome Glisse 		DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
33893ce0a23dSJerome Glisse 		return r;
33903ce0a23dSJerome Glisse 	}
33913ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
33923ce0a23dSJerome Glisse 	r = radeon_ib_get(rdev, &ib);
33933ce0a23dSJerome Glisse 	if (r) {
33943ce0a23dSJerome Glisse 		return r;
33953ce0a23dSJerome Glisse 	}
33963ce0a23dSJerome Glisse 	ib->ptr[0] = PACKET0(scratch, 0);
33973ce0a23dSJerome Glisse 	ib->ptr[1] = 0xDEADBEEF;
33983ce0a23dSJerome Glisse 	ib->ptr[2] = PACKET2(0);
33993ce0a23dSJerome Glisse 	ib->ptr[3] = PACKET2(0);
34003ce0a23dSJerome Glisse 	ib->ptr[4] = PACKET2(0);
34013ce0a23dSJerome Glisse 	ib->ptr[5] = PACKET2(0);
34023ce0a23dSJerome Glisse 	ib->ptr[6] = PACKET2(0);
34033ce0a23dSJerome Glisse 	ib->ptr[7] = PACKET2(0);
34043ce0a23dSJerome Glisse 	ib->length_dw = 8;
34053ce0a23dSJerome Glisse 	r = radeon_ib_schedule(rdev, ib);
34063ce0a23dSJerome Glisse 	if (r) {
34073ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
34083ce0a23dSJerome Glisse 		radeon_ib_free(rdev, &ib);
34093ce0a23dSJerome Glisse 		return r;
34103ce0a23dSJerome Glisse 	}
34113ce0a23dSJerome Glisse 	r = radeon_fence_wait(ib->fence, false);
34123ce0a23dSJerome Glisse 	if (r) {
34133ce0a23dSJerome Glisse 		return r;
34143ce0a23dSJerome Glisse 	}
34153ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
34163ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
34173ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
34183ce0a23dSJerome Glisse 			break;
34193ce0a23dSJerome Glisse 		}
34203ce0a23dSJerome Glisse 		DRM_UDELAY(1);
34213ce0a23dSJerome Glisse 	}
34223ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
34233ce0a23dSJerome Glisse 		DRM_INFO("ib test succeeded in %u usecs\n", i);
34243ce0a23dSJerome Glisse 	} else {
34253ce0a23dSJerome Glisse 		DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
34263ce0a23dSJerome Glisse 			  scratch, tmp);
34273ce0a23dSJerome Glisse 		r = -EINVAL;
34283ce0a23dSJerome Glisse 	}
34293ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
34303ce0a23dSJerome Glisse 	radeon_ib_free(rdev, &ib);
34313ce0a23dSJerome Glisse 	return r;
34323ce0a23dSJerome Glisse }
34339f022ddfSJerome Glisse 
34349f022ddfSJerome Glisse void r100_ib_fini(struct radeon_device *rdev)
34359f022ddfSJerome Glisse {
34369f022ddfSJerome Glisse 	radeon_ib_pool_fini(rdev);
34379f022ddfSJerome Glisse }
34389f022ddfSJerome Glisse 
34399f022ddfSJerome Glisse int r100_ib_init(struct radeon_device *rdev)
34409f022ddfSJerome Glisse {
34419f022ddfSJerome Glisse 	int r;
34429f022ddfSJerome Glisse 
34439f022ddfSJerome Glisse 	r = radeon_ib_pool_init(rdev);
34449f022ddfSJerome Glisse 	if (r) {
34459f022ddfSJerome Glisse 		dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
34469f022ddfSJerome Glisse 		r100_ib_fini(rdev);
34479f022ddfSJerome Glisse 		return r;
34489f022ddfSJerome Glisse 	}
34499f022ddfSJerome Glisse 	r = r100_ib_test(rdev);
34509f022ddfSJerome Glisse 	if (r) {
34519f022ddfSJerome Glisse 		dev_err(rdev->dev, "failled testing IB (%d).\n", r);
34529f022ddfSJerome Glisse 		r100_ib_fini(rdev);
34539f022ddfSJerome Glisse 		return r;
34549f022ddfSJerome Glisse 	}
34559f022ddfSJerome Glisse 	return 0;
34569f022ddfSJerome Glisse }
34579f022ddfSJerome Glisse 
34589f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
34599f022ddfSJerome Glisse {
34609f022ddfSJerome Glisse 	/* Shutdown CP we shouldn't need to do that but better be safe than
34619f022ddfSJerome Glisse 	 * sorry
34629f022ddfSJerome Glisse 	 */
34639f022ddfSJerome Glisse 	rdev->cp.ready = false;
34649f022ddfSJerome Glisse 	WREG32(R_000740_CP_CSQ_CNTL, 0);
34659f022ddfSJerome Glisse 
34669f022ddfSJerome Glisse 	/* Save few CRTC registers */
3467ca6ffc64SJerome Glisse 	save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
34689f022ddfSJerome Glisse 	save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
34699f022ddfSJerome Glisse 	save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
34709f022ddfSJerome Glisse 	save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
34719f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
34729f022ddfSJerome Glisse 		save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
34739f022ddfSJerome Glisse 		save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
34749f022ddfSJerome Glisse 	}
34759f022ddfSJerome Glisse 
34769f022ddfSJerome Glisse 	/* Disable VGA aperture access */
3477ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
34789f022ddfSJerome Glisse 	/* Disable cursor, overlay, crtc */
34799f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
34809f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
34819f022ddfSJerome Glisse 					S_000054_CRTC_DISPLAY_DIS(1));
34829f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL,
34839f022ddfSJerome Glisse 			(C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
34849f022ddfSJerome Glisse 			S_000050_CRTC_DISP_REQ_EN_B(1));
34859f022ddfSJerome Glisse 	WREG32(R_000420_OV0_SCALE_CNTL,
34869f022ddfSJerome Glisse 		C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
34879f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
34889f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
34899f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
34909f022ddfSJerome Glisse 						S_000360_CUR2_LOCK(1));
34919f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL,
34929f022ddfSJerome Glisse 			(C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
34939f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISPLAY_DIS(1) |
34949f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISP_REQ_EN_B(1));
34959f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET,
34969f022ddfSJerome Glisse 			C_000360_CUR2_LOCK & save->CUR2_OFFSET);
34979f022ddfSJerome Glisse 	}
34989f022ddfSJerome Glisse }
34999f022ddfSJerome Glisse 
35009f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
35019f022ddfSJerome Glisse {
35029f022ddfSJerome Glisse 	/* Update base address for crtc */
3503d594e46aSJerome Glisse 	WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
35049f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3505d594e46aSJerome Glisse 		WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
35069f022ddfSJerome Glisse 	}
35079f022ddfSJerome Glisse 	/* Restore CRTC registers */
3508ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
35099f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
35109f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
35119f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
35129f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
35139f022ddfSJerome Glisse 	}
35149f022ddfSJerome Glisse }
3515ca6ffc64SJerome Glisse 
3516ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev)
3517ca6ffc64SJerome Glisse {
3518ca6ffc64SJerome Glisse 	u32 tmp;
3519ca6ffc64SJerome Glisse 
3520ca6ffc64SJerome Glisse 	tmp = RREG8(R_0003C2_GENMO_WT);
3521ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3522ca6ffc64SJerome Glisse }
3523d4550907SJerome Glisse 
3524d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev)
3525d4550907SJerome Glisse {
3526d4550907SJerome Glisse 	int r;
3527d4550907SJerome Glisse 
3528d4550907SJerome Glisse 	r = r100_debugfs_mc_info_init(rdev);
3529d4550907SJerome Glisse 	if (r)
3530d4550907SJerome Glisse 		dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3531d4550907SJerome Glisse }
3532d4550907SJerome Glisse 
3533d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev)
3534d4550907SJerome Glisse {
3535d4550907SJerome Glisse 	struct r100_mc_save save;
3536d4550907SJerome Glisse 
3537d4550907SJerome Glisse 	/* Stops all mc clients */
3538d4550907SJerome Glisse 	r100_mc_stop(rdev, &save);
3539d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3540d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION,
3541d4550907SJerome Glisse 			S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3542d4550907SJerome Glisse 			S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3543d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3544d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3545d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2,
3546d4550907SJerome Glisse 				upper_32_bits(rdev->mc.agp_base) & 0xff);
3547d4550907SJerome Glisse 	} else {
3548d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3549d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, 0);
3550d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3551d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2, 0);
3552d4550907SJerome Glisse 	}
3553d4550907SJerome Glisse 	/* Wait for mc idle */
3554d4550907SJerome Glisse 	if (r100_mc_wait_for_idle(rdev))
3555d4550907SJerome Glisse 		dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3556d4550907SJerome Glisse 	/* Program MC, should be a 32bits limited address space */
3557d4550907SJerome Glisse 	WREG32(R_000148_MC_FB_LOCATION,
3558d4550907SJerome Glisse 		S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3559d4550907SJerome Glisse 		S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3560d4550907SJerome Glisse 	r100_mc_resume(rdev, &save);
3561d4550907SJerome Glisse }
3562d4550907SJerome Glisse 
3563d4550907SJerome Glisse void r100_clock_startup(struct radeon_device *rdev)
3564d4550907SJerome Glisse {
3565d4550907SJerome Glisse 	u32 tmp;
3566d4550907SJerome Glisse 
3567d4550907SJerome Glisse 	if (radeon_dynclks != -1 && radeon_dynclks)
3568d4550907SJerome Glisse 		radeon_legacy_set_clock_gating(rdev, 1);
3569d4550907SJerome Glisse 	/* We need to force on some of the block */
3570d4550907SJerome Glisse 	tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3571d4550907SJerome Glisse 	tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3572d4550907SJerome Glisse 	if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3573d4550907SJerome Glisse 		tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3574d4550907SJerome Glisse 	WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3575d4550907SJerome Glisse }
3576d4550907SJerome Glisse 
3577d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev)
3578d4550907SJerome Glisse {
3579d4550907SJerome Glisse 	int r;
3580d4550907SJerome Glisse 
358192cde00cSAlex Deucher 	/* set common regs */
358292cde00cSAlex Deucher 	r100_set_common_regs(rdev);
358392cde00cSAlex Deucher 	/* program mc */
3584d4550907SJerome Glisse 	r100_mc_program(rdev);
3585d4550907SJerome Glisse 	/* Resume clock */
3586d4550907SJerome Glisse 	r100_clock_startup(rdev);
3587d4550907SJerome Glisse 	/* Initialize GPU configuration (# pipes, ...) */
358890aca4d2SJerome Glisse //	r100_gpu_init(rdev);
3589d4550907SJerome Glisse 	/* Initialize GART (initialize after TTM so we can allocate
3590d4550907SJerome Glisse 	 * memory through TTM but finalize after TTM) */
359117e15b0cSDave Airlie 	r100_enable_bm(rdev);
3592d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
3593d4550907SJerome Glisse 		r = r100_pci_gart_enable(rdev);
3594d4550907SJerome Glisse 		if (r)
3595d4550907SJerome Glisse 			return r;
3596d4550907SJerome Glisse 	}
3597d4550907SJerome Glisse 	/* Enable IRQ */
3598d4550907SJerome Glisse 	r100_irq_set(rdev);
3599cafe6609SJerome Glisse 	rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
3600d4550907SJerome Glisse 	/* 1M ring buffer */
3601d4550907SJerome Glisse 	r = r100_cp_init(rdev, 1024 * 1024);
3602d4550907SJerome Glisse 	if (r) {
3603d4550907SJerome Glisse 		dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
3604d4550907SJerome Glisse 		return r;
3605d4550907SJerome Glisse 	}
3606d4550907SJerome Glisse 	r = r100_wb_init(rdev);
3607d4550907SJerome Glisse 	if (r)
3608d4550907SJerome Glisse 		dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
3609d4550907SJerome Glisse 	r = r100_ib_init(rdev);
3610d4550907SJerome Glisse 	if (r) {
3611d4550907SJerome Glisse 		dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
3612d4550907SJerome Glisse 		return r;
3613d4550907SJerome Glisse 	}
3614d4550907SJerome Glisse 	return 0;
3615d4550907SJerome Glisse }
3616d4550907SJerome Glisse 
3617d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev)
3618d4550907SJerome Glisse {
3619d4550907SJerome Glisse 	/* Make sur GART are not working */
3620d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3621d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3622d4550907SJerome Glisse 	/* Resume clock before doing reset */
3623d4550907SJerome Glisse 	r100_clock_startup(rdev);
3624d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
3625a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
3626d4550907SJerome Glisse 		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3627d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
3628d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
3629d4550907SJerome Glisse 	}
3630d4550907SJerome Glisse 	/* post */
3631d4550907SJerome Glisse 	radeon_combios_asic_init(rdev->ddev);
3632d4550907SJerome Glisse 	/* Resume clock after posting */
3633d4550907SJerome Glisse 	r100_clock_startup(rdev);
3634550e2d92SDave Airlie 	/* Initialize surface registers */
3635550e2d92SDave Airlie 	radeon_surface_init(rdev);
3636d4550907SJerome Glisse 	return r100_startup(rdev);
3637d4550907SJerome Glisse }
3638d4550907SJerome Glisse 
3639d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev)
3640d4550907SJerome Glisse {
3641d4550907SJerome Glisse 	r100_cp_disable(rdev);
3642d4550907SJerome Glisse 	r100_wb_disable(rdev);
3643d4550907SJerome Glisse 	r100_irq_disable(rdev);
3644d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3645d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3646d4550907SJerome Glisse 	return 0;
3647d4550907SJerome Glisse }
3648d4550907SJerome Glisse 
3649d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev)
3650d4550907SJerome Glisse {
365129fb52caSAlex Deucher 	radeon_pm_fini(rdev);
3652d4550907SJerome Glisse 	r100_cp_fini(rdev);
3653d4550907SJerome Glisse 	r100_wb_fini(rdev);
3654d4550907SJerome Glisse 	r100_ib_fini(rdev);
3655d4550907SJerome Glisse 	radeon_gem_fini(rdev);
3656d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3657d4550907SJerome Glisse 		r100_pci_gart_fini(rdev);
3658d0269ed8SJerome Glisse 	radeon_agp_fini(rdev);
3659d4550907SJerome Glisse 	radeon_irq_kms_fini(rdev);
3660d4550907SJerome Glisse 	radeon_fence_driver_fini(rdev);
36614c788679SJerome Glisse 	radeon_bo_fini(rdev);
3662d4550907SJerome Glisse 	radeon_atombios_fini(rdev);
3663d4550907SJerome Glisse 	kfree(rdev->bios);
3664d4550907SJerome Glisse 	rdev->bios = NULL;
3665d4550907SJerome Glisse }
3666d4550907SJerome Glisse 
3667d4550907SJerome Glisse int r100_init(struct radeon_device *rdev)
3668d4550907SJerome Glisse {
3669d4550907SJerome Glisse 	int r;
3670d4550907SJerome Glisse 
3671d4550907SJerome Glisse 	/* Register debugfs file specific to this group of asics */
3672d4550907SJerome Glisse 	r100_debugfs(rdev);
3673d4550907SJerome Glisse 	/* Disable VGA */
3674d4550907SJerome Glisse 	r100_vga_render_disable(rdev);
3675d4550907SJerome Glisse 	/* Initialize scratch registers */
3676d4550907SJerome Glisse 	radeon_scratch_init(rdev);
3677d4550907SJerome Glisse 	/* Initialize surface registers */
3678d4550907SJerome Glisse 	radeon_surface_init(rdev);
3679d4550907SJerome Glisse 	/* TODO: disable VGA need to use VGA request */
3680d4550907SJerome Glisse 	/* BIOS*/
3681d4550907SJerome Glisse 	if (!radeon_get_bios(rdev)) {
3682d4550907SJerome Glisse 		if (ASIC_IS_AVIVO(rdev))
3683d4550907SJerome Glisse 			return -EINVAL;
3684d4550907SJerome Glisse 	}
3685d4550907SJerome Glisse 	if (rdev->is_atom_bios) {
3686d4550907SJerome Glisse 		dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
3687d4550907SJerome Glisse 		return -EINVAL;
3688d4550907SJerome Glisse 	} else {
3689d4550907SJerome Glisse 		r = radeon_combios_init(rdev);
3690d4550907SJerome Glisse 		if (r)
3691d4550907SJerome Glisse 			return r;
3692d4550907SJerome Glisse 	}
3693d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
3694a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
3695d4550907SJerome Glisse 		dev_warn(rdev->dev,
3696d4550907SJerome Glisse 			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3697d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
3698d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
3699d4550907SJerome Glisse 	}
3700d4550907SJerome Glisse 	/* check if cards are posted or not */
370172542d77SDave Airlie 	if (radeon_boot_test_post_card(rdev) == false)
370272542d77SDave Airlie 		return -EINVAL;
3703d4550907SJerome Glisse 	/* Set asic errata */
3704d4550907SJerome Glisse 	r100_errata(rdev);
3705d4550907SJerome Glisse 	/* Initialize clocks */
3706d4550907SJerome Glisse 	radeon_get_clock_info(rdev->ddev);
37076234077dSRafał Miłecki 	/* Initialize power management */
37086234077dSRafał Miłecki 	radeon_pm_init(rdev);
3709d594e46aSJerome Glisse 	/* initialize AGP */
3710d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3711d594e46aSJerome Glisse 		r = radeon_agp_init(rdev);
3712d594e46aSJerome Glisse 		if (r) {
3713d594e46aSJerome Glisse 			radeon_agp_disable(rdev);
3714d594e46aSJerome Glisse 		}
3715d594e46aSJerome Glisse 	}
3716d594e46aSJerome Glisse 	/* initialize VRAM */
3717d594e46aSJerome Glisse 	r100_mc_init(rdev);
3718d4550907SJerome Glisse 	/* Fence driver */
3719d4550907SJerome Glisse 	r = radeon_fence_driver_init(rdev);
3720d4550907SJerome Glisse 	if (r)
3721d4550907SJerome Glisse 		return r;
3722d4550907SJerome Glisse 	r = radeon_irq_kms_init(rdev);
3723d4550907SJerome Glisse 	if (r)
3724d4550907SJerome Glisse 		return r;
3725d4550907SJerome Glisse 	/* Memory manager */
37264c788679SJerome Glisse 	r = radeon_bo_init(rdev);
3727d4550907SJerome Glisse 	if (r)
3728d4550907SJerome Glisse 		return r;
3729d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
3730d4550907SJerome Glisse 		r = r100_pci_gart_init(rdev);
3731d4550907SJerome Glisse 		if (r)
3732d4550907SJerome Glisse 			return r;
3733d4550907SJerome Glisse 	}
3734d4550907SJerome Glisse 	r100_set_safe_registers(rdev);
3735d4550907SJerome Glisse 	rdev->accel_working = true;
3736d4550907SJerome Glisse 	r = r100_startup(rdev);
3737d4550907SJerome Glisse 	if (r) {
3738d4550907SJerome Glisse 		/* Somethings want wront with the accel init stop accel */
3739d4550907SJerome Glisse 		dev_err(rdev->dev, "Disabling GPU acceleration\n");
3740d4550907SJerome Glisse 		r100_cp_fini(rdev);
3741d4550907SJerome Glisse 		r100_wb_fini(rdev);
3742d4550907SJerome Glisse 		r100_ib_fini(rdev);
3743655efd3dSJerome Glisse 		radeon_irq_kms_fini(rdev);
3744d4550907SJerome Glisse 		if (rdev->flags & RADEON_IS_PCI)
3745d4550907SJerome Glisse 			r100_pci_gart_fini(rdev);
3746d4550907SJerome Glisse 		rdev->accel_working = false;
3747d4550907SJerome Glisse 	}
3748d4550907SJerome Glisse 	return 0;
3749d4550907SJerome Glisse }
3750