xref: /openbmc/linux/drivers/gpu/drm/radeon/r100.c (revision 72a9987e)
1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2008 Advanced Micro Devices, Inc.
3771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
4771fe6b9SJerome Glisse  * Copyright 2009 Jerome Glisse.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Authors: Dave Airlie
25771fe6b9SJerome Glisse  *          Alex Deucher
26771fe6b9SJerome Glisse  *          Jerome Glisse
27771fe6b9SJerome Glisse  */
28771fe6b9SJerome Glisse #include <linux/seq_file.h>
295a0e3ad6STejun Heo #include <linux/slab.h>
30760285e7SDavid Howells #include <drm/drmP.h>
31760285e7SDavid Howells #include <drm/radeon_drm.h>
32771fe6b9SJerome Glisse #include "radeon_reg.h"
33771fe6b9SJerome Glisse #include "radeon.h"
34e6990375SDaniel Vetter #include "radeon_asic.h"
353ce0a23dSJerome Glisse #include "r100d.h"
36d4550907SJerome Glisse #include "rs100d.h"
37d4550907SJerome Glisse #include "rv200d.h"
38d4550907SJerome Glisse #include "rv250d.h"
3949e02b73SAlex Deucher #include "atom.h"
403ce0a23dSJerome Glisse 
4170967ab9SBen Hutchings #include <linux/firmware.h>
42e0cd3608SPaul Gortmaker #include <linux/module.h>
4370967ab9SBen Hutchings 
44551ebd83SDave Airlie #include "r100_reg_safe.h"
45551ebd83SDave Airlie #include "rn50_reg_safe.h"
46551ebd83SDave Airlie 
4770967ab9SBen Hutchings /* Firmware Names */
4870967ab9SBen Hutchings #define FIRMWARE_R100		"radeon/R100_cp.bin"
4970967ab9SBen Hutchings #define FIRMWARE_R200		"radeon/R200_cp.bin"
5070967ab9SBen Hutchings #define FIRMWARE_R300		"radeon/R300_cp.bin"
5170967ab9SBen Hutchings #define FIRMWARE_R420		"radeon/R420_cp.bin"
5270967ab9SBen Hutchings #define FIRMWARE_RS690		"radeon/RS690_cp.bin"
5370967ab9SBen Hutchings #define FIRMWARE_RS600		"radeon/RS600_cp.bin"
5470967ab9SBen Hutchings #define FIRMWARE_R520		"radeon/R520_cp.bin"
5570967ab9SBen Hutchings 
5670967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100);
5770967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200);
5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300);
5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420);
6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690);
6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600);
6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520);
63771fe6b9SJerome Glisse 
64551ebd83SDave Airlie #include "r100_track.h"
65551ebd83SDave Airlie 
6648ef779fSAlex Deucher /* This files gather functions specifics to:
6748ef779fSAlex Deucher  * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
6848ef779fSAlex Deucher  * and others in some cases.
6948ef779fSAlex Deucher  */
7048ef779fSAlex Deucher 
712b48b968SAlex Deucher static bool r100_is_in_vblank(struct radeon_device *rdev, int crtc)
722b48b968SAlex Deucher {
732b48b968SAlex Deucher 	if (crtc == 0) {
742b48b968SAlex Deucher 		if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
752b48b968SAlex Deucher 			return true;
762b48b968SAlex Deucher 		else
772b48b968SAlex Deucher 			return false;
782b48b968SAlex Deucher 	} else {
792b48b968SAlex Deucher 		if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
802b48b968SAlex Deucher 			return true;
812b48b968SAlex Deucher 		else
822b48b968SAlex Deucher 			return false;
832b48b968SAlex Deucher 	}
842b48b968SAlex Deucher }
852b48b968SAlex Deucher 
862b48b968SAlex Deucher static bool r100_is_counter_moving(struct radeon_device *rdev, int crtc)
872b48b968SAlex Deucher {
882b48b968SAlex Deucher 	u32 vline1, vline2;
892b48b968SAlex Deucher 
902b48b968SAlex Deucher 	if (crtc == 0) {
912b48b968SAlex Deucher 		vline1 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
922b48b968SAlex Deucher 		vline2 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
932b48b968SAlex Deucher 	} else {
942b48b968SAlex Deucher 		vline1 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
952b48b968SAlex Deucher 		vline2 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
962b48b968SAlex Deucher 	}
972b48b968SAlex Deucher 	if (vline1 != vline2)
982b48b968SAlex Deucher 		return true;
992b48b968SAlex Deucher 	else
1002b48b968SAlex Deucher 		return false;
1012b48b968SAlex Deucher }
1022b48b968SAlex Deucher 
10348ef779fSAlex Deucher /**
10448ef779fSAlex Deucher  * r100_wait_for_vblank - vblank wait asic callback.
10548ef779fSAlex Deucher  *
10648ef779fSAlex Deucher  * @rdev: radeon_device pointer
10748ef779fSAlex Deucher  * @crtc: crtc to wait for vblank on
10848ef779fSAlex Deucher  *
10948ef779fSAlex Deucher  * Wait for vblank on the requested crtc (r1xx-r4xx).
11048ef779fSAlex Deucher  */
1113ae19b75SAlex Deucher void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
1123ae19b75SAlex Deucher {
1132b48b968SAlex Deucher 	unsigned i = 0;
1143ae19b75SAlex Deucher 
11594f768fdSAlex Deucher 	if (crtc >= rdev->num_crtc)
11694f768fdSAlex Deucher 		return;
11794f768fdSAlex Deucher 
11894f768fdSAlex Deucher 	if (crtc == 0) {
1192b48b968SAlex Deucher 		if (!(RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN))
1202b48b968SAlex Deucher 			return;
1213ae19b75SAlex Deucher 	} else {
1222b48b968SAlex Deucher 		if (!(RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN))
1232b48b968SAlex Deucher 			return;
1243ae19b75SAlex Deucher 	}
1252b48b968SAlex Deucher 
1262b48b968SAlex Deucher 	/* depending on when we hit vblank, we may be close to active; if so,
1272b48b968SAlex Deucher 	 * wait for another frame.
1282b48b968SAlex Deucher 	 */
1292b48b968SAlex Deucher 	while (r100_is_in_vblank(rdev, crtc)) {
1302b48b968SAlex Deucher 		if (i++ % 100 == 0) {
1312b48b968SAlex Deucher 			if (!r100_is_counter_moving(rdev, crtc))
1323ae19b75SAlex Deucher 				break;
1333ae19b75SAlex Deucher 		}
1343ae19b75SAlex Deucher 	}
1352b48b968SAlex Deucher 
1362b48b968SAlex Deucher 	while (!r100_is_in_vblank(rdev, crtc)) {
1372b48b968SAlex Deucher 		if (i++ % 100 == 0) {
1382b48b968SAlex Deucher 			if (!r100_is_counter_moving(rdev, crtc))
1392b48b968SAlex Deucher 				break;
1402b48b968SAlex Deucher 		}
1413ae19b75SAlex Deucher 	}
1423ae19b75SAlex Deucher }
1433ae19b75SAlex Deucher 
14448ef779fSAlex Deucher /**
14548ef779fSAlex Deucher  * r100_page_flip - pageflip callback.
14648ef779fSAlex Deucher  *
14748ef779fSAlex Deucher  * @rdev: radeon_device pointer
14848ef779fSAlex Deucher  * @crtc_id: crtc to cleanup pageflip on
14948ef779fSAlex Deucher  * @crtc_base: new address of the crtc (GPU MC address)
15048ef779fSAlex Deucher  *
15148ef779fSAlex Deucher  * Does the actual pageflip (r1xx-r4xx).
15248ef779fSAlex Deucher  * During vblank we take the crtc lock and wait for the update_pending
15348ef779fSAlex Deucher  * bit to go high, when it does, we release the lock, and allow the
15448ef779fSAlex Deucher  * double buffered update to take place.
15548ef779fSAlex Deucher  */
156157fa14dSChristian König void r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
1576f34be50SAlex Deucher {
1586f34be50SAlex Deucher 	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
1596f34be50SAlex Deucher 	u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
160f6496479SAlex Deucher 	int i;
1616f34be50SAlex Deucher 
1626f34be50SAlex Deucher 	/* Lock the graphics update lock */
1636f34be50SAlex Deucher 	/* update the scanout addresses */
1646f34be50SAlex Deucher 	WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
1656f34be50SAlex Deucher 
166acb32506SAlex Deucher 	/* Wait for update_pending to go high. */
167f6496479SAlex Deucher 	for (i = 0; i < rdev->usec_timeout; i++) {
168f6496479SAlex Deucher 		if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
169f6496479SAlex Deucher 			break;
170f6496479SAlex Deucher 		udelay(1);
171f6496479SAlex Deucher 	}
172acb32506SAlex Deucher 	DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
1736f34be50SAlex Deucher 
1746f34be50SAlex Deucher 	/* Unlock the lock, so double-buffering can take place inside vblank */
1756f34be50SAlex Deucher 	tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
1766f34be50SAlex Deucher 	WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
1776f34be50SAlex Deucher 
178157fa14dSChristian König }
179157fa14dSChristian König 
180157fa14dSChristian König /**
181157fa14dSChristian König  * r100_page_flip_pending - check if page flip is still pending
182157fa14dSChristian König  *
183157fa14dSChristian König  * @rdev: radeon_device pointer
184157fa14dSChristian König  * @crtc_id: crtc to check
185157fa14dSChristian König  *
186157fa14dSChristian König  * Check if the last pagefilp is still pending (r1xx-r4xx).
187157fa14dSChristian König  * Returns the current update pending status.
188157fa14dSChristian König  */
189157fa14dSChristian König bool r100_page_flip_pending(struct radeon_device *rdev, int crtc_id)
190157fa14dSChristian König {
191157fa14dSChristian König 	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
192157fa14dSChristian König 
1936f34be50SAlex Deucher 	/* Return current update_pending status: */
194157fa14dSChristian König 	return !!(RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) &
195157fa14dSChristian König 		RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET);
1966f34be50SAlex Deucher }
1976f34be50SAlex Deucher 
19848ef779fSAlex Deucher /**
19948ef779fSAlex Deucher  * r100_pm_get_dynpm_state - look up dynpm power state callback.
20048ef779fSAlex Deucher  *
20148ef779fSAlex Deucher  * @rdev: radeon_device pointer
20248ef779fSAlex Deucher  *
20348ef779fSAlex Deucher  * Look up the optimal power state based on the
20448ef779fSAlex Deucher  * current state of the GPU (r1xx-r5xx).
20548ef779fSAlex Deucher  * Used for dynpm only.
20648ef779fSAlex Deucher  */
207ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev)
208a48b9b4eSAlex Deucher {
209a48b9b4eSAlex Deucher 	int i;
210ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_upclock = true;
211ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_downclock = true;
212a48b9b4eSAlex Deucher 
213ce8f5370SAlex Deucher 	switch (rdev->pm.dynpm_planned_action) {
214ce8f5370SAlex Deucher 	case DYNPM_ACTION_MINIMUM:
215a48b9b4eSAlex Deucher 		rdev->pm.requested_power_state_index = 0;
216ce8f5370SAlex Deucher 		rdev->pm.dynpm_can_downclock = false;
217a48b9b4eSAlex Deucher 		break;
218ce8f5370SAlex Deucher 	case DYNPM_ACTION_DOWNCLOCK:
219a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == 0) {
220a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
221ce8f5370SAlex Deucher 			rdev->pm.dynpm_can_downclock = false;
222a48b9b4eSAlex Deucher 		} else {
223a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
224a48b9b4eSAlex Deucher 				for (i = 0; i < rdev->pm.num_power_states; i++) {
225d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
226a48b9b4eSAlex Deucher 						continue;
227a48b9b4eSAlex Deucher 					else if (i >= rdev->pm.current_power_state_index) {
228a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
229a48b9b4eSAlex Deucher 						break;
230a48b9b4eSAlex Deucher 					} else {
231a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
232a48b9b4eSAlex Deucher 						break;
233a48b9b4eSAlex Deucher 					}
234a48b9b4eSAlex Deucher 				}
235a48b9b4eSAlex Deucher 			} else
236a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
237a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index - 1;
238a48b9b4eSAlex Deucher 		}
239d7311171SAlex Deucher 		/* don't use the power state if crtcs are active and no display flag is set */
240d7311171SAlex Deucher 		if ((rdev->pm.active_crtc_count > 0) &&
241d7311171SAlex Deucher 		    (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
242d7311171SAlex Deucher 		     RADEON_PM_MODE_NO_DISPLAY)) {
243d7311171SAlex Deucher 			rdev->pm.requested_power_state_index++;
244d7311171SAlex Deucher 		}
245a48b9b4eSAlex Deucher 		break;
246ce8f5370SAlex Deucher 	case DYNPM_ACTION_UPCLOCK:
247a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
248a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
249ce8f5370SAlex Deucher 			rdev->pm.dynpm_can_upclock = false;
250a48b9b4eSAlex Deucher 		} else {
251a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
252a48b9b4eSAlex Deucher 				for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
253d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
254a48b9b4eSAlex Deucher 						continue;
255a48b9b4eSAlex Deucher 					else if (i <= rdev->pm.current_power_state_index) {
256a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
257a48b9b4eSAlex Deucher 						break;
258a48b9b4eSAlex Deucher 					} else {
259a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
260a48b9b4eSAlex Deucher 						break;
261a48b9b4eSAlex Deucher 					}
262a48b9b4eSAlex Deucher 				}
263a48b9b4eSAlex Deucher 			} else
264a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
265a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index + 1;
266a48b9b4eSAlex Deucher 		}
267a48b9b4eSAlex Deucher 		break;
268ce8f5370SAlex Deucher 	case DYNPM_ACTION_DEFAULT:
26958e21dffSAlex Deucher 		rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
270ce8f5370SAlex Deucher 		rdev->pm.dynpm_can_upclock = false;
27158e21dffSAlex Deucher 		break;
272ce8f5370SAlex Deucher 	case DYNPM_ACTION_NONE:
273a48b9b4eSAlex Deucher 	default:
274a48b9b4eSAlex Deucher 		DRM_ERROR("Requested mode for not defined action\n");
275a48b9b4eSAlex Deucher 		return;
276a48b9b4eSAlex Deucher 	}
277a48b9b4eSAlex Deucher 	/* only one clock mode per power state */
278a48b9b4eSAlex Deucher 	rdev->pm.requested_clock_mode_index = 0;
279a48b9b4eSAlex Deucher 
280d9fdaafbSDave Airlie 	DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
281a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
282a48b9b4eSAlex Deucher 		  clock_info[rdev->pm.requested_clock_mode_index].sclk,
283a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
284a48b9b4eSAlex Deucher 		  clock_info[rdev->pm.requested_clock_mode_index].mclk,
285a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
28679daedc9SAlex Deucher 		  pcie_lanes);
287a48b9b4eSAlex Deucher }
288a48b9b4eSAlex Deucher 
28948ef779fSAlex Deucher /**
29048ef779fSAlex Deucher  * r100_pm_init_profile - Initialize power profiles callback.
29148ef779fSAlex Deucher  *
29248ef779fSAlex Deucher  * @rdev: radeon_device pointer
29348ef779fSAlex Deucher  *
29448ef779fSAlex Deucher  * Initialize the power states used in profile mode
29548ef779fSAlex Deucher  * (r1xx-r3xx).
29648ef779fSAlex Deucher  * Used for profile mode only.
29748ef779fSAlex Deucher  */
298ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev)
299bae6b562SAlex Deucher {
300ce8f5370SAlex Deucher 	/* default */
301ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
302ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
303ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
304ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
305ce8f5370SAlex Deucher 	/* low sh */
306ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
307ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
308ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
309ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
310c9e75b21SAlex Deucher 	/* mid sh */
311c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
312c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
313c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
314c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
315ce8f5370SAlex Deucher 	/* high sh */
316ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
317ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
318ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
319ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
320ce8f5370SAlex Deucher 	/* low mh */
321ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
322ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
323ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
324ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
325c9e75b21SAlex Deucher 	/* mid mh */
326c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
327c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
328c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
329c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
330ce8f5370SAlex Deucher 	/* high mh */
331ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
332ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
333ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
334ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
335bae6b562SAlex Deucher }
336bae6b562SAlex Deucher 
33748ef779fSAlex Deucher /**
33848ef779fSAlex Deucher  * r100_pm_misc - set additional pm hw parameters callback.
33948ef779fSAlex Deucher  *
34048ef779fSAlex Deucher  * @rdev: radeon_device pointer
34148ef779fSAlex Deucher  *
34248ef779fSAlex Deucher  * Set non-clock parameters associated with a power state
34348ef779fSAlex Deucher  * (voltage, pcie lanes, etc.) (r1xx-r4xx).
34448ef779fSAlex Deucher  */
34549e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev)
34649e02b73SAlex Deucher {
34749e02b73SAlex Deucher 	int requested_index = rdev->pm.requested_power_state_index;
34849e02b73SAlex Deucher 	struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
34949e02b73SAlex Deucher 	struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
35049e02b73SAlex Deucher 	u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
35149e02b73SAlex Deucher 
35249e02b73SAlex Deucher 	if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
35349e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
35449e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
35549e02b73SAlex Deucher 			if (voltage->active_high)
35649e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
35749e02b73SAlex Deucher 			else
35849e02b73SAlex Deucher 				tmp &= ~(voltage->gpio.mask);
35949e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
36049e02b73SAlex Deucher 			if (voltage->delay)
36149e02b73SAlex Deucher 				udelay(voltage->delay);
36249e02b73SAlex Deucher 		} else {
36349e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
36449e02b73SAlex Deucher 			if (voltage->active_high)
36549e02b73SAlex Deucher 				tmp &= ~voltage->gpio.mask;
36649e02b73SAlex Deucher 			else
36749e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
36849e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
36949e02b73SAlex Deucher 			if (voltage->delay)
37049e02b73SAlex Deucher 				udelay(voltage->delay);
37149e02b73SAlex Deucher 		}
37249e02b73SAlex Deucher 	}
37349e02b73SAlex Deucher 
37449e02b73SAlex Deucher 	sclk_cntl = RREG32_PLL(SCLK_CNTL);
37549e02b73SAlex Deucher 	sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
37649e02b73SAlex Deucher 	sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
37749e02b73SAlex Deucher 	sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
37849e02b73SAlex Deucher 	sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
37949e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
38049e02b73SAlex Deucher 		sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
38149e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
38249e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
38349e02b73SAlex Deucher 		else
38449e02b73SAlex Deucher 			sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
38549e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
38649e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
38749e02b73SAlex Deucher 		else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
38849e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
38949e02b73SAlex Deucher 	} else
39049e02b73SAlex Deucher 		sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
39149e02b73SAlex Deucher 
39249e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
39349e02b73SAlex Deucher 		sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
39449e02b73SAlex Deucher 		if (voltage->delay) {
39549e02b73SAlex Deucher 			sclk_more_cntl |= VOLTAGE_DROP_SYNC;
39649e02b73SAlex Deucher 			switch (voltage->delay) {
39749e02b73SAlex Deucher 			case 33:
39849e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
39949e02b73SAlex Deucher 				break;
40049e02b73SAlex Deucher 			case 66:
40149e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
40249e02b73SAlex Deucher 				break;
40349e02b73SAlex Deucher 			case 99:
40449e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
40549e02b73SAlex Deucher 				break;
40649e02b73SAlex Deucher 			case 132:
40749e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
40849e02b73SAlex Deucher 				break;
40949e02b73SAlex Deucher 			}
41049e02b73SAlex Deucher 		} else
41149e02b73SAlex Deucher 			sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
41249e02b73SAlex Deucher 	} else
41349e02b73SAlex Deucher 		sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
41449e02b73SAlex Deucher 
41549e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
41649e02b73SAlex Deucher 		sclk_cntl &= ~FORCE_HDP;
41749e02b73SAlex Deucher 	else
41849e02b73SAlex Deucher 		sclk_cntl |= FORCE_HDP;
41949e02b73SAlex Deucher 
42049e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL, sclk_cntl);
42149e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
42249e02b73SAlex Deucher 	WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
42349e02b73SAlex Deucher 
42449e02b73SAlex Deucher 	/* set pcie lanes */
42549e02b73SAlex Deucher 	if ((rdev->flags & RADEON_IS_PCIE) &&
42649e02b73SAlex Deucher 	    !(rdev->flags & RADEON_IS_IGP) &&
427798bcf73SAlex Deucher 	    rdev->asic->pm.set_pcie_lanes &&
42849e02b73SAlex Deucher 	    (ps->pcie_lanes !=
42949e02b73SAlex Deucher 	     rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
43049e02b73SAlex Deucher 		radeon_set_pcie_lanes(rdev,
43149e02b73SAlex Deucher 				      ps->pcie_lanes);
432d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
43349e02b73SAlex Deucher 	}
43449e02b73SAlex Deucher }
43549e02b73SAlex Deucher 
43648ef779fSAlex Deucher /**
43748ef779fSAlex Deucher  * r100_pm_prepare - pre-power state change callback.
43848ef779fSAlex Deucher  *
43948ef779fSAlex Deucher  * @rdev: radeon_device pointer
44048ef779fSAlex Deucher  *
44148ef779fSAlex Deucher  * Prepare for a power state change (r1xx-r4xx).
44248ef779fSAlex Deucher  */
44349e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev)
44449e02b73SAlex Deucher {
44549e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
44649e02b73SAlex Deucher 	struct drm_crtc *crtc;
44749e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
44849e02b73SAlex Deucher 	u32 tmp;
44949e02b73SAlex Deucher 
45049e02b73SAlex Deucher 	/* disable any active CRTCs */
45149e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
45249e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
45349e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
45449e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
45549e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
45649e02b73SAlex Deucher 				tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
45749e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
45849e02b73SAlex Deucher 			} else {
45949e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
46049e02b73SAlex Deucher 				tmp |= RADEON_CRTC_DISP_REQ_EN_B;
46149e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
46249e02b73SAlex Deucher 			}
46349e02b73SAlex Deucher 		}
46449e02b73SAlex Deucher 	}
46549e02b73SAlex Deucher }
46649e02b73SAlex Deucher 
46748ef779fSAlex Deucher /**
46848ef779fSAlex Deucher  * r100_pm_finish - post-power state change callback.
46948ef779fSAlex Deucher  *
47048ef779fSAlex Deucher  * @rdev: radeon_device pointer
47148ef779fSAlex Deucher  *
47248ef779fSAlex Deucher  * Clean up after a power state change (r1xx-r4xx).
47348ef779fSAlex Deucher  */
47449e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev)
47549e02b73SAlex Deucher {
47649e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
47749e02b73SAlex Deucher 	struct drm_crtc *crtc;
47849e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
47949e02b73SAlex Deucher 	u32 tmp;
48049e02b73SAlex Deucher 
48149e02b73SAlex Deucher 	/* enable any active CRTCs */
48249e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
48349e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
48449e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
48549e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
48649e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
48749e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
48849e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
48949e02b73SAlex Deucher 			} else {
49049e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
49149e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
49249e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
49349e02b73SAlex Deucher 			}
49449e02b73SAlex Deucher 		}
49549e02b73SAlex Deucher 	}
49649e02b73SAlex Deucher }
49749e02b73SAlex Deucher 
49848ef779fSAlex Deucher /**
49948ef779fSAlex Deucher  * r100_gui_idle - gui idle callback.
50048ef779fSAlex Deucher  *
50148ef779fSAlex Deucher  * @rdev: radeon_device pointer
50248ef779fSAlex Deucher  *
50348ef779fSAlex Deucher  * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx).
50448ef779fSAlex Deucher  * Returns true if idle, false if not.
50548ef779fSAlex Deucher  */
506def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev)
507def9ba9cSAlex Deucher {
508def9ba9cSAlex Deucher 	if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
509def9ba9cSAlex Deucher 		return false;
510def9ba9cSAlex Deucher 	else
511def9ba9cSAlex Deucher 		return true;
512def9ba9cSAlex Deucher }
513def9ba9cSAlex Deucher 
51405a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */
51548ef779fSAlex Deucher /**
51648ef779fSAlex Deucher  * r100_hpd_sense - hpd sense callback.
51748ef779fSAlex Deucher  *
51848ef779fSAlex Deucher  * @rdev: radeon_device pointer
51948ef779fSAlex Deucher  * @hpd: hpd (hotplug detect) pin
52048ef779fSAlex Deucher  *
52148ef779fSAlex Deucher  * Checks if a digital monitor is connected (r1xx-r4xx).
52248ef779fSAlex Deucher  * Returns true if connected, false if not connected.
52348ef779fSAlex Deucher  */
52405a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
52505a05c50SAlex Deucher {
52605a05c50SAlex Deucher 	bool connected = false;
52705a05c50SAlex Deucher 
52805a05c50SAlex Deucher 	switch (hpd) {
52905a05c50SAlex Deucher 	case RADEON_HPD_1:
53005a05c50SAlex Deucher 		if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
53105a05c50SAlex Deucher 			connected = true;
53205a05c50SAlex Deucher 		break;
53305a05c50SAlex Deucher 	case RADEON_HPD_2:
53405a05c50SAlex Deucher 		if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
53505a05c50SAlex Deucher 			connected = true;
53605a05c50SAlex Deucher 		break;
53705a05c50SAlex Deucher 	default:
53805a05c50SAlex Deucher 		break;
53905a05c50SAlex Deucher 	}
54005a05c50SAlex Deucher 	return connected;
54105a05c50SAlex Deucher }
54205a05c50SAlex Deucher 
54348ef779fSAlex Deucher /**
54448ef779fSAlex Deucher  * r100_hpd_set_polarity - hpd set polarity callback.
54548ef779fSAlex Deucher  *
54648ef779fSAlex Deucher  * @rdev: radeon_device pointer
54748ef779fSAlex Deucher  * @hpd: hpd (hotplug detect) pin
54848ef779fSAlex Deucher  *
54948ef779fSAlex Deucher  * Set the polarity of the hpd pin (r1xx-r4xx).
55048ef779fSAlex Deucher  */
55105a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev,
55205a05c50SAlex Deucher 			   enum radeon_hpd_id hpd)
55305a05c50SAlex Deucher {
55405a05c50SAlex Deucher 	u32 tmp;
55505a05c50SAlex Deucher 	bool connected = r100_hpd_sense(rdev, hpd);
55605a05c50SAlex Deucher 
55705a05c50SAlex Deucher 	switch (hpd) {
55805a05c50SAlex Deucher 	case RADEON_HPD_1:
55905a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP_GEN_CNTL);
56005a05c50SAlex Deucher 		if (connected)
56105a05c50SAlex Deucher 			tmp &= ~RADEON_FP_DETECT_INT_POL;
56205a05c50SAlex Deucher 		else
56305a05c50SAlex Deucher 			tmp |= RADEON_FP_DETECT_INT_POL;
56405a05c50SAlex Deucher 		WREG32(RADEON_FP_GEN_CNTL, tmp);
56505a05c50SAlex Deucher 		break;
56605a05c50SAlex Deucher 	case RADEON_HPD_2:
56705a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP2_GEN_CNTL);
56805a05c50SAlex Deucher 		if (connected)
56905a05c50SAlex Deucher 			tmp &= ~RADEON_FP2_DETECT_INT_POL;
57005a05c50SAlex Deucher 		else
57105a05c50SAlex Deucher 			tmp |= RADEON_FP2_DETECT_INT_POL;
57205a05c50SAlex Deucher 		WREG32(RADEON_FP2_GEN_CNTL, tmp);
57305a05c50SAlex Deucher 		break;
57405a05c50SAlex Deucher 	default:
57505a05c50SAlex Deucher 		break;
57605a05c50SAlex Deucher 	}
57705a05c50SAlex Deucher }
57805a05c50SAlex Deucher 
57948ef779fSAlex Deucher /**
58048ef779fSAlex Deucher  * r100_hpd_init - hpd setup callback.
58148ef779fSAlex Deucher  *
58248ef779fSAlex Deucher  * @rdev: radeon_device pointer
58348ef779fSAlex Deucher  *
58448ef779fSAlex Deucher  * Setup the hpd pins used by the card (r1xx-r4xx).
58548ef779fSAlex Deucher  * Set the polarity, and enable the hpd interrupts.
58648ef779fSAlex Deucher  */
58705a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev)
58805a05c50SAlex Deucher {
58905a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
59005a05c50SAlex Deucher 	struct drm_connector *connector;
591fb98257aSChristian Koenig 	unsigned enable = 0;
59205a05c50SAlex Deucher 
59305a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
59405a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
595fb98257aSChristian Koenig 		enable |= 1 << radeon_connector->hpd.hpd;
59664912e99SAlex Deucher 		radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
59705a05c50SAlex Deucher 	}
598fb98257aSChristian Koenig 	radeon_irq_kms_enable_hpd(rdev, enable);
59905a05c50SAlex Deucher }
60005a05c50SAlex Deucher 
60148ef779fSAlex Deucher /**
60248ef779fSAlex Deucher  * r100_hpd_fini - hpd tear down callback.
60348ef779fSAlex Deucher  *
60448ef779fSAlex Deucher  * @rdev: radeon_device pointer
60548ef779fSAlex Deucher  *
60648ef779fSAlex Deucher  * Tear down the hpd pins used by the card (r1xx-r4xx).
60748ef779fSAlex Deucher  * Disable the hpd interrupts.
60848ef779fSAlex Deucher  */
60905a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev)
61005a05c50SAlex Deucher {
61105a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
61205a05c50SAlex Deucher 	struct drm_connector *connector;
613fb98257aSChristian Koenig 	unsigned disable = 0;
61405a05c50SAlex Deucher 
61505a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
61605a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
617fb98257aSChristian Koenig 		disable |= 1 << radeon_connector->hpd.hpd;
61805a05c50SAlex Deucher 	}
619fb98257aSChristian Koenig 	radeon_irq_kms_disable_hpd(rdev, disable);
62005a05c50SAlex Deucher }
62105a05c50SAlex Deucher 
622771fe6b9SJerome Glisse /*
623771fe6b9SJerome Glisse  * PCI GART
624771fe6b9SJerome Glisse  */
625771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
626771fe6b9SJerome Glisse {
627771fe6b9SJerome Glisse 	/* TODO: can we do somethings here ? */
628771fe6b9SJerome Glisse 	/* It seems hw only cache one entry so we should discard this
629771fe6b9SJerome Glisse 	 * entry otherwise if first GPU GART read hit this entry it
630771fe6b9SJerome Glisse 	 * could end up in wrong address. */
631771fe6b9SJerome Glisse }
632771fe6b9SJerome Glisse 
6334aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev)
6344aac0473SJerome Glisse {
6354aac0473SJerome Glisse 	int r;
6364aac0473SJerome Glisse 
637c9a1be96SJerome Glisse 	if (rdev->gart.ptr) {
638fce7d61bSJoe Perches 		WARN(1, "R100 PCI GART already initialized\n");
6394aac0473SJerome Glisse 		return 0;
6404aac0473SJerome Glisse 	}
6414aac0473SJerome Glisse 	/* Initialize common gart structure */
6424aac0473SJerome Glisse 	r = radeon_gart_init(rdev);
6434aac0473SJerome Glisse 	if (r)
6444aac0473SJerome Glisse 		return r;
6454aac0473SJerome Glisse 	rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
646c5b3b850SAlex Deucher 	rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
647c5b3b850SAlex Deucher 	rdev->asic->gart.set_page = &r100_pci_gart_set_page;
6484aac0473SJerome Glisse 	return radeon_gart_table_ram_alloc(rdev);
6494aac0473SJerome Glisse }
6504aac0473SJerome Glisse 
651771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev)
652771fe6b9SJerome Glisse {
653771fe6b9SJerome Glisse 	uint32_t tmp;
654771fe6b9SJerome Glisse 
655771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
656771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
657771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
658771fe6b9SJerome Glisse 	/* set address range for PCI address translate */
659d594e46aSJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
660d594e46aSJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
661771fe6b9SJerome Glisse 	/* set PCI GART page-table base address */
662771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
663771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
664771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
665771fe6b9SJerome Glisse 	r100_pci_gart_tlb_flush(rdev);
66643caf451SMichel Dänzer 	DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n",
667fcf4de5aSTormod Volden 		 (unsigned)(rdev->mc.gtt_size >> 20),
668fcf4de5aSTormod Volden 		 (unsigned long long)rdev->gart.table_addr);
669771fe6b9SJerome Glisse 	rdev->gart.ready = true;
670771fe6b9SJerome Glisse 	return 0;
671771fe6b9SJerome Glisse }
672771fe6b9SJerome Glisse 
673771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev)
674771fe6b9SJerome Glisse {
675771fe6b9SJerome Glisse 	uint32_t tmp;
676771fe6b9SJerome Glisse 
677771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
678771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
679771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
680771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, 0);
681771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, 0);
682771fe6b9SJerome Glisse }
683771fe6b9SJerome Glisse 
6847f90fc96SChristian König void r100_pci_gart_set_page(struct radeon_device *rdev, unsigned i,
68577497f27SMichel Dänzer 			    uint64_t addr, uint32_t flags)
686771fe6b9SJerome Glisse {
687c9a1be96SJerome Glisse 	u32 *gtt = rdev->gart.ptr;
688c9a1be96SJerome Glisse 	gtt[i] = cpu_to_le32(lower_32_bits(addr));
689771fe6b9SJerome Glisse }
690771fe6b9SJerome Glisse 
6914aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev)
692771fe6b9SJerome Glisse {
693f9274562SJerome Glisse 	radeon_gart_fini(rdev);
694771fe6b9SJerome Glisse 	r100_pci_gart_disable(rdev);
6954aac0473SJerome Glisse 	radeon_gart_table_ram_free(rdev);
696771fe6b9SJerome Glisse }
697771fe6b9SJerome Glisse 
6987ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev)
6997ed220d7SMichel Dänzer {
7007ed220d7SMichel Dänzer 	uint32_t tmp = 0;
7017ed220d7SMichel Dänzer 
702003e69f9SJerome Glisse 	if (!rdev->irq.installed) {
703fce7d61bSJoe Perches 		WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
704003e69f9SJerome Glisse 		WREG32(R_000040_GEN_INT_CNTL, 0);
705003e69f9SJerome Glisse 		return -EINVAL;
706003e69f9SJerome Glisse 	}
707736fc37fSChristian Koenig 	if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
7087ed220d7SMichel Dänzer 		tmp |= RADEON_SW_INT_ENABLE;
7097ed220d7SMichel Dänzer 	}
7106f34be50SAlex Deucher 	if (rdev->irq.crtc_vblank_int[0] ||
711736fc37fSChristian Koenig 	    atomic_read(&rdev->irq.pflip[0])) {
7127ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC_VBLANK_MASK;
7137ed220d7SMichel Dänzer 	}
7146f34be50SAlex Deucher 	if (rdev->irq.crtc_vblank_int[1] ||
715736fc37fSChristian Koenig 	    atomic_read(&rdev->irq.pflip[1])) {
7167ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC2_VBLANK_MASK;
7177ed220d7SMichel Dänzer 	}
71805a05c50SAlex Deucher 	if (rdev->irq.hpd[0]) {
71905a05c50SAlex Deucher 		tmp |= RADEON_FP_DETECT_MASK;
72005a05c50SAlex Deucher 	}
72105a05c50SAlex Deucher 	if (rdev->irq.hpd[1]) {
72205a05c50SAlex Deucher 		tmp |= RADEON_FP2_DETECT_MASK;
72305a05c50SAlex Deucher 	}
7247ed220d7SMichel Dänzer 	WREG32(RADEON_GEN_INT_CNTL, tmp);
7257ed220d7SMichel Dänzer 	return 0;
7267ed220d7SMichel Dänzer }
7277ed220d7SMichel Dänzer 
7289f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev)
7299f022ddfSJerome Glisse {
7309f022ddfSJerome Glisse 	u32 tmp;
7319f022ddfSJerome Glisse 
7329f022ddfSJerome Glisse 	WREG32(R_000040_GEN_INT_CNTL, 0);
7339f022ddfSJerome Glisse 	/* Wait and acknowledge irq */
7349f022ddfSJerome Glisse 	mdelay(1);
7359f022ddfSJerome Glisse 	tmp = RREG32(R_000044_GEN_INT_STATUS);
7369f022ddfSJerome Glisse 	WREG32(R_000044_GEN_INT_STATUS, tmp);
7379f022ddfSJerome Glisse }
7389f022ddfSJerome Glisse 
739cbdd4501SAndi Kleen static uint32_t r100_irq_ack(struct radeon_device *rdev)
7407ed220d7SMichel Dänzer {
7417ed220d7SMichel Dänzer 	uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
74205a05c50SAlex Deucher 	uint32_t irq_mask = RADEON_SW_INT_TEST |
74305a05c50SAlex Deucher 		RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
74405a05c50SAlex Deucher 		RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
7457ed220d7SMichel Dänzer 
7467ed220d7SMichel Dänzer 	if (irqs) {
7477ed220d7SMichel Dänzer 		WREG32(RADEON_GEN_INT_STATUS, irqs);
7487ed220d7SMichel Dänzer 	}
7497ed220d7SMichel Dänzer 	return irqs & irq_mask;
7507ed220d7SMichel Dänzer }
7517ed220d7SMichel Dänzer 
7527ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev)
7537ed220d7SMichel Dänzer {
7543e5cb98dSAlex Deucher 	uint32_t status, msi_rearm;
755d4877cf2SAlex Deucher 	bool queue_hotplug = false;
7567ed220d7SMichel Dänzer 
7577ed220d7SMichel Dänzer 	status = r100_irq_ack(rdev);
7587ed220d7SMichel Dänzer 	if (!status) {
7597ed220d7SMichel Dänzer 		return IRQ_NONE;
7607ed220d7SMichel Dänzer 	}
761a513c184SJerome Glisse 	if (rdev->shutdown) {
762a513c184SJerome Glisse 		return IRQ_NONE;
763a513c184SJerome Glisse 	}
7647ed220d7SMichel Dänzer 	while (status) {
7657ed220d7SMichel Dänzer 		/* SW interrupt */
7667ed220d7SMichel Dänzer 		if (status & RADEON_SW_INT_TEST) {
7677465280cSAlex Deucher 			radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
7687ed220d7SMichel Dänzer 		}
7697ed220d7SMichel Dänzer 		/* Vertical blank interrupts */
7707ed220d7SMichel Dänzer 		if (status & RADEON_CRTC_VBLANK_STAT) {
7716f34be50SAlex Deucher 			if (rdev->irq.crtc_vblank_int[0]) {
7727ed220d7SMichel Dänzer 				drm_handle_vblank(rdev->ddev, 0);
773839461d3SRafał Miłecki 				rdev->pm.vblank_sync = true;
77473a6d3fcSRafał Miłecki 				wake_up(&rdev->irq.vblank_queue);
7757ed220d7SMichel Dänzer 			}
776736fc37fSChristian Koenig 			if (atomic_read(&rdev->irq.pflip[0]))
7771a0e7918SChristian König 				radeon_crtc_handle_vblank(rdev, 0);
7786f34be50SAlex Deucher 		}
7797ed220d7SMichel Dänzer 		if (status & RADEON_CRTC2_VBLANK_STAT) {
7806f34be50SAlex Deucher 			if (rdev->irq.crtc_vblank_int[1]) {
7817ed220d7SMichel Dänzer 				drm_handle_vblank(rdev->ddev, 1);
782839461d3SRafał Miłecki 				rdev->pm.vblank_sync = true;
78373a6d3fcSRafał Miłecki 				wake_up(&rdev->irq.vblank_queue);
7847ed220d7SMichel Dänzer 			}
785736fc37fSChristian Koenig 			if (atomic_read(&rdev->irq.pflip[1]))
7861a0e7918SChristian König 				radeon_crtc_handle_vblank(rdev, 1);
7876f34be50SAlex Deucher 		}
78805a05c50SAlex Deucher 		if (status & RADEON_FP_DETECT_STAT) {
789d4877cf2SAlex Deucher 			queue_hotplug = true;
790d4877cf2SAlex Deucher 			DRM_DEBUG("HPD1\n");
79105a05c50SAlex Deucher 		}
79205a05c50SAlex Deucher 		if (status & RADEON_FP2_DETECT_STAT) {
793d4877cf2SAlex Deucher 			queue_hotplug = true;
794d4877cf2SAlex Deucher 			DRM_DEBUG("HPD2\n");
79505a05c50SAlex Deucher 		}
7967ed220d7SMichel Dänzer 		status = r100_irq_ack(rdev);
7977ed220d7SMichel Dänzer 	}
798d4877cf2SAlex Deucher 	if (queue_hotplug)
79932c87fcaSTejun Heo 		schedule_work(&rdev->hotplug_work);
8003e5cb98dSAlex Deucher 	if (rdev->msi_enabled) {
8013e5cb98dSAlex Deucher 		switch (rdev->family) {
8023e5cb98dSAlex Deucher 		case CHIP_RS400:
8033e5cb98dSAlex Deucher 		case CHIP_RS480:
8043e5cb98dSAlex Deucher 			msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
8053e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm);
8063e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
8073e5cb98dSAlex Deucher 			break;
8083e5cb98dSAlex Deucher 		default:
809b7f5b7deSAlex Deucher 			WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
8103e5cb98dSAlex Deucher 			break;
8113e5cb98dSAlex Deucher 		}
8123e5cb98dSAlex Deucher 	}
8137ed220d7SMichel Dänzer 	return IRQ_HANDLED;
8147ed220d7SMichel Dänzer }
8157ed220d7SMichel Dänzer 
8167ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
8177ed220d7SMichel Dänzer {
8187ed220d7SMichel Dänzer 	if (crtc == 0)
8197ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC_CRNT_FRAME);
8207ed220d7SMichel Dänzer 	else
8217ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC2_CRNT_FRAME);
8227ed220d7SMichel Dänzer }
8237ed220d7SMichel Dänzer 
8249e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask
8259e5b2af7SPauli Nieminen  * for enough space (today caller are ib schedule and buffer move) */
826771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev,
827771fe6b9SJerome Glisse 			  struct radeon_fence *fence)
828771fe6b9SJerome Glisse {
829e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[fence->ring];
8307b1f2485SChristian König 
8319e5b2af7SPauli Nieminen 	/* We have to make sure that caches are flushed before
8329e5b2af7SPauli Nieminen 	 * CPU might read something from VRAM. */
833e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
834e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
835e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
836e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
837771fe6b9SJerome Glisse 	/* Wait until IDLE & CLEAN */
838e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
839e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
84072a9987eSMichel Dänzer 	r100_ring_hdp_flush(rdev, ring);
841771fe6b9SJerome Glisse 	/* Emit fence sequence & fire IRQ */
842e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
843e32eb50dSChristian König 	radeon_ring_write(ring, fence->seq);
844e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
845e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_SW_INT_FIRE);
846771fe6b9SJerome Glisse }
847771fe6b9SJerome Glisse 
8481654b817SChristian König bool r100_semaphore_ring_emit(struct radeon_device *rdev,
849e32eb50dSChristian König 			      struct radeon_ring *ring,
85015d3332fSChristian König 			      struct radeon_semaphore *semaphore,
8517b1f2485SChristian König 			      bool emit_wait)
85215d3332fSChristian König {
85315d3332fSChristian König 	/* Unused on older asics, since we don't have semaphores or multiple rings */
85415d3332fSChristian König 	BUG();
8551654b817SChristian König 	return false;
85615d3332fSChristian König }
85715d3332fSChristian König 
858771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev,
859771fe6b9SJerome Glisse 		   uint64_t src_offset,
860771fe6b9SJerome Glisse 		   uint64_t dst_offset,
861003cefe0SAlex Deucher 		   unsigned num_gpu_pages,
862876dc9f3SChristian König 		   struct radeon_fence **fence)
863771fe6b9SJerome Glisse {
864e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
865771fe6b9SJerome Glisse 	uint32_t cur_pages;
866003cefe0SAlex Deucher 	uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
867771fe6b9SJerome Glisse 	uint32_t pitch;
868771fe6b9SJerome Glisse 	uint32_t stride_pixels;
869771fe6b9SJerome Glisse 	unsigned ndw;
870771fe6b9SJerome Glisse 	int num_loops;
871771fe6b9SJerome Glisse 	int r = 0;
872771fe6b9SJerome Glisse 
873771fe6b9SJerome Glisse 	/* radeon limited to 16k stride */
874771fe6b9SJerome Glisse 	stride_bytes &= 0x3fff;
875771fe6b9SJerome Glisse 	/* radeon pitch is /64 */
876771fe6b9SJerome Glisse 	pitch = stride_bytes / 64;
877771fe6b9SJerome Glisse 	stride_pixels = stride_bytes / 4;
878003cefe0SAlex Deucher 	num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
879771fe6b9SJerome Glisse 
880771fe6b9SJerome Glisse 	/* Ask for enough room for blit + flush + fence */
881771fe6b9SJerome Glisse 	ndw = 64 + (10 * num_loops);
882e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, ndw);
883771fe6b9SJerome Glisse 	if (r) {
884771fe6b9SJerome Glisse 		DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
885771fe6b9SJerome Glisse 		return -EINVAL;
886771fe6b9SJerome Glisse 	}
887003cefe0SAlex Deucher 	while (num_gpu_pages > 0) {
888003cefe0SAlex Deucher 		cur_pages = num_gpu_pages;
889771fe6b9SJerome Glisse 		if (cur_pages > 8191) {
890771fe6b9SJerome Glisse 			cur_pages = 8191;
891771fe6b9SJerome Glisse 		}
892003cefe0SAlex Deucher 		num_gpu_pages -= cur_pages;
893771fe6b9SJerome Glisse 
894771fe6b9SJerome Glisse 		/* pages are in Y direction - height
895771fe6b9SJerome Glisse 		   page width in X direction - width */
896e32eb50dSChristian König 		radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
897e32eb50dSChristian König 		radeon_ring_write(ring,
898771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
899771fe6b9SJerome Glisse 				  RADEON_GMC_DST_PITCH_OFFSET_CNTL |
900771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_CLIPPING |
901771fe6b9SJerome Glisse 				  RADEON_GMC_DST_CLIPPING |
902771fe6b9SJerome Glisse 				  RADEON_GMC_BRUSH_NONE |
903771fe6b9SJerome Glisse 				  (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
904771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_DATATYPE_COLOR |
905771fe6b9SJerome Glisse 				  RADEON_ROP3_S |
906771fe6b9SJerome Glisse 				  RADEON_DP_SRC_SOURCE_MEMORY |
907771fe6b9SJerome Glisse 				  RADEON_GMC_CLR_CMP_CNTL_DIS |
908771fe6b9SJerome Glisse 				  RADEON_GMC_WR_MSK_DIS);
909e32eb50dSChristian König 		radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
910e32eb50dSChristian König 		radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
911e32eb50dSChristian König 		radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
912e32eb50dSChristian König 		radeon_ring_write(ring, 0);
913e32eb50dSChristian König 		radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
914e32eb50dSChristian König 		radeon_ring_write(ring, num_gpu_pages);
915e32eb50dSChristian König 		radeon_ring_write(ring, num_gpu_pages);
916e32eb50dSChristian König 		radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
917771fe6b9SJerome Glisse 	}
918e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
919e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
920e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
921e32eb50dSChristian König 	radeon_ring_write(ring,
922771fe6b9SJerome Glisse 			  RADEON_WAIT_2D_IDLECLEAN |
923771fe6b9SJerome Glisse 			  RADEON_WAIT_HOST_IDLECLEAN |
924771fe6b9SJerome Glisse 			  RADEON_WAIT_DMA_GUI_IDLE);
925771fe6b9SJerome Glisse 	if (fence) {
926876dc9f3SChristian König 		r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX);
927771fe6b9SJerome Glisse 	}
928e32eb50dSChristian König 	radeon_ring_unlock_commit(rdev, ring);
929771fe6b9SJerome Glisse 	return r;
930771fe6b9SJerome Glisse }
931771fe6b9SJerome Glisse 
93245600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev)
93345600232SJerome Glisse {
93445600232SJerome Glisse 	unsigned i;
93545600232SJerome Glisse 	u32 tmp;
93645600232SJerome Glisse 
93745600232SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
93845600232SJerome Glisse 		tmp = RREG32(R_000E40_RBBM_STATUS);
93945600232SJerome Glisse 		if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
94045600232SJerome Glisse 			return 0;
94145600232SJerome Glisse 		}
94245600232SJerome Glisse 		udelay(1);
94345600232SJerome Glisse 	}
94445600232SJerome Glisse 	return -1;
94545600232SJerome Glisse }
94645600232SJerome Glisse 
947f712812eSAlex Deucher void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
948771fe6b9SJerome Glisse {
949771fe6b9SJerome Glisse 	int r;
950771fe6b9SJerome Glisse 
951e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, 2);
952771fe6b9SJerome Glisse 	if (r) {
953771fe6b9SJerome Glisse 		return;
954771fe6b9SJerome Glisse 	}
955e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
956e32eb50dSChristian König 	radeon_ring_write(ring,
957771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY2D_IDLE3D |
958771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY3D_IDLE2D |
959771fe6b9SJerome Glisse 			  RADEON_ISYNC_WAIT_IDLEGUI |
960771fe6b9SJerome Glisse 			  RADEON_ISYNC_CPSCRATCH_IDLEGUI);
961e32eb50dSChristian König 	radeon_ring_unlock_commit(rdev, ring);
962771fe6b9SJerome Glisse }
963771fe6b9SJerome Glisse 
96470967ab9SBen Hutchings 
96570967ab9SBen Hutchings /* Load the microcode for the CP */
96670967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev)
967771fe6b9SJerome Glisse {
96870967ab9SBen Hutchings 	const char *fw_name = NULL;
96970967ab9SBen Hutchings 	int err;
970771fe6b9SJerome Glisse 
971d9fdaafbSDave Airlie 	DRM_DEBUG_KMS("\n");
97270967ab9SBen Hutchings 
973771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
974771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
975771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
976771fe6b9SJerome Glisse 		DRM_INFO("Loading R100 Microcode\n");
97770967ab9SBen Hutchings 		fw_name = FIRMWARE_R100;
978771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R200) ||
979771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV250) ||
980771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV280) ||
981771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS300)) {
982771fe6b9SJerome Glisse 		DRM_INFO("Loading R200 Microcode\n");
98370967ab9SBen Hutchings 		fw_name = FIRMWARE_R200;
984771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R300) ||
985771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R350) ||
986771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV350) ||
987771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV380) ||
988771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS400) ||
989771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS480)) {
990771fe6b9SJerome Glisse 		DRM_INFO("Loading R300 Microcode\n");
99170967ab9SBen Hutchings 		fw_name = FIRMWARE_R300;
992771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R420) ||
993771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R423) ||
994771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV410)) {
995771fe6b9SJerome Glisse 		DRM_INFO("Loading R400 Microcode\n");
99670967ab9SBen Hutchings 		fw_name = FIRMWARE_R420;
997771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RS690) ||
998771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS740)) {
999771fe6b9SJerome Glisse 		DRM_INFO("Loading RS690/RS740 Microcode\n");
100070967ab9SBen Hutchings 		fw_name = FIRMWARE_RS690;
1001771fe6b9SJerome Glisse 	} else if (rdev->family == CHIP_RS600) {
1002771fe6b9SJerome Glisse 		DRM_INFO("Loading RS600 Microcode\n");
100370967ab9SBen Hutchings 		fw_name = FIRMWARE_RS600;
1004771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RV515) ||
1005771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R520) ||
1006771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV530) ||
1007771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R580) ||
1008771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV560) ||
1009771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV570)) {
1010771fe6b9SJerome Glisse 		DRM_INFO("Loading R500 Microcode\n");
101170967ab9SBen Hutchings 		fw_name = FIRMWARE_R520;
101270967ab9SBen Hutchings 	}
101370967ab9SBen Hutchings 
10140a168933SJerome Glisse 	err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
101570967ab9SBen Hutchings 	if (err) {
101670967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
101770967ab9SBen Hutchings 		       fw_name);
10183ce0a23dSJerome Glisse 	} else if (rdev->me_fw->size % 8) {
101970967ab9SBen Hutchings 		printk(KERN_ERR
102070967ab9SBen Hutchings 		       "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
10213ce0a23dSJerome Glisse 		       rdev->me_fw->size, fw_name);
102270967ab9SBen Hutchings 		err = -EINVAL;
10233ce0a23dSJerome Glisse 		release_firmware(rdev->me_fw);
10243ce0a23dSJerome Glisse 		rdev->me_fw = NULL;
102570967ab9SBen Hutchings 	}
102670967ab9SBen Hutchings 	return err;
102770967ab9SBen Hutchings }
1028d4550907SJerome Glisse 
1029ea31bf69SAlex Deucher u32 r100_gfx_get_rptr(struct radeon_device *rdev,
1030ea31bf69SAlex Deucher 		      struct radeon_ring *ring)
1031ea31bf69SAlex Deucher {
1032ea31bf69SAlex Deucher 	u32 rptr;
1033ea31bf69SAlex Deucher 
1034ea31bf69SAlex Deucher 	if (rdev->wb.enabled)
1035ea31bf69SAlex Deucher 		rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
1036ea31bf69SAlex Deucher 	else
1037ea31bf69SAlex Deucher 		rptr = RREG32(RADEON_CP_RB_RPTR);
1038ea31bf69SAlex Deucher 
1039ea31bf69SAlex Deucher 	return rptr;
1040ea31bf69SAlex Deucher }
1041ea31bf69SAlex Deucher 
1042ea31bf69SAlex Deucher u32 r100_gfx_get_wptr(struct radeon_device *rdev,
1043ea31bf69SAlex Deucher 		      struct radeon_ring *ring)
1044ea31bf69SAlex Deucher {
1045ea31bf69SAlex Deucher 	u32 wptr;
1046ea31bf69SAlex Deucher 
1047ea31bf69SAlex Deucher 	wptr = RREG32(RADEON_CP_RB_WPTR);
1048ea31bf69SAlex Deucher 
1049ea31bf69SAlex Deucher 	return wptr;
1050ea31bf69SAlex Deucher }
1051ea31bf69SAlex Deucher 
1052ea31bf69SAlex Deucher void r100_gfx_set_wptr(struct radeon_device *rdev,
1053ea31bf69SAlex Deucher 		       struct radeon_ring *ring)
1054ea31bf69SAlex Deucher {
1055ea31bf69SAlex Deucher 	WREG32(RADEON_CP_RB_WPTR, ring->wptr);
1056ea31bf69SAlex Deucher 	(void)RREG32(RADEON_CP_RB_WPTR);
1057ea31bf69SAlex Deucher }
1058ea31bf69SAlex Deucher 
105972a9987eSMichel Dänzer /**
106072a9987eSMichel Dänzer  * r100_ring_hdp_flush - flush Host Data Path via the ring buffer
106172a9987eSMichel Dänzer  * rdev: radeon device structure
106272a9987eSMichel Dänzer  * ring: ring buffer struct for emitting packets
106372a9987eSMichel Dänzer  */
106472a9987eSMichel Dänzer void r100_ring_hdp_flush(struct radeon_device *rdev, struct radeon_ring *ring)
106572a9987eSMichel Dänzer {
106672a9987eSMichel Dänzer 	radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
106772a9987eSMichel Dänzer 	radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
106872a9987eSMichel Dänzer 				RADEON_HDP_READ_BUFFER_INVALIDATE);
106972a9987eSMichel Dänzer 	radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
107072a9987eSMichel Dänzer 	radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
107172a9987eSMichel Dänzer }
107272a9987eSMichel Dänzer 
107370967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev)
107470967ab9SBen Hutchings {
107570967ab9SBen Hutchings 	const __be32 *fw_data;
107670967ab9SBen Hutchings 	int i, size;
107770967ab9SBen Hutchings 
107870967ab9SBen Hutchings 	if (r100_gui_wait_for_idle(rdev)) {
107970967ab9SBen Hutchings 		printk(KERN_WARNING "Failed to wait GUI idle while "
108070967ab9SBen Hutchings 		       "programming pipes. Bad things might happen.\n");
108170967ab9SBen Hutchings 	}
108270967ab9SBen Hutchings 
10833ce0a23dSJerome Glisse 	if (rdev->me_fw) {
10843ce0a23dSJerome Glisse 		size = rdev->me_fw->size / 4;
10853ce0a23dSJerome Glisse 		fw_data = (const __be32 *)&rdev->me_fw->data[0];
108670967ab9SBen Hutchings 		WREG32(RADEON_CP_ME_RAM_ADDR, 0);
108770967ab9SBen Hutchings 		for (i = 0; i < size; i += 2) {
108870967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAH,
108970967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i]));
109070967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAL,
109170967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i + 1]));
1092771fe6b9SJerome Glisse 		}
1093771fe6b9SJerome Glisse 	}
1094771fe6b9SJerome Glisse }
1095771fe6b9SJerome Glisse 
1096771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
1097771fe6b9SJerome Glisse {
1098e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
1099771fe6b9SJerome Glisse 	unsigned rb_bufsz;
1100771fe6b9SJerome Glisse 	unsigned rb_blksz;
1101771fe6b9SJerome Glisse 	unsigned max_fetch;
1102771fe6b9SJerome Glisse 	unsigned pre_write_timer;
1103771fe6b9SJerome Glisse 	unsigned pre_write_limit;
1104771fe6b9SJerome Glisse 	unsigned indirect2_start;
1105771fe6b9SJerome Glisse 	unsigned indirect1_start;
1106771fe6b9SJerome Glisse 	uint32_t tmp;
1107771fe6b9SJerome Glisse 	int r;
1108771fe6b9SJerome Glisse 
1109771fe6b9SJerome Glisse 	if (r100_debugfs_cp_init(rdev)) {
1110771fe6b9SJerome Glisse 		DRM_ERROR("Failed to register debugfs file for CP !\n");
1111771fe6b9SJerome Glisse 	}
11123ce0a23dSJerome Glisse 	if (!rdev->me_fw) {
111370967ab9SBen Hutchings 		r = r100_cp_init_microcode(rdev);
111470967ab9SBen Hutchings 		if (r) {
111570967ab9SBen Hutchings 			DRM_ERROR("Failed to load firmware!\n");
111670967ab9SBen Hutchings 			return r;
111770967ab9SBen Hutchings 		}
111870967ab9SBen Hutchings 	}
111970967ab9SBen Hutchings 
1120771fe6b9SJerome Glisse 	/* Align ring size */
1121b72a8925SDaniel Vetter 	rb_bufsz = order_base_2(ring_size / 8);
1122771fe6b9SJerome Glisse 	ring_size = (1 << (rb_bufsz + 1)) * 4;
1123771fe6b9SJerome Glisse 	r100_cp_load_microcode(rdev);
1124e32eb50dSChristian König 	r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
11252e1e6dadSChristian König 			     RADEON_CP_PACKET2);
1126771fe6b9SJerome Glisse 	if (r) {
1127771fe6b9SJerome Glisse 		return r;
1128771fe6b9SJerome Glisse 	}
1129771fe6b9SJerome Glisse 	/* Each time the cp read 1024 bytes (16 dword/quadword) update
1130771fe6b9SJerome Glisse 	 * the rptr copy in system ram */
1131771fe6b9SJerome Glisse 	rb_blksz = 9;
1132771fe6b9SJerome Glisse 	/* cp will read 128bytes at a time (4 dwords) */
1133771fe6b9SJerome Glisse 	max_fetch = 1;
1134e32eb50dSChristian König 	ring->align_mask = 16 - 1;
1135771fe6b9SJerome Glisse 	/* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
1136771fe6b9SJerome Glisse 	pre_write_timer = 64;
1137771fe6b9SJerome Glisse 	/* Force CP_RB_WPTR write if written more than one time before the
1138771fe6b9SJerome Glisse 	 * delay expire
1139771fe6b9SJerome Glisse 	 */
1140771fe6b9SJerome Glisse 	pre_write_limit = 0;
1141771fe6b9SJerome Glisse 	/* Setup the cp cache like this (cache size is 96 dwords) :
1142771fe6b9SJerome Glisse 	 *	RING		0  to 15
1143771fe6b9SJerome Glisse 	 *	INDIRECT1	16 to 79
1144771fe6b9SJerome Glisse 	 *	INDIRECT2	80 to 95
1145771fe6b9SJerome Glisse 	 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1146771fe6b9SJerome Glisse 	 *    indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
1147771fe6b9SJerome Glisse 	 *    indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1148771fe6b9SJerome Glisse 	 * Idea being that most of the gpu cmd will be through indirect1 buffer
1149771fe6b9SJerome Glisse 	 * so it gets the bigger cache.
1150771fe6b9SJerome Glisse 	 */
1151771fe6b9SJerome Glisse 	indirect2_start = 80;
1152771fe6b9SJerome Glisse 	indirect1_start = 16;
1153771fe6b9SJerome Glisse 	/* cp setup */
1154771fe6b9SJerome Glisse 	WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
1155d6f28938SAlex Deucher 	tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
1156771fe6b9SJerome Glisse 	       REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
1157724c80e1SAlex Deucher 	       REG_SET(RADEON_MAX_FETCH, max_fetch));
1158d6f28938SAlex Deucher #ifdef __BIG_ENDIAN
1159d6f28938SAlex Deucher 	tmp |= RADEON_BUF_SWAP_32BIT;
1160d6f28938SAlex Deucher #endif
1161724c80e1SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
1162d6f28938SAlex Deucher 
1163771fe6b9SJerome Glisse 	/* Set ring address */
1164e32eb50dSChristian König 	DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
1165e32eb50dSChristian König 	WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
1166771fe6b9SJerome Glisse 	/* Force read & write ptr to 0 */
1167724c80e1SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
1168771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
1169e32eb50dSChristian König 	ring->wptr = 0;
1170e32eb50dSChristian König 	WREG32(RADEON_CP_RB_WPTR, ring->wptr);
1171724c80e1SAlex Deucher 
1172724c80e1SAlex Deucher 	/* set the wb address whether it's enabled or not */
1173724c80e1SAlex Deucher 	WREG32(R_00070C_CP_RB_RPTR_ADDR,
1174724c80e1SAlex Deucher 		S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
1175724c80e1SAlex Deucher 	WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
1176724c80e1SAlex Deucher 
1177724c80e1SAlex Deucher 	if (rdev->wb.enabled)
1178724c80e1SAlex Deucher 		WREG32(R_000770_SCRATCH_UMSK, 0xff);
1179724c80e1SAlex Deucher 	else {
1180724c80e1SAlex Deucher 		tmp |= RADEON_RB_NO_UPDATE;
1181724c80e1SAlex Deucher 		WREG32(R_000770_SCRATCH_UMSK, 0);
1182724c80e1SAlex Deucher 	}
1183724c80e1SAlex Deucher 
1184771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
1185771fe6b9SJerome Glisse 	udelay(10);
1186771fe6b9SJerome Glisse 	/* Set cp mode to bus mastering & enable cp*/
1187771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE,
1188771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
1189771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT1_START, indirect1_start));
1190d75ee3beSAlex Deucher 	WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
1191d75ee3beSAlex Deucher 	WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
1192771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
11932099810fSDave Airlie 
11942099810fSDave Airlie 	/* at this point everything should be setup correctly to enable master */
11952099810fSDave Airlie 	pci_set_master(rdev->pdev);
11962099810fSDave Airlie 
1197f712812eSAlex Deucher 	radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1198f712812eSAlex Deucher 	r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
1199771fe6b9SJerome Glisse 	if (r) {
1200771fe6b9SJerome Glisse 		DRM_ERROR("radeon: cp isn't working (%d).\n", r);
1201771fe6b9SJerome Glisse 		return r;
1202771fe6b9SJerome Glisse 	}
1203e32eb50dSChristian König 	ring->ready = true;
120453595338SDave Airlie 	radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
1205c7eff978SAlex Deucher 
120616c58081SSimon Kitching 	if (!ring->rptr_save_reg /* not resuming from suspend */
120716c58081SSimon Kitching 	    && radeon_ring_supports_scratch_reg(rdev, ring)) {
1208c7eff978SAlex Deucher 		r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
1209c7eff978SAlex Deucher 		if (r) {
1210c7eff978SAlex Deucher 			DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
1211c7eff978SAlex Deucher 			ring->rptr_save_reg = 0;
1212c7eff978SAlex Deucher 		}
1213c7eff978SAlex Deucher 	}
1214771fe6b9SJerome Glisse 	return 0;
1215771fe6b9SJerome Glisse }
1216771fe6b9SJerome Glisse 
1217771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev)
1218771fe6b9SJerome Glisse {
121945600232SJerome Glisse 	if (r100_cp_wait_for_idle(rdev)) {
122045600232SJerome Glisse 		DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
122145600232SJerome Glisse 	}
1222771fe6b9SJerome Glisse 	/* Disable ring */
1223a18d7ea1SJerome Glisse 	r100_cp_disable(rdev);
1224c7eff978SAlex Deucher 	radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg);
1225e32eb50dSChristian König 	radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1226771fe6b9SJerome Glisse 	DRM_INFO("radeon: cp finalized\n");
1227771fe6b9SJerome Glisse }
1228771fe6b9SJerome Glisse 
1229771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev)
1230771fe6b9SJerome Glisse {
1231771fe6b9SJerome Glisse 	/* Disable ring */
123253595338SDave Airlie 	radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
1233e32eb50dSChristian König 	rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
1234771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE, 0);
1235771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
1236724c80e1SAlex Deucher 	WREG32(R_000770_SCRATCH_UMSK, 0);
1237771fe6b9SJerome Glisse 	if (r100_gui_wait_for_idle(rdev)) {
1238771fe6b9SJerome Glisse 		printk(KERN_WARNING "Failed to wait GUI idle while "
1239771fe6b9SJerome Glisse 		       "programming pipes. Bad things might happen.\n");
1240771fe6b9SJerome Glisse 	}
1241771fe6b9SJerome Glisse }
1242771fe6b9SJerome Glisse 
1243771fe6b9SJerome Glisse /*
1244771fe6b9SJerome Glisse  * CS functions
1245771fe6b9SJerome Glisse  */
12460242f74dSAlex Deucher int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
12470242f74dSAlex Deucher 			    struct radeon_cs_packet *pkt,
12480242f74dSAlex Deucher 			    unsigned idx,
12490242f74dSAlex Deucher 			    unsigned reg)
12500242f74dSAlex Deucher {
12510242f74dSAlex Deucher 	int r;
12520242f74dSAlex Deucher 	u32 tile_flags = 0;
12530242f74dSAlex Deucher 	u32 tmp;
12540242f74dSAlex Deucher 	struct radeon_cs_reloc *reloc;
12550242f74dSAlex Deucher 	u32 value;
12560242f74dSAlex Deucher 
1257012e976dSIlija Hadzic 	r = radeon_cs_packet_next_reloc(p, &reloc, 0);
12580242f74dSAlex Deucher 	if (r) {
12590242f74dSAlex Deucher 		DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
12600242f74dSAlex Deucher 			  idx, reg);
1261c3ad63afSIlija Hadzic 		radeon_cs_dump_packet(p, pkt);
12620242f74dSAlex Deucher 		return r;
12630242f74dSAlex Deucher 	}
12640242f74dSAlex Deucher 
12650242f74dSAlex Deucher 	value = radeon_get_ib_value(p, idx);
12660242f74dSAlex Deucher 	tmp = value & 0x003fffff;
1267df0af440SChristian König 	tmp += (((u32)reloc->gpu_offset) >> 10);
12680242f74dSAlex Deucher 
12690242f74dSAlex Deucher 	if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1270df0af440SChristian König 		if (reloc->tiling_flags & RADEON_TILING_MACRO)
12710242f74dSAlex Deucher 			tile_flags |= RADEON_DST_TILE_MACRO;
1272df0af440SChristian König 		if (reloc->tiling_flags & RADEON_TILING_MICRO) {
12730242f74dSAlex Deucher 			if (reg == RADEON_SRC_PITCH_OFFSET) {
12740242f74dSAlex Deucher 				DRM_ERROR("Cannot src blit from microtiled surface\n");
1275c3ad63afSIlija Hadzic 				radeon_cs_dump_packet(p, pkt);
12760242f74dSAlex Deucher 				return -EINVAL;
12770242f74dSAlex Deucher 			}
12780242f74dSAlex Deucher 			tile_flags |= RADEON_DST_TILE_MICRO;
12790242f74dSAlex Deucher 		}
12800242f74dSAlex Deucher 
12810242f74dSAlex Deucher 		tmp |= tile_flags;
12820242f74dSAlex Deucher 		p->ib.ptr[idx] = (value & 0x3fc00000) | tmp;
12830242f74dSAlex Deucher 	} else
12840242f74dSAlex Deucher 		p->ib.ptr[idx] = (value & 0xffc00000) | tmp;
12850242f74dSAlex Deucher 	return 0;
12860242f74dSAlex Deucher }
12870242f74dSAlex Deucher 
12880242f74dSAlex Deucher int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
12890242f74dSAlex Deucher 			     struct radeon_cs_packet *pkt,
12900242f74dSAlex Deucher 			     int idx)
12910242f74dSAlex Deucher {
12920242f74dSAlex Deucher 	unsigned c, i;
12930242f74dSAlex Deucher 	struct radeon_cs_reloc *reloc;
12940242f74dSAlex Deucher 	struct r100_cs_track *track;
12950242f74dSAlex Deucher 	int r = 0;
12960242f74dSAlex Deucher 	volatile uint32_t *ib;
12970242f74dSAlex Deucher 	u32 idx_value;
12980242f74dSAlex Deucher 
12990242f74dSAlex Deucher 	ib = p->ib.ptr;
13000242f74dSAlex Deucher 	track = (struct r100_cs_track *)p->track;
13010242f74dSAlex Deucher 	c = radeon_get_ib_value(p, idx++) & 0x1F;
13020242f74dSAlex Deucher 	if (c > 16) {
13030242f74dSAlex Deucher 	    DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
13040242f74dSAlex Deucher 		      pkt->opcode);
1305c3ad63afSIlija Hadzic 	    radeon_cs_dump_packet(p, pkt);
13060242f74dSAlex Deucher 	    return -EINVAL;
13070242f74dSAlex Deucher 	}
13080242f74dSAlex Deucher 	track->num_arrays = c;
13090242f74dSAlex Deucher 	for (i = 0; i < (c - 1); i+=2, idx+=3) {
1310012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
13110242f74dSAlex Deucher 		if (r) {
13120242f74dSAlex Deucher 			DRM_ERROR("No reloc for packet3 %d\n",
13130242f74dSAlex Deucher 				  pkt->opcode);
1314c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
13150242f74dSAlex Deucher 			return r;
13160242f74dSAlex Deucher 		}
13170242f74dSAlex Deucher 		idx_value = radeon_get_ib_value(p, idx);
1318df0af440SChristian König 		ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset);
13190242f74dSAlex Deucher 
13200242f74dSAlex Deucher 		track->arrays[i + 0].esize = idx_value >> 8;
13210242f74dSAlex Deucher 		track->arrays[i + 0].robj = reloc->robj;
13220242f74dSAlex Deucher 		track->arrays[i + 0].esize &= 0x7F;
1323012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
13240242f74dSAlex Deucher 		if (r) {
13250242f74dSAlex Deucher 			DRM_ERROR("No reloc for packet3 %d\n",
13260242f74dSAlex Deucher 				  pkt->opcode);
1327c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
13280242f74dSAlex Deucher 			return r;
13290242f74dSAlex Deucher 		}
1330df0af440SChristian König 		ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->gpu_offset);
13310242f74dSAlex Deucher 		track->arrays[i + 1].robj = reloc->robj;
13320242f74dSAlex Deucher 		track->arrays[i + 1].esize = idx_value >> 24;
13330242f74dSAlex Deucher 		track->arrays[i + 1].esize &= 0x7F;
13340242f74dSAlex Deucher 	}
13350242f74dSAlex Deucher 	if (c & 1) {
1336012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
13370242f74dSAlex Deucher 		if (r) {
13380242f74dSAlex Deucher 			DRM_ERROR("No reloc for packet3 %d\n",
13390242f74dSAlex Deucher 					  pkt->opcode);
1340c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
13410242f74dSAlex Deucher 			return r;
13420242f74dSAlex Deucher 		}
13430242f74dSAlex Deucher 		idx_value = radeon_get_ib_value(p, idx);
1344df0af440SChristian König 		ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset);
13450242f74dSAlex Deucher 		track->arrays[i + 0].robj = reloc->robj;
13460242f74dSAlex Deucher 		track->arrays[i + 0].esize = idx_value >> 8;
13470242f74dSAlex Deucher 		track->arrays[i + 0].esize &= 0x7F;
13480242f74dSAlex Deucher 	}
13490242f74dSAlex Deucher 	return r;
13500242f74dSAlex Deucher }
13510242f74dSAlex Deucher 
1352771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1353771fe6b9SJerome Glisse 			  struct radeon_cs_packet *pkt,
1354068a117cSJerome Glisse 			  const unsigned *auth, unsigned n,
1355771fe6b9SJerome Glisse 			  radeon_packet0_check_t check)
1356771fe6b9SJerome Glisse {
1357771fe6b9SJerome Glisse 	unsigned reg;
1358771fe6b9SJerome Glisse 	unsigned i, j, m;
1359771fe6b9SJerome Glisse 	unsigned idx;
1360771fe6b9SJerome Glisse 	int r;
1361771fe6b9SJerome Glisse 
1362771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1363771fe6b9SJerome Glisse 	reg = pkt->reg;
1364068a117cSJerome Glisse 	/* Check that register fall into register range
1365068a117cSJerome Glisse 	 * determined by the number of entry (n) in the
1366068a117cSJerome Glisse 	 * safe register bitmap.
1367068a117cSJerome Glisse 	 */
1368771fe6b9SJerome Glisse 	if (pkt->one_reg_wr) {
1369771fe6b9SJerome Glisse 		if ((reg >> 7) > n) {
1370771fe6b9SJerome Glisse 			return -EINVAL;
1371771fe6b9SJerome Glisse 		}
1372771fe6b9SJerome Glisse 	} else {
1373771fe6b9SJerome Glisse 		if (((reg + (pkt->count << 2)) >> 7) > n) {
1374771fe6b9SJerome Glisse 			return -EINVAL;
1375771fe6b9SJerome Glisse 		}
1376771fe6b9SJerome Glisse 	}
1377771fe6b9SJerome Glisse 	for (i = 0; i <= pkt->count; i++, idx++) {
1378771fe6b9SJerome Glisse 		j = (reg >> 7);
1379771fe6b9SJerome Glisse 		m = 1 << ((reg >> 2) & 31);
1380771fe6b9SJerome Glisse 		if (auth[j] & m) {
1381771fe6b9SJerome Glisse 			r = check(p, pkt, idx, reg);
1382771fe6b9SJerome Glisse 			if (r) {
1383771fe6b9SJerome Glisse 				return r;
1384771fe6b9SJerome Glisse 			}
1385771fe6b9SJerome Glisse 		}
1386771fe6b9SJerome Glisse 		if (pkt->one_reg_wr) {
1387771fe6b9SJerome Glisse 			if (!(auth[j] & m)) {
1388771fe6b9SJerome Glisse 				break;
1389771fe6b9SJerome Glisse 			}
1390771fe6b9SJerome Glisse 		} else {
1391771fe6b9SJerome Glisse 			reg += 4;
1392771fe6b9SJerome Glisse 		}
1393771fe6b9SJerome Glisse 	}
1394771fe6b9SJerome Glisse 	return 0;
1395771fe6b9SJerome Glisse }
1396771fe6b9SJerome Glisse 
1397771fe6b9SJerome Glisse /**
1398531369e6SDave Airlie  * r100_cs_packet_next_vline() - parse userspace VLINE packet
1399531369e6SDave Airlie  * @parser:		parser structure holding parsing context.
1400531369e6SDave Airlie  *
1401531369e6SDave Airlie  * Userspace sends a special sequence for VLINE waits.
1402531369e6SDave Airlie  * PACKET0 - VLINE_START_END + value
1403531369e6SDave Airlie  * PACKET0 - WAIT_UNTIL +_value
1404531369e6SDave Airlie  * RELOC (P3) - crtc_id in reloc.
1405531369e6SDave Airlie  *
1406531369e6SDave Airlie  * This function parses this and relocates the VLINE START END
1407531369e6SDave Airlie  * and WAIT UNTIL packets to the correct crtc.
1408531369e6SDave Airlie  * It also detects a switched off crtc and nulls out the
1409531369e6SDave Airlie  * wait in that case.
1410531369e6SDave Airlie  */
1411531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1412531369e6SDave Airlie {
1413531369e6SDave Airlie 	struct drm_crtc *crtc;
1414531369e6SDave Airlie 	struct radeon_crtc *radeon_crtc;
1415531369e6SDave Airlie 	struct radeon_cs_packet p3reloc, waitreloc;
1416531369e6SDave Airlie 	int crtc_id;
1417531369e6SDave Airlie 	int r;
1418531369e6SDave Airlie 	uint32_t header, h_idx, reg;
1419513bcb46SDave Airlie 	volatile uint32_t *ib;
1420531369e6SDave Airlie 
1421f2e39221SJerome Glisse 	ib = p->ib.ptr;
1422531369e6SDave Airlie 
1423531369e6SDave Airlie 	/* parse the wait until */
1424c38f34b5SIlija Hadzic 	r = radeon_cs_packet_parse(p, &waitreloc, p->idx);
1425531369e6SDave Airlie 	if (r)
1426531369e6SDave Airlie 		return r;
1427531369e6SDave Airlie 
1428531369e6SDave Airlie 	/* check its a wait until and only 1 count */
1429531369e6SDave Airlie 	if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1430531369e6SDave Airlie 	    waitreloc.count != 0) {
1431531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until segment\n");
1432a3a88a66SPaul Bolle 		return -EINVAL;
1433531369e6SDave Airlie 	}
1434531369e6SDave Airlie 
1435513bcb46SDave Airlie 	if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
1436531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until\n");
1437a3a88a66SPaul Bolle 		return -EINVAL;
1438531369e6SDave Airlie 	}
1439531369e6SDave Airlie 
1440531369e6SDave Airlie 	/* jump over the NOP */
1441c38f34b5SIlija Hadzic 	r = radeon_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
1442531369e6SDave Airlie 	if (r)
1443531369e6SDave Airlie 		return r;
1444531369e6SDave Airlie 
1445531369e6SDave Airlie 	h_idx = p->idx - 2;
144690ebd065SAlex Deucher 	p->idx += waitreloc.count + 2;
144790ebd065SAlex Deucher 	p->idx += p3reloc.count + 2;
1448531369e6SDave Airlie 
1449513bcb46SDave Airlie 	header = radeon_get_ib_value(p, h_idx);
1450513bcb46SDave Airlie 	crtc_id = radeon_get_ib_value(p, h_idx + 5);
14514e872ae2SIlija Hadzic 	reg = R100_CP_PACKET0_GET_REG(header);
1452b957f457SRob Clark 	crtc = drm_crtc_find(p->rdev->ddev, crtc_id);
1453b957f457SRob Clark 	if (!crtc) {
1454531369e6SDave Airlie 		DRM_ERROR("cannot find crtc %d\n", crtc_id);
145510e10d34SVille Syrjälä 		return -ENOENT;
1456531369e6SDave Airlie 	}
1457531369e6SDave Airlie 	radeon_crtc = to_radeon_crtc(crtc);
1458531369e6SDave Airlie 	crtc_id = radeon_crtc->crtc_id;
1459531369e6SDave Airlie 
1460531369e6SDave Airlie 	if (!crtc->enabled) {
1461531369e6SDave Airlie 		/* if the CRTC isn't enabled - we need to nop out the wait until */
1462513bcb46SDave Airlie 		ib[h_idx + 2] = PACKET2(0);
1463513bcb46SDave Airlie 		ib[h_idx + 3] = PACKET2(0);
1464531369e6SDave Airlie 	} else if (crtc_id == 1) {
1465531369e6SDave Airlie 		switch (reg) {
1466531369e6SDave Airlie 		case AVIVO_D1MODE_VLINE_START_END:
146790ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1468531369e6SDave Airlie 			header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1469531369e6SDave Airlie 			break;
1470531369e6SDave Airlie 		case RADEON_CRTC_GUI_TRIG_VLINE:
147190ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1472531369e6SDave Airlie 			header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1473531369e6SDave Airlie 			break;
1474531369e6SDave Airlie 		default:
1475531369e6SDave Airlie 			DRM_ERROR("unknown crtc reloc\n");
1476a3a88a66SPaul Bolle 			return -EINVAL;
1477531369e6SDave Airlie 		}
1478513bcb46SDave Airlie 		ib[h_idx] = header;
1479513bcb46SDave Airlie 		ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
1480531369e6SDave Airlie 	}
1481a3a88a66SPaul Bolle 
1482a3a88a66SPaul Bolle 	return 0;
1483531369e6SDave Airlie }
1484531369e6SDave Airlie 
1485551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt)
1486551ebd83SDave Airlie {
1487551ebd83SDave Airlie 	int vtx_size;
1488551ebd83SDave Airlie 	vtx_size = 2;
1489551ebd83SDave Airlie 	/* ordered according to bits in spec */
1490551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1491551ebd83SDave Airlie 		vtx_size++;
1492551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1493551ebd83SDave Airlie 		vtx_size += 3;
1494551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1495551ebd83SDave Airlie 		vtx_size++;
1496551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1497551ebd83SDave Airlie 		vtx_size++;
1498551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1499551ebd83SDave Airlie 		vtx_size += 3;
1500551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1501551ebd83SDave Airlie 		vtx_size++;
1502551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1503551ebd83SDave Airlie 		vtx_size++;
1504551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1505551ebd83SDave Airlie 		vtx_size += 2;
1506551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1507551ebd83SDave Airlie 		vtx_size += 2;
1508551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1509551ebd83SDave Airlie 		vtx_size++;
1510551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1511551ebd83SDave Airlie 		vtx_size += 2;
1512551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1513551ebd83SDave Airlie 		vtx_size++;
1514551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1515551ebd83SDave Airlie 		vtx_size += 2;
1516551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1517551ebd83SDave Airlie 		vtx_size++;
1518551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1519551ebd83SDave Airlie 		vtx_size++;
1520551ebd83SDave Airlie 	/* blend weight */
1521551ebd83SDave Airlie 	if (vtx_fmt & (0x7 << 15))
1522551ebd83SDave Airlie 		vtx_size += (vtx_fmt >> 15) & 0x7;
1523551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1524551ebd83SDave Airlie 		vtx_size += 3;
1525551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1526551ebd83SDave Airlie 		vtx_size += 2;
1527551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1528551ebd83SDave Airlie 		vtx_size++;
1529551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1530551ebd83SDave Airlie 		vtx_size++;
1531551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1532551ebd83SDave Airlie 		vtx_size++;
1533551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1534551ebd83SDave Airlie 		vtx_size++;
1535551ebd83SDave Airlie 	return vtx_size;
1536551ebd83SDave Airlie }
1537551ebd83SDave Airlie 
1538771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p,
1539551ebd83SDave Airlie 			      struct radeon_cs_packet *pkt,
1540551ebd83SDave Airlie 			      unsigned idx, unsigned reg)
1541771fe6b9SJerome Glisse {
1542771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1543551ebd83SDave Airlie 	struct r100_cs_track *track;
1544771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1545771fe6b9SJerome Glisse 	uint32_t tmp;
1546771fe6b9SJerome Glisse 	int r;
1547551ebd83SDave Airlie 	int i, face;
1548e024e110SDave Airlie 	u32 tile_flags = 0;
1549513bcb46SDave Airlie 	u32 idx_value;
1550771fe6b9SJerome Glisse 
1551f2e39221SJerome Glisse 	ib = p->ib.ptr;
1552551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1553551ebd83SDave Airlie 
1554513bcb46SDave Airlie 	idx_value = radeon_get_ib_value(p, idx);
1555513bcb46SDave Airlie 
1556771fe6b9SJerome Glisse 	switch (reg) {
1557531369e6SDave Airlie 	case RADEON_CRTC_GUI_TRIG_VLINE:
1558531369e6SDave Airlie 		r = r100_cs_packet_parse_vline(p);
1559531369e6SDave Airlie 		if (r) {
1560531369e6SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1561531369e6SDave Airlie 				  idx, reg);
1562c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
1563531369e6SDave Airlie 			return r;
1564531369e6SDave Airlie 		}
1565531369e6SDave Airlie 		break;
1566771fe6b9SJerome Glisse 		/* FIXME: only allow PACKET3 blit? easier to check for out of
1567771fe6b9SJerome Glisse 		 * range access */
1568771fe6b9SJerome Glisse 	case RADEON_DST_PITCH_OFFSET:
1569771fe6b9SJerome Glisse 	case RADEON_SRC_PITCH_OFFSET:
1570551ebd83SDave Airlie 		r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1571551ebd83SDave Airlie 		if (r)
1572551ebd83SDave Airlie 			return r;
1573551ebd83SDave Airlie 		break;
1574551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHOFFSET:
1575012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1576771fe6b9SJerome Glisse 		if (r) {
1577771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1578771fe6b9SJerome Glisse 				  idx, reg);
1579c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
1580771fe6b9SJerome Glisse 			return r;
1581771fe6b9SJerome Glisse 		}
1582551ebd83SDave Airlie 		track->zb.robj = reloc->robj;
1583513bcb46SDave Airlie 		track->zb.offset = idx_value;
158440b4a759SMarek Olšák 		track->zb_dirty = true;
1585df0af440SChristian König 		ib[idx] = idx_value + ((u32)reloc->gpu_offset);
1586771fe6b9SJerome Glisse 		break;
1587771fe6b9SJerome Glisse 	case RADEON_RB3D_COLOROFFSET:
1588012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1589551ebd83SDave Airlie 		if (r) {
1590551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1591551ebd83SDave Airlie 				  idx, reg);
1592c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
1593551ebd83SDave Airlie 			return r;
1594551ebd83SDave Airlie 		}
1595551ebd83SDave Airlie 		track->cb[0].robj = reloc->robj;
1596513bcb46SDave Airlie 		track->cb[0].offset = idx_value;
159740b4a759SMarek Olšák 		track->cb_dirty = true;
1598df0af440SChristian König 		ib[idx] = idx_value + ((u32)reloc->gpu_offset);
1599551ebd83SDave Airlie 		break;
1600771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_0:
1601771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_1:
1602771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_2:
1603551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1604012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1605771fe6b9SJerome Glisse 		if (r) {
1606771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1607771fe6b9SJerome Glisse 				  idx, reg);
1608c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
1609771fe6b9SJerome Glisse 			return r;
1610771fe6b9SJerome Glisse 		}
1611f2746f83SAlex Deucher 		if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1612df0af440SChristian König 			if (reloc->tiling_flags & RADEON_TILING_MACRO)
1613f2746f83SAlex Deucher 				tile_flags |= RADEON_TXO_MACRO_TILE;
1614df0af440SChristian König 			if (reloc->tiling_flags & RADEON_TILING_MICRO)
1615f2746f83SAlex Deucher 				tile_flags |= RADEON_TXO_MICRO_TILE_X2;
1616f2746f83SAlex Deucher 
1617f2746f83SAlex Deucher 			tmp = idx_value & ~(0x7 << 2);
1618f2746f83SAlex Deucher 			tmp |= tile_flags;
1619df0af440SChristian König 			ib[idx] = tmp + ((u32)reloc->gpu_offset);
1620f2746f83SAlex Deucher 		} else
1621df0af440SChristian König 			ib[idx] = idx_value + ((u32)reloc->gpu_offset);
1622551ebd83SDave Airlie 		track->textures[i].robj = reloc->robj;
162340b4a759SMarek Olšák 		track->tex_dirty = true;
1624771fe6b9SJerome Glisse 		break;
1625551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_0:
1626551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_1:
1627551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_2:
1628551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_3:
1629551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_4:
1630551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1631012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1632551ebd83SDave Airlie 		if (r) {
1633551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1634551ebd83SDave Airlie 				  idx, reg);
1635c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
1636551ebd83SDave Airlie 			return r;
1637551ebd83SDave Airlie 		}
1638513bcb46SDave Airlie 		track->textures[0].cube_info[i].offset = idx_value;
1639df0af440SChristian König 		ib[idx] = idx_value + ((u32)reloc->gpu_offset);
1640551ebd83SDave Airlie 		track->textures[0].cube_info[i].robj = reloc->robj;
164140b4a759SMarek Olšák 		track->tex_dirty = true;
1642551ebd83SDave Airlie 		break;
1643551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_0:
1644551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_1:
1645551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_2:
1646551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_3:
1647551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_4:
1648551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1649012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1650551ebd83SDave Airlie 		if (r) {
1651551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1652551ebd83SDave Airlie 				  idx, reg);
1653c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
1654551ebd83SDave Airlie 			return r;
1655551ebd83SDave Airlie 		}
1656513bcb46SDave Airlie 		track->textures[1].cube_info[i].offset = idx_value;
1657df0af440SChristian König 		ib[idx] = idx_value + ((u32)reloc->gpu_offset);
1658551ebd83SDave Airlie 		track->textures[1].cube_info[i].robj = reloc->robj;
165940b4a759SMarek Olšák 		track->tex_dirty = true;
1660551ebd83SDave Airlie 		break;
1661551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_0:
1662551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_1:
1663551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_2:
1664551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_3:
1665551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_4:
1666551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1667012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1668551ebd83SDave Airlie 		if (r) {
1669551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1670551ebd83SDave Airlie 				  idx, reg);
1671c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
1672551ebd83SDave Airlie 			return r;
1673551ebd83SDave Airlie 		}
1674513bcb46SDave Airlie 		track->textures[2].cube_info[i].offset = idx_value;
1675df0af440SChristian König 		ib[idx] = idx_value + ((u32)reloc->gpu_offset);
1676551ebd83SDave Airlie 		track->textures[2].cube_info[i].robj = reloc->robj;
167740b4a759SMarek Olšák 		track->tex_dirty = true;
1678551ebd83SDave Airlie 		break;
1679551ebd83SDave Airlie 	case RADEON_RE_WIDTH_HEIGHT:
1680513bcb46SDave Airlie 		track->maxy = ((idx_value >> 16) & 0x7FF);
168140b4a759SMarek Olšák 		track->cb_dirty = true;
168240b4a759SMarek Olšák 		track->zb_dirty = true;
1683551ebd83SDave Airlie 		break;
1684e024e110SDave Airlie 	case RADEON_RB3D_COLORPITCH:
1685012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1686e024e110SDave Airlie 		if (r) {
1687e024e110SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1688e024e110SDave Airlie 				  idx, reg);
1689c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
1690e024e110SDave Airlie 			return r;
1691e024e110SDave Airlie 		}
1692c9068eb2SAlex Deucher 		if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1693df0af440SChristian König 			if (reloc->tiling_flags & RADEON_TILING_MACRO)
1694e024e110SDave Airlie 				tile_flags |= RADEON_COLOR_TILE_ENABLE;
1695df0af440SChristian König 			if (reloc->tiling_flags & RADEON_TILING_MICRO)
1696e024e110SDave Airlie 				tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
1697e024e110SDave Airlie 
1698513bcb46SDave Airlie 			tmp = idx_value & ~(0x7 << 16);
1699e024e110SDave Airlie 			tmp |= tile_flags;
1700e024e110SDave Airlie 			ib[idx] = tmp;
1701c9068eb2SAlex Deucher 		} else
1702c9068eb2SAlex Deucher 			ib[idx] = idx_value;
1703551ebd83SDave Airlie 
1704513bcb46SDave Airlie 		track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
170540b4a759SMarek Olšák 		track->cb_dirty = true;
1706551ebd83SDave Airlie 		break;
1707551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHPITCH:
1708513bcb46SDave Airlie 		track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
170940b4a759SMarek Olšák 		track->zb_dirty = true;
1710551ebd83SDave Airlie 		break;
1711551ebd83SDave Airlie 	case RADEON_RB3D_CNTL:
1712513bcb46SDave Airlie 		switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
1713551ebd83SDave Airlie 		case 7:
1714551ebd83SDave Airlie 		case 8:
1715551ebd83SDave Airlie 		case 9:
1716551ebd83SDave Airlie 		case 11:
1717551ebd83SDave Airlie 		case 12:
1718551ebd83SDave Airlie 			track->cb[0].cpp = 1;
1719551ebd83SDave Airlie 			break;
1720551ebd83SDave Airlie 		case 3:
1721551ebd83SDave Airlie 		case 4:
1722551ebd83SDave Airlie 		case 15:
1723551ebd83SDave Airlie 			track->cb[0].cpp = 2;
1724551ebd83SDave Airlie 			break;
1725551ebd83SDave Airlie 		case 6:
1726551ebd83SDave Airlie 			track->cb[0].cpp = 4;
1727551ebd83SDave Airlie 			break;
1728551ebd83SDave Airlie 		default:
1729551ebd83SDave Airlie 			DRM_ERROR("Invalid color buffer format (%d) !\n",
1730513bcb46SDave Airlie 				  ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
1731551ebd83SDave Airlie 			return -EINVAL;
1732551ebd83SDave Airlie 		}
1733513bcb46SDave Airlie 		track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
173440b4a759SMarek Olšák 		track->cb_dirty = true;
173540b4a759SMarek Olšák 		track->zb_dirty = true;
1736551ebd83SDave Airlie 		break;
1737551ebd83SDave Airlie 	case RADEON_RB3D_ZSTENCILCNTL:
1738513bcb46SDave Airlie 		switch (idx_value & 0xf) {
1739551ebd83SDave Airlie 		case 0:
1740551ebd83SDave Airlie 			track->zb.cpp = 2;
1741551ebd83SDave Airlie 			break;
1742551ebd83SDave Airlie 		case 2:
1743551ebd83SDave Airlie 		case 3:
1744551ebd83SDave Airlie 		case 4:
1745551ebd83SDave Airlie 		case 5:
1746551ebd83SDave Airlie 		case 9:
1747551ebd83SDave Airlie 		case 11:
1748551ebd83SDave Airlie 			track->zb.cpp = 4;
1749551ebd83SDave Airlie 			break;
1750551ebd83SDave Airlie 		default:
1751551ebd83SDave Airlie 			break;
1752551ebd83SDave Airlie 		}
175340b4a759SMarek Olšák 		track->zb_dirty = true;
1754e024e110SDave Airlie 		break;
175517782d99SDave Airlie 	case RADEON_RB3D_ZPASS_ADDR:
1756012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
175717782d99SDave Airlie 		if (r) {
175817782d99SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
175917782d99SDave Airlie 				  idx, reg);
1760c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
176117782d99SDave Airlie 			return r;
176217782d99SDave Airlie 		}
1763df0af440SChristian König 		ib[idx] = idx_value + ((u32)reloc->gpu_offset);
176417782d99SDave Airlie 		break;
1765551ebd83SDave Airlie 	case RADEON_PP_CNTL:
1766551ebd83SDave Airlie 		{
1767513bcb46SDave Airlie 			uint32_t temp = idx_value >> 4;
1768551ebd83SDave Airlie 			for (i = 0; i < track->num_texture; i++)
1769551ebd83SDave Airlie 				track->textures[i].enabled = !!(temp & (1 << i));
177040b4a759SMarek Olšák 			track->tex_dirty = true;
1771551ebd83SDave Airlie 		}
1772551ebd83SDave Airlie 		break;
1773551ebd83SDave Airlie 	case RADEON_SE_VF_CNTL:
1774513bcb46SDave Airlie 		track->vap_vf_cntl = idx_value;
1775551ebd83SDave Airlie 		break;
1776551ebd83SDave Airlie 	case RADEON_SE_VTX_FMT:
1777513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(idx_value);
1778551ebd83SDave Airlie 		break;
1779551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_0:
1780551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_1:
1781551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_2:
1782551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
1783513bcb46SDave Airlie 		track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1784513bcb46SDave Airlie 		track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
178540b4a759SMarek Olšák 		track->tex_dirty = true;
1786551ebd83SDave Airlie 		break;
1787551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_0:
1788551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_1:
1789551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_2:
1790551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
1791513bcb46SDave Airlie 		track->textures[i].pitch = idx_value + 32;
179240b4a759SMarek Olšák 		track->tex_dirty = true;
1793551ebd83SDave Airlie 		break;
1794551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_0:
1795551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_1:
1796551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_2:
1797551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFILTER_0) / 24;
1798513bcb46SDave Airlie 		track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
1799551ebd83SDave Airlie 						 >> RADEON_MAX_MIP_LEVEL_SHIFT);
1800513bcb46SDave Airlie 		tmp = (idx_value >> 23) & 0x7;
1801551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1802551ebd83SDave Airlie 			track->textures[i].roundup_w = false;
1803513bcb46SDave Airlie 		tmp = (idx_value >> 27) & 0x7;
1804551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1805551ebd83SDave Airlie 			track->textures[i].roundup_h = false;
180640b4a759SMarek Olšák 		track->tex_dirty = true;
1807551ebd83SDave Airlie 		break;
1808551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_0:
1809551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_1:
1810551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_2:
1811551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFORMAT_0) / 24;
1812513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
1813551ebd83SDave Airlie 			track->textures[i].use_pitch = 1;
1814551ebd83SDave Airlie 		} else {
1815551ebd83SDave Airlie 			track->textures[i].use_pitch = 0;
1816513bcb46SDave Airlie 			track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1817513bcb46SDave Airlie 			track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
1818551ebd83SDave Airlie 		}
1819513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
1820551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 2;
1821513bcb46SDave Airlie 		switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
1822551ebd83SDave Airlie 		case RADEON_TXFORMAT_I8:
1823551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB332:
1824551ebd83SDave Airlie 		case RADEON_TXFORMAT_Y8:
1825551ebd83SDave Airlie 			track->textures[i].cpp = 1;
1826f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1827551ebd83SDave Airlie 			break;
1828551ebd83SDave Airlie 		case RADEON_TXFORMAT_AI88:
1829551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB1555:
1830551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB565:
1831551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB4444:
1832551ebd83SDave Airlie 		case RADEON_TXFORMAT_VYUY422:
1833551ebd83SDave Airlie 		case RADEON_TXFORMAT_YVYU422:
1834551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW16:
1835551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDV655:
1836551ebd83SDave Airlie 		case RADEON_TXFORMAT_DUDV88:
1837551ebd83SDave Airlie 			track->textures[i].cpp = 2;
1838f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1839551ebd83SDave Airlie 			break;
1840551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB8888:
1841551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGBA8888:
1842551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW32:
1843551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDUV8888:
1844551ebd83SDave Airlie 			track->textures[i].cpp = 4;
1845f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1846551ebd83SDave Airlie 			break;
1847d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT1:
1848d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1849d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1850d785d78bSDave Airlie 			break;
1851d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT23:
1852d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT45:
1853d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1854d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1855d785d78bSDave Airlie 			break;
1856551ebd83SDave Airlie 		}
1857513bcb46SDave Airlie 		track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1858513bcb46SDave Airlie 		track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
185940b4a759SMarek Olšák 		track->tex_dirty = true;
1860551ebd83SDave Airlie 		break;
1861551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_0:
1862551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_1:
1863551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_2:
1864513bcb46SDave Airlie 		tmp = idx_value;
1865551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1866551ebd83SDave Airlie 		for (face = 0; face < 4; face++) {
1867551ebd83SDave Airlie 			track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1868551ebd83SDave Airlie 			track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1869551ebd83SDave Airlie 		}
187040b4a759SMarek Olšák 		track->tex_dirty = true;
1871551ebd83SDave Airlie 		break;
1872771fe6b9SJerome Glisse 	default:
1873551ebd83SDave Airlie 		printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1874551ebd83SDave Airlie 		       reg, idx);
1875551ebd83SDave Airlie 		return -EINVAL;
1876771fe6b9SJerome Glisse 	}
1877771fe6b9SJerome Glisse 	return 0;
1878771fe6b9SJerome Glisse }
1879771fe6b9SJerome Glisse 
1880068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1881068a117cSJerome Glisse 					 struct radeon_cs_packet *pkt,
18824c788679SJerome Glisse 					 struct radeon_bo *robj)
1883068a117cSJerome Glisse {
1884068a117cSJerome Glisse 	unsigned idx;
1885513bcb46SDave Airlie 	u32 value;
1886068a117cSJerome Glisse 	idx = pkt->idx + 1;
1887513bcb46SDave Airlie 	value = radeon_get_ib_value(p, idx + 2);
18884c788679SJerome Glisse 	if ((value + 1) > radeon_bo_size(robj)) {
1889068a117cSJerome Glisse 		DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1890068a117cSJerome Glisse 			  "(need %u have %lu) !\n",
1891513bcb46SDave Airlie 			  value + 1,
18924c788679SJerome Glisse 			  radeon_bo_size(robj));
1893068a117cSJerome Glisse 		return -EINVAL;
1894068a117cSJerome Glisse 	}
1895068a117cSJerome Glisse 	return 0;
1896068a117cSJerome Glisse }
1897068a117cSJerome Glisse 
1898771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p,
1899771fe6b9SJerome Glisse 			      struct radeon_cs_packet *pkt)
1900771fe6b9SJerome Glisse {
1901771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1902551ebd83SDave Airlie 	struct r100_cs_track *track;
1903771fe6b9SJerome Glisse 	unsigned idx;
1904771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1905771fe6b9SJerome Glisse 	int r;
1906771fe6b9SJerome Glisse 
1907f2e39221SJerome Glisse 	ib = p->ib.ptr;
1908771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1909551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1910771fe6b9SJerome Glisse 	switch (pkt->opcode) {
1911771fe6b9SJerome Glisse 	case PACKET3_3D_LOAD_VBPNTR:
1912513bcb46SDave Airlie 		r = r100_packet3_load_vbpntr(p, pkt, idx);
1913513bcb46SDave Airlie 		if (r)
1914771fe6b9SJerome Glisse 			return r;
1915771fe6b9SJerome Glisse 		break;
1916771fe6b9SJerome Glisse 	case PACKET3_INDX_BUFFER:
1917012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1918771fe6b9SJerome Glisse 		if (r) {
1919771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1920c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
1921771fe6b9SJerome Glisse 			return r;
1922771fe6b9SJerome Glisse 		}
1923df0af440SChristian König 		ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->gpu_offset);
1924068a117cSJerome Glisse 		r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1925068a117cSJerome Glisse 		if (r) {
1926068a117cSJerome Glisse 			return r;
1927068a117cSJerome Glisse 		}
1928771fe6b9SJerome Glisse 		break;
1929771fe6b9SJerome Glisse 	case 0x23:
1930771fe6b9SJerome Glisse 		/* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
1931012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1932771fe6b9SJerome Glisse 		if (r) {
1933771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1934c3ad63afSIlija Hadzic 			radeon_cs_dump_packet(p, pkt);
1935771fe6b9SJerome Glisse 			return r;
1936771fe6b9SJerome Glisse 		}
1937df0af440SChristian König 		ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->gpu_offset);
1938551ebd83SDave Airlie 		track->num_arrays = 1;
1939513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
1940551ebd83SDave Airlie 
1941551ebd83SDave Airlie 		track->arrays[0].robj = reloc->robj;
1942551ebd83SDave Airlie 		track->arrays[0].esize = track->vtx_size;
1943551ebd83SDave Airlie 
1944513bcb46SDave Airlie 		track->max_indx = radeon_get_ib_value(p, idx+1);
1945551ebd83SDave Airlie 
1946513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
1947551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1948551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1949551ebd83SDave Airlie 		if (r)
1950551ebd83SDave Airlie 			return r;
1951771fe6b9SJerome Glisse 		break;
1952771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD:
1953513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
1954551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1955551ebd83SDave Airlie 			return -EINVAL;
1956551ebd83SDave Airlie 		}
1957cf57fc7aSAlex Deucher 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
1958513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1959551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1960551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1961551ebd83SDave Airlie 		if (r)
1962551ebd83SDave Airlie 			return r;
1963551ebd83SDave Airlie 		break;
1964771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1965771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD_2:
1966513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
1967551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1968551ebd83SDave Airlie 			return -EINVAL;
1969551ebd83SDave Airlie 		}
1970513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1971551ebd83SDave Airlie 		track->immd_dwords = pkt->count;
1972551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1973551ebd83SDave Airlie 		if (r)
1974551ebd83SDave Airlie 			return r;
1975551ebd83SDave Airlie 		break;
1976771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1977771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF_2:
1978513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1979551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1980551ebd83SDave Airlie 		if (r)
1981551ebd83SDave Airlie 			return r;
1982551ebd83SDave Airlie 		break;
1983771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
1984771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX_2:
1985513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1986551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1987551ebd83SDave Airlie 		if (r)
1988551ebd83SDave Airlie 			return r;
1989551ebd83SDave Airlie 		break;
1990771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
1991771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF:
1992513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1993551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1994551ebd83SDave Airlie 		if (r)
1995551ebd83SDave Airlie 			return r;
1996551ebd83SDave Airlie 		break;
1997771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
1998771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX:
1999513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
2000551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
2001551ebd83SDave Airlie 		if (r)
2002551ebd83SDave Airlie 			return r;
2003551ebd83SDave Airlie 		break;
2004771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
2005ab9e1f59SDave Airlie 	case PACKET3_3D_CLEAR_HIZ:
2006ab9e1f59SDave Airlie 	case PACKET3_3D_CLEAR_ZMASK:
2007ab9e1f59SDave Airlie 		if (p->rdev->hyperz_filp != p->filp)
2008ab9e1f59SDave Airlie 			return -EINVAL;
2009ab9e1f59SDave Airlie 		break;
2010771fe6b9SJerome Glisse 	case PACKET3_NOP:
2011771fe6b9SJerome Glisse 		break;
2012771fe6b9SJerome Glisse 	default:
2013771fe6b9SJerome Glisse 		DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
2014771fe6b9SJerome Glisse 		return -EINVAL;
2015771fe6b9SJerome Glisse 	}
2016771fe6b9SJerome Glisse 	return 0;
2017771fe6b9SJerome Glisse }
2018771fe6b9SJerome Glisse 
2019771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p)
2020771fe6b9SJerome Glisse {
2021771fe6b9SJerome Glisse 	struct radeon_cs_packet pkt;
20229f022ddfSJerome Glisse 	struct r100_cs_track *track;
2023771fe6b9SJerome Glisse 	int r;
2024771fe6b9SJerome Glisse 
20259f022ddfSJerome Glisse 	track = kzalloc(sizeof(*track), GFP_KERNEL);
2026ce067913SDan Carpenter 	if (!track)
2027ce067913SDan Carpenter 		return -ENOMEM;
20289f022ddfSJerome Glisse 	r100_cs_track_clear(p->rdev, track);
20299f022ddfSJerome Glisse 	p->track = track;
2030771fe6b9SJerome Glisse 	do {
2031c38f34b5SIlija Hadzic 		r = radeon_cs_packet_parse(p, &pkt, p->idx);
2032771fe6b9SJerome Glisse 		if (r) {
2033771fe6b9SJerome Glisse 			return r;
2034771fe6b9SJerome Glisse 		}
2035771fe6b9SJerome Glisse 		p->idx += pkt.count + 2;
2036771fe6b9SJerome Glisse 		switch (pkt.type) {
20374e872ae2SIlija Hadzic 		case RADEON_PACKET_TYPE0:
2038551ebd83SDave Airlie 			if (p->rdev->family >= CHIP_R200)
2039551ebd83SDave Airlie 				r = r100_cs_parse_packet0(p, &pkt,
2040551ebd83SDave Airlie 					p->rdev->config.r100.reg_safe_bm,
2041551ebd83SDave Airlie 					p->rdev->config.r100.reg_safe_bm_size,
2042551ebd83SDave Airlie 					&r200_packet0_check);
2043551ebd83SDave Airlie 			else
2044551ebd83SDave Airlie 				r = r100_cs_parse_packet0(p, &pkt,
2045551ebd83SDave Airlie 					p->rdev->config.r100.reg_safe_bm,
2046551ebd83SDave Airlie 					p->rdev->config.r100.reg_safe_bm_size,
2047551ebd83SDave Airlie 					&r100_packet0_check);
2048771fe6b9SJerome Glisse 			break;
20494e872ae2SIlija Hadzic 		case RADEON_PACKET_TYPE2:
2050771fe6b9SJerome Glisse 			break;
20514e872ae2SIlija Hadzic 		case RADEON_PACKET_TYPE3:
2052771fe6b9SJerome Glisse 			r = r100_packet3_check(p, &pkt);
2053771fe6b9SJerome Glisse 			break;
2054771fe6b9SJerome Glisse 		default:
2055771fe6b9SJerome Glisse 			DRM_ERROR("Unknown packet type %d !\n",
2056771fe6b9SJerome Glisse 				  pkt.type);
2057771fe6b9SJerome Glisse 			return -EINVAL;
2058771fe6b9SJerome Glisse 		}
205966b3543eSIlija Hadzic 		if (r)
2060771fe6b9SJerome Glisse 			return r;
2061771fe6b9SJerome Glisse 	} while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
2062771fe6b9SJerome Glisse 	return 0;
2063771fe6b9SJerome Glisse }
2064771fe6b9SJerome Glisse 
20650242f74dSAlex Deucher static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
20660242f74dSAlex Deucher {
20670242f74dSAlex Deucher 	DRM_ERROR("pitch                      %d\n", t->pitch);
20680242f74dSAlex Deucher 	DRM_ERROR("use_pitch                  %d\n", t->use_pitch);
20690242f74dSAlex Deucher 	DRM_ERROR("width                      %d\n", t->width);
20700242f74dSAlex Deucher 	DRM_ERROR("width_11                   %d\n", t->width_11);
20710242f74dSAlex Deucher 	DRM_ERROR("height                     %d\n", t->height);
20720242f74dSAlex Deucher 	DRM_ERROR("height_11                  %d\n", t->height_11);
20730242f74dSAlex Deucher 	DRM_ERROR("num levels                 %d\n", t->num_levels);
20740242f74dSAlex Deucher 	DRM_ERROR("depth                      %d\n", t->txdepth);
20750242f74dSAlex Deucher 	DRM_ERROR("bpp                        %d\n", t->cpp);
20760242f74dSAlex Deucher 	DRM_ERROR("coordinate type            %d\n", t->tex_coord_type);
20770242f74dSAlex Deucher 	DRM_ERROR("width round to power of 2  %d\n", t->roundup_w);
20780242f74dSAlex Deucher 	DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
20790242f74dSAlex Deucher 	DRM_ERROR("compress format            %d\n", t->compress_format);
20800242f74dSAlex Deucher }
20810242f74dSAlex Deucher 
20820242f74dSAlex Deucher static int r100_track_compress_size(int compress_format, int w, int h)
20830242f74dSAlex Deucher {
20840242f74dSAlex Deucher 	int block_width, block_height, block_bytes;
20850242f74dSAlex Deucher 	int wblocks, hblocks;
20860242f74dSAlex Deucher 	int min_wblocks;
20870242f74dSAlex Deucher 	int sz;
20880242f74dSAlex Deucher 
20890242f74dSAlex Deucher 	block_width = 4;
20900242f74dSAlex Deucher 	block_height = 4;
20910242f74dSAlex Deucher 
20920242f74dSAlex Deucher 	switch (compress_format) {
20930242f74dSAlex Deucher 	case R100_TRACK_COMP_DXT1:
20940242f74dSAlex Deucher 		block_bytes = 8;
20950242f74dSAlex Deucher 		min_wblocks = 4;
20960242f74dSAlex Deucher 		break;
20970242f74dSAlex Deucher 	default:
20980242f74dSAlex Deucher 	case R100_TRACK_COMP_DXT35:
20990242f74dSAlex Deucher 		block_bytes = 16;
21000242f74dSAlex Deucher 		min_wblocks = 2;
21010242f74dSAlex Deucher 		break;
21020242f74dSAlex Deucher 	}
21030242f74dSAlex Deucher 
21040242f74dSAlex Deucher 	hblocks = (h + block_height - 1) / block_height;
21050242f74dSAlex Deucher 	wblocks = (w + block_width - 1) / block_width;
21060242f74dSAlex Deucher 	if (wblocks < min_wblocks)
21070242f74dSAlex Deucher 		wblocks = min_wblocks;
21080242f74dSAlex Deucher 	sz = wblocks * hblocks * block_bytes;
21090242f74dSAlex Deucher 	return sz;
21100242f74dSAlex Deucher }
21110242f74dSAlex Deucher 
21120242f74dSAlex Deucher static int r100_cs_track_cube(struct radeon_device *rdev,
21130242f74dSAlex Deucher 			      struct r100_cs_track *track, unsigned idx)
21140242f74dSAlex Deucher {
21150242f74dSAlex Deucher 	unsigned face, w, h;
21160242f74dSAlex Deucher 	struct radeon_bo *cube_robj;
21170242f74dSAlex Deucher 	unsigned long size;
21180242f74dSAlex Deucher 	unsigned compress_format = track->textures[idx].compress_format;
21190242f74dSAlex Deucher 
21200242f74dSAlex Deucher 	for (face = 0; face < 5; face++) {
21210242f74dSAlex Deucher 		cube_robj = track->textures[idx].cube_info[face].robj;
21220242f74dSAlex Deucher 		w = track->textures[idx].cube_info[face].width;
21230242f74dSAlex Deucher 		h = track->textures[idx].cube_info[face].height;
21240242f74dSAlex Deucher 
21250242f74dSAlex Deucher 		if (compress_format) {
21260242f74dSAlex Deucher 			size = r100_track_compress_size(compress_format, w, h);
21270242f74dSAlex Deucher 		} else
21280242f74dSAlex Deucher 			size = w * h;
21290242f74dSAlex Deucher 		size *= track->textures[idx].cpp;
21300242f74dSAlex Deucher 
21310242f74dSAlex Deucher 		size += track->textures[idx].cube_info[face].offset;
21320242f74dSAlex Deucher 
21330242f74dSAlex Deucher 		if (size > radeon_bo_size(cube_robj)) {
21340242f74dSAlex Deucher 			DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
21350242f74dSAlex Deucher 				  size, radeon_bo_size(cube_robj));
21360242f74dSAlex Deucher 			r100_cs_track_texture_print(&track->textures[idx]);
21370242f74dSAlex Deucher 			return -1;
21380242f74dSAlex Deucher 		}
21390242f74dSAlex Deucher 	}
21400242f74dSAlex Deucher 	return 0;
21410242f74dSAlex Deucher }
21420242f74dSAlex Deucher 
21430242f74dSAlex Deucher static int r100_cs_track_texture_check(struct radeon_device *rdev,
21440242f74dSAlex Deucher 				       struct r100_cs_track *track)
21450242f74dSAlex Deucher {
21460242f74dSAlex Deucher 	struct radeon_bo *robj;
21470242f74dSAlex Deucher 	unsigned long size;
21480242f74dSAlex Deucher 	unsigned u, i, w, h, d;
21490242f74dSAlex Deucher 	int ret;
21500242f74dSAlex Deucher 
21510242f74dSAlex Deucher 	for (u = 0; u < track->num_texture; u++) {
21520242f74dSAlex Deucher 		if (!track->textures[u].enabled)
21530242f74dSAlex Deucher 			continue;
21540242f74dSAlex Deucher 		if (track->textures[u].lookup_disable)
21550242f74dSAlex Deucher 			continue;
21560242f74dSAlex Deucher 		robj = track->textures[u].robj;
21570242f74dSAlex Deucher 		if (robj == NULL) {
21580242f74dSAlex Deucher 			DRM_ERROR("No texture bound to unit %u\n", u);
21590242f74dSAlex Deucher 			return -EINVAL;
21600242f74dSAlex Deucher 		}
21610242f74dSAlex Deucher 		size = 0;
21620242f74dSAlex Deucher 		for (i = 0; i <= track->textures[u].num_levels; i++) {
21630242f74dSAlex Deucher 			if (track->textures[u].use_pitch) {
21640242f74dSAlex Deucher 				if (rdev->family < CHIP_R300)
21650242f74dSAlex Deucher 					w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
21660242f74dSAlex Deucher 				else
21670242f74dSAlex Deucher 					w = track->textures[u].pitch / (1 << i);
21680242f74dSAlex Deucher 			} else {
21690242f74dSAlex Deucher 				w = track->textures[u].width;
21700242f74dSAlex Deucher 				if (rdev->family >= CHIP_RV515)
21710242f74dSAlex Deucher 					w |= track->textures[u].width_11;
21720242f74dSAlex Deucher 				w = w / (1 << i);
21730242f74dSAlex Deucher 				if (track->textures[u].roundup_w)
21740242f74dSAlex Deucher 					w = roundup_pow_of_two(w);
21750242f74dSAlex Deucher 			}
21760242f74dSAlex Deucher 			h = track->textures[u].height;
21770242f74dSAlex Deucher 			if (rdev->family >= CHIP_RV515)
21780242f74dSAlex Deucher 				h |= track->textures[u].height_11;
21790242f74dSAlex Deucher 			h = h / (1 << i);
21800242f74dSAlex Deucher 			if (track->textures[u].roundup_h)
21810242f74dSAlex Deucher 				h = roundup_pow_of_two(h);
21820242f74dSAlex Deucher 			if (track->textures[u].tex_coord_type == 1) {
21830242f74dSAlex Deucher 				d = (1 << track->textures[u].txdepth) / (1 << i);
21840242f74dSAlex Deucher 				if (!d)
21850242f74dSAlex Deucher 					d = 1;
21860242f74dSAlex Deucher 			} else {
21870242f74dSAlex Deucher 				d = 1;
21880242f74dSAlex Deucher 			}
21890242f74dSAlex Deucher 			if (track->textures[u].compress_format) {
21900242f74dSAlex Deucher 
21910242f74dSAlex Deucher 				size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
21920242f74dSAlex Deucher 				/* compressed textures are block based */
21930242f74dSAlex Deucher 			} else
21940242f74dSAlex Deucher 				size += w * h * d;
21950242f74dSAlex Deucher 		}
21960242f74dSAlex Deucher 		size *= track->textures[u].cpp;
21970242f74dSAlex Deucher 
21980242f74dSAlex Deucher 		switch (track->textures[u].tex_coord_type) {
21990242f74dSAlex Deucher 		case 0:
22000242f74dSAlex Deucher 		case 1:
22010242f74dSAlex Deucher 			break;
22020242f74dSAlex Deucher 		case 2:
22030242f74dSAlex Deucher 			if (track->separate_cube) {
22040242f74dSAlex Deucher 				ret = r100_cs_track_cube(rdev, track, u);
22050242f74dSAlex Deucher 				if (ret)
22060242f74dSAlex Deucher 					return ret;
22070242f74dSAlex Deucher 			} else
22080242f74dSAlex Deucher 				size *= 6;
22090242f74dSAlex Deucher 			break;
22100242f74dSAlex Deucher 		default:
22110242f74dSAlex Deucher 			DRM_ERROR("Invalid texture coordinate type %u for unit "
22120242f74dSAlex Deucher 				  "%u\n", track->textures[u].tex_coord_type, u);
22130242f74dSAlex Deucher 			return -EINVAL;
22140242f74dSAlex Deucher 		}
22150242f74dSAlex Deucher 		if (size > radeon_bo_size(robj)) {
22160242f74dSAlex Deucher 			DRM_ERROR("Texture of unit %u needs %lu bytes but is "
22170242f74dSAlex Deucher 				  "%lu\n", u, size, radeon_bo_size(robj));
22180242f74dSAlex Deucher 			r100_cs_track_texture_print(&track->textures[u]);
22190242f74dSAlex Deucher 			return -EINVAL;
22200242f74dSAlex Deucher 		}
22210242f74dSAlex Deucher 	}
22220242f74dSAlex Deucher 	return 0;
22230242f74dSAlex Deucher }
22240242f74dSAlex Deucher 
22250242f74dSAlex Deucher int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
22260242f74dSAlex Deucher {
22270242f74dSAlex Deucher 	unsigned i;
22280242f74dSAlex Deucher 	unsigned long size;
22290242f74dSAlex Deucher 	unsigned prim_walk;
22300242f74dSAlex Deucher 	unsigned nverts;
22310242f74dSAlex Deucher 	unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
22320242f74dSAlex Deucher 
22330242f74dSAlex Deucher 	if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
22340242f74dSAlex Deucher 	    !track->blend_read_enable)
22350242f74dSAlex Deucher 		num_cb = 0;
22360242f74dSAlex Deucher 
22370242f74dSAlex Deucher 	for (i = 0; i < num_cb; i++) {
22380242f74dSAlex Deucher 		if (track->cb[i].robj == NULL) {
22390242f74dSAlex Deucher 			DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
22400242f74dSAlex Deucher 			return -EINVAL;
22410242f74dSAlex Deucher 		}
22420242f74dSAlex Deucher 		size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
22430242f74dSAlex Deucher 		size += track->cb[i].offset;
22440242f74dSAlex Deucher 		if (size > radeon_bo_size(track->cb[i].robj)) {
22450242f74dSAlex Deucher 			DRM_ERROR("[drm] Buffer too small for color buffer %d "
22460242f74dSAlex Deucher 				  "(need %lu have %lu) !\n", i, size,
22470242f74dSAlex Deucher 				  radeon_bo_size(track->cb[i].robj));
22480242f74dSAlex Deucher 			DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
22490242f74dSAlex Deucher 				  i, track->cb[i].pitch, track->cb[i].cpp,
22500242f74dSAlex Deucher 				  track->cb[i].offset, track->maxy);
22510242f74dSAlex Deucher 			return -EINVAL;
22520242f74dSAlex Deucher 		}
22530242f74dSAlex Deucher 	}
22540242f74dSAlex Deucher 	track->cb_dirty = false;
22550242f74dSAlex Deucher 
22560242f74dSAlex Deucher 	if (track->zb_dirty && track->z_enabled) {
22570242f74dSAlex Deucher 		if (track->zb.robj == NULL) {
22580242f74dSAlex Deucher 			DRM_ERROR("[drm] No buffer for z buffer !\n");
22590242f74dSAlex Deucher 			return -EINVAL;
22600242f74dSAlex Deucher 		}
22610242f74dSAlex Deucher 		size = track->zb.pitch * track->zb.cpp * track->maxy;
22620242f74dSAlex Deucher 		size += track->zb.offset;
22630242f74dSAlex Deucher 		if (size > radeon_bo_size(track->zb.robj)) {
22640242f74dSAlex Deucher 			DRM_ERROR("[drm] Buffer too small for z buffer "
22650242f74dSAlex Deucher 				  "(need %lu have %lu) !\n", size,
22660242f74dSAlex Deucher 				  radeon_bo_size(track->zb.robj));
22670242f74dSAlex Deucher 			DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
22680242f74dSAlex Deucher 				  track->zb.pitch, track->zb.cpp,
22690242f74dSAlex Deucher 				  track->zb.offset, track->maxy);
22700242f74dSAlex Deucher 			return -EINVAL;
22710242f74dSAlex Deucher 		}
22720242f74dSAlex Deucher 	}
22730242f74dSAlex Deucher 	track->zb_dirty = false;
22740242f74dSAlex Deucher 
22750242f74dSAlex Deucher 	if (track->aa_dirty && track->aaresolve) {
22760242f74dSAlex Deucher 		if (track->aa.robj == NULL) {
22770242f74dSAlex Deucher 			DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
22780242f74dSAlex Deucher 			return -EINVAL;
22790242f74dSAlex Deucher 		}
22800242f74dSAlex Deucher 		/* I believe the format comes from colorbuffer0. */
22810242f74dSAlex Deucher 		size = track->aa.pitch * track->cb[0].cpp * track->maxy;
22820242f74dSAlex Deucher 		size += track->aa.offset;
22830242f74dSAlex Deucher 		if (size > radeon_bo_size(track->aa.robj)) {
22840242f74dSAlex Deucher 			DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
22850242f74dSAlex Deucher 				  "(need %lu have %lu) !\n", i, size,
22860242f74dSAlex Deucher 				  radeon_bo_size(track->aa.robj));
22870242f74dSAlex Deucher 			DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
22880242f74dSAlex Deucher 				  i, track->aa.pitch, track->cb[0].cpp,
22890242f74dSAlex Deucher 				  track->aa.offset, track->maxy);
22900242f74dSAlex Deucher 			return -EINVAL;
22910242f74dSAlex Deucher 		}
22920242f74dSAlex Deucher 	}
22930242f74dSAlex Deucher 	track->aa_dirty = false;
22940242f74dSAlex Deucher 
22950242f74dSAlex Deucher 	prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
22960242f74dSAlex Deucher 	if (track->vap_vf_cntl & (1 << 14)) {
22970242f74dSAlex Deucher 		nverts = track->vap_alt_nverts;
22980242f74dSAlex Deucher 	} else {
22990242f74dSAlex Deucher 		nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
23000242f74dSAlex Deucher 	}
23010242f74dSAlex Deucher 	switch (prim_walk) {
23020242f74dSAlex Deucher 	case 1:
23030242f74dSAlex Deucher 		for (i = 0; i < track->num_arrays; i++) {
23040242f74dSAlex Deucher 			size = track->arrays[i].esize * track->max_indx * 4;
23050242f74dSAlex Deucher 			if (track->arrays[i].robj == NULL) {
23060242f74dSAlex Deucher 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
23070242f74dSAlex Deucher 					  "bound\n", prim_walk, i);
23080242f74dSAlex Deucher 				return -EINVAL;
23090242f74dSAlex Deucher 			}
23100242f74dSAlex Deucher 			if (size > radeon_bo_size(track->arrays[i].robj)) {
23110242f74dSAlex Deucher 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
23120242f74dSAlex Deucher 					"need %lu dwords have %lu dwords\n",
23130242f74dSAlex Deucher 					prim_walk, i, size >> 2,
23140242f74dSAlex Deucher 					radeon_bo_size(track->arrays[i].robj)
23150242f74dSAlex Deucher 					>> 2);
23160242f74dSAlex Deucher 				DRM_ERROR("Max indices %u\n", track->max_indx);
23170242f74dSAlex Deucher 				return -EINVAL;
23180242f74dSAlex Deucher 			}
23190242f74dSAlex Deucher 		}
23200242f74dSAlex Deucher 		break;
23210242f74dSAlex Deucher 	case 2:
23220242f74dSAlex Deucher 		for (i = 0; i < track->num_arrays; i++) {
23230242f74dSAlex Deucher 			size = track->arrays[i].esize * (nverts - 1) * 4;
23240242f74dSAlex Deucher 			if (track->arrays[i].robj == NULL) {
23250242f74dSAlex Deucher 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
23260242f74dSAlex Deucher 					  "bound\n", prim_walk, i);
23270242f74dSAlex Deucher 				return -EINVAL;
23280242f74dSAlex Deucher 			}
23290242f74dSAlex Deucher 			if (size > radeon_bo_size(track->arrays[i].robj)) {
23300242f74dSAlex Deucher 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
23310242f74dSAlex Deucher 					"need %lu dwords have %lu dwords\n",
23320242f74dSAlex Deucher 					prim_walk, i, size >> 2,
23330242f74dSAlex Deucher 					radeon_bo_size(track->arrays[i].robj)
23340242f74dSAlex Deucher 					>> 2);
23350242f74dSAlex Deucher 				return -EINVAL;
23360242f74dSAlex Deucher 			}
23370242f74dSAlex Deucher 		}
23380242f74dSAlex Deucher 		break;
23390242f74dSAlex Deucher 	case 3:
23400242f74dSAlex Deucher 		size = track->vtx_size * nverts;
23410242f74dSAlex Deucher 		if (size != track->immd_dwords) {
23420242f74dSAlex Deucher 			DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
23430242f74dSAlex Deucher 				  track->immd_dwords, size);
23440242f74dSAlex Deucher 			DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
23450242f74dSAlex Deucher 				  nverts, track->vtx_size);
23460242f74dSAlex Deucher 			return -EINVAL;
23470242f74dSAlex Deucher 		}
23480242f74dSAlex Deucher 		break;
23490242f74dSAlex Deucher 	default:
23500242f74dSAlex Deucher 		DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
23510242f74dSAlex Deucher 			  prim_walk);
23520242f74dSAlex Deucher 		return -EINVAL;
23530242f74dSAlex Deucher 	}
23540242f74dSAlex Deucher 
23550242f74dSAlex Deucher 	if (track->tex_dirty) {
23560242f74dSAlex Deucher 		track->tex_dirty = false;
23570242f74dSAlex Deucher 		return r100_cs_track_texture_check(rdev, track);
23580242f74dSAlex Deucher 	}
23590242f74dSAlex Deucher 	return 0;
23600242f74dSAlex Deucher }
23610242f74dSAlex Deucher 
23620242f74dSAlex Deucher void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
23630242f74dSAlex Deucher {
23640242f74dSAlex Deucher 	unsigned i, face;
23650242f74dSAlex Deucher 
23660242f74dSAlex Deucher 	track->cb_dirty = true;
23670242f74dSAlex Deucher 	track->zb_dirty = true;
23680242f74dSAlex Deucher 	track->tex_dirty = true;
23690242f74dSAlex Deucher 	track->aa_dirty = true;
23700242f74dSAlex Deucher 
23710242f74dSAlex Deucher 	if (rdev->family < CHIP_R300) {
23720242f74dSAlex Deucher 		track->num_cb = 1;
23730242f74dSAlex Deucher 		if (rdev->family <= CHIP_RS200)
23740242f74dSAlex Deucher 			track->num_texture = 3;
23750242f74dSAlex Deucher 		else
23760242f74dSAlex Deucher 			track->num_texture = 6;
23770242f74dSAlex Deucher 		track->maxy = 2048;
23780242f74dSAlex Deucher 		track->separate_cube = 1;
23790242f74dSAlex Deucher 	} else {
23800242f74dSAlex Deucher 		track->num_cb = 4;
23810242f74dSAlex Deucher 		track->num_texture = 16;
23820242f74dSAlex Deucher 		track->maxy = 4096;
23830242f74dSAlex Deucher 		track->separate_cube = 0;
23840242f74dSAlex Deucher 		track->aaresolve = false;
23850242f74dSAlex Deucher 		track->aa.robj = NULL;
23860242f74dSAlex Deucher 	}
23870242f74dSAlex Deucher 
23880242f74dSAlex Deucher 	for (i = 0; i < track->num_cb; i++) {
23890242f74dSAlex Deucher 		track->cb[i].robj = NULL;
23900242f74dSAlex Deucher 		track->cb[i].pitch = 8192;
23910242f74dSAlex Deucher 		track->cb[i].cpp = 16;
23920242f74dSAlex Deucher 		track->cb[i].offset = 0;
23930242f74dSAlex Deucher 	}
23940242f74dSAlex Deucher 	track->z_enabled = true;
23950242f74dSAlex Deucher 	track->zb.robj = NULL;
23960242f74dSAlex Deucher 	track->zb.pitch = 8192;
23970242f74dSAlex Deucher 	track->zb.cpp = 4;
23980242f74dSAlex Deucher 	track->zb.offset = 0;
23990242f74dSAlex Deucher 	track->vtx_size = 0x7F;
24000242f74dSAlex Deucher 	track->immd_dwords = 0xFFFFFFFFUL;
24010242f74dSAlex Deucher 	track->num_arrays = 11;
24020242f74dSAlex Deucher 	track->max_indx = 0x00FFFFFFUL;
24030242f74dSAlex Deucher 	for (i = 0; i < track->num_arrays; i++) {
24040242f74dSAlex Deucher 		track->arrays[i].robj = NULL;
24050242f74dSAlex Deucher 		track->arrays[i].esize = 0x7F;
24060242f74dSAlex Deucher 	}
24070242f74dSAlex Deucher 	for (i = 0; i < track->num_texture; i++) {
24080242f74dSAlex Deucher 		track->textures[i].compress_format = R100_TRACK_COMP_NONE;
24090242f74dSAlex Deucher 		track->textures[i].pitch = 16536;
24100242f74dSAlex Deucher 		track->textures[i].width = 16536;
24110242f74dSAlex Deucher 		track->textures[i].height = 16536;
24120242f74dSAlex Deucher 		track->textures[i].width_11 = 1 << 11;
24130242f74dSAlex Deucher 		track->textures[i].height_11 = 1 << 11;
24140242f74dSAlex Deucher 		track->textures[i].num_levels = 12;
24150242f74dSAlex Deucher 		if (rdev->family <= CHIP_RS200) {
24160242f74dSAlex Deucher 			track->textures[i].tex_coord_type = 0;
24170242f74dSAlex Deucher 			track->textures[i].txdepth = 0;
24180242f74dSAlex Deucher 		} else {
24190242f74dSAlex Deucher 			track->textures[i].txdepth = 16;
24200242f74dSAlex Deucher 			track->textures[i].tex_coord_type = 1;
24210242f74dSAlex Deucher 		}
24220242f74dSAlex Deucher 		track->textures[i].cpp = 64;
24230242f74dSAlex Deucher 		track->textures[i].robj = NULL;
24240242f74dSAlex Deucher 		/* CS IB emission code makes sure texture unit are disabled */
24250242f74dSAlex Deucher 		track->textures[i].enabled = false;
24260242f74dSAlex Deucher 		track->textures[i].lookup_disable = false;
24270242f74dSAlex Deucher 		track->textures[i].roundup_w = true;
24280242f74dSAlex Deucher 		track->textures[i].roundup_h = true;
24290242f74dSAlex Deucher 		if (track->separate_cube)
24300242f74dSAlex Deucher 			for (face = 0; face < 5; face++) {
24310242f74dSAlex Deucher 				track->textures[i].cube_info[face].robj = NULL;
24320242f74dSAlex Deucher 				track->textures[i].cube_info[face].width = 16536;
24330242f74dSAlex Deucher 				track->textures[i].cube_info[face].height = 16536;
24340242f74dSAlex Deucher 				track->textures[i].cube_info[face].offset = 0;
24350242f74dSAlex Deucher 			}
24360242f74dSAlex Deucher 	}
24370242f74dSAlex Deucher }
2438771fe6b9SJerome Glisse 
2439771fe6b9SJerome Glisse /*
2440771fe6b9SJerome Glisse  * Global GPU functions
2441771fe6b9SJerome Glisse  */
24421109ca09SLauri Kasanen static void r100_errata(struct radeon_device *rdev)
2443771fe6b9SJerome Glisse {
2444771fe6b9SJerome Glisse 	rdev->pll_errata = 0;
2445771fe6b9SJerome Glisse 
2446771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
2447771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
2448771fe6b9SJerome Glisse 	}
2449771fe6b9SJerome Glisse 
2450771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV100 ||
2451771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS100 ||
2452771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS200) {
2453771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
2454771fe6b9SJerome Glisse 	}
2455771fe6b9SJerome Glisse }
2456771fe6b9SJerome Glisse 
24571109ca09SLauri Kasanen static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
2458771fe6b9SJerome Glisse {
2459771fe6b9SJerome Glisse 	unsigned i;
2460771fe6b9SJerome Glisse 	uint32_t tmp;
2461771fe6b9SJerome Glisse 
2462771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2463771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
2464771fe6b9SJerome Glisse 		if (tmp >= n) {
2465771fe6b9SJerome Glisse 			return 0;
2466771fe6b9SJerome Glisse 		}
2467771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2468771fe6b9SJerome Glisse 	}
2469771fe6b9SJerome Glisse 	return -1;
2470771fe6b9SJerome Glisse }
2471771fe6b9SJerome Glisse 
2472771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev)
2473771fe6b9SJerome Glisse {
2474771fe6b9SJerome Glisse 	unsigned i;
2475771fe6b9SJerome Glisse 	uint32_t tmp;
2476771fe6b9SJerome Glisse 
2477771fe6b9SJerome Glisse 	if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
2478771fe6b9SJerome Glisse 		printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
2479771fe6b9SJerome Glisse 		       " Bad things might happen.\n");
2480771fe6b9SJerome Glisse 	}
2481771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2482771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS);
24834612dc97SAlex Deucher 		if (!(tmp & RADEON_RBBM_ACTIVE)) {
2484771fe6b9SJerome Glisse 			return 0;
2485771fe6b9SJerome Glisse 		}
2486771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2487771fe6b9SJerome Glisse 	}
2488771fe6b9SJerome Glisse 	return -1;
2489771fe6b9SJerome Glisse }
2490771fe6b9SJerome Glisse 
2491771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev)
2492771fe6b9SJerome Glisse {
2493771fe6b9SJerome Glisse 	unsigned i;
2494771fe6b9SJerome Glisse 	uint32_t tmp;
2495771fe6b9SJerome Glisse 
2496771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2497771fe6b9SJerome Glisse 		/* read MC_STATUS */
24984612dc97SAlex Deucher 		tmp = RREG32(RADEON_MC_STATUS);
24994612dc97SAlex Deucher 		if (tmp & RADEON_MC_IDLE) {
2500771fe6b9SJerome Glisse 			return 0;
2501771fe6b9SJerome Glisse 		}
2502771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2503771fe6b9SJerome Glisse 	}
2504771fe6b9SJerome Glisse 	return -1;
2505771fe6b9SJerome Glisse }
2506771fe6b9SJerome Glisse 
2507e32eb50dSChristian König bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
2508771fe6b9SJerome Glisse {
2509225758d8SJerome Glisse 	u32 rbbm_status;
2510771fe6b9SJerome Glisse 
2511225758d8SJerome Glisse 	rbbm_status = RREG32(R_000E40_RBBM_STATUS);
2512225758d8SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
2513ff212f25SChristian König 		radeon_ring_lockup_update(rdev, ring);
2514225758d8SJerome Glisse 		return false;
2515225758d8SJerome Glisse 	}
2516069211e5SChristian König 	return radeon_ring_test_lockup(rdev, ring);
2517225758d8SJerome Glisse }
2518225758d8SJerome Glisse 
251974da01dcSAlex Deucher /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
252074da01dcSAlex Deucher void r100_enable_bm(struct radeon_device *rdev)
252174da01dcSAlex Deucher {
252274da01dcSAlex Deucher 	uint32_t tmp;
252374da01dcSAlex Deucher 	/* Enable bus mastering */
252474da01dcSAlex Deucher 	tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
252574da01dcSAlex Deucher 	WREG32(RADEON_BUS_CNTL, tmp);
252674da01dcSAlex Deucher }
252774da01dcSAlex Deucher 
252890aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev)
252990aca4d2SJerome Glisse {
253090aca4d2SJerome Glisse 	u32 tmp;
253190aca4d2SJerome Glisse 
253290aca4d2SJerome Glisse 	/* disable bus mastering */
253390aca4d2SJerome Glisse 	tmp = RREG32(R_000030_BUS_CNTL);
253490aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
2535771fe6b9SJerome Glisse 	mdelay(1);
253690aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
253790aca4d2SJerome Glisse 	mdelay(1);
253890aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
253990aca4d2SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
254090aca4d2SJerome Glisse 	mdelay(1);
2541642ce525SMichel Dänzer 	pci_clear_master(rdev->pdev);
254290aca4d2SJerome Glisse 	mdelay(1);
254390aca4d2SJerome Glisse }
254490aca4d2SJerome Glisse 
2545a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev)
2546771fe6b9SJerome Glisse {
254790aca4d2SJerome Glisse 	struct r100_mc_save save;
254890aca4d2SJerome Glisse 	u32 status, tmp;
254925b2ec5bSAlex Deucher 	int ret = 0;
2550771fe6b9SJerome Glisse 
255190aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
255290aca4d2SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(status)) {
2553771fe6b9SJerome Glisse 		return 0;
2554771fe6b9SJerome Glisse 	}
255525b2ec5bSAlex Deucher 	r100_mc_stop(rdev, &save);
255690aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
255790aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
255890aca4d2SJerome Glisse 	/* stop CP */
255990aca4d2SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
256090aca4d2SJerome Glisse 	tmp = RREG32(RADEON_CP_RB_CNTL);
256190aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
256290aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
256390aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, 0);
256490aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
256590aca4d2SJerome Glisse 	/* save PCI state */
256690aca4d2SJerome Glisse 	pci_save_state(rdev->pdev);
256790aca4d2SJerome Glisse 	/* disable bus mastering */
256890aca4d2SJerome Glisse 	r100_bm_disable(rdev);
256990aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
257090aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RE(1) |
257190aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_PP(1) |
257290aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RB(1));
257390aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
257490aca4d2SJerome Glisse 	mdelay(500);
257590aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
257690aca4d2SJerome Glisse 	mdelay(1);
257790aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
257890aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2579771fe6b9SJerome Glisse 	/* reset CP */
258090aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
258190aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
258290aca4d2SJerome Glisse 	mdelay(500);
258390aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
258490aca4d2SJerome Glisse 	mdelay(1);
258590aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
258690aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
258790aca4d2SJerome Glisse 	/* restore PCI & busmastering */
258890aca4d2SJerome Glisse 	pci_restore_state(rdev->pdev);
258990aca4d2SJerome Glisse 	r100_enable_bm(rdev);
2590771fe6b9SJerome Glisse 	/* Check if GPU is idle */
259190aca4d2SJerome Glisse 	if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
259290aca4d2SJerome Glisse 		G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
259390aca4d2SJerome Glisse 		dev_err(rdev->dev, "failed to reset GPU\n");
259425b2ec5bSAlex Deucher 		ret = -1;
259525b2ec5bSAlex Deucher 	} else
259690aca4d2SJerome Glisse 		dev_info(rdev->dev, "GPU reset succeed\n");
259725b2ec5bSAlex Deucher 	r100_mc_resume(rdev, &save);
259825b2ec5bSAlex Deucher 	return ret;
2599771fe6b9SJerome Glisse }
2600771fe6b9SJerome Glisse 
260192cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev)
260292cde00cSAlex Deucher {
26032739d49cSAlex Deucher 	struct drm_device *dev = rdev->ddev;
26042739d49cSAlex Deucher 	bool force_dac2 = false;
2605d668046cSDave Airlie 	u32 tmp;
26062739d49cSAlex Deucher 
260792cde00cSAlex Deucher 	/* set these so they don't interfere with anything */
260892cde00cSAlex Deucher 	WREG32(RADEON_OV0_SCALE_CNTL, 0);
260992cde00cSAlex Deucher 	WREG32(RADEON_SUBPIC_CNTL, 0);
261092cde00cSAlex Deucher 	WREG32(RADEON_VIPH_CONTROL, 0);
261192cde00cSAlex Deucher 	WREG32(RADEON_I2C_CNTL_1, 0);
261292cde00cSAlex Deucher 	WREG32(RADEON_DVI_I2C_CNTL_1, 0);
261392cde00cSAlex Deucher 	WREG32(RADEON_CAP0_TRIG_CNTL, 0);
261492cde00cSAlex Deucher 	WREG32(RADEON_CAP1_TRIG_CNTL, 0);
26152739d49cSAlex Deucher 
26162739d49cSAlex Deucher 	/* always set up dac2 on rn50 and some rv100 as lots
26172739d49cSAlex Deucher 	 * of servers seem to wire it up to a VGA port but
26182739d49cSAlex Deucher 	 * don't report it in the bios connector
26192739d49cSAlex Deucher 	 * table.
26202739d49cSAlex Deucher 	 */
26212739d49cSAlex Deucher 	switch (dev->pdev->device) {
26222739d49cSAlex Deucher 		/* RN50 */
26232739d49cSAlex Deucher 	case 0x515e:
26242739d49cSAlex Deucher 	case 0x5969:
26252739d49cSAlex Deucher 		force_dac2 = true;
26262739d49cSAlex Deucher 		break;
26272739d49cSAlex Deucher 		/* RV100*/
26282739d49cSAlex Deucher 	case 0x5159:
26292739d49cSAlex Deucher 	case 0x515a:
26302739d49cSAlex Deucher 		/* DELL triple head servers */
26312739d49cSAlex Deucher 		if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
26322739d49cSAlex Deucher 		    ((dev->pdev->subsystem_device == 0x016c) ||
26332739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016d) ||
26342739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016e) ||
26352739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016f) ||
26362739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0170) ||
26372739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017d) ||
26382739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017e) ||
26392739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0183) ||
26402739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x018a) ||
26412739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x019a)))
26422739d49cSAlex Deucher 			force_dac2 = true;
26432739d49cSAlex Deucher 		break;
26442739d49cSAlex Deucher 	}
26452739d49cSAlex Deucher 
26462739d49cSAlex Deucher 	if (force_dac2) {
26472739d49cSAlex Deucher 		u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
26482739d49cSAlex Deucher 		u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
26492739d49cSAlex Deucher 		u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
26502739d49cSAlex Deucher 
26512739d49cSAlex Deucher 		/* For CRT on DAC2, don't turn it on if BIOS didn't
26522739d49cSAlex Deucher 		   enable it, even it's detected.
26532739d49cSAlex Deucher 		*/
26542739d49cSAlex Deucher 
26552739d49cSAlex Deucher 		/* force it to crtc0 */
26562739d49cSAlex Deucher 		dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
26572739d49cSAlex Deucher 		dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
26582739d49cSAlex Deucher 		disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
26592739d49cSAlex Deucher 
26602739d49cSAlex Deucher 		/* set up the TV DAC */
26612739d49cSAlex Deucher 		tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
26622739d49cSAlex Deucher 				 RADEON_TV_DAC_STD_MASK |
26632739d49cSAlex Deucher 				 RADEON_TV_DAC_RDACPD |
26642739d49cSAlex Deucher 				 RADEON_TV_DAC_GDACPD |
26652739d49cSAlex Deucher 				 RADEON_TV_DAC_BDACPD |
26662739d49cSAlex Deucher 				 RADEON_TV_DAC_BGADJ_MASK |
26672739d49cSAlex Deucher 				 RADEON_TV_DAC_DACADJ_MASK);
26682739d49cSAlex Deucher 		tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
26692739d49cSAlex Deucher 				RADEON_TV_DAC_NHOLD |
26702739d49cSAlex Deucher 				RADEON_TV_DAC_STD_PS2 |
26712739d49cSAlex Deucher 				(0x58 << 16));
26722739d49cSAlex Deucher 
26732739d49cSAlex Deucher 		WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
26742739d49cSAlex Deucher 		WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
26752739d49cSAlex Deucher 		WREG32(RADEON_DAC_CNTL2, dac2_cntl);
26762739d49cSAlex Deucher 	}
2677d668046cSDave Airlie 
2678d668046cSDave Airlie 	/* switch PM block to ACPI mode */
2679d668046cSDave Airlie 	tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2680d668046cSDave Airlie 	tmp &= ~RADEON_PM_MODE_SEL;
2681d668046cSDave Airlie 	WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2682d668046cSDave Airlie 
268392cde00cSAlex Deucher }
2684771fe6b9SJerome Glisse 
2685771fe6b9SJerome Glisse /*
2686771fe6b9SJerome Glisse  * VRAM info
2687771fe6b9SJerome Glisse  */
2688771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev)
2689771fe6b9SJerome Glisse {
2690771fe6b9SJerome Glisse 	uint32_t tmp;
2691771fe6b9SJerome Glisse 
2692771fe6b9SJerome Glisse 	rdev->mc.vram_is_ddr = false;
2693771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2694771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2695771fe6b9SJerome Glisse 	else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2696771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2697771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_RV100) ||
2698771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS100) ||
2699771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
2700771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2701771fe6b9SJerome Glisse 		if (tmp & RV100_HALF_MODE) {
2702771fe6b9SJerome Glisse 			rdev->mc.vram_width = 32;
2703771fe6b9SJerome Glisse 		} else {
2704771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2705771fe6b9SJerome Glisse 		}
2706771fe6b9SJerome Glisse 		if (rdev->flags & RADEON_SINGLE_CRTC) {
2707771fe6b9SJerome Glisse 			rdev->mc.vram_width /= 4;
2708771fe6b9SJerome Glisse 			rdev->mc.vram_is_ddr = true;
2709771fe6b9SJerome Glisse 		}
2710771fe6b9SJerome Glisse 	} else if (rdev->family <= CHIP_RV280) {
2711771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2712771fe6b9SJerome Glisse 		if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2713771fe6b9SJerome Glisse 			rdev->mc.vram_width = 128;
2714771fe6b9SJerome Glisse 		} else {
2715771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2716771fe6b9SJerome Glisse 		}
2717771fe6b9SJerome Glisse 	} else {
2718771fe6b9SJerome Glisse 		/* newer IGPs */
2719771fe6b9SJerome Glisse 		rdev->mc.vram_width = 128;
2720771fe6b9SJerome Glisse 	}
2721771fe6b9SJerome Glisse }
2722771fe6b9SJerome Glisse 
27232a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev)
2724771fe6b9SJerome Glisse {
27252a0f8918SDave Airlie 	u32 aper_size;
27262a0f8918SDave Airlie 	u8 byte;
27272a0f8918SDave Airlie 
27282a0f8918SDave Airlie 	aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
27292a0f8918SDave Airlie 
27302a0f8918SDave Airlie 	/* Set HDP_APER_CNTL only on cards that are known not to be broken,
27312a0f8918SDave Airlie 	 * that is has the 2nd generation multifunction PCI interface
27322a0f8918SDave Airlie 	 */
27332a0f8918SDave Airlie 	if (rdev->family == CHIP_RV280 ||
27342a0f8918SDave Airlie 	    rdev->family >= CHIP_RV350) {
27352a0f8918SDave Airlie 		WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
27362a0f8918SDave Airlie 		       ~RADEON_HDP_APER_CNTL);
27372a0f8918SDave Airlie 		DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
27382a0f8918SDave Airlie 		return aper_size * 2;
27392a0f8918SDave Airlie 	}
27402a0f8918SDave Airlie 
27412a0f8918SDave Airlie 	/* Older cards have all sorts of funny issues to deal with. First
27422a0f8918SDave Airlie 	 * check if it's a multifunction card by reading the PCI config
27432a0f8918SDave Airlie 	 * header type... Limit those to one aperture size
27442a0f8918SDave Airlie 	 */
27452a0f8918SDave Airlie 	pci_read_config_byte(rdev->pdev, 0xe, &byte);
27462a0f8918SDave Airlie 	if (byte & 0x80) {
27472a0f8918SDave Airlie 		DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
27482a0f8918SDave Airlie 		DRM_INFO("Limiting VRAM to one aperture\n");
27492a0f8918SDave Airlie 		return aper_size;
27502a0f8918SDave Airlie 	}
27512a0f8918SDave Airlie 
27522a0f8918SDave Airlie 	/* Single function older card. We read HDP_APER_CNTL to see how the BIOS
27532a0f8918SDave Airlie 	 * have set it up. We don't write this as it's broken on some ASICs but
27542a0f8918SDave Airlie 	 * we expect the BIOS to have done the right thing (might be too optimistic...)
27552a0f8918SDave Airlie 	 */
27562a0f8918SDave Airlie 	if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
27572a0f8918SDave Airlie 		return aper_size * 2;
27582a0f8918SDave Airlie 	return aper_size;
27592a0f8918SDave Airlie }
27602a0f8918SDave Airlie 
27612a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev)
27622a0f8918SDave Airlie {
27632a0f8918SDave Airlie 	u64 config_aper_size;
27642a0f8918SDave Airlie 
2765d594e46aSJerome Glisse 	/* work out accessible VRAM */
276601d73a69SJordan Crouse 	rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
276701d73a69SJordan Crouse 	rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
276851e5fcd3SJerome Glisse 	rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
276951e5fcd3SJerome Glisse 	/* FIXME we don't use the second aperture yet when we could use it */
277051e5fcd3SJerome Glisse 	if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
277151e5fcd3SJerome Glisse 		rdev->mc.visible_vram_size = rdev->mc.aper_size;
27722a0f8918SDave Airlie 	config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2773771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP) {
2774771fe6b9SJerome Glisse 		uint32_t tom;
2775771fe6b9SJerome Glisse 		/* read NB_TOM to get the amount of ram stolen for the GPU */
2776771fe6b9SJerome Glisse 		tom = RREG32(RADEON_NB_TOM);
27777a50f01aSDave Airlie 		rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
27787a50f01aSDave Airlie 		WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
27797a50f01aSDave Airlie 		rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2780771fe6b9SJerome Glisse 	} else {
27817a50f01aSDave Airlie 		rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
2782771fe6b9SJerome Glisse 		/* Some production boards of m6 will report 0
2783771fe6b9SJerome Glisse 		 * if it's 8 MB
2784771fe6b9SJerome Glisse 		 */
27857a50f01aSDave Airlie 		if (rdev->mc.real_vram_size == 0) {
27867a50f01aSDave Airlie 			rdev->mc.real_vram_size = 8192 * 1024;
27877a50f01aSDave Airlie 			WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2788771fe6b9SJerome Glisse 		}
27892a0f8918SDave Airlie 		/* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2790d594e46aSJerome Glisse 		 * Novell bug 204882 + along with lots of ubuntu ones
2791d594e46aSJerome Glisse 		 */
2792b7d8cce5SAlex Deucher 		if (rdev->mc.aper_size > config_aper_size)
2793b7d8cce5SAlex Deucher 			config_aper_size = rdev->mc.aper_size;
2794b7d8cce5SAlex Deucher 
27957a50f01aSDave Airlie 		if (config_aper_size > rdev->mc.real_vram_size)
27967a50f01aSDave Airlie 			rdev->mc.mc_vram_size = config_aper_size;
27977a50f01aSDave Airlie 		else
27987a50f01aSDave Airlie 			rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2799771fe6b9SJerome Glisse 	}
2800d594e46aSJerome Glisse }
28012a0f8918SDave Airlie 
280228d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state)
280328d52043SDave Airlie {
280428d52043SDave Airlie 	uint32_t temp;
280528d52043SDave Airlie 
280628d52043SDave Airlie 	temp = RREG32(RADEON_CONFIG_CNTL);
280728d52043SDave Airlie 	if (state == false) {
2808d75ee3beSAlex Deucher 		temp &= ~RADEON_CFG_VGA_RAM_EN;
2809d75ee3beSAlex Deucher 		temp |= RADEON_CFG_VGA_IO_DIS;
281028d52043SDave Airlie 	} else {
2811d75ee3beSAlex Deucher 		temp &= ~RADEON_CFG_VGA_IO_DIS;
281228d52043SDave Airlie 	}
281328d52043SDave Airlie 	WREG32(RADEON_CONFIG_CNTL, temp);
281428d52043SDave Airlie }
281528d52043SDave Airlie 
28161109ca09SLauri Kasanen static void r100_mc_init(struct radeon_device *rdev)
28172a0f8918SDave Airlie {
2818d594e46aSJerome Glisse 	u64 base;
28192a0f8918SDave Airlie 
2820d594e46aSJerome Glisse 	r100_vram_get_type(rdev);
28212a0f8918SDave Airlie 	r100_vram_init_sizes(rdev);
2822d594e46aSJerome Glisse 	base = rdev->mc.aper_base;
2823d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2824d594e46aSJerome Glisse 		base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2825d594e46aSJerome Glisse 	radeon_vram_location(rdev, &rdev->mc, base);
28268d369bb1SAlex Deucher 	rdev->mc.gtt_base_align = 0;
2827d594e46aSJerome Glisse 	if (!(rdev->flags & RADEON_IS_AGP))
2828d594e46aSJerome Glisse 		radeon_gtt_location(rdev, &rdev->mc);
2829f47299c5SAlex Deucher 	radeon_update_bandwidth_info(rdev);
2830771fe6b9SJerome Glisse }
2831771fe6b9SJerome Glisse 
2832771fe6b9SJerome Glisse 
2833771fe6b9SJerome Glisse /*
2834771fe6b9SJerome Glisse  * Indirect registers accessor
2835771fe6b9SJerome Glisse  */
2836771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev)
2837771fe6b9SJerome Glisse {
28384ce9198eSAlex Deucher 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
2839771fe6b9SJerome Glisse 		(void)RREG32(RADEON_CLOCK_CNTL_DATA);
2840771fe6b9SJerome Glisse 		(void)RREG32(RADEON_CRTC_GEN_CNTL);
2841771fe6b9SJerome Glisse 	}
28424ce9198eSAlex Deucher }
2843771fe6b9SJerome Glisse 
2844771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev)
2845771fe6b9SJerome Glisse {
2846771fe6b9SJerome Glisse 	/* This workarounds is necessary on RV100, RS100 and RS200 chips
2847771fe6b9SJerome Glisse 	 * or the chip could hang on a subsequent access
2848771fe6b9SJerome Glisse 	 */
2849771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
28504de833c3SArnd Bergmann 		mdelay(5);
2851771fe6b9SJerome Glisse 	}
2852771fe6b9SJerome Glisse 
2853771fe6b9SJerome Glisse 	/* This function is required to workaround a hardware bug in some (all?)
2854771fe6b9SJerome Glisse 	 * revisions of the R300.  This workaround should be called after every
2855771fe6b9SJerome Glisse 	 * CLOCK_CNTL_INDEX register access.  If not, register reads afterward
2856771fe6b9SJerome Glisse 	 * may not be correct.
2857771fe6b9SJerome Glisse 	 */
2858771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2859771fe6b9SJerome Glisse 		uint32_t save, tmp;
2860771fe6b9SJerome Glisse 
2861771fe6b9SJerome Glisse 		save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2862771fe6b9SJerome Glisse 		tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2863771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2864771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2865771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2866771fe6b9SJerome Glisse 	}
2867771fe6b9SJerome Glisse }
2868771fe6b9SJerome Glisse 
2869771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2870771fe6b9SJerome Glisse {
28710a5b7b0bSAlex Deucher 	unsigned long flags;
2872771fe6b9SJerome Glisse 	uint32_t data;
2873771fe6b9SJerome Glisse 
28740a5b7b0bSAlex Deucher 	spin_lock_irqsave(&rdev->pll_idx_lock, flags);
2875771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2876771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2877771fe6b9SJerome Glisse 	data = RREG32(RADEON_CLOCK_CNTL_DATA);
2878771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
28790a5b7b0bSAlex Deucher 	spin_unlock_irqrestore(&rdev->pll_idx_lock, flags);
2880771fe6b9SJerome Glisse 	return data;
2881771fe6b9SJerome Glisse }
2882771fe6b9SJerome Glisse 
2883771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2884771fe6b9SJerome Glisse {
28850a5b7b0bSAlex Deucher 	unsigned long flags;
28860a5b7b0bSAlex Deucher 
28870a5b7b0bSAlex Deucher 	spin_lock_irqsave(&rdev->pll_idx_lock, flags);
2888771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2889771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2890771fe6b9SJerome Glisse 	WREG32(RADEON_CLOCK_CNTL_DATA, v);
2891771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
28920a5b7b0bSAlex Deucher 	spin_unlock_irqrestore(&rdev->pll_idx_lock, flags);
2893771fe6b9SJerome Glisse }
2894771fe6b9SJerome Glisse 
28951109ca09SLauri Kasanen static void r100_set_safe_registers(struct radeon_device *rdev)
2896068a117cSJerome Glisse {
2897551ebd83SDave Airlie 	if (ASIC_IS_RN50(rdev)) {
2898551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2899551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2900551ebd83SDave Airlie 	} else if (rdev->family < CHIP_R200) {
2901551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2902551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2903551ebd83SDave Airlie 	} else {
2904d4550907SJerome Glisse 		r200_set_safe_registers(rdev);
2905551ebd83SDave Airlie 	}
2906068a117cSJerome Glisse }
2907068a117cSJerome Glisse 
2908771fe6b9SJerome Glisse /*
2909771fe6b9SJerome Glisse  * Debugfs info
2910771fe6b9SJerome Glisse  */
2911771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2912771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2913771fe6b9SJerome Glisse {
2914771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2915771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2916771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2917771fe6b9SJerome Glisse 	uint32_t reg, value;
2918771fe6b9SJerome Glisse 	unsigned i;
2919771fe6b9SJerome Glisse 
2920771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2921771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2922771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2923771fe6b9SJerome Glisse 	for (i = 0; i < 64; i++) {
2924771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2925771fe6b9SJerome Glisse 		reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2926771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2927771fe6b9SJerome Glisse 		value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2928771fe6b9SJerome Glisse 		seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2929771fe6b9SJerome Glisse 	}
2930771fe6b9SJerome Glisse 	return 0;
2931771fe6b9SJerome Glisse }
2932771fe6b9SJerome Glisse 
2933771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2934771fe6b9SJerome Glisse {
2935771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2936771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2937771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2938e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2939771fe6b9SJerome Glisse 	uint32_t rdp, wdp;
2940771fe6b9SJerome Glisse 	unsigned count, i, j;
2941771fe6b9SJerome Glisse 
2942e32eb50dSChristian König 	radeon_ring_free_size(rdev, ring);
2943771fe6b9SJerome Glisse 	rdp = RREG32(RADEON_CP_RB_RPTR);
2944771fe6b9SJerome Glisse 	wdp = RREG32(RADEON_CP_RB_WPTR);
2945e32eb50dSChristian König 	count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
2946771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2947771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2948771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
2949e32eb50dSChristian König 	seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
2950771fe6b9SJerome Glisse 	seq_printf(m, "%u dwords in ring\n", count);
29510eb3448aSAlex Ivanov 	if (ring->ready) {
2952771fe6b9SJerome Glisse 		for (j = 0; j <= count; j++) {
2953e32eb50dSChristian König 			i = (rdp + j) & ring->ptr_mask;
2954e32eb50dSChristian König 			seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
2955771fe6b9SJerome Glisse 		}
29560eb3448aSAlex Ivanov 	}
2957771fe6b9SJerome Glisse 	return 0;
2958771fe6b9SJerome Glisse }
2959771fe6b9SJerome Glisse 
2960771fe6b9SJerome Glisse 
2961771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2962771fe6b9SJerome Glisse {
2963771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2964771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2965771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2966771fe6b9SJerome Glisse 	uint32_t csq_stat, csq2_stat, tmp;
2967771fe6b9SJerome Glisse 	unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2968771fe6b9SJerome Glisse 	unsigned i;
2969771fe6b9SJerome Glisse 
2970771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2971771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2972771fe6b9SJerome Glisse 	csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2973771fe6b9SJerome Glisse 	csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2974771fe6b9SJerome Glisse 	r_rptr = (csq_stat >> 0) & 0x3ff;
2975771fe6b9SJerome Glisse 	r_wptr = (csq_stat >> 10) & 0x3ff;
2976771fe6b9SJerome Glisse 	ib1_rptr = (csq_stat >> 20) & 0x3ff;
2977771fe6b9SJerome Glisse 	ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2978771fe6b9SJerome Glisse 	ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2979771fe6b9SJerome Glisse 	ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2980771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2981771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2982771fe6b9SJerome Glisse 	seq_printf(m, "Ring rptr %u\n", r_rptr);
2983771fe6b9SJerome Glisse 	seq_printf(m, "Ring wptr %u\n", r_wptr);
2984771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2985771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2986771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2987771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2988771fe6b9SJerome Glisse 	/* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2989771fe6b9SJerome Glisse 	 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2990771fe6b9SJerome Glisse 	seq_printf(m, "Ring fifo:\n");
2991771fe6b9SJerome Glisse 	for (i = 0; i < 256; i++) {
2992771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2993771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2994771fe6b9SJerome Glisse 		seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2995771fe6b9SJerome Glisse 	}
2996771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 fifo:\n");
2997771fe6b9SJerome Glisse 	for (i = 256; i <= 512; i++) {
2998771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2999771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
3000771fe6b9SJerome Glisse 		seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
3001771fe6b9SJerome Glisse 	}
3002771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 fifo:\n");
3003771fe6b9SJerome Glisse 	for (i = 640; i < ib1_wptr; i++) {
3004771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
3005771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
3006771fe6b9SJerome Glisse 		seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
3007771fe6b9SJerome Glisse 	}
3008771fe6b9SJerome Glisse 	return 0;
3009771fe6b9SJerome Glisse }
3010771fe6b9SJerome Glisse 
3011771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data)
3012771fe6b9SJerome Glisse {
3013771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
3014771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
3015771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
3016771fe6b9SJerome Glisse 	uint32_t tmp;
3017771fe6b9SJerome Glisse 
3018771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_CONFIG_MEMSIZE);
3019771fe6b9SJerome Glisse 	seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
3020771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_FB_LOCATION);
3021771fe6b9SJerome Glisse 	seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
3022771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
3023771fe6b9SJerome Glisse 	seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
3024771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_AGP_LOCATION);
3025771fe6b9SJerome Glisse 	seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
3026771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AGP_BASE);
3027771fe6b9SJerome Glisse 	seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
3028771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_HOST_PATH_CNTL);
3029771fe6b9SJerome Glisse 	seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
3030771fe6b9SJerome Glisse 	tmp = RREG32(0x01D0);
3031771fe6b9SJerome Glisse 	seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
3032771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_LO_ADDR);
3033771fe6b9SJerome Glisse 	seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
3034771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_HI_ADDR);
3035771fe6b9SJerome Glisse 	seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
3036771fe6b9SJerome Glisse 	tmp = RREG32(0x01E4);
3037771fe6b9SJerome Glisse 	seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
3038771fe6b9SJerome Glisse 	return 0;
3039771fe6b9SJerome Glisse }
3040771fe6b9SJerome Glisse 
3041771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = {
3042771fe6b9SJerome Glisse 	{"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
3043771fe6b9SJerome Glisse };
3044771fe6b9SJerome Glisse 
3045771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = {
3046771fe6b9SJerome Glisse 	{"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
3047771fe6b9SJerome Glisse 	{"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
3048771fe6b9SJerome Glisse };
3049771fe6b9SJerome Glisse 
3050771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = {
3051771fe6b9SJerome Glisse 	{"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
3052771fe6b9SJerome Glisse };
3053771fe6b9SJerome Glisse #endif
3054771fe6b9SJerome Glisse 
3055771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev)
3056771fe6b9SJerome Glisse {
3057771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
3058771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
3059771fe6b9SJerome Glisse #else
3060771fe6b9SJerome Glisse 	return 0;
3061771fe6b9SJerome Glisse #endif
3062771fe6b9SJerome Glisse }
3063771fe6b9SJerome Glisse 
3064771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev)
3065771fe6b9SJerome Glisse {
3066771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
3067771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
3068771fe6b9SJerome Glisse #else
3069771fe6b9SJerome Glisse 	return 0;
3070771fe6b9SJerome Glisse #endif
3071771fe6b9SJerome Glisse }
3072771fe6b9SJerome Glisse 
3073771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev)
3074771fe6b9SJerome Glisse {
3075771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
3076771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
3077771fe6b9SJerome Glisse #else
3078771fe6b9SJerome Glisse 	return 0;
3079771fe6b9SJerome Glisse #endif
3080771fe6b9SJerome Glisse }
3081e024e110SDave Airlie 
3082e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg,
3083e024e110SDave Airlie 			 uint32_t tiling_flags, uint32_t pitch,
3084e024e110SDave Airlie 			 uint32_t offset, uint32_t obj_size)
3085e024e110SDave Airlie {
3086e024e110SDave Airlie 	int surf_index = reg * 16;
3087e024e110SDave Airlie 	int flags = 0;
3088e024e110SDave Airlie 
3089e024e110SDave Airlie 	if (rdev->family <= CHIP_RS200) {
3090e024e110SDave Airlie 		if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3091e024e110SDave Airlie 				 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3092e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_BOTH;
3093e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
3094e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_MACRO;
309567d5ced5SAlex Deucher 		/* setting pitch to 0 disables tiling */
309667d5ced5SAlex Deucher 		if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
309767d5ced5SAlex Deucher 				== 0)
309867d5ced5SAlex Deucher 			pitch = 0;
3099e024e110SDave Airlie 	} else if (rdev->family <= CHIP_RV280) {
3100e024e110SDave Airlie 		if (tiling_flags & (RADEON_TILING_MACRO))
3101e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MACRO;
3102e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
3103e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MICRO;
3104e024e110SDave Airlie 	} else {
3105e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
3106e024e110SDave Airlie 			flags |= R300_SURF_TILE_MACRO;
3107e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
3108e024e110SDave Airlie 			flags |= R300_SURF_TILE_MICRO;
3109e024e110SDave Airlie 	}
3110e024e110SDave Airlie 
3111c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_16BIT)
3112c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
3113c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_32BIT)
3114c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
3115c88f9f0cSMichel Dänzer 
3116f5c5f040SDave Airlie 	/* r100/r200 divide by 16 */
3117f5c5f040SDave Airlie 	if (rdev->family < CHIP_R300)
3118f5c5f040SDave Airlie 		flags |= pitch / 16;
3119f5c5f040SDave Airlie 	else
3120f5c5f040SDave Airlie 		flags |= pitch / 8;
3121f5c5f040SDave Airlie 
3122f5c5f040SDave Airlie 
3123d9fdaafbSDave Airlie 	DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
3124e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
3125e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
3126e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
3127e024e110SDave Airlie 	return 0;
3128e024e110SDave Airlie }
3129e024e110SDave Airlie 
3130e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
3131e024e110SDave Airlie {
3132e024e110SDave Airlie 	int surf_index = reg * 16;
3133e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
3134e024e110SDave Airlie }
3135c93bb85bSJerome Glisse 
3136c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev)
3137c93bb85bSJerome Glisse {
3138c93bb85bSJerome Glisse 	fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
3139c93bb85bSJerome Glisse 	fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
3140c93bb85bSJerome Glisse 	fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
3141c93bb85bSJerome Glisse 	uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
3142c93bb85bSJerome Glisse 	fixed20_12 memtcas_ff[8] = {
314368adac5eSBen Skeggs 		dfixed_init(1),
314468adac5eSBen Skeggs 		dfixed_init(2),
314568adac5eSBen Skeggs 		dfixed_init(3),
314668adac5eSBen Skeggs 		dfixed_init(0),
314768adac5eSBen Skeggs 		dfixed_init_half(1),
314868adac5eSBen Skeggs 		dfixed_init_half(2),
314968adac5eSBen Skeggs 		dfixed_init(0),
3150c93bb85bSJerome Glisse 	};
3151c93bb85bSJerome Glisse 	fixed20_12 memtcas_rs480_ff[8] = {
315268adac5eSBen Skeggs 		dfixed_init(0),
315368adac5eSBen Skeggs 		dfixed_init(1),
315468adac5eSBen Skeggs 		dfixed_init(2),
315568adac5eSBen Skeggs 		dfixed_init(3),
315668adac5eSBen Skeggs 		dfixed_init(0),
315768adac5eSBen Skeggs 		dfixed_init_half(1),
315868adac5eSBen Skeggs 		dfixed_init_half(2),
315968adac5eSBen Skeggs 		dfixed_init_half(3),
3160c93bb85bSJerome Glisse 	};
3161c93bb85bSJerome Glisse 	fixed20_12 memtcas2_ff[8] = {
316268adac5eSBen Skeggs 		dfixed_init(0),
316368adac5eSBen Skeggs 		dfixed_init(1),
316468adac5eSBen Skeggs 		dfixed_init(2),
316568adac5eSBen Skeggs 		dfixed_init(3),
316668adac5eSBen Skeggs 		dfixed_init(4),
316768adac5eSBen Skeggs 		dfixed_init(5),
316868adac5eSBen Skeggs 		dfixed_init(6),
316968adac5eSBen Skeggs 		dfixed_init(7),
3170c93bb85bSJerome Glisse 	};
3171c93bb85bSJerome Glisse 	fixed20_12 memtrbs[8] = {
317268adac5eSBen Skeggs 		dfixed_init(1),
317368adac5eSBen Skeggs 		dfixed_init_half(1),
317468adac5eSBen Skeggs 		dfixed_init(2),
317568adac5eSBen Skeggs 		dfixed_init_half(2),
317668adac5eSBen Skeggs 		dfixed_init(3),
317768adac5eSBen Skeggs 		dfixed_init_half(3),
317868adac5eSBen Skeggs 		dfixed_init(4),
317968adac5eSBen Skeggs 		dfixed_init_half(4)
3180c93bb85bSJerome Glisse 	};
3181c93bb85bSJerome Glisse 	fixed20_12 memtrbs_r4xx[8] = {
318268adac5eSBen Skeggs 		dfixed_init(4),
318368adac5eSBen Skeggs 		dfixed_init(5),
318468adac5eSBen Skeggs 		dfixed_init(6),
318568adac5eSBen Skeggs 		dfixed_init(7),
318668adac5eSBen Skeggs 		dfixed_init(8),
318768adac5eSBen Skeggs 		dfixed_init(9),
318868adac5eSBen Skeggs 		dfixed_init(10),
318968adac5eSBen Skeggs 		dfixed_init(11)
3190c93bb85bSJerome Glisse 	};
3191c93bb85bSJerome Glisse 	fixed20_12 min_mem_eff;
3192c93bb85bSJerome Glisse 	fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
3193c93bb85bSJerome Glisse 	fixed20_12 cur_latency_mclk, cur_latency_sclk;
3194c93bb85bSJerome Glisse 	fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
3195c93bb85bSJerome Glisse 		disp_drain_rate2, read_return_rate;
3196c93bb85bSJerome Glisse 	fixed20_12 time_disp1_drop_priority;
3197c93bb85bSJerome Glisse 	int c;
3198c93bb85bSJerome Glisse 	int cur_size = 16;       /* in octawords */
3199c93bb85bSJerome Glisse 	int critical_point = 0, critical_point2;
3200c93bb85bSJerome Glisse /* 	uint32_t read_return_rate, time_disp1_drop_priority; */
3201c93bb85bSJerome Glisse 	int stop_req, max_stop_req;
3202c93bb85bSJerome Glisse 	struct drm_display_mode *mode1 = NULL;
3203c93bb85bSJerome Glisse 	struct drm_display_mode *mode2 = NULL;
3204c93bb85bSJerome Glisse 	uint32_t pixel_bytes1 = 0;
3205c93bb85bSJerome Glisse 	uint32_t pixel_bytes2 = 0;
3206c93bb85bSJerome Glisse 
3207f46c0120SAlex Deucher 	radeon_update_display_priority(rdev);
3208f46c0120SAlex Deucher 
3209c93bb85bSJerome Glisse 	if (rdev->mode_info.crtcs[0]->base.enabled) {
3210c93bb85bSJerome Glisse 		mode1 = &rdev->mode_info.crtcs[0]->base.mode;
3211f4510a27SMatt Roper 		pixel_bytes1 = rdev->mode_info.crtcs[0]->base.primary->fb->bits_per_pixel / 8;
3212c93bb85bSJerome Glisse 	}
3213dfee5614SDave Airlie 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3214c93bb85bSJerome Glisse 		if (rdev->mode_info.crtcs[1]->base.enabled) {
3215c93bb85bSJerome Glisse 			mode2 = &rdev->mode_info.crtcs[1]->base.mode;
3216f4510a27SMatt Roper 			pixel_bytes2 = rdev->mode_info.crtcs[1]->base.primary->fb->bits_per_pixel / 8;
3217c93bb85bSJerome Glisse 		}
3218dfee5614SDave Airlie 	}
3219c93bb85bSJerome Glisse 
322068adac5eSBen Skeggs 	min_mem_eff.full = dfixed_const_8(0);
3221c93bb85bSJerome Glisse 	/* get modes */
3222c93bb85bSJerome Glisse 	if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
3223c93bb85bSJerome Glisse 		uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
3224c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
3225c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
3226c93bb85bSJerome Glisse 		/* check crtc enables */
3227c93bb85bSJerome Glisse 		if (mode2)
3228c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
3229c93bb85bSJerome Glisse 		if (mode1)
3230c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
3231c93bb85bSJerome Glisse 		WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
3232c93bb85bSJerome Glisse 	}
3233c93bb85bSJerome Glisse 
3234c93bb85bSJerome Glisse 	/*
3235c93bb85bSJerome Glisse 	 * determine is there is enough bw for current mode
3236c93bb85bSJerome Glisse 	 */
3237f47299c5SAlex Deucher 	sclk_ff = rdev->pm.sclk;
3238f47299c5SAlex Deucher 	mclk_ff = rdev->pm.mclk;
3239c93bb85bSJerome Glisse 
3240c93bb85bSJerome Glisse 	temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
324168adac5eSBen Skeggs 	temp_ff.full = dfixed_const(temp);
324268adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
3243c93bb85bSJerome Glisse 
3244c93bb85bSJerome Glisse 	pix_clk.full = 0;
3245c93bb85bSJerome Glisse 	pix_clk2.full = 0;
3246c93bb85bSJerome Glisse 	peak_disp_bw.full = 0;
3247c93bb85bSJerome Glisse 	if (mode1) {
324868adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
324968adac5eSBen Skeggs 		pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
325068adac5eSBen Skeggs 		pix_clk.full = dfixed_div(pix_clk, temp_ff);
325168adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes1);
325268adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
3253c93bb85bSJerome Glisse 	}
3254c93bb85bSJerome Glisse 	if (mode2) {
325568adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
325668adac5eSBen Skeggs 		pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
325768adac5eSBen Skeggs 		pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
325868adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes2);
325968adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
3260c93bb85bSJerome Glisse 	}
3261c93bb85bSJerome Glisse 
326268adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
3263c93bb85bSJerome Glisse 	if (peak_disp_bw.full >= mem_bw.full) {
3264c93bb85bSJerome Glisse 		DRM_ERROR("You may not have enough display bandwidth for current mode\n"
3265c93bb85bSJerome Glisse 			  "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
3266c93bb85bSJerome Glisse 	}
3267c93bb85bSJerome Glisse 
3268c93bb85bSJerome Glisse 	/*  Get values from the EXT_MEM_CNTL register...converting its contents. */
3269c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_TIMING_CNTL);
3270c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
3271c93bb85bSJerome Glisse 		mem_trcd = ((temp >> 2) & 0x3) + 1;
3272c93bb85bSJerome Glisse 		mem_trp  = ((temp & 0x3)) + 1;
3273c93bb85bSJerome Glisse 		mem_tras = ((temp & 0x70) >> 4) + 1;
3274c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R300 ||
3275c93bb85bSJerome Glisse 		   rdev->family == CHIP_R350) { /* r300, r350 */
3276c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
3277c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
3278c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 4;
3279c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_RV350 ||
3280c93bb85bSJerome Glisse 		   rdev->family <= CHIP_RV380) {
3281c93bb85bSJerome Glisse 		/* rv3x0 */
3282c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 3;
3283c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 3;
3284c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 6;
3285c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R420 ||
3286c93bb85bSJerome Glisse 		   rdev->family == CHIP_R423 ||
3287c93bb85bSJerome Glisse 		   rdev->family == CHIP_RV410) {
3288c93bb85bSJerome Glisse 		/* r4xx */
3289c93bb85bSJerome Glisse 		mem_trcd = (temp & 0xf) + 3;
3290c93bb85bSJerome Glisse 		if (mem_trcd > 15)
3291c93bb85bSJerome Glisse 			mem_trcd = 15;
3292c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0xf) + 3;
3293c93bb85bSJerome Glisse 		if (mem_trp > 15)
3294c93bb85bSJerome Glisse 			mem_trp = 15;
3295c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0x1f) + 6;
3296c93bb85bSJerome Glisse 		if (mem_tras > 31)
3297c93bb85bSJerome Glisse 			mem_tras = 31;
3298c93bb85bSJerome Glisse 	} else { /* RV200, R200 */
3299c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
3300c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
3301c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0xf) + 4;
3302c93bb85bSJerome Glisse 	}
3303c93bb85bSJerome Glisse 	/* convert to FF */
330468adac5eSBen Skeggs 	trcd_ff.full = dfixed_const(mem_trcd);
330568adac5eSBen Skeggs 	trp_ff.full = dfixed_const(mem_trp);
330668adac5eSBen Skeggs 	tras_ff.full = dfixed_const(mem_tras);
3307c93bb85bSJerome Glisse 
3308c93bb85bSJerome Glisse 	/* Get values from the MEM_SDRAM_MODE_REG register...converting its */
3309c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
3310c93bb85bSJerome Glisse 	data = (temp & (7 << 20)) >> 20;
3311c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
3312c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RS480) /* don't think rs400 */
3313c93bb85bSJerome Glisse 			tcas_ff = memtcas_rs480_ff[data];
3314c93bb85bSJerome Glisse 		else
3315c93bb85bSJerome Glisse 			tcas_ff = memtcas_ff[data];
3316c93bb85bSJerome Glisse 	} else
3317c93bb85bSJerome Glisse 		tcas_ff = memtcas2_ff[data];
3318c93bb85bSJerome Glisse 
3319c93bb85bSJerome Glisse 	if (rdev->family == CHIP_RS400 ||
3320c93bb85bSJerome Glisse 	    rdev->family == CHIP_RS480) {
3321c93bb85bSJerome Glisse 		/* extra cas latency stored in bits 23-25 0-4 clocks */
3322c93bb85bSJerome Glisse 		data = (temp >> 23) & 0x7;
3323c93bb85bSJerome Glisse 		if (data < 5)
332468adac5eSBen Skeggs 			tcas_ff.full += dfixed_const(data);
3325c93bb85bSJerome Glisse 	}
3326c93bb85bSJerome Glisse 
3327c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
3328c93bb85bSJerome Glisse 		/* on the R300, Tcas is included in Trbs.
3329c93bb85bSJerome Glisse 		 */
3330c93bb85bSJerome Glisse 		temp = RREG32(RADEON_MEM_CNTL);
3331c93bb85bSJerome Glisse 		data = (R300_MEM_NUM_CHANNELS_MASK & temp);
3332c93bb85bSJerome Glisse 		if (data == 1) {
3333c93bb85bSJerome Glisse 			if (R300_MEM_USE_CD_CH_ONLY & temp) {
3334c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_INDEX);
3335c93bb85bSJerome Glisse 				temp &= ~R300_MC_IND_ADDR_MASK;
3336c93bb85bSJerome Glisse 				temp |= R300_MC_READ_CNTL_CD_mcind;
3337c93bb85bSJerome Glisse 				WREG32(R300_MC_IND_INDEX, temp);
3338c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_DATA);
3339c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_C_MASK & temp);
3340c93bb85bSJerome Glisse 			} else {
3341c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_READ_CNTL_AB);
3342c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3343c93bb85bSJerome Glisse 			}
3344c93bb85bSJerome Glisse 		} else {
3345c93bb85bSJerome Glisse 			temp = RREG32(R300_MC_READ_CNTL_AB);
3346c93bb85bSJerome Glisse 			data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3347c93bb85bSJerome Glisse 		}
3348c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RV410 ||
3349c93bb85bSJerome Glisse 		    rdev->family == CHIP_R420 ||
3350c93bb85bSJerome Glisse 		    rdev->family == CHIP_R423)
3351c93bb85bSJerome Glisse 			trbs_ff = memtrbs_r4xx[data];
3352c93bb85bSJerome Glisse 		else
3353c93bb85bSJerome Glisse 			trbs_ff = memtrbs[data];
3354c93bb85bSJerome Glisse 		tcas_ff.full += trbs_ff.full;
3355c93bb85bSJerome Glisse 	}
3356c93bb85bSJerome Glisse 
3357c93bb85bSJerome Glisse 	sclk_eff_ff.full = sclk_ff.full;
3358c93bb85bSJerome Glisse 
3359c93bb85bSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3360c93bb85bSJerome Glisse 		fixed20_12 agpmode_ff;
336168adac5eSBen Skeggs 		agpmode_ff.full = dfixed_const(radeon_agpmode);
336268adac5eSBen Skeggs 		temp_ff.full = dfixed_const_666(16);
336368adac5eSBen Skeggs 		sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
3364c93bb85bSJerome Glisse 	}
3365c93bb85bSJerome Glisse 	/* TODO PCIE lanes may affect this - agpmode == 16?? */
3366c93bb85bSJerome Glisse 
3367c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev)) {
336868adac5eSBen Skeggs 		sclk_delay_ff.full = dfixed_const(250);
3369c93bb85bSJerome Glisse 	} else {
3370c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RV100) ||
3371c93bb85bSJerome Glisse 		    rdev->flags & RADEON_IS_IGP) {
3372c93bb85bSJerome Glisse 			if (rdev->mc.vram_is_ddr)
337368adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
3374c93bb85bSJerome Glisse 			else
337568adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(33);
3376c93bb85bSJerome Glisse 		} else {
3377c93bb85bSJerome Glisse 			if (rdev->mc.vram_width == 128)
337868adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(57);
3379c93bb85bSJerome Glisse 			else
338068adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
3381c93bb85bSJerome Glisse 		}
3382c93bb85bSJerome Glisse 	}
3383c93bb85bSJerome Glisse 
338468adac5eSBen Skeggs 	mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
3385c93bb85bSJerome Glisse 
3386c93bb85bSJerome Glisse 	if (rdev->mc.vram_is_ddr) {
3387c93bb85bSJerome Glisse 		if (rdev->mc.vram_width == 32) {
338868adac5eSBen Skeggs 			k1.full = dfixed_const(40);
3389c93bb85bSJerome Glisse 			c  = 3;
3390c93bb85bSJerome Glisse 		} else {
339168adac5eSBen Skeggs 			k1.full = dfixed_const(20);
3392c93bb85bSJerome Glisse 			c  = 1;
3393c93bb85bSJerome Glisse 		}
3394c93bb85bSJerome Glisse 	} else {
339568adac5eSBen Skeggs 		k1.full = dfixed_const(40);
3396c93bb85bSJerome Glisse 		c  = 3;
3397c93bb85bSJerome Glisse 	}
3398c93bb85bSJerome Glisse 
339968adac5eSBen Skeggs 	temp_ff.full = dfixed_const(2);
340068adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
340168adac5eSBen Skeggs 	temp_ff.full = dfixed_const(c);
340268adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
340368adac5eSBen Skeggs 	temp_ff.full = dfixed_const(4);
340468adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
340568adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
3406c93bb85bSJerome Glisse 	mc_latency_mclk.full += k1.full;
3407c93bb85bSJerome Glisse 
340868adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
340968adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
3410c93bb85bSJerome Glisse 
3411c93bb85bSJerome Glisse 	/*
3412c93bb85bSJerome Glisse 	  HW cursor time assuming worst case of full size colour cursor.
3413c93bb85bSJerome Glisse 	*/
341468adac5eSBen Skeggs 	temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
3415c93bb85bSJerome Glisse 	temp_ff.full += trcd_ff.full;
3416c93bb85bSJerome Glisse 	if (temp_ff.full < tras_ff.full)
3417c93bb85bSJerome Glisse 		temp_ff.full = tras_ff.full;
341868adac5eSBen Skeggs 	cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
3419c93bb85bSJerome Glisse 
342068adac5eSBen Skeggs 	temp_ff.full = dfixed_const(cur_size);
342168adac5eSBen Skeggs 	cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
3422c93bb85bSJerome Glisse 	/*
3423c93bb85bSJerome Glisse 	  Find the total latency for the display data.
3424c93bb85bSJerome Glisse 	*/
342568adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_const(8);
342668adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
3427c93bb85bSJerome Glisse 	mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
3428c93bb85bSJerome Glisse 	mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
3429c93bb85bSJerome Glisse 
3430c93bb85bSJerome Glisse 	if (mc_latency_mclk.full > mc_latency_sclk.full)
3431c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_mclk.full;
3432c93bb85bSJerome Glisse 	else
3433c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_sclk.full;
3434c93bb85bSJerome Glisse 
3435c93bb85bSJerome Glisse 	/* setup Max GRPH_STOP_REQ default value */
3436c93bb85bSJerome Glisse 	if (ASIC_IS_RV100(rdev))
3437c93bb85bSJerome Glisse 		max_stop_req = 0x5c;
3438c93bb85bSJerome Glisse 	else
3439c93bb85bSJerome Glisse 		max_stop_req = 0x7c;
3440c93bb85bSJerome Glisse 
3441c93bb85bSJerome Glisse 	if (mode1) {
3442c93bb85bSJerome Glisse 		/*  CRTC1
3443c93bb85bSJerome Glisse 		    Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
3444c93bb85bSJerome Glisse 		    GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
3445c93bb85bSJerome Glisse 		*/
3446c93bb85bSJerome Glisse 		stop_req = mode1->hdisplay * pixel_bytes1 / 16;
3447c93bb85bSJerome Glisse 
3448c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
3449c93bb85bSJerome Glisse 			stop_req = max_stop_req;
3450c93bb85bSJerome Glisse 
3451c93bb85bSJerome Glisse 		/*
3452c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
3453c93bb85bSJerome Glisse 		*/
345468adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes1));
345568adac5eSBen Skeggs 		disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
3456c93bb85bSJerome Glisse 
3457c93bb85bSJerome Glisse 		/*
3458c93bb85bSJerome Glisse 		  Find the critical point of the display buffer.
3459c93bb85bSJerome Glisse 		*/
346068adac5eSBen Skeggs 		crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
346168adac5eSBen Skeggs 		crit_point_ff.full += dfixed_const_half(0);
3462c93bb85bSJerome Glisse 
346368adac5eSBen Skeggs 		critical_point = dfixed_trunc(crit_point_ff);
3464c93bb85bSJerome Glisse 
3465c93bb85bSJerome Glisse 		if (rdev->disp_priority == 2) {
3466c93bb85bSJerome Glisse 			critical_point = 0;
3467c93bb85bSJerome Glisse 		}
3468c93bb85bSJerome Glisse 
3469c93bb85bSJerome Glisse 		/*
3470c93bb85bSJerome Glisse 		  The critical point should never be above max_stop_req-4.  Setting
3471c93bb85bSJerome Glisse 		  GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
3472c93bb85bSJerome Glisse 		*/
3473c93bb85bSJerome Glisse 		if (max_stop_req - critical_point < 4)
3474c93bb85bSJerome Glisse 			critical_point = 0;
3475c93bb85bSJerome Glisse 
3476c93bb85bSJerome Glisse 		if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
3477c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
3478c93bb85bSJerome Glisse 			critical_point = 0x10;
3479c93bb85bSJerome Glisse 		}
3480c93bb85bSJerome Glisse 
3481c93bb85bSJerome Glisse 		temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
3482c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
3483c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3484c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_START_REQ_MASK);
3485c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
3486c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
3487c93bb85bSJerome Glisse 			stop_req -= 0x10;
3488c93bb85bSJerome Glisse 		}
3489c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3490c93bb85bSJerome Glisse 		temp |= RADEON_GRPH_BUFFER_SIZE;
3491c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_CRITICAL_CNTL   |
3492c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
3493c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
3494c93bb85bSJerome Glisse 		/*
3495c93bb85bSJerome Glisse 		  Write the result into the register.
3496c93bb85bSJerome Glisse 		*/
3497c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3498c93bb85bSJerome Glisse 						       (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3499c93bb85bSJerome Glisse 
3500c93bb85bSJerome Glisse #if 0
3501c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
3502c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
3503c93bb85bSJerome Glisse 			/* attempt to program RS400 disp regs correctly ??? */
3504c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP1_REG_CNTL);
3505c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
3506c93bb85bSJerome Glisse 				  RS400_DISP1_STOP_REQ_LEVEL_MASK);
3507c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, (temp |
3508c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3509c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3510c93bb85bSJerome Glisse 			temp = RREG32(RS400_DMIF_MEM_CNTL1);
3511c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
3512c93bb85bSJerome Glisse 				  RS400_DISP1_CRITICAL_POINT_STOP_MASK);
3513c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1, (temp |
3514c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
3515c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
3516c93bb85bSJerome Glisse 		}
3517c93bb85bSJerome Glisse #endif
3518c93bb85bSJerome Glisse 
3519d9fdaafbSDave Airlie 		DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
3520c93bb85bSJerome Glisse 			  /* 	  (unsigned int)info->SavedReg->grph_buffer_cntl, */
3521c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
3522c93bb85bSJerome Glisse 	}
3523c93bb85bSJerome Glisse 
3524c93bb85bSJerome Glisse 	if (mode2) {
3525c93bb85bSJerome Glisse 		u32 grph2_cntl;
3526c93bb85bSJerome Glisse 		stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3527c93bb85bSJerome Glisse 
3528c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
3529c93bb85bSJerome Glisse 			stop_req = max_stop_req;
3530c93bb85bSJerome Glisse 
3531c93bb85bSJerome Glisse 		/*
3532c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
3533c93bb85bSJerome Glisse 		*/
353468adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes2));
353568adac5eSBen Skeggs 		disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
3536c93bb85bSJerome Glisse 
3537c93bb85bSJerome Glisse 		grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3538c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3539c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3540c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3541c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
3542c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
3543c93bb85bSJerome Glisse 			stop_req -= 0x10;
3544c93bb85bSJerome Glisse 		}
3545c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3546c93bb85bSJerome Glisse 		grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3547c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL   |
3548c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
3549c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
3550c93bb85bSJerome Glisse 
3551c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS100) ||
3552c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS200))
3553c93bb85bSJerome Glisse 			critical_point2 = 0;
3554c93bb85bSJerome Glisse 		else {
3555c93bb85bSJerome Glisse 			temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
355668adac5eSBen Skeggs 			temp_ff.full = dfixed_const(temp);
355768adac5eSBen Skeggs 			temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
3558c93bb85bSJerome Glisse 			if (sclk_ff.full < temp_ff.full)
3559c93bb85bSJerome Glisse 				temp_ff.full = sclk_ff.full;
3560c93bb85bSJerome Glisse 
3561c93bb85bSJerome Glisse 			read_return_rate.full = temp_ff.full;
3562c93bb85bSJerome Glisse 
3563c93bb85bSJerome Glisse 			if (mode1) {
3564c93bb85bSJerome Glisse 				temp_ff.full = read_return_rate.full - disp_drain_rate.full;
356568adac5eSBen Skeggs 				time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
3566c93bb85bSJerome Glisse 			} else {
3567c93bb85bSJerome Glisse 				time_disp1_drop_priority.full = 0;
3568c93bb85bSJerome Glisse 			}
3569c93bb85bSJerome Glisse 			crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
357068adac5eSBen Skeggs 			crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
357168adac5eSBen Skeggs 			crit_point_ff.full += dfixed_const_half(0);
3572c93bb85bSJerome Glisse 
357368adac5eSBen Skeggs 			critical_point2 = dfixed_trunc(crit_point_ff);
3574c93bb85bSJerome Glisse 
3575c93bb85bSJerome Glisse 			if (rdev->disp_priority == 2) {
3576c93bb85bSJerome Glisse 				critical_point2 = 0;
3577c93bb85bSJerome Glisse 			}
3578c93bb85bSJerome Glisse 
3579c93bb85bSJerome Glisse 			if (max_stop_req - critical_point2 < 4)
3580c93bb85bSJerome Glisse 				critical_point2 = 0;
3581c93bb85bSJerome Glisse 
3582c93bb85bSJerome Glisse 		}
3583c93bb85bSJerome Glisse 
3584c93bb85bSJerome Glisse 		if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3585c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0 */
3586c93bb85bSJerome Glisse 			critical_point2 = 0x10;
3587c93bb85bSJerome Glisse 		}
3588c93bb85bSJerome Glisse 
3589c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3590c93bb85bSJerome Glisse 						  (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3591c93bb85bSJerome Glisse 
3592c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
3593c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
3594c93bb85bSJerome Glisse #if 0
3595c93bb85bSJerome Glisse 			/* attempt to program RS400 disp2 regs correctly ??? */
3596c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL1);
3597c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3598c93bb85bSJerome Glisse 				  RS400_DISP2_STOP_REQ_LEVEL_MASK);
3599c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3600c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3601c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3602c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL2);
3603c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3604c93bb85bSJerome Glisse 				  RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3605c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3606c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3607c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3608c93bb85bSJerome Glisse #endif
3609c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3610c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3611c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1,  0x29CA71DC);
3612c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3613c93bb85bSJerome Glisse 		}
3614c93bb85bSJerome Glisse 
3615d9fdaafbSDave Airlie 		DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
3616c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3617c93bb85bSJerome Glisse 	}
3618c93bb85bSJerome Glisse }
3619551ebd83SDave Airlie 
3620e32eb50dSChristian König int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
36213ce0a23dSJerome Glisse {
36223ce0a23dSJerome Glisse 	uint32_t scratch;
36233ce0a23dSJerome Glisse 	uint32_t tmp = 0;
36243ce0a23dSJerome Glisse 	unsigned i;
36253ce0a23dSJerome Glisse 	int r;
36263ce0a23dSJerome Glisse 
36273ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
36283ce0a23dSJerome Glisse 	if (r) {
36293ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
36303ce0a23dSJerome Glisse 		return r;
36313ce0a23dSJerome Glisse 	}
36323ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
3633e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, 2);
36343ce0a23dSJerome Glisse 	if (r) {
36353ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
36363ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
36373ce0a23dSJerome Glisse 		return r;
36383ce0a23dSJerome Glisse 	}
3639e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(scratch, 0));
3640e32eb50dSChristian König 	radeon_ring_write(ring, 0xDEADBEEF);
3641e32eb50dSChristian König 	radeon_ring_unlock_commit(rdev, ring);
36423ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
36433ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
36443ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
36453ce0a23dSJerome Glisse 			break;
36463ce0a23dSJerome Glisse 		}
36473ce0a23dSJerome Glisse 		DRM_UDELAY(1);
36483ce0a23dSJerome Glisse 	}
36493ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
36503ce0a23dSJerome Glisse 		DRM_INFO("ring test succeeded in %d usecs\n", i);
36513ce0a23dSJerome Glisse 	} else {
3652369d7ec1SAlex Deucher 		DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
36533ce0a23dSJerome Glisse 			  scratch, tmp);
36543ce0a23dSJerome Glisse 		r = -EINVAL;
36553ce0a23dSJerome Glisse 	}
36563ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
36573ce0a23dSJerome Glisse 	return r;
36583ce0a23dSJerome Glisse }
36593ce0a23dSJerome Glisse 
36603ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
36613ce0a23dSJerome Glisse {
3662e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
36637b1f2485SChristian König 
3664c7eff978SAlex Deucher 	if (ring->rptr_save_reg) {
3665c7eff978SAlex Deucher 		u32 next_rptr = ring->wptr + 2 + 3;
3666c7eff978SAlex Deucher 		radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0));
3667c7eff978SAlex Deucher 		radeon_ring_write(ring, next_rptr);
3668c7eff978SAlex Deucher 	}
3669c7eff978SAlex Deucher 
3670e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
3671e32eb50dSChristian König 	radeon_ring_write(ring, ib->gpu_addr);
3672e32eb50dSChristian König 	radeon_ring_write(ring, ib->length_dw);
36733ce0a23dSJerome Glisse }
36743ce0a23dSJerome Glisse 
3675f712812eSAlex Deucher int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
36763ce0a23dSJerome Glisse {
3677f2e39221SJerome Glisse 	struct radeon_ib ib;
36783ce0a23dSJerome Glisse 	uint32_t scratch;
36793ce0a23dSJerome Glisse 	uint32_t tmp = 0;
36803ce0a23dSJerome Glisse 	unsigned i;
36813ce0a23dSJerome Glisse 	int r;
36823ce0a23dSJerome Glisse 
36833ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
36843ce0a23dSJerome Glisse 	if (r) {
36853ce0a23dSJerome Glisse 		DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
36863ce0a23dSJerome Glisse 		return r;
36873ce0a23dSJerome Glisse 	}
36883ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
36894bf3dd92SChristian König 	r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256);
36903ce0a23dSJerome Glisse 	if (r) {
3691af026c5bSMichel Dänzer 		DRM_ERROR("radeon: failed to get ib (%d).\n", r);
3692af026c5bSMichel Dänzer 		goto free_scratch;
36933ce0a23dSJerome Glisse 	}
3694f2e39221SJerome Glisse 	ib.ptr[0] = PACKET0(scratch, 0);
3695f2e39221SJerome Glisse 	ib.ptr[1] = 0xDEADBEEF;
3696f2e39221SJerome Glisse 	ib.ptr[2] = PACKET2(0);
3697f2e39221SJerome Glisse 	ib.ptr[3] = PACKET2(0);
3698f2e39221SJerome Glisse 	ib.ptr[4] = PACKET2(0);
3699f2e39221SJerome Glisse 	ib.ptr[5] = PACKET2(0);
3700f2e39221SJerome Glisse 	ib.ptr[6] = PACKET2(0);
3701f2e39221SJerome Glisse 	ib.ptr[7] = PACKET2(0);
3702f2e39221SJerome Glisse 	ib.length_dw = 8;
37034ef72566SChristian König 	r = radeon_ib_schedule(rdev, &ib, NULL);
37043ce0a23dSJerome Glisse 	if (r) {
3705af026c5bSMichel Dänzer 		DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
3706af026c5bSMichel Dänzer 		goto free_ib;
37073ce0a23dSJerome Glisse 	}
3708f2e39221SJerome Glisse 	r = radeon_fence_wait(ib.fence, false);
37093ce0a23dSJerome Glisse 	if (r) {
3710af026c5bSMichel Dänzer 		DRM_ERROR("radeon: fence wait failed (%d).\n", r);
3711af026c5bSMichel Dänzer 		goto free_ib;
37123ce0a23dSJerome Glisse 	}
37133ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
37143ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
37153ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
37163ce0a23dSJerome Glisse 			break;
37173ce0a23dSJerome Glisse 		}
37183ce0a23dSJerome Glisse 		DRM_UDELAY(1);
37193ce0a23dSJerome Glisse 	}
37203ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
37213ce0a23dSJerome Glisse 		DRM_INFO("ib test succeeded in %u usecs\n", i);
37223ce0a23dSJerome Glisse 	} else {
372362f288cfSPaul Bolle 		DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
37243ce0a23dSJerome Glisse 			  scratch, tmp);
37253ce0a23dSJerome Glisse 		r = -EINVAL;
37263ce0a23dSJerome Glisse 	}
3727af026c5bSMichel Dänzer free_ib:
37283ce0a23dSJerome Glisse 	radeon_ib_free(rdev, &ib);
3729af026c5bSMichel Dänzer free_scratch:
3730af026c5bSMichel Dänzer 	radeon_scratch_free(rdev, scratch);
37313ce0a23dSJerome Glisse 	return r;
37323ce0a23dSJerome Glisse }
37339f022ddfSJerome Glisse 
37349f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
37359f022ddfSJerome Glisse {
37369f022ddfSJerome Glisse 	/* Shutdown CP we shouldn't need to do that but better be safe than
37379f022ddfSJerome Glisse 	 * sorry
37389f022ddfSJerome Glisse 	 */
3739e32eb50dSChristian König 	rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
37409f022ddfSJerome Glisse 	WREG32(R_000740_CP_CSQ_CNTL, 0);
37419f022ddfSJerome Glisse 
37429f022ddfSJerome Glisse 	/* Save few CRTC registers */
3743ca6ffc64SJerome Glisse 	save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
37449f022ddfSJerome Glisse 	save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
37459f022ddfSJerome Glisse 	save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
37469f022ddfSJerome Glisse 	save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
37479f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
37489f022ddfSJerome Glisse 		save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
37499f022ddfSJerome Glisse 		save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
37509f022ddfSJerome Glisse 	}
37519f022ddfSJerome Glisse 
37529f022ddfSJerome Glisse 	/* Disable VGA aperture access */
3753ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
37549f022ddfSJerome Glisse 	/* Disable cursor, overlay, crtc */
37559f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
37569f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
37579f022ddfSJerome Glisse 					S_000054_CRTC_DISPLAY_DIS(1));
37589f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL,
37599f022ddfSJerome Glisse 			(C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
37609f022ddfSJerome Glisse 			S_000050_CRTC_DISP_REQ_EN_B(1));
37619f022ddfSJerome Glisse 	WREG32(R_000420_OV0_SCALE_CNTL,
37629f022ddfSJerome Glisse 		C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
37639f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
37649f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
37659f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
37669f022ddfSJerome Glisse 						S_000360_CUR2_LOCK(1));
37679f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL,
37689f022ddfSJerome Glisse 			(C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
37699f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISPLAY_DIS(1) |
37709f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISP_REQ_EN_B(1));
37719f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET,
37729f022ddfSJerome Glisse 			C_000360_CUR2_LOCK & save->CUR2_OFFSET);
37739f022ddfSJerome Glisse 	}
37749f022ddfSJerome Glisse }
37759f022ddfSJerome Glisse 
37769f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
37779f022ddfSJerome Glisse {
37789f022ddfSJerome Glisse 	/* Update base address for crtc */
3779d594e46aSJerome Glisse 	WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
37809f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3781d594e46aSJerome Glisse 		WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
37829f022ddfSJerome Glisse 	}
37839f022ddfSJerome Glisse 	/* Restore CRTC registers */
3784ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
37859f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
37869f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
37879f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
37889f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
37899f022ddfSJerome Glisse 	}
37909f022ddfSJerome Glisse }
3791ca6ffc64SJerome Glisse 
3792ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev)
3793ca6ffc64SJerome Glisse {
3794ca6ffc64SJerome Glisse 	u32 tmp;
3795ca6ffc64SJerome Glisse 
3796ca6ffc64SJerome Glisse 	tmp = RREG8(R_0003C2_GENMO_WT);
3797ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3798ca6ffc64SJerome Glisse }
3799d4550907SJerome Glisse 
3800d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev)
3801d4550907SJerome Glisse {
3802d4550907SJerome Glisse 	int r;
3803d4550907SJerome Glisse 
3804d4550907SJerome Glisse 	r = r100_debugfs_mc_info_init(rdev);
3805d4550907SJerome Glisse 	if (r)
3806d4550907SJerome Glisse 		dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3807d4550907SJerome Glisse }
3808d4550907SJerome Glisse 
3809d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev)
3810d4550907SJerome Glisse {
3811d4550907SJerome Glisse 	struct r100_mc_save save;
3812d4550907SJerome Glisse 
3813d4550907SJerome Glisse 	/* Stops all mc clients */
3814d4550907SJerome Glisse 	r100_mc_stop(rdev, &save);
3815d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3816d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION,
3817d4550907SJerome Glisse 			S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3818d4550907SJerome Glisse 			S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3819d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3820d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3821d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2,
3822d4550907SJerome Glisse 				upper_32_bits(rdev->mc.agp_base) & 0xff);
3823d4550907SJerome Glisse 	} else {
3824d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3825d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, 0);
3826d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3827d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2, 0);
3828d4550907SJerome Glisse 	}
3829d4550907SJerome Glisse 	/* Wait for mc idle */
3830d4550907SJerome Glisse 	if (r100_mc_wait_for_idle(rdev))
3831d4550907SJerome Glisse 		dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3832d4550907SJerome Glisse 	/* Program MC, should be a 32bits limited address space */
3833d4550907SJerome Glisse 	WREG32(R_000148_MC_FB_LOCATION,
3834d4550907SJerome Glisse 		S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3835d4550907SJerome Glisse 		S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3836d4550907SJerome Glisse 	r100_mc_resume(rdev, &save);
3837d4550907SJerome Glisse }
3838d4550907SJerome Glisse 
38391109ca09SLauri Kasanen static void r100_clock_startup(struct radeon_device *rdev)
3840d4550907SJerome Glisse {
3841d4550907SJerome Glisse 	u32 tmp;
3842d4550907SJerome Glisse 
3843d4550907SJerome Glisse 	if (radeon_dynclks != -1 && radeon_dynclks)
3844d4550907SJerome Glisse 		radeon_legacy_set_clock_gating(rdev, 1);
3845d4550907SJerome Glisse 	/* We need to force on some of the block */
3846d4550907SJerome Glisse 	tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3847d4550907SJerome Glisse 	tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3848d4550907SJerome Glisse 	if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3849d4550907SJerome Glisse 		tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3850d4550907SJerome Glisse 	WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3851d4550907SJerome Glisse }
3852d4550907SJerome Glisse 
3853d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev)
3854d4550907SJerome Glisse {
3855d4550907SJerome Glisse 	int r;
3856d4550907SJerome Glisse 
385792cde00cSAlex Deucher 	/* set common regs */
385892cde00cSAlex Deucher 	r100_set_common_regs(rdev);
385992cde00cSAlex Deucher 	/* program mc */
3860d4550907SJerome Glisse 	r100_mc_program(rdev);
3861d4550907SJerome Glisse 	/* Resume clock */
3862d4550907SJerome Glisse 	r100_clock_startup(rdev);
3863d4550907SJerome Glisse 	/* Initialize GART (initialize after TTM so we can allocate
3864d4550907SJerome Glisse 	 * memory through TTM but finalize after TTM) */
386517e15b0cSDave Airlie 	r100_enable_bm(rdev);
3866d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
3867d4550907SJerome Glisse 		r = r100_pci_gart_enable(rdev);
3868d4550907SJerome Glisse 		if (r)
3869d4550907SJerome Glisse 			return r;
3870d4550907SJerome Glisse 	}
3871724c80e1SAlex Deucher 
3872724c80e1SAlex Deucher 	/* allocate wb buffer */
3873724c80e1SAlex Deucher 	r = radeon_wb_init(rdev);
3874724c80e1SAlex Deucher 	if (r)
3875724c80e1SAlex Deucher 		return r;
3876724c80e1SAlex Deucher 
387730eb77f4SJerome Glisse 	r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
387830eb77f4SJerome Glisse 	if (r) {
387930eb77f4SJerome Glisse 		dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
388030eb77f4SJerome Glisse 		return r;
388130eb77f4SJerome Glisse 	}
388230eb77f4SJerome Glisse 
3883d4550907SJerome Glisse 	/* Enable IRQ */
3884e49f3959SAdis Hamzić 	if (!rdev->irq.installed) {
3885e49f3959SAdis Hamzić 		r = radeon_irq_kms_init(rdev);
3886e49f3959SAdis Hamzić 		if (r)
3887e49f3959SAdis Hamzić 			return r;
3888e49f3959SAdis Hamzić 	}
3889e49f3959SAdis Hamzić 
3890d4550907SJerome Glisse 	r100_irq_set(rdev);
3891cafe6609SJerome Glisse 	rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
3892d4550907SJerome Glisse 	/* 1M ring buffer */
3893d4550907SJerome Glisse 	r = r100_cp_init(rdev, 1024 * 1024);
3894d4550907SJerome Glisse 	if (r) {
3895ec4f2ac4SPaul Bolle 		dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
3896d4550907SJerome Glisse 		return r;
3897d4550907SJerome Glisse 	}
3898b15ba512SJerome Glisse 
38992898c348SChristian König 	r = radeon_ib_pool_init(rdev);
39002898c348SChristian König 	if (r) {
39012898c348SChristian König 		dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
3902b15ba512SJerome Glisse 		return r;
39032898c348SChristian König 	}
3904b15ba512SJerome Glisse 
3905d4550907SJerome Glisse 	return 0;
3906d4550907SJerome Glisse }
3907d4550907SJerome Glisse 
3908d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev)
3909d4550907SJerome Glisse {
39106b7746e8SJerome Glisse 	int r;
39116b7746e8SJerome Glisse 
3912d4550907SJerome Glisse 	/* Make sur GART are not working */
3913d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3914d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3915d4550907SJerome Glisse 	/* Resume clock before doing reset */
3916d4550907SJerome Glisse 	r100_clock_startup(rdev);
3917d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
3918a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
3919d4550907SJerome Glisse 		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3920d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
3921d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
3922d4550907SJerome Glisse 	}
3923d4550907SJerome Glisse 	/* post */
3924d4550907SJerome Glisse 	radeon_combios_asic_init(rdev->ddev);
3925d4550907SJerome Glisse 	/* Resume clock after posting */
3926d4550907SJerome Glisse 	r100_clock_startup(rdev);
3927550e2d92SDave Airlie 	/* Initialize surface registers */
3928550e2d92SDave Airlie 	radeon_surface_init(rdev);
3929b15ba512SJerome Glisse 
3930b15ba512SJerome Glisse 	rdev->accel_working = true;
39316b7746e8SJerome Glisse 	r = r100_startup(rdev);
39326b7746e8SJerome Glisse 	if (r) {
39336b7746e8SJerome Glisse 		rdev->accel_working = false;
39346b7746e8SJerome Glisse 	}
39356b7746e8SJerome Glisse 	return r;
3936d4550907SJerome Glisse }
3937d4550907SJerome Glisse 
3938d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev)
3939d4550907SJerome Glisse {
39406c7bcceaSAlex Deucher 	radeon_pm_suspend(rdev);
3941d4550907SJerome Glisse 	r100_cp_disable(rdev);
3942724c80e1SAlex Deucher 	radeon_wb_disable(rdev);
3943d4550907SJerome Glisse 	r100_irq_disable(rdev);
3944d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3945d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3946d4550907SJerome Glisse 	return 0;
3947d4550907SJerome Glisse }
3948d4550907SJerome Glisse 
3949d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev)
3950d4550907SJerome Glisse {
39516c7bcceaSAlex Deucher 	radeon_pm_fini(rdev);
3952d4550907SJerome Glisse 	r100_cp_fini(rdev);
3953724c80e1SAlex Deucher 	radeon_wb_fini(rdev);
39542898c348SChristian König 	radeon_ib_pool_fini(rdev);
3955d4550907SJerome Glisse 	radeon_gem_fini(rdev);
3956d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3957d4550907SJerome Glisse 		r100_pci_gart_fini(rdev);
3958d0269ed8SJerome Glisse 	radeon_agp_fini(rdev);
3959d4550907SJerome Glisse 	radeon_irq_kms_fini(rdev);
3960d4550907SJerome Glisse 	radeon_fence_driver_fini(rdev);
39614c788679SJerome Glisse 	radeon_bo_fini(rdev);
3962d4550907SJerome Glisse 	radeon_atombios_fini(rdev);
3963d4550907SJerome Glisse 	kfree(rdev->bios);
3964d4550907SJerome Glisse 	rdev->bios = NULL;
3965d4550907SJerome Glisse }
3966d4550907SJerome Glisse 
39674c712e6cSDave Airlie /*
39684c712e6cSDave Airlie  * Due to how kexec works, it can leave the hw fully initialised when it
39694c712e6cSDave Airlie  * boots the new kernel. However doing our init sequence with the CP and
39704c712e6cSDave Airlie  * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
39714c712e6cSDave Airlie  * do some quick sanity checks and restore sane values to avoid this
39724c712e6cSDave Airlie  * problem.
39734c712e6cSDave Airlie  */
39744c712e6cSDave Airlie void r100_restore_sanity(struct radeon_device *rdev)
39754c712e6cSDave Airlie {
39764c712e6cSDave Airlie 	u32 tmp;
39774c712e6cSDave Airlie 
39784c712e6cSDave Airlie 	tmp = RREG32(RADEON_CP_CSQ_CNTL);
39794c712e6cSDave Airlie 	if (tmp) {
39804c712e6cSDave Airlie 		WREG32(RADEON_CP_CSQ_CNTL, 0);
39814c712e6cSDave Airlie 	}
39824c712e6cSDave Airlie 	tmp = RREG32(RADEON_CP_RB_CNTL);
39834c712e6cSDave Airlie 	if (tmp) {
39844c712e6cSDave Airlie 		WREG32(RADEON_CP_RB_CNTL, 0);
39854c712e6cSDave Airlie 	}
39864c712e6cSDave Airlie 	tmp = RREG32(RADEON_SCRATCH_UMSK);
39874c712e6cSDave Airlie 	if (tmp) {
39884c712e6cSDave Airlie 		WREG32(RADEON_SCRATCH_UMSK, 0);
39894c712e6cSDave Airlie 	}
39904c712e6cSDave Airlie }
39914c712e6cSDave Airlie 
3992d4550907SJerome Glisse int r100_init(struct radeon_device *rdev)
3993d4550907SJerome Glisse {
3994d4550907SJerome Glisse 	int r;
3995d4550907SJerome Glisse 
3996d4550907SJerome Glisse 	/* Register debugfs file specific to this group of asics */
3997d4550907SJerome Glisse 	r100_debugfs(rdev);
3998d4550907SJerome Glisse 	/* Disable VGA */
3999d4550907SJerome Glisse 	r100_vga_render_disable(rdev);
4000d4550907SJerome Glisse 	/* Initialize scratch registers */
4001d4550907SJerome Glisse 	radeon_scratch_init(rdev);
4002d4550907SJerome Glisse 	/* Initialize surface registers */
4003d4550907SJerome Glisse 	radeon_surface_init(rdev);
40044c712e6cSDave Airlie 	/* sanity check some register to avoid hangs like after kexec */
40054c712e6cSDave Airlie 	r100_restore_sanity(rdev);
4006d4550907SJerome Glisse 	/* TODO: disable VGA need to use VGA request */
4007d4550907SJerome Glisse 	/* BIOS*/
4008d4550907SJerome Glisse 	if (!radeon_get_bios(rdev)) {
4009d4550907SJerome Glisse 		if (ASIC_IS_AVIVO(rdev))
4010d4550907SJerome Glisse 			return -EINVAL;
4011d4550907SJerome Glisse 	}
4012d4550907SJerome Glisse 	if (rdev->is_atom_bios) {
4013d4550907SJerome Glisse 		dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
4014d4550907SJerome Glisse 		return -EINVAL;
4015d4550907SJerome Glisse 	} else {
4016d4550907SJerome Glisse 		r = radeon_combios_init(rdev);
4017d4550907SJerome Glisse 		if (r)
4018d4550907SJerome Glisse 			return r;
4019d4550907SJerome Glisse 	}
4020d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
4021a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
4022d4550907SJerome Glisse 		dev_warn(rdev->dev,
4023d4550907SJerome Glisse 			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
4024d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
4025d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
4026d4550907SJerome Glisse 	}
4027d4550907SJerome Glisse 	/* check if cards are posted or not */
402872542d77SDave Airlie 	if (radeon_boot_test_post_card(rdev) == false)
402972542d77SDave Airlie 		return -EINVAL;
4030d4550907SJerome Glisse 	/* Set asic errata */
4031d4550907SJerome Glisse 	r100_errata(rdev);
4032d4550907SJerome Glisse 	/* Initialize clocks */
4033d4550907SJerome Glisse 	radeon_get_clock_info(rdev->ddev);
4034d594e46aSJerome Glisse 	/* initialize AGP */
4035d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
4036d594e46aSJerome Glisse 		r = radeon_agp_init(rdev);
4037d594e46aSJerome Glisse 		if (r) {
4038d594e46aSJerome Glisse 			radeon_agp_disable(rdev);
4039d594e46aSJerome Glisse 		}
4040d594e46aSJerome Glisse 	}
4041d594e46aSJerome Glisse 	/* initialize VRAM */
4042d594e46aSJerome Glisse 	r100_mc_init(rdev);
4043d4550907SJerome Glisse 	/* Fence driver */
404430eb77f4SJerome Glisse 	r = radeon_fence_driver_init(rdev);
4045d4550907SJerome Glisse 	if (r)
4046d4550907SJerome Glisse 		return r;
4047d4550907SJerome Glisse 	/* Memory manager */
40484c788679SJerome Glisse 	r = radeon_bo_init(rdev);
4049d4550907SJerome Glisse 	if (r)
4050d4550907SJerome Glisse 		return r;
4051d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
4052d4550907SJerome Glisse 		r = r100_pci_gart_init(rdev);
4053d4550907SJerome Glisse 		if (r)
4054d4550907SJerome Glisse 			return r;
4055d4550907SJerome Glisse 	}
4056d4550907SJerome Glisse 	r100_set_safe_registers(rdev);
4057b15ba512SJerome Glisse 
40586c7bcceaSAlex Deucher 	/* Initialize power management */
40596c7bcceaSAlex Deucher 	radeon_pm_init(rdev);
40606c7bcceaSAlex Deucher 
4061d4550907SJerome Glisse 	rdev->accel_working = true;
4062d4550907SJerome Glisse 	r = r100_startup(rdev);
4063d4550907SJerome Glisse 	if (r) {
4064d4550907SJerome Glisse 		/* Somethings want wront with the accel init stop accel */
4065d4550907SJerome Glisse 		dev_err(rdev->dev, "Disabling GPU acceleration\n");
4066d4550907SJerome Glisse 		r100_cp_fini(rdev);
4067724c80e1SAlex Deucher 		radeon_wb_fini(rdev);
40682898c348SChristian König 		radeon_ib_pool_fini(rdev);
4069655efd3dSJerome Glisse 		radeon_irq_kms_fini(rdev);
4070d4550907SJerome Glisse 		if (rdev->flags & RADEON_IS_PCI)
4071d4550907SJerome Glisse 			r100_pci_gart_fini(rdev);
4072d4550907SJerome Glisse 		rdev->accel_working = false;
4073d4550907SJerome Glisse 	}
4074d4550907SJerome Glisse 	return 0;
4075d4550907SJerome Glisse }
40766fcbef7aSAndi Kleen 
40776fcbef7aSAndi Kleen u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
40786fcbef7aSAndi Kleen {
40796fcbef7aSAndi Kleen 	if (reg < rdev->rio_mem_size)
40806fcbef7aSAndi Kleen 		return ioread32(rdev->rio_mem + reg);
40816fcbef7aSAndi Kleen 	else {
40826fcbef7aSAndi Kleen 		iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
40836fcbef7aSAndi Kleen 		return ioread32(rdev->rio_mem + RADEON_MM_DATA);
40846fcbef7aSAndi Kleen 	}
40856fcbef7aSAndi Kleen }
40866fcbef7aSAndi Kleen 
40876fcbef7aSAndi Kleen void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
40886fcbef7aSAndi Kleen {
40896fcbef7aSAndi Kleen 	if (reg < rdev->rio_mem_size)
40906fcbef7aSAndi Kleen 		iowrite32(v, rdev->rio_mem + reg);
40916fcbef7aSAndi Kleen 	else {
40926fcbef7aSAndi Kleen 		iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
40936fcbef7aSAndi Kleen 		iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
40946fcbef7aSAndi Kleen 	}
40956fcbef7aSAndi Kleen }
4096