xref: /openbmc/linux/drivers/gpu/drm/radeon/r100.c (revision 2898c348)
1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2008 Advanced Micro Devices, Inc.
3771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
4771fe6b9SJerome Glisse  * Copyright 2009 Jerome Glisse.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Authors: Dave Airlie
25771fe6b9SJerome Glisse  *          Alex Deucher
26771fe6b9SJerome Glisse  *          Jerome Glisse
27771fe6b9SJerome Glisse  */
28771fe6b9SJerome Glisse #include <linux/seq_file.h>
295a0e3ad6STejun Heo #include <linux/slab.h>
30771fe6b9SJerome Glisse #include "drmP.h"
31771fe6b9SJerome Glisse #include "drm.h"
32771fe6b9SJerome Glisse #include "radeon_drm.h"
33771fe6b9SJerome Glisse #include "radeon_reg.h"
34771fe6b9SJerome Glisse #include "radeon.h"
35e6990375SDaniel Vetter #include "radeon_asic.h"
363ce0a23dSJerome Glisse #include "r100d.h"
37d4550907SJerome Glisse #include "rs100d.h"
38d4550907SJerome Glisse #include "rv200d.h"
39d4550907SJerome Glisse #include "rv250d.h"
4049e02b73SAlex Deucher #include "atom.h"
413ce0a23dSJerome Glisse 
4270967ab9SBen Hutchings #include <linux/firmware.h>
4370967ab9SBen Hutchings #include <linux/platform_device.h>
44e0cd3608SPaul Gortmaker #include <linux/module.h>
4570967ab9SBen Hutchings 
46551ebd83SDave Airlie #include "r100_reg_safe.h"
47551ebd83SDave Airlie #include "rn50_reg_safe.h"
48551ebd83SDave Airlie 
4970967ab9SBen Hutchings /* Firmware Names */
5070967ab9SBen Hutchings #define FIRMWARE_R100		"radeon/R100_cp.bin"
5170967ab9SBen Hutchings #define FIRMWARE_R200		"radeon/R200_cp.bin"
5270967ab9SBen Hutchings #define FIRMWARE_R300		"radeon/R300_cp.bin"
5370967ab9SBen Hutchings #define FIRMWARE_R420		"radeon/R420_cp.bin"
5470967ab9SBen Hutchings #define FIRMWARE_RS690		"radeon/RS690_cp.bin"
5570967ab9SBen Hutchings #define FIRMWARE_RS600		"radeon/RS600_cp.bin"
5670967ab9SBen Hutchings #define FIRMWARE_R520		"radeon/R520_cp.bin"
5770967ab9SBen Hutchings 
5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100);
5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200);
6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300);
6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420);
6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690);
6370967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600);
6470967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520);
65771fe6b9SJerome Glisse 
66551ebd83SDave Airlie #include "r100_track.h"
67551ebd83SDave Airlie 
683ae19b75SAlex Deucher void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
693ae19b75SAlex Deucher {
703ae19b75SAlex Deucher 	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
713ae19b75SAlex Deucher 	int i;
723ae19b75SAlex Deucher 
733ae19b75SAlex Deucher 	if (radeon_crtc->crtc_id == 0) {
743ae19b75SAlex Deucher 		if (RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN) {
753ae19b75SAlex Deucher 			for (i = 0; i < rdev->usec_timeout; i++) {
763ae19b75SAlex Deucher 				if (!(RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR))
773ae19b75SAlex Deucher 					break;
783ae19b75SAlex Deucher 				udelay(1);
793ae19b75SAlex Deucher 			}
803ae19b75SAlex Deucher 			for (i = 0; i < rdev->usec_timeout; i++) {
813ae19b75SAlex Deucher 				if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
823ae19b75SAlex Deucher 					break;
833ae19b75SAlex Deucher 				udelay(1);
843ae19b75SAlex Deucher 			}
853ae19b75SAlex Deucher 		}
863ae19b75SAlex Deucher 	} else {
873ae19b75SAlex Deucher 		if (RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN) {
883ae19b75SAlex Deucher 			for (i = 0; i < rdev->usec_timeout; i++) {
893ae19b75SAlex Deucher 				if (!(RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR))
903ae19b75SAlex Deucher 					break;
913ae19b75SAlex Deucher 				udelay(1);
923ae19b75SAlex Deucher 			}
933ae19b75SAlex Deucher 			for (i = 0; i < rdev->usec_timeout; i++) {
943ae19b75SAlex Deucher 				if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
953ae19b75SAlex Deucher 					break;
963ae19b75SAlex Deucher 				udelay(1);
973ae19b75SAlex Deucher 			}
983ae19b75SAlex Deucher 		}
993ae19b75SAlex Deucher 	}
1003ae19b75SAlex Deucher }
1013ae19b75SAlex Deucher 
102771fe6b9SJerome Glisse /* This files gather functions specifics to:
103771fe6b9SJerome Glisse  * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
104771fe6b9SJerome Glisse  */
105771fe6b9SJerome Glisse 
1066f34be50SAlex Deucher void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
1076f34be50SAlex Deucher {
1086f34be50SAlex Deucher 	/* enable the pflip int */
1096f34be50SAlex Deucher 	radeon_irq_kms_pflip_irq_get(rdev, crtc);
1106f34be50SAlex Deucher }
1116f34be50SAlex Deucher 
1126f34be50SAlex Deucher void r100_post_page_flip(struct radeon_device *rdev, int crtc)
1136f34be50SAlex Deucher {
1146f34be50SAlex Deucher 	/* disable the pflip int */
1156f34be50SAlex Deucher 	radeon_irq_kms_pflip_irq_put(rdev, crtc);
1166f34be50SAlex Deucher }
1176f34be50SAlex Deucher 
1186f34be50SAlex Deucher u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
1196f34be50SAlex Deucher {
1206f34be50SAlex Deucher 	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
1216f34be50SAlex Deucher 	u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
122f6496479SAlex Deucher 	int i;
1236f34be50SAlex Deucher 
1246f34be50SAlex Deucher 	/* Lock the graphics update lock */
1256f34be50SAlex Deucher 	/* update the scanout addresses */
1266f34be50SAlex Deucher 	WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
1276f34be50SAlex Deucher 
128acb32506SAlex Deucher 	/* Wait for update_pending to go high. */
129f6496479SAlex Deucher 	for (i = 0; i < rdev->usec_timeout; i++) {
130f6496479SAlex Deucher 		if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
131f6496479SAlex Deucher 			break;
132f6496479SAlex Deucher 		udelay(1);
133f6496479SAlex Deucher 	}
134acb32506SAlex Deucher 	DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
1356f34be50SAlex Deucher 
1366f34be50SAlex Deucher 	/* Unlock the lock, so double-buffering can take place inside vblank */
1376f34be50SAlex Deucher 	tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
1386f34be50SAlex Deucher 	WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
1396f34be50SAlex Deucher 
1406f34be50SAlex Deucher 	/* Return current update_pending status: */
1416f34be50SAlex Deucher 	return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
1426f34be50SAlex Deucher }
1436f34be50SAlex Deucher 
144ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev)
145a48b9b4eSAlex Deucher {
146a48b9b4eSAlex Deucher 	int i;
147ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_upclock = true;
148ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_downclock = true;
149a48b9b4eSAlex Deucher 
150ce8f5370SAlex Deucher 	switch (rdev->pm.dynpm_planned_action) {
151ce8f5370SAlex Deucher 	case DYNPM_ACTION_MINIMUM:
152a48b9b4eSAlex Deucher 		rdev->pm.requested_power_state_index = 0;
153ce8f5370SAlex Deucher 		rdev->pm.dynpm_can_downclock = false;
154a48b9b4eSAlex Deucher 		break;
155ce8f5370SAlex Deucher 	case DYNPM_ACTION_DOWNCLOCK:
156a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == 0) {
157a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
158ce8f5370SAlex Deucher 			rdev->pm.dynpm_can_downclock = false;
159a48b9b4eSAlex Deucher 		} else {
160a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
161a48b9b4eSAlex Deucher 				for (i = 0; i < rdev->pm.num_power_states; i++) {
162d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
163a48b9b4eSAlex Deucher 						continue;
164a48b9b4eSAlex Deucher 					else if (i >= rdev->pm.current_power_state_index) {
165a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
166a48b9b4eSAlex Deucher 						break;
167a48b9b4eSAlex Deucher 					} else {
168a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
169a48b9b4eSAlex Deucher 						break;
170a48b9b4eSAlex Deucher 					}
171a48b9b4eSAlex Deucher 				}
172a48b9b4eSAlex Deucher 			} else
173a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
174a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index - 1;
175a48b9b4eSAlex Deucher 		}
176d7311171SAlex Deucher 		/* don't use the power state if crtcs are active and no display flag is set */
177d7311171SAlex Deucher 		if ((rdev->pm.active_crtc_count > 0) &&
178d7311171SAlex Deucher 		    (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
179d7311171SAlex Deucher 		     RADEON_PM_MODE_NO_DISPLAY)) {
180d7311171SAlex Deucher 			rdev->pm.requested_power_state_index++;
181d7311171SAlex Deucher 		}
182a48b9b4eSAlex Deucher 		break;
183ce8f5370SAlex Deucher 	case DYNPM_ACTION_UPCLOCK:
184a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
185a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
186ce8f5370SAlex Deucher 			rdev->pm.dynpm_can_upclock = false;
187a48b9b4eSAlex Deucher 		} else {
188a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
189a48b9b4eSAlex Deucher 				for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
190d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
191a48b9b4eSAlex Deucher 						continue;
192a48b9b4eSAlex Deucher 					else if (i <= rdev->pm.current_power_state_index) {
193a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
194a48b9b4eSAlex Deucher 						break;
195a48b9b4eSAlex Deucher 					} else {
196a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
197a48b9b4eSAlex Deucher 						break;
198a48b9b4eSAlex Deucher 					}
199a48b9b4eSAlex Deucher 				}
200a48b9b4eSAlex Deucher 			} else
201a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
202a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index + 1;
203a48b9b4eSAlex Deucher 		}
204a48b9b4eSAlex Deucher 		break;
205ce8f5370SAlex Deucher 	case DYNPM_ACTION_DEFAULT:
20658e21dffSAlex Deucher 		rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
207ce8f5370SAlex Deucher 		rdev->pm.dynpm_can_upclock = false;
20858e21dffSAlex Deucher 		break;
209ce8f5370SAlex Deucher 	case DYNPM_ACTION_NONE:
210a48b9b4eSAlex Deucher 	default:
211a48b9b4eSAlex Deucher 		DRM_ERROR("Requested mode for not defined action\n");
212a48b9b4eSAlex Deucher 		return;
213a48b9b4eSAlex Deucher 	}
214a48b9b4eSAlex Deucher 	/* only one clock mode per power state */
215a48b9b4eSAlex Deucher 	rdev->pm.requested_clock_mode_index = 0;
216a48b9b4eSAlex Deucher 
217d9fdaafbSDave Airlie 	DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
218a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
219a48b9b4eSAlex Deucher 		  clock_info[rdev->pm.requested_clock_mode_index].sclk,
220a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
221a48b9b4eSAlex Deucher 		  clock_info[rdev->pm.requested_clock_mode_index].mclk,
222a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
22379daedc9SAlex Deucher 		  pcie_lanes);
224a48b9b4eSAlex Deucher }
225a48b9b4eSAlex Deucher 
226ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev)
227bae6b562SAlex Deucher {
228ce8f5370SAlex Deucher 	/* default */
229ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
230ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
231ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
232ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
233ce8f5370SAlex Deucher 	/* low sh */
234ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
235ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
236ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
237ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
238c9e75b21SAlex Deucher 	/* mid sh */
239c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
240c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
241c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
242c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
243ce8f5370SAlex Deucher 	/* high sh */
244ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
245ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
246ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
247ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
248ce8f5370SAlex Deucher 	/* low mh */
249ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
250ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
251ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
252ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
253c9e75b21SAlex Deucher 	/* mid mh */
254c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
255c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
256c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
257c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
258ce8f5370SAlex Deucher 	/* high mh */
259ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
260ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
261ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
262ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
263bae6b562SAlex Deucher }
264bae6b562SAlex Deucher 
26549e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev)
26649e02b73SAlex Deucher {
26749e02b73SAlex Deucher 	int requested_index = rdev->pm.requested_power_state_index;
26849e02b73SAlex Deucher 	struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
26949e02b73SAlex Deucher 	struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
27049e02b73SAlex Deucher 	u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
27149e02b73SAlex Deucher 
27249e02b73SAlex Deucher 	if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
27349e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
27449e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
27549e02b73SAlex Deucher 			if (voltage->active_high)
27649e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
27749e02b73SAlex Deucher 			else
27849e02b73SAlex Deucher 				tmp &= ~(voltage->gpio.mask);
27949e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
28049e02b73SAlex Deucher 			if (voltage->delay)
28149e02b73SAlex Deucher 				udelay(voltage->delay);
28249e02b73SAlex Deucher 		} else {
28349e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
28449e02b73SAlex Deucher 			if (voltage->active_high)
28549e02b73SAlex Deucher 				tmp &= ~voltage->gpio.mask;
28649e02b73SAlex Deucher 			else
28749e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
28849e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
28949e02b73SAlex Deucher 			if (voltage->delay)
29049e02b73SAlex Deucher 				udelay(voltage->delay);
29149e02b73SAlex Deucher 		}
29249e02b73SAlex Deucher 	}
29349e02b73SAlex Deucher 
29449e02b73SAlex Deucher 	sclk_cntl = RREG32_PLL(SCLK_CNTL);
29549e02b73SAlex Deucher 	sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
29649e02b73SAlex Deucher 	sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
29749e02b73SAlex Deucher 	sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
29849e02b73SAlex Deucher 	sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
29949e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
30049e02b73SAlex Deucher 		sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
30149e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
30249e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
30349e02b73SAlex Deucher 		else
30449e02b73SAlex Deucher 			sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
30549e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
30649e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
30749e02b73SAlex Deucher 		else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
30849e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
30949e02b73SAlex Deucher 	} else
31049e02b73SAlex Deucher 		sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
31149e02b73SAlex Deucher 
31249e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
31349e02b73SAlex Deucher 		sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
31449e02b73SAlex Deucher 		if (voltage->delay) {
31549e02b73SAlex Deucher 			sclk_more_cntl |= VOLTAGE_DROP_SYNC;
31649e02b73SAlex Deucher 			switch (voltage->delay) {
31749e02b73SAlex Deucher 			case 33:
31849e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
31949e02b73SAlex Deucher 				break;
32049e02b73SAlex Deucher 			case 66:
32149e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
32249e02b73SAlex Deucher 				break;
32349e02b73SAlex Deucher 			case 99:
32449e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
32549e02b73SAlex Deucher 				break;
32649e02b73SAlex Deucher 			case 132:
32749e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
32849e02b73SAlex Deucher 				break;
32949e02b73SAlex Deucher 			}
33049e02b73SAlex Deucher 		} else
33149e02b73SAlex Deucher 			sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
33249e02b73SAlex Deucher 	} else
33349e02b73SAlex Deucher 		sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
33449e02b73SAlex Deucher 
33549e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
33649e02b73SAlex Deucher 		sclk_cntl &= ~FORCE_HDP;
33749e02b73SAlex Deucher 	else
33849e02b73SAlex Deucher 		sclk_cntl |= FORCE_HDP;
33949e02b73SAlex Deucher 
34049e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL, sclk_cntl);
34149e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
34249e02b73SAlex Deucher 	WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
34349e02b73SAlex Deucher 
34449e02b73SAlex Deucher 	/* set pcie lanes */
34549e02b73SAlex Deucher 	if ((rdev->flags & RADEON_IS_PCIE) &&
34649e02b73SAlex Deucher 	    !(rdev->flags & RADEON_IS_IGP) &&
347798bcf73SAlex Deucher 	    rdev->asic->pm.set_pcie_lanes &&
34849e02b73SAlex Deucher 	    (ps->pcie_lanes !=
34949e02b73SAlex Deucher 	     rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
35049e02b73SAlex Deucher 		radeon_set_pcie_lanes(rdev,
35149e02b73SAlex Deucher 				      ps->pcie_lanes);
352d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
35349e02b73SAlex Deucher 	}
35449e02b73SAlex Deucher }
35549e02b73SAlex Deucher 
35649e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev)
35749e02b73SAlex Deucher {
35849e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
35949e02b73SAlex Deucher 	struct drm_crtc *crtc;
36049e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
36149e02b73SAlex Deucher 	u32 tmp;
36249e02b73SAlex Deucher 
36349e02b73SAlex Deucher 	/* disable any active CRTCs */
36449e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
36549e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
36649e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
36749e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
36849e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
36949e02b73SAlex Deucher 				tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
37049e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
37149e02b73SAlex Deucher 			} else {
37249e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
37349e02b73SAlex Deucher 				tmp |= RADEON_CRTC_DISP_REQ_EN_B;
37449e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
37549e02b73SAlex Deucher 			}
37649e02b73SAlex Deucher 		}
37749e02b73SAlex Deucher 	}
37849e02b73SAlex Deucher }
37949e02b73SAlex Deucher 
38049e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev)
38149e02b73SAlex Deucher {
38249e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
38349e02b73SAlex Deucher 	struct drm_crtc *crtc;
38449e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
38549e02b73SAlex Deucher 	u32 tmp;
38649e02b73SAlex Deucher 
38749e02b73SAlex Deucher 	/* enable any active CRTCs */
38849e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
38949e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
39049e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
39149e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
39249e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
39349e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
39449e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
39549e02b73SAlex Deucher 			} else {
39649e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
39749e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
39849e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
39949e02b73SAlex Deucher 			}
40049e02b73SAlex Deucher 		}
40149e02b73SAlex Deucher 	}
40249e02b73SAlex Deucher }
40349e02b73SAlex Deucher 
404def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev)
405def9ba9cSAlex Deucher {
406def9ba9cSAlex Deucher 	if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
407def9ba9cSAlex Deucher 		return false;
408def9ba9cSAlex Deucher 	else
409def9ba9cSAlex Deucher 		return true;
410def9ba9cSAlex Deucher }
411def9ba9cSAlex Deucher 
41205a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */
41305a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
41405a05c50SAlex Deucher {
41505a05c50SAlex Deucher 	bool connected = false;
41605a05c50SAlex Deucher 
41705a05c50SAlex Deucher 	switch (hpd) {
41805a05c50SAlex Deucher 	case RADEON_HPD_1:
41905a05c50SAlex Deucher 		if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
42005a05c50SAlex Deucher 			connected = true;
42105a05c50SAlex Deucher 		break;
42205a05c50SAlex Deucher 	case RADEON_HPD_2:
42305a05c50SAlex Deucher 		if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
42405a05c50SAlex Deucher 			connected = true;
42505a05c50SAlex Deucher 		break;
42605a05c50SAlex Deucher 	default:
42705a05c50SAlex Deucher 		break;
42805a05c50SAlex Deucher 	}
42905a05c50SAlex Deucher 	return connected;
43005a05c50SAlex Deucher }
43105a05c50SAlex Deucher 
43205a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev,
43305a05c50SAlex Deucher 			   enum radeon_hpd_id hpd)
43405a05c50SAlex Deucher {
43505a05c50SAlex Deucher 	u32 tmp;
43605a05c50SAlex Deucher 	bool connected = r100_hpd_sense(rdev, hpd);
43705a05c50SAlex Deucher 
43805a05c50SAlex Deucher 	switch (hpd) {
43905a05c50SAlex Deucher 	case RADEON_HPD_1:
44005a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP_GEN_CNTL);
44105a05c50SAlex Deucher 		if (connected)
44205a05c50SAlex Deucher 			tmp &= ~RADEON_FP_DETECT_INT_POL;
44305a05c50SAlex Deucher 		else
44405a05c50SAlex Deucher 			tmp |= RADEON_FP_DETECT_INT_POL;
44505a05c50SAlex Deucher 		WREG32(RADEON_FP_GEN_CNTL, tmp);
44605a05c50SAlex Deucher 		break;
44705a05c50SAlex Deucher 	case RADEON_HPD_2:
44805a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP2_GEN_CNTL);
44905a05c50SAlex Deucher 		if (connected)
45005a05c50SAlex Deucher 			tmp &= ~RADEON_FP2_DETECT_INT_POL;
45105a05c50SAlex Deucher 		else
45205a05c50SAlex Deucher 			tmp |= RADEON_FP2_DETECT_INT_POL;
45305a05c50SAlex Deucher 		WREG32(RADEON_FP2_GEN_CNTL, tmp);
45405a05c50SAlex Deucher 		break;
45505a05c50SAlex Deucher 	default:
45605a05c50SAlex Deucher 		break;
45705a05c50SAlex Deucher 	}
45805a05c50SAlex Deucher }
45905a05c50SAlex Deucher 
46005a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev)
46105a05c50SAlex Deucher {
46205a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
46305a05c50SAlex Deucher 	struct drm_connector *connector;
464fb98257aSChristian Koenig 	unsigned enable = 0;
46505a05c50SAlex Deucher 
46605a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
46705a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
468fb98257aSChristian Koenig 		enable |= 1 << radeon_connector->hpd.hpd;
46964912e99SAlex Deucher 		radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
47005a05c50SAlex Deucher 	}
471fb98257aSChristian Koenig 	radeon_irq_kms_enable_hpd(rdev, enable);
47205a05c50SAlex Deucher }
47305a05c50SAlex Deucher 
47405a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev)
47505a05c50SAlex Deucher {
47605a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
47705a05c50SAlex Deucher 	struct drm_connector *connector;
478fb98257aSChristian Koenig 	unsigned disable = 0;
47905a05c50SAlex Deucher 
48005a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
48105a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
482fb98257aSChristian Koenig 		disable |= 1 << radeon_connector->hpd.hpd;
48305a05c50SAlex Deucher 	}
484fb98257aSChristian Koenig 	radeon_irq_kms_disable_hpd(rdev, disable);
48505a05c50SAlex Deucher }
48605a05c50SAlex Deucher 
487771fe6b9SJerome Glisse /*
488771fe6b9SJerome Glisse  * PCI GART
489771fe6b9SJerome Glisse  */
490771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
491771fe6b9SJerome Glisse {
492771fe6b9SJerome Glisse 	/* TODO: can we do somethings here ? */
493771fe6b9SJerome Glisse 	/* It seems hw only cache one entry so we should discard this
494771fe6b9SJerome Glisse 	 * entry otherwise if first GPU GART read hit this entry it
495771fe6b9SJerome Glisse 	 * could end up in wrong address. */
496771fe6b9SJerome Glisse }
497771fe6b9SJerome Glisse 
4984aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev)
4994aac0473SJerome Glisse {
5004aac0473SJerome Glisse 	int r;
5014aac0473SJerome Glisse 
502c9a1be96SJerome Glisse 	if (rdev->gart.ptr) {
503fce7d61bSJoe Perches 		WARN(1, "R100 PCI GART already initialized\n");
5044aac0473SJerome Glisse 		return 0;
5054aac0473SJerome Glisse 	}
5064aac0473SJerome Glisse 	/* Initialize common gart structure */
5074aac0473SJerome Glisse 	r = radeon_gart_init(rdev);
5084aac0473SJerome Glisse 	if (r)
5094aac0473SJerome Glisse 		return r;
5104aac0473SJerome Glisse 	rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
511c5b3b850SAlex Deucher 	rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
512c5b3b850SAlex Deucher 	rdev->asic->gart.set_page = &r100_pci_gart_set_page;
5134aac0473SJerome Glisse 	return radeon_gart_table_ram_alloc(rdev);
5144aac0473SJerome Glisse }
5154aac0473SJerome Glisse 
516771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev)
517771fe6b9SJerome Glisse {
518771fe6b9SJerome Glisse 	uint32_t tmp;
519771fe6b9SJerome Glisse 
52082568565SDave Airlie 	radeon_gart_restore(rdev);
521771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
522771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
523771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
524771fe6b9SJerome Glisse 	/* set address range for PCI address translate */
525d594e46aSJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
526d594e46aSJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
527771fe6b9SJerome Glisse 	/* set PCI GART page-table base address */
528771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
529771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
530771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
531771fe6b9SJerome Glisse 	r100_pci_gart_tlb_flush(rdev);
53243caf451SMichel Dänzer 	DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n",
533fcf4de5aSTormod Volden 		 (unsigned)(rdev->mc.gtt_size >> 20),
534fcf4de5aSTormod Volden 		 (unsigned long long)rdev->gart.table_addr);
535771fe6b9SJerome Glisse 	rdev->gart.ready = true;
536771fe6b9SJerome Glisse 	return 0;
537771fe6b9SJerome Glisse }
538771fe6b9SJerome Glisse 
539771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev)
540771fe6b9SJerome Glisse {
541771fe6b9SJerome Glisse 	uint32_t tmp;
542771fe6b9SJerome Glisse 
543771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
544771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
545771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
546771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, 0);
547771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, 0);
548771fe6b9SJerome Glisse }
549771fe6b9SJerome Glisse 
550771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
551771fe6b9SJerome Glisse {
552c9a1be96SJerome Glisse 	u32 *gtt = rdev->gart.ptr;
553c9a1be96SJerome Glisse 
554771fe6b9SJerome Glisse 	if (i < 0 || i > rdev->gart.num_gpu_pages) {
555771fe6b9SJerome Glisse 		return -EINVAL;
556771fe6b9SJerome Glisse 	}
557c9a1be96SJerome Glisse 	gtt[i] = cpu_to_le32(lower_32_bits(addr));
558771fe6b9SJerome Glisse 	return 0;
559771fe6b9SJerome Glisse }
560771fe6b9SJerome Glisse 
5614aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev)
562771fe6b9SJerome Glisse {
563f9274562SJerome Glisse 	radeon_gart_fini(rdev);
564771fe6b9SJerome Glisse 	r100_pci_gart_disable(rdev);
5654aac0473SJerome Glisse 	radeon_gart_table_ram_free(rdev);
566771fe6b9SJerome Glisse }
567771fe6b9SJerome Glisse 
5687ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev)
5697ed220d7SMichel Dänzer {
5707ed220d7SMichel Dänzer 	uint32_t tmp = 0;
5717ed220d7SMichel Dänzer 
572003e69f9SJerome Glisse 	if (!rdev->irq.installed) {
573fce7d61bSJoe Perches 		WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
574003e69f9SJerome Glisse 		WREG32(R_000040_GEN_INT_CNTL, 0);
575003e69f9SJerome Glisse 		return -EINVAL;
576003e69f9SJerome Glisse 	}
577736fc37fSChristian Koenig 	if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
5787ed220d7SMichel Dänzer 		tmp |= RADEON_SW_INT_ENABLE;
5797ed220d7SMichel Dänzer 	}
5802031f77cSAlex Deucher 	if (rdev->irq.gui_idle) {
5812031f77cSAlex Deucher 		tmp |= RADEON_GUI_IDLE_MASK;
5822031f77cSAlex Deucher 	}
5836f34be50SAlex Deucher 	if (rdev->irq.crtc_vblank_int[0] ||
584736fc37fSChristian Koenig 	    atomic_read(&rdev->irq.pflip[0])) {
5857ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC_VBLANK_MASK;
5867ed220d7SMichel Dänzer 	}
5876f34be50SAlex Deucher 	if (rdev->irq.crtc_vblank_int[1] ||
588736fc37fSChristian Koenig 	    atomic_read(&rdev->irq.pflip[1])) {
5897ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC2_VBLANK_MASK;
5907ed220d7SMichel Dänzer 	}
59105a05c50SAlex Deucher 	if (rdev->irq.hpd[0]) {
59205a05c50SAlex Deucher 		tmp |= RADEON_FP_DETECT_MASK;
59305a05c50SAlex Deucher 	}
59405a05c50SAlex Deucher 	if (rdev->irq.hpd[1]) {
59505a05c50SAlex Deucher 		tmp |= RADEON_FP2_DETECT_MASK;
59605a05c50SAlex Deucher 	}
5977ed220d7SMichel Dänzer 	WREG32(RADEON_GEN_INT_CNTL, tmp);
5987ed220d7SMichel Dänzer 	return 0;
5997ed220d7SMichel Dänzer }
6007ed220d7SMichel Dänzer 
6019f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev)
6029f022ddfSJerome Glisse {
6039f022ddfSJerome Glisse 	u32 tmp;
6049f022ddfSJerome Glisse 
6059f022ddfSJerome Glisse 	WREG32(R_000040_GEN_INT_CNTL, 0);
6069f022ddfSJerome Glisse 	/* Wait and acknowledge irq */
6079f022ddfSJerome Glisse 	mdelay(1);
6089f022ddfSJerome Glisse 	tmp = RREG32(R_000044_GEN_INT_STATUS);
6099f022ddfSJerome Glisse 	WREG32(R_000044_GEN_INT_STATUS, tmp);
6109f022ddfSJerome Glisse }
6119f022ddfSJerome Glisse 
612cbdd4501SAndi Kleen static uint32_t r100_irq_ack(struct radeon_device *rdev)
6137ed220d7SMichel Dänzer {
6147ed220d7SMichel Dänzer 	uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
61505a05c50SAlex Deucher 	uint32_t irq_mask = RADEON_SW_INT_TEST |
61605a05c50SAlex Deucher 		RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
61705a05c50SAlex Deucher 		RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
6187ed220d7SMichel Dänzer 
6192031f77cSAlex Deucher 	/* the interrupt works, but the status bit is permanently asserted */
6202031f77cSAlex Deucher 	if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
6212031f77cSAlex Deucher 		if (!rdev->irq.gui_idle_acked)
6222031f77cSAlex Deucher 			irq_mask |= RADEON_GUI_IDLE_STAT;
6232031f77cSAlex Deucher 	}
6242031f77cSAlex Deucher 
6257ed220d7SMichel Dänzer 	if (irqs) {
6267ed220d7SMichel Dänzer 		WREG32(RADEON_GEN_INT_STATUS, irqs);
6277ed220d7SMichel Dänzer 	}
6287ed220d7SMichel Dänzer 	return irqs & irq_mask;
6297ed220d7SMichel Dänzer }
6307ed220d7SMichel Dänzer 
6317ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev)
6327ed220d7SMichel Dänzer {
6333e5cb98dSAlex Deucher 	uint32_t status, msi_rearm;
634d4877cf2SAlex Deucher 	bool queue_hotplug = false;
6357ed220d7SMichel Dänzer 
6362031f77cSAlex Deucher 	/* reset gui idle ack.  the status bit is broken */
6372031f77cSAlex Deucher 	rdev->irq.gui_idle_acked = false;
6382031f77cSAlex Deucher 
6397ed220d7SMichel Dänzer 	status = r100_irq_ack(rdev);
6407ed220d7SMichel Dänzer 	if (!status) {
6417ed220d7SMichel Dänzer 		return IRQ_NONE;
6427ed220d7SMichel Dänzer 	}
643a513c184SJerome Glisse 	if (rdev->shutdown) {
644a513c184SJerome Glisse 		return IRQ_NONE;
645a513c184SJerome Glisse 	}
6467ed220d7SMichel Dänzer 	while (status) {
6477ed220d7SMichel Dänzer 		/* SW interrupt */
6487ed220d7SMichel Dänzer 		if (status & RADEON_SW_INT_TEST) {
6497465280cSAlex Deucher 			radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
6507ed220d7SMichel Dänzer 		}
6512031f77cSAlex Deucher 		/* gui idle interrupt */
6522031f77cSAlex Deucher 		if (status & RADEON_GUI_IDLE_STAT) {
6532031f77cSAlex Deucher 			rdev->irq.gui_idle_acked = true;
6542031f77cSAlex Deucher 			wake_up(&rdev->irq.idle_queue);
6552031f77cSAlex Deucher 		}
6567ed220d7SMichel Dänzer 		/* Vertical blank interrupts */
6577ed220d7SMichel Dänzer 		if (status & RADEON_CRTC_VBLANK_STAT) {
6586f34be50SAlex Deucher 			if (rdev->irq.crtc_vblank_int[0]) {
6597ed220d7SMichel Dänzer 				drm_handle_vblank(rdev->ddev, 0);
660839461d3SRafał Miłecki 				rdev->pm.vblank_sync = true;
66173a6d3fcSRafał Miłecki 				wake_up(&rdev->irq.vblank_queue);
6627ed220d7SMichel Dänzer 			}
663736fc37fSChristian Koenig 			if (atomic_read(&rdev->irq.pflip[0]))
6643e4ea742SMario Kleiner 				radeon_crtc_handle_flip(rdev, 0);
6656f34be50SAlex Deucher 		}
6667ed220d7SMichel Dänzer 		if (status & RADEON_CRTC2_VBLANK_STAT) {
6676f34be50SAlex Deucher 			if (rdev->irq.crtc_vblank_int[1]) {
6687ed220d7SMichel Dänzer 				drm_handle_vblank(rdev->ddev, 1);
669839461d3SRafał Miłecki 				rdev->pm.vblank_sync = true;
67073a6d3fcSRafał Miłecki 				wake_up(&rdev->irq.vblank_queue);
6717ed220d7SMichel Dänzer 			}
672736fc37fSChristian Koenig 			if (atomic_read(&rdev->irq.pflip[1]))
6733e4ea742SMario Kleiner 				radeon_crtc_handle_flip(rdev, 1);
6746f34be50SAlex Deucher 		}
67505a05c50SAlex Deucher 		if (status & RADEON_FP_DETECT_STAT) {
676d4877cf2SAlex Deucher 			queue_hotplug = true;
677d4877cf2SAlex Deucher 			DRM_DEBUG("HPD1\n");
67805a05c50SAlex Deucher 		}
67905a05c50SAlex Deucher 		if (status & RADEON_FP2_DETECT_STAT) {
680d4877cf2SAlex Deucher 			queue_hotplug = true;
681d4877cf2SAlex Deucher 			DRM_DEBUG("HPD2\n");
68205a05c50SAlex Deucher 		}
6837ed220d7SMichel Dänzer 		status = r100_irq_ack(rdev);
6847ed220d7SMichel Dänzer 	}
6852031f77cSAlex Deucher 	/* reset gui idle ack.  the status bit is broken */
6862031f77cSAlex Deucher 	rdev->irq.gui_idle_acked = false;
687d4877cf2SAlex Deucher 	if (queue_hotplug)
68832c87fcaSTejun Heo 		schedule_work(&rdev->hotplug_work);
6893e5cb98dSAlex Deucher 	if (rdev->msi_enabled) {
6903e5cb98dSAlex Deucher 		switch (rdev->family) {
6913e5cb98dSAlex Deucher 		case CHIP_RS400:
6923e5cb98dSAlex Deucher 		case CHIP_RS480:
6933e5cb98dSAlex Deucher 			msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
6943e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm);
6953e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
6963e5cb98dSAlex Deucher 			break;
6973e5cb98dSAlex Deucher 		default:
698b7f5b7deSAlex Deucher 			WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
6993e5cb98dSAlex Deucher 			break;
7003e5cb98dSAlex Deucher 		}
7013e5cb98dSAlex Deucher 	}
7027ed220d7SMichel Dänzer 	return IRQ_HANDLED;
7037ed220d7SMichel Dänzer }
7047ed220d7SMichel Dänzer 
7057ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
7067ed220d7SMichel Dänzer {
7077ed220d7SMichel Dänzer 	if (crtc == 0)
7087ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC_CRNT_FRAME);
7097ed220d7SMichel Dänzer 	else
7107ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC2_CRNT_FRAME);
7117ed220d7SMichel Dänzer }
7127ed220d7SMichel Dänzer 
7139e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask
7149e5b2af7SPauli Nieminen  * for enough space (today caller are ib schedule and buffer move) */
715771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev,
716771fe6b9SJerome Glisse 			  struct radeon_fence *fence)
717771fe6b9SJerome Glisse {
718e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[fence->ring];
7197b1f2485SChristian König 
7209e5b2af7SPauli Nieminen 	/* We have to make sure that caches are flushed before
7219e5b2af7SPauli Nieminen 	 * CPU might read something from VRAM. */
722e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
723e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
724e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
725e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
726771fe6b9SJerome Glisse 	/* Wait until IDLE & CLEAN */
727e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
728e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
729e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
730e32eb50dSChristian König 	radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
731cafe6609SJerome Glisse 				RADEON_HDP_READ_BUFFER_INVALIDATE);
732e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
733e32eb50dSChristian König 	radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
734771fe6b9SJerome Glisse 	/* Emit fence sequence & fire IRQ */
735e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
736e32eb50dSChristian König 	radeon_ring_write(ring, fence->seq);
737e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
738e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_SW_INT_FIRE);
739771fe6b9SJerome Glisse }
740771fe6b9SJerome Glisse 
74115d3332fSChristian König void r100_semaphore_ring_emit(struct radeon_device *rdev,
742e32eb50dSChristian König 			      struct radeon_ring *ring,
74315d3332fSChristian König 			      struct radeon_semaphore *semaphore,
7447b1f2485SChristian König 			      bool emit_wait)
74515d3332fSChristian König {
74615d3332fSChristian König 	/* Unused on older asics, since we don't have semaphores or multiple rings */
74715d3332fSChristian König 	BUG();
74815d3332fSChristian König }
74915d3332fSChristian König 
750771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev,
751771fe6b9SJerome Glisse 		   uint64_t src_offset,
752771fe6b9SJerome Glisse 		   uint64_t dst_offset,
753003cefe0SAlex Deucher 		   unsigned num_gpu_pages,
754876dc9f3SChristian König 		   struct radeon_fence **fence)
755771fe6b9SJerome Glisse {
756e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
757771fe6b9SJerome Glisse 	uint32_t cur_pages;
758003cefe0SAlex Deucher 	uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
759771fe6b9SJerome Glisse 	uint32_t pitch;
760771fe6b9SJerome Glisse 	uint32_t stride_pixels;
761771fe6b9SJerome Glisse 	unsigned ndw;
762771fe6b9SJerome Glisse 	int num_loops;
763771fe6b9SJerome Glisse 	int r = 0;
764771fe6b9SJerome Glisse 
765771fe6b9SJerome Glisse 	/* radeon limited to 16k stride */
766771fe6b9SJerome Glisse 	stride_bytes &= 0x3fff;
767771fe6b9SJerome Glisse 	/* radeon pitch is /64 */
768771fe6b9SJerome Glisse 	pitch = stride_bytes / 64;
769771fe6b9SJerome Glisse 	stride_pixels = stride_bytes / 4;
770003cefe0SAlex Deucher 	num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
771771fe6b9SJerome Glisse 
772771fe6b9SJerome Glisse 	/* Ask for enough room for blit + flush + fence */
773771fe6b9SJerome Glisse 	ndw = 64 + (10 * num_loops);
774e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, ndw);
775771fe6b9SJerome Glisse 	if (r) {
776771fe6b9SJerome Glisse 		DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
777771fe6b9SJerome Glisse 		return -EINVAL;
778771fe6b9SJerome Glisse 	}
779003cefe0SAlex Deucher 	while (num_gpu_pages > 0) {
780003cefe0SAlex Deucher 		cur_pages = num_gpu_pages;
781771fe6b9SJerome Glisse 		if (cur_pages > 8191) {
782771fe6b9SJerome Glisse 			cur_pages = 8191;
783771fe6b9SJerome Glisse 		}
784003cefe0SAlex Deucher 		num_gpu_pages -= cur_pages;
785771fe6b9SJerome Glisse 
786771fe6b9SJerome Glisse 		/* pages are in Y direction - height
787771fe6b9SJerome Glisse 		   page width in X direction - width */
788e32eb50dSChristian König 		radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
789e32eb50dSChristian König 		radeon_ring_write(ring,
790771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
791771fe6b9SJerome Glisse 				  RADEON_GMC_DST_PITCH_OFFSET_CNTL |
792771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_CLIPPING |
793771fe6b9SJerome Glisse 				  RADEON_GMC_DST_CLIPPING |
794771fe6b9SJerome Glisse 				  RADEON_GMC_BRUSH_NONE |
795771fe6b9SJerome Glisse 				  (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
796771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_DATATYPE_COLOR |
797771fe6b9SJerome Glisse 				  RADEON_ROP3_S |
798771fe6b9SJerome Glisse 				  RADEON_DP_SRC_SOURCE_MEMORY |
799771fe6b9SJerome Glisse 				  RADEON_GMC_CLR_CMP_CNTL_DIS |
800771fe6b9SJerome Glisse 				  RADEON_GMC_WR_MSK_DIS);
801e32eb50dSChristian König 		radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
802e32eb50dSChristian König 		radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
803e32eb50dSChristian König 		radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
804e32eb50dSChristian König 		radeon_ring_write(ring, 0);
805e32eb50dSChristian König 		radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
806e32eb50dSChristian König 		radeon_ring_write(ring, num_gpu_pages);
807e32eb50dSChristian König 		radeon_ring_write(ring, num_gpu_pages);
808e32eb50dSChristian König 		radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
809771fe6b9SJerome Glisse 	}
810e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
811e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
812e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
813e32eb50dSChristian König 	radeon_ring_write(ring,
814771fe6b9SJerome Glisse 			  RADEON_WAIT_2D_IDLECLEAN |
815771fe6b9SJerome Glisse 			  RADEON_WAIT_HOST_IDLECLEAN |
816771fe6b9SJerome Glisse 			  RADEON_WAIT_DMA_GUI_IDLE);
817771fe6b9SJerome Glisse 	if (fence) {
818876dc9f3SChristian König 		r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX);
819771fe6b9SJerome Glisse 	}
820e32eb50dSChristian König 	radeon_ring_unlock_commit(rdev, ring);
821771fe6b9SJerome Glisse 	return r;
822771fe6b9SJerome Glisse }
823771fe6b9SJerome Glisse 
82445600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev)
82545600232SJerome Glisse {
82645600232SJerome Glisse 	unsigned i;
82745600232SJerome Glisse 	u32 tmp;
82845600232SJerome Glisse 
82945600232SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
83045600232SJerome Glisse 		tmp = RREG32(R_000E40_RBBM_STATUS);
83145600232SJerome Glisse 		if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
83245600232SJerome Glisse 			return 0;
83345600232SJerome Glisse 		}
83445600232SJerome Glisse 		udelay(1);
83545600232SJerome Glisse 	}
83645600232SJerome Glisse 	return -1;
83745600232SJerome Glisse }
83845600232SJerome Glisse 
839f712812eSAlex Deucher void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
840771fe6b9SJerome Glisse {
841771fe6b9SJerome Glisse 	int r;
842771fe6b9SJerome Glisse 
843e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, 2);
844771fe6b9SJerome Glisse 	if (r) {
845771fe6b9SJerome Glisse 		return;
846771fe6b9SJerome Glisse 	}
847e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
848e32eb50dSChristian König 	radeon_ring_write(ring,
849771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY2D_IDLE3D |
850771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY3D_IDLE2D |
851771fe6b9SJerome Glisse 			  RADEON_ISYNC_WAIT_IDLEGUI |
852771fe6b9SJerome Glisse 			  RADEON_ISYNC_CPSCRATCH_IDLEGUI);
853e32eb50dSChristian König 	radeon_ring_unlock_commit(rdev, ring);
854771fe6b9SJerome Glisse }
855771fe6b9SJerome Glisse 
85670967ab9SBen Hutchings 
85770967ab9SBen Hutchings /* Load the microcode for the CP */
85870967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev)
859771fe6b9SJerome Glisse {
86070967ab9SBen Hutchings 	struct platform_device *pdev;
86170967ab9SBen Hutchings 	const char *fw_name = NULL;
86270967ab9SBen Hutchings 	int err;
863771fe6b9SJerome Glisse 
864d9fdaafbSDave Airlie 	DRM_DEBUG_KMS("\n");
86570967ab9SBen Hutchings 
86670967ab9SBen Hutchings 	pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
86770967ab9SBen Hutchings 	err = IS_ERR(pdev);
86870967ab9SBen Hutchings 	if (err) {
86970967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
87070967ab9SBen Hutchings 		return -EINVAL;
871771fe6b9SJerome Glisse 	}
872771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
873771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
874771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
875771fe6b9SJerome Glisse 		DRM_INFO("Loading R100 Microcode\n");
87670967ab9SBen Hutchings 		fw_name = FIRMWARE_R100;
877771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R200) ||
878771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV250) ||
879771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV280) ||
880771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS300)) {
881771fe6b9SJerome Glisse 		DRM_INFO("Loading R200 Microcode\n");
88270967ab9SBen Hutchings 		fw_name = FIRMWARE_R200;
883771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R300) ||
884771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R350) ||
885771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV350) ||
886771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV380) ||
887771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS400) ||
888771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS480)) {
889771fe6b9SJerome Glisse 		DRM_INFO("Loading R300 Microcode\n");
89070967ab9SBen Hutchings 		fw_name = FIRMWARE_R300;
891771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R420) ||
892771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R423) ||
893771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV410)) {
894771fe6b9SJerome Glisse 		DRM_INFO("Loading R400 Microcode\n");
89570967ab9SBen Hutchings 		fw_name = FIRMWARE_R420;
896771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RS690) ||
897771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS740)) {
898771fe6b9SJerome Glisse 		DRM_INFO("Loading RS690/RS740 Microcode\n");
89970967ab9SBen Hutchings 		fw_name = FIRMWARE_RS690;
900771fe6b9SJerome Glisse 	} else if (rdev->family == CHIP_RS600) {
901771fe6b9SJerome Glisse 		DRM_INFO("Loading RS600 Microcode\n");
90270967ab9SBen Hutchings 		fw_name = FIRMWARE_RS600;
903771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RV515) ||
904771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R520) ||
905771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV530) ||
906771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R580) ||
907771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV560) ||
908771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV570)) {
909771fe6b9SJerome Glisse 		DRM_INFO("Loading R500 Microcode\n");
91070967ab9SBen Hutchings 		fw_name = FIRMWARE_R520;
91170967ab9SBen Hutchings 	}
91270967ab9SBen Hutchings 
9133ce0a23dSJerome Glisse 	err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
91470967ab9SBen Hutchings 	platform_device_unregister(pdev);
91570967ab9SBen Hutchings 	if (err) {
91670967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
91770967ab9SBen Hutchings 		       fw_name);
9183ce0a23dSJerome Glisse 	} else if (rdev->me_fw->size % 8) {
91970967ab9SBen Hutchings 		printk(KERN_ERR
92070967ab9SBen Hutchings 		       "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
9213ce0a23dSJerome Glisse 		       rdev->me_fw->size, fw_name);
92270967ab9SBen Hutchings 		err = -EINVAL;
9233ce0a23dSJerome Glisse 		release_firmware(rdev->me_fw);
9243ce0a23dSJerome Glisse 		rdev->me_fw = NULL;
92570967ab9SBen Hutchings 	}
92670967ab9SBen Hutchings 	return err;
92770967ab9SBen Hutchings }
928d4550907SJerome Glisse 
92970967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev)
93070967ab9SBen Hutchings {
93170967ab9SBen Hutchings 	const __be32 *fw_data;
93270967ab9SBen Hutchings 	int i, size;
93370967ab9SBen Hutchings 
93470967ab9SBen Hutchings 	if (r100_gui_wait_for_idle(rdev)) {
93570967ab9SBen Hutchings 		printk(KERN_WARNING "Failed to wait GUI idle while "
93670967ab9SBen Hutchings 		       "programming pipes. Bad things might happen.\n");
93770967ab9SBen Hutchings 	}
93870967ab9SBen Hutchings 
9393ce0a23dSJerome Glisse 	if (rdev->me_fw) {
9403ce0a23dSJerome Glisse 		size = rdev->me_fw->size / 4;
9413ce0a23dSJerome Glisse 		fw_data = (const __be32 *)&rdev->me_fw->data[0];
94270967ab9SBen Hutchings 		WREG32(RADEON_CP_ME_RAM_ADDR, 0);
94370967ab9SBen Hutchings 		for (i = 0; i < size; i += 2) {
94470967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAH,
94570967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i]));
94670967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAL,
94770967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i + 1]));
948771fe6b9SJerome Glisse 		}
949771fe6b9SJerome Glisse 	}
950771fe6b9SJerome Glisse }
951771fe6b9SJerome Glisse 
952771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
953771fe6b9SJerome Glisse {
954e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
955771fe6b9SJerome Glisse 	unsigned rb_bufsz;
956771fe6b9SJerome Glisse 	unsigned rb_blksz;
957771fe6b9SJerome Glisse 	unsigned max_fetch;
958771fe6b9SJerome Glisse 	unsigned pre_write_timer;
959771fe6b9SJerome Glisse 	unsigned pre_write_limit;
960771fe6b9SJerome Glisse 	unsigned indirect2_start;
961771fe6b9SJerome Glisse 	unsigned indirect1_start;
962771fe6b9SJerome Glisse 	uint32_t tmp;
963771fe6b9SJerome Glisse 	int r;
964771fe6b9SJerome Glisse 
965771fe6b9SJerome Glisse 	if (r100_debugfs_cp_init(rdev)) {
966771fe6b9SJerome Glisse 		DRM_ERROR("Failed to register debugfs file for CP !\n");
967771fe6b9SJerome Glisse 	}
9683ce0a23dSJerome Glisse 	if (!rdev->me_fw) {
96970967ab9SBen Hutchings 		r = r100_cp_init_microcode(rdev);
97070967ab9SBen Hutchings 		if (r) {
97170967ab9SBen Hutchings 			DRM_ERROR("Failed to load firmware!\n");
97270967ab9SBen Hutchings 			return r;
97370967ab9SBen Hutchings 		}
97470967ab9SBen Hutchings 	}
97570967ab9SBen Hutchings 
976771fe6b9SJerome Glisse 	/* Align ring size */
977771fe6b9SJerome Glisse 	rb_bufsz = drm_order(ring_size / 8);
978771fe6b9SJerome Glisse 	ring_size = (1 << (rb_bufsz + 1)) * 4;
979771fe6b9SJerome Glisse 	r100_cp_load_microcode(rdev);
980e32eb50dSChristian König 	r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
98178c5560aSAlex Deucher 			     RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
98278c5560aSAlex Deucher 			     0, 0x7fffff, RADEON_CP_PACKET2);
983771fe6b9SJerome Glisse 	if (r) {
984771fe6b9SJerome Glisse 		return r;
985771fe6b9SJerome Glisse 	}
986771fe6b9SJerome Glisse 	/* Each time the cp read 1024 bytes (16 dword/quadword) update
987771fe6b9SJerome Glisse 	 * the rptr copy in system ram */
988771fe6b9SJerome Glisse 	rb_blksz = 9;
989771fe6b9SJerome Glisse 	/* cp will read 128bytes at a time (4 dwords) */
990771fe6b9SJerome Glisse 	max_fetch = 1;
991e32eb50dSChristian König 	ring->align_mask = 16 - 1;
992771fe6b9SJerome Glisse 	/* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
993771fe6b9SJerome Glisse 	pre_write_timer = 64;
994771fe6b9SJerome Glisse 	/* Force CP_RB_WPTR write if written more than one time before the
995771fe6b9SJerome Glisse 	 * delay expire
996771fe6b9SJerome Glisse 	 */
997771fe6b9SJerome Glisse 	pre_write_limit = 0;
998771fe6b9SJerome Glisse 	/* Setup the cp cache like this (cache size is 96 dwords) :
999771fe6b9SJerome Glisse 	 *	RING		0  to 15
1000771fe6b9SJerome Glisse 	 *	INDIRECT1	16 to 79
1001771fe6b9SJerome Glisse 	 *	INDIRECT2	80 to 95
1002771fe6b9SJerome Glisse 	 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1003771fe6b9SJerome Glisse 	 *    indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
1004771fe6b9SJerome Glisse 	 *    indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1005771fe6b9SJerome Glisse 	 * Idea being that most of the gpu cmd will be through indirect1 buffer
1006771fe6b9SJerome Glisse 	 * so it gets the bigger cache.
1007771fe6b9SJerome Glisse 	 */
1008771fe6b9SJerome Glisse 	indirect2_start = 80;
1009771fe6b9SJerome Glisse 	indirect1_start = 16;
1010771fe6b9SJerome Glisse 	/* cp setup */
1011771fe6b9SJerome Glisse 	WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
1012d6f28938SAlex Deucher 	tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
1013771fe6b9SJerome Glisse 	       REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
1014724c80e1SAlex Deucher 	       REG_SET(RADEON_MAX_FETCH, max_fetch));
1015d6f28938SAlex Deucher #ifdef __BIG_ENDIAN
1016d6f28938SAlex Deucher 	tmp |= RADEON_BUF_SWAP_32BIT;
1017d6f28938SAlex Deucher #endif
1018724c80e1SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
1019d6f28938SAlex Deucher 
1020771fe6b9SJerome Glisse 	/* Set ring address */
1021e32eb50dSChristian König 	DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
1022e32eb50dSChristian König 	WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
1023771fe6b9SJerome Glisse 	/* Force read & write ptr to 0 */
1024724c80e1SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
1025771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
1026e32eb50dSChristian König 	ring->wptr = 0;
1027e32eb50dSChristian König 	WREG32(RADEON_CP_RB_WPTR, ring->wptr);
1028724c80e1SAlex Deucher 
1029724c80e1SAlex Deucher 	/* set the wb address whether it's enabled or not */
1030724c80e1SAlex Deucher 	WREG32(R_00070C_CP_RB_RPTR_ADDR,
1031724c80e1SAlex Deucher 		S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
1032724c80e1SAlex Deucher 	WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
1033724c80e1SAlex Deucher 
1034724c80e1SAlex Deucher 	if (rdev->wb.enabled)
1035724c80e1SAlex Deucher 		WREG32(R_000770_SCRATCH_UMSK, 0xff);
1036724c80e1SAlex Deucher 	else {
1037724c80e1SAlex Deucher 		tmp |= RADEON_RB_NO_UPDATE;
1038724c80e1SAlex Deucher 		WREG32(R_000770_SCRATCH_UMSK, 0);
1039724c80e1SAlex Deucher 	}
1040724c80e1SAlex Deucher 
1041771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
1042771fe6b9SJerome Glisse 	udelay(10);
1043e32eb50dSChristian König 	ring->rptr = RREG32(RADEON_CP_RB_RPTR);
1044771fe6b9SJerome Glisse 	/* Set cp mode to bus mastering & enable cp*/
1045771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE,
1046771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
1047771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT1_START, indirect1_start));
1048d75ee3beSAlex Deucher 	WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
1049d75ee3beSAlex Deucher 	WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
1050771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
10512099810fSDave Airlie 
10522099810fSDave Airlie 	/* at this point everything should be setup correctly to enable master */
10532099810fSDave Airlie 	pci_set_master(rdev->pdev);
10542099810fSDave Airlie 
1055f712812eSAlex Deucher 	radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1056f712812eSAlex Deucher 	r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
1057771fe6b9SJerome Glisse 	if (r) {
1058771fe6b9SJerome Glisse 		DRM_ERROR("radeon: cp isn't working (%d).\n", r);
1059771fe6b9SJerome Glisse 		return r;
1060771fe6b9SJerome Glisse 	}
1061e32eb50dSChristian König 	ring->ready = true;
106253595338SDave Airlie 	radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
1063771fe6b9SJerome Glisse 	return 0;
1064771fe6b9SJerome Glisse }
1065771fe6b9SJerome Glisse 
1066771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev)
1067771fe6b9SJerome Glisse {
106845600232SJerome Glisse 	if (r100_cp_wait_for_idle(rdev)) {
106945600232SJerome Glisse 		DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
107045600232SJerome Glisse 	}
1071771fe6b9SJerome Glisse 	/* Disable ring */
1072a18d7ea1SJerome Glisse 	r100_cp_disable(rdev);
1073e32eb50dSChristian König 	radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1074771fe6b9SJerome Glisse 	DRM_INFO("radeon: cp finalized\n");
1075771fe6b9SJerome Glisse }
1076771fe6b9SJerome Glisse 
1077771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev)
1078771fe6b9SJerome Glisse {
1079771fe6b9SJerome Glisse 	/* Disable ring */
108053595338SDave Airlie 	radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
1081e32eb50dSChristian König 	rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
1082771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE, 0);
1083771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
1084724c80e1SAlex Deucher 	WREG32(R_000770_SCRATCH_UMSK, 0);
1085771fe6b9SJerome Glisse 	if (r100_gui_wait_for_idle(rdev)) {
1086771fe6b9SJerome Glisse 		printk(KERN_WARNING "Failed to wait GUI idle while "
1087771fe6b9SJerome Glisse 		       "programming pipes. Bad things might happen.\n");
1088771fe6b9SJerome Glisse 	}
1089771fe6b9SJerome Glisse }
1090771fe6b9SJerome Glisse 
1091771fe6b9SJerome Glisse /*
1092771fe6b9SJerome Glisse  * CS functions
1093771fe6b9SJerome Glisse  */
10940242f74dSAlex Deucher int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
10950242f74dSAlex Deucher 			    struct radeon_cs_packet *pkt,
10960242f74dSAlex Deucher 			    unsigned idx,
10970242f74dSAlex Deucher 			    unsigned reg)
10980242f74dSAlex Deucher {
10990242f74dSAlex Deucher 	int r;
11000242f74dSAlex Deucher 	u32 tile_flags = 0;
11010242f74dSAlex Deucher 	u32 tmp;
11020242f74dSAlex Deucher 	struct radeon_cs_reloc *reloc;
11030242f74dSAlex Deucher 	u32 value;
11040242f74dSAlex Deucher 
11050242f74dSAlex Deucher 	r = r100_cs_packet_next_reloc(p, &reloc);
11060242f74dSAlex Deucher 	if (r) {
11070242f74dSAlex Deucher 		DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
11080242f74dSAlex Deucher 			  idx, reg);
11090242f74dSAlex Deucher 		r100_cs_dump_packet(p, pkt);
11100242f74dSAlex Deucher 		return r;
11110242f74dSAlex Deucher 	}
11120242f74dSAlex Deucher 
11130242f74dSAlex Deucher 	value = radeon_get_ib_value(p, idx);
11140242f74dSAlex Deucher 	tmp = value & 0x003fffff;
11150242f74dSAlex Deucher 	tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
11160242f74dSAlex Deucher 
11170242f74dSAlex Deucher 	if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
11180242f74dSAlex Deucher 		if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
11190242f74dSAlex Deucher 			tile_flags |= RADEON_DST_TILE_MACRO;
11200242f74dSAlex Deucher 		if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
11210242f74dSAlex Deucher 			if (reg == RADEON_SRC_PITCH_OFFSET) {
11220242f74dSAlex Deucher 				DRM_ERROR("Cannot src blit from microtiled surface\n");
11230242f74dSAlex Deucher 				r100_cs_dump_packet(p, pkt);
11240242f74dSAlex Deucher 				return -EINVAL;
11250242f74dSAlex Deucher 			}
11260242f74dSAlex Deucher 			tile_flags |= RADEON_DST_TILE_MICRO;
11270242f74dSAlex Deucher 		}
11280242f74dSAlex Deucher 
11290242f74dSAlex Deucher 		tmp |= tile_flags;
11300242f74dSAlex Deucher 		p->ib.ptr[idx] = (value & 0x3fc00000) | tmp;
11310242f74dSAlex Deucher 	} else
11320242f74dSAlex Deucher 		p->ib.ptr[idx] = (value & 0xffc00000) | tmp;
11330242f74dSAlex Deucher 	return 0;
11340242f74dSAlex Deucher }
11350242f74dSAlex Deucher 
11360242f74dSAlex Deucher int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
11370242f74dSAlex Deucher 			     struct radeon_cs_packet *pkt,
11380242f74dSAlex Deucher 			     int idx)
11390242f74dSAlex Deucher {
11400242f74dSAlex Deucher 	unsigned c, i;
11410242f74dSAlex Deucher 	struct radeon_cs_reloc *reloc;
11420242f74dSAlex Deucher 	struct r100_cs_track *track;
11430242f74dSAlex Deucher 	int r = 0;
11440242f74dSAlex Deucher 	volatile uint32_t *ib;
11450242f74dSAlex Deucher 	u32 idx_value;
11460242f74dSAlex Deucher 
11470242f74dSAlex Deucher 	ib = p->ib.ptr;
11480242f74dSAlex Deucher 	track = (struct r100_cs_track *)p->track;
11490242f74dSAlex Deucher 	c = radeon_get_ib_value(p, idx++) & 0x1F;
11500242f74dSAlex Deucher 	if (c > 16) {
11510242f74dSAlex Deucher 	    DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
11520242f74dSAlex Deucher 		      pkt->opcode);
11530242f74dSAlex Deucher 	    r100_cs_dump_packet(p, pkt);
11540242f74dSAlex Deucher 	    return -EINVAL;
11550242f74dSAlex Deucher 	}
11560242f74dSAlex Deucher 	track->num_arrays = c;
11570242f74dSAlex Deucher 	for (i = 0; i < (c - 1); i+=2, idx+=3) {
11580242f74dSAlex Deucher 		r = r100_cs_packet_next_reloc(p, &reloc);
11590242f74dSAlex Deucher 		if (r) {
11600242f74dSAlex Deucher 			DRM_ERROR("No reloc for packet3 %d\n",
11610242f74dSAlex Deucher 				  pkt->opcode);
11620242f74dSAlex Deucher 			r100_cs_dump_packet(p, pkt);
11630242f74dSAlex Deucher 			return r;
11640242f74dSAlex Deucher 		}
11650242f74dSAlex Deucher 		idx_value = radeon_get_ib_value(p, idx);
11660242f74dSAlex Deucher 		ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
11670242f74dSAlex Deucher 
11680242f74dSAlex Deucher 		track->arrays[i + 0].esize = idx_value >> 8;
11690242f74dSAlex Deucher 		track->arrays[i + 0].robj = reloc->robj;
11700242f74dSAlex Deucher 		track->arrays[i + 0].esize &= 0x7F;
11710242f74dSAlex Deucher 		r = r100_cs_packet_next_reloc(p, &reloc);
11720242f74dSAlex Deucher 		if (r) {
11730242f74dSAlex Deucher 			DRM_ERROR("No reloc for packet3 %d\n",
11740242f74dSAlex Deucher 				  pkt->opcode);
11750242f74dSAlex Deucher 			r100_cs_dump_packet(p, pkt);
11760242f74dSAlex Deucher 			return r;
11770242f74dSAlex Deucher 		}
11780242f74dSAlex Deucher 		ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
11790242f74dSAlex Deucher 		track->arrays[i + 1].robj = reloc->robj;
11800242f74dSAlex Deucher 		track->arrays[i + 1].esize = idx_value >> 24;
11810242f74dSAlex Deucher 		track->arrays[i + 1].esize &= 0x7F;
11820242f74dSAlex Deucher 	}
11830242f74dSAlex Deucher 	if (c & 1) {
11840242f74dSAlex Deucher 		r = r100_cs_packet_next_reloc(p, &reloc);
11850242f74dSAlex Deucher 		if (r) {
11860242f74dSAlex Deucher 			DRM_ERROR("No reloc for packet3 %d\n",
11870242f74dSAlex Deucher 					  pkt->opcode);
11880242f74dSAlex Deucher 			r100_cs_dump_packet(p, pkt);
11890242f74dSAlex Deucher 			return r;
11900242f74dSAlex Deucher 		}
11910242f74dSAlex Deucher 		idx_value = radeon_get_ib_value(p, idx);
11920242f74dSAlex Deucher 		ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
11930242f74dSAlex Deucher 		track->arrays[i + 0].robj = reloc->robj;
11940242f74dSAlex Deucher 		track->arrays[i + 0].esize = idx_value >> 8;
11950242f74dSAlex Deucher 		track->arrays[i + 0].esize &= 0x7F;
11960242f74dSAlex Deucher 	}
11970242f74dSAlex Deucher 	return r;
11980242f74dSAlex Deucher }
11990242f74dSAlex Deucher 
1200771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1201771fe6b9SJerome Glisse 			  struct radeon_cs_packet *pkt,
1202068a117cSJerome Glisse 			  const unsigned *auth, unsigned n,
1203771fe6b9SJerome Glisse 			  radeon_packet0_check_t check)
1204771fe6b9SJerome Glisse {
1205771fe6b9SJerome Glisse 	unsigned reg;
1206771fe6b9SJerome Glisse 	unsigned i, j, m;
1207771fe6b9SJerome Glisse 	unsigned idx;
1208771fe6b9SJerome Glisse 	int r;
1209771fe6b9SJerome Glisse 
1210771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1211771fe6b9SJerome Glisse 	reg = pkt->reg;
1212068a117cSJerome Glisse 	/* Check that register fall into register range
1213068a117cSJerome Glisse 	 * determined by the number of entry (n) in the
1214068a117cSJerome Glisse 	 * safe register bitmap.
1215068a117cSJerome Glisse 	 */
1216771fe6b9SJerome Glisse 	if (pkt->one_reg_wr) {
1217771fe6b9SJerome Glisse 		if ((reg >> 7) > n) {
1218771fe6b9SJerome Glisse 			return -EINVAL;
1219771fe6b9SJerome Glisse 		}
1220771fe6b9SJerome Glisse 	} else {
1221771fe6b9SJerome Glisse 		if (((reg + (pkt->count << 2)) >> 7) > n) {
1222771fe6b9SJerome Glisse 			return -EINVAL;
1223771fe6b9SJerome Glisse 		}
1224771fe6b9SJerome Glisse 	}
1225771fe6b9SJerome Glisse 	for (i = 0; i <= pkt->count; i++, idx++) {
1226771fe6b9SJerome Glisse 		j = (reg >> 7);
1227771fe6b9SJerome Glisse 		m = 1 << ((reg >> 2) & 31);
1228771fe6b9SJerome Glisse 		if (auth[j] & m) {
1229771fe6b9SJerome Glisse 			r = check(p, pkt, idx, reg);
1230771fe6b9SJerome Glisse 			if (r) {
1231771fe6b9SJerome Glisse 				return r;
1232771fe6b9SJerome Glisse 			}
1233771fe6b9SJerome Glisse 		}
1234771fe6b9SJerome Glisse 		if (pkt->one_reg_wr) {
1235771fe6b9SJerome Glisse 			if (!(auth[j] & m)) {
1236771fe6b9SJerome Glisse 				break;
1237771fe6b9SJerome Glisse 			}
1238771fe6b9SJerome Glisse 		} else {
1239771fe6b9SJerome Glisse 			reg += 4;
1240771fe6b9SJerome Glisse 		}
1241771fe6b9SJerome Glisse 	}
1242771fe6b9SJerome Glisse 	return 0;
1243771fe6b9SJerome Glisse }
1244771fe6b9SJerome Glisse 
1245771fe6b9SJerome Glisse void r100_cs_dump_packet(struct radeon_cs_parser *p,
1246771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt)
1247771fe6b9SJerome Glisse {
1248771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1249771fe6b9SJerome Glisse 	unsigned i;
1250771fe6b9SJerome Glisse 	unsigned idx;
1251771fe6b9SJerome Glisse 
1252f2e39221SJerome Glisse 	ib = p->ib.ptr;
1253771fe6b9SJerome Glisse 	idx = pkt->idx;
1254771fe6b9SJerome Glisse 	for (i = 0; i <= (pkt->count + 1); i++, idx++) {
1255771fe6b9SJerome Glisse 		DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
1256771fe6b9SJerome Glisse 	}
1257771fe6b9SJerome Glisse }
1258771fe6b9SJerome Glisse 
1259771fe6b9SJerome Glisse /**
1260771fe6b9SJerome Glisse  * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
1261771fe6b9SJerome Glisse  * @parser:	parser structure holding parsing context.
1262771fe6b9SJerome Glisse  * @pkt:	where to store packet informations
1263771fe6b9SJerome Glisse  *
1264771fe6b9SJerome Glisse  * Assume that chunk_ib_index is properly set. Will return -EINVAL
1265771fe6b9SJerome Glisse  * if packet is bigger than remaining ib size. or if packets is unknown.
1266771fe6b9SJerome Glisse  **/
1267771fe6b9SJerome Glisse int r100_cs_packet_parse(struct radeon_cs_parser *p,
1268771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt,
1269771fe6b9SJerome Glisse 			 unsigned idx)
1270771fe6b9SJerome Glisse {
1271771fe6b9SJerome Glisse 	struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
1272fa99239cSRoel Kluin 	uint32_t header;
1273771fe6b9SJerome Glisse 
1274771fe6b9SJerome Glisse 	if (idx >= ib_chunk->length_dw) {
1275771fe6b9SJerome Glisse 		DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
1276771fe6b9SJerome Glisse 			  idx, ib_chunk->length_dw);
1277771fe6b9SJerome Glisse 		return -EINVAL;
1278771fe6b9SJerome Glisse 	}
1279513bcb46SDave Airlie 	header = radeon_get_ib_value(p, idx);
1280771fe6b9SJerome Glisse 	pkt->idx = idx;
1281771fe6b9SJerome Glisse 	pkt->type = CP_PACKET_GET_TYPE(header);
1282771fe6b9SJerome Glisse 	pkt->count = CP_PACKET_GET_COUNT(header);
1283771fe6b9SJerome Glisse 	switch (pkt->type) {
1284771fe6b9SJerome Glisse 	case PACKET_TYPE0:
1285771fe6b9SJerome Glisse 		pkt->reg = CP_PACKET0_GET_REG(header);
1286771fe6b9SJerome Glisse 		pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
1287771fe6b9SJerome Glisse 		break;
1288771fe6b9SJerome Glisse 	case PACKET_TYPE3:
1289771fe6b9SJerome Glisse 		pkt->opcode = CP_PACKET3_GET_OPCODE(header);
1290771fe6b9SJerome Glisse 		break;
1291771fe6b9SJerome Glisse 	case PACKET_TYPE2:
1292771fe6b9SJerome Glisse 		pkt->count = -1;
1293771fe6b9SJerome Glisse 		break;
1294771fe6b9SJerome Glisse 	default:
1295771fe6b9SJerome Glisse 		DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
1296771fe6b9SJerome Glisse 		return -EINVAL;
1297771fe6b9SJerome Glisse 	}
1298771fe6b9SJerome Glisse 	if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
1299771fe6b9SJerome Glisse 		DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
1300771fe6b9SJerome Glisse 			  pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
1301771fe6b9SJerome Glisse 		return -EINVAL;
1302771fe6b9SJerome Glisse 	}
1303771fe6b9SJerome Glisse 	return 0;
1304771fe6b9SJerome Glisse }
1305771fe6b9SJerome Glisse 
1306771fe6b9SJerome Glisse /**
1307531369e6SDave Airlie  * r100_cs_packet_next_vline() - parse userspace VLINE packet
1308531369e6SDave Airlie  * @parser:		parser structure holding parsing context.
1309531369e6SDave Airlie  *
1310531369e6SDave Airlie  * Userspace sends a special sequence for VLINE waits.
1311531369e6SDave Airlie  * PACKET0 - VLINE_START_END + value
1312531369e6SDave Airlie  * PACKET0 - WAIT_UNTIL +_value
1313531369e6SDave Airlie  * RELOC (P3) - crtc_id in reloc.
1314531369e6SDave Airlie  *
1315531369e6SDave Airlie  * This function parses this and relocates the VLINE START END
1316531369e6SDave Airlie  * and WAIT UNTIL packets to the correct crtc.
1317531369e6SDave Airlie  * It also detects a switched off crtc and nulls out the
1318531369e6SDave Airlie  * wait in that case.
1319531369e6SDave Airlie  */
1320531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1321531369e6SDave Airlie {
1322531369e6SDave Airlie 	struct drm_mode_object *obj;
1323531369e6SDave Airlie 	struct drm_crtc *crtc;
1324531369e6SDave Airlie 	struct radeon_crtc *radeon_crtc;
1325531369e6SDave Airlie 	struct radeon_cs_packet p3reloc, waitreloc;
1326531369e6SDave Airlie 	int crtc_id;
1327531369e6SDave Airlie 	int r;
1328531369e6SDave Airlie 	uint32_t header, h_idx, reg;
1329513bcb46SDave Airlie 	volatile uint32_t *ib;
1330531369e6SDave Airlie 
1331f2e39221SJerome Glisse 	ib = p->ib.ptr;
1332531369e6SDave Airlie 
1333531369e6SDave Airlie 	/* parse the wait until */
1334531369e6SDave Airlie 	r = r100_cs_packet_parse(p, &waitreloc, p->idx);
1335531369e6SDave Airlie 	if (r)
1336531369e6SDave Airlie 		return r;
1337531369e6SDave Airlie 
1338531369e6SDave Airlie 	/* check its a wait until and only 1 count */
1339531369e6SDave Airlie 	if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1340531369e6SDave Airlie 	    waitreloc.count != 0) {
1341531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until segment\n");
1342a3a88a66SPaul Bolle 		return -EINVAL;
1343531369e6SDave Airlie 	}
1344531369e6SDave Airlie 
1345513bcb46SDave Airlie 	if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
1346531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until\n");
1347a3a88a66SPaul Bolle 		return -EINVAL;
1348531369e6SDave Airlie 	}
1349531369e6SDave Airlie 
1350531369e6SDave Airlie 	/* jump over the NOP */
135190ebd065SAlex Deucher 	r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
1352531369e6SDave Airlie 	if (r)
1353531369e6SDave Airlie 		return r;
1354531369e6SDave Airlie 
1355531369e6SDave Airlie 	h_idx = p->idx - 2;
135690ebd065SAlex Deucher 	p->idx += waitreloc.count + 2;
135790ebd065SAlex Deucher 	p->idx += p3reloc.count + 2;
1358531369e6SDave Airlie 
1359513bcb46SDave Airlie 	header = radeon_get_ib_value(p, h_idx);
1360513bcb46SDave Airlie 	crtc_id = radeon_get_ib_value(p, h_idx + 5);
1361d4ac6a05SDave Airlie 	reg = CP_PACKET0_GET_REG(header);
1362531369e6SDave Airlie 	obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1363531369e6SDave Airlie 	if (!obj) {
1364531369e6SDave Airlie 		DRM_ERROR("cannot find crtc %d\n", crtc_id);
1365a3a88a66SPaul Bolle 		return -EINVAL;
1366531369e6SDave Airlie 	}
1367531369e6SDave Airlie 	crtc = obj_to_crtc(obj);
1368531369e6SDave Airlie 	radeon_crtc = to_radeon_crtc(crtc);
1369531369e6SDave Airlie 	crtc_id = radeon_crtc->crtc_id;
1370531369e6SDave Airlie 
1371531369e6SDave Airlie 	if (!crtc->enabled) {
1372531369e6SDave Airlie 		/* if the CRTC isn't enabled - we need to nop out the wait until */
1373513bcb46SDave Airlie 		ib[h_idx + 2] = PACKET2(0);
1374513bcb46SDave Airlie 		ib[h_idx + 3] = PACKET2(0);
1375531369e6SDave Airlie 	} else if (crtc_id == 1) {
1376531369e6SDave Airlie 		switch (reg) {
1377531369e6SDave Airlie 		case AVIVO_D1MODE_VLINE_START_END:
137890ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1379531369e6SDave Airlie 			header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1380531369e6SDave Airlie 			break;
1381531369e6SDave Airlie 		case RADEON_CRTC_GUI_TRIG_VLINE:
138290ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1383531369e6SDave Airlie 			header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1384531369e6SDave Airlie 			break;
1385531369e6SDave Airlie 		default:
1386531369e6SDave Airlie 			DRM_ERROR("unknown crtc reloc\n");
1387a3a88a66SPaul Bolle 			return -EINVAL;
1388531369e6SDave Airlie 		}
1389513bcb46SDave Airlie 		ib[h_idx] = header;
1390513bcb46SDave Airlie 		ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
1391531369e6SDave Airlie 	}
1392a3a88a66SPaul Bolle 
1393a3a88a66SPaul Bolle 	return 0;
1394531369e6SDave Airlie }
1395531369e6SDave Airlie 
1396531369e6SDave Airlie /**
1397771fe6b9SJerome Glisse  * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
1398771fe6b9SJerome Glisse  * @parser:		parser structure holding parsing context.
1399771fe6b9SJerome Glisse  * @data:		pointer to relocation data
1400771fe6b9SJerome Glisse  * @offset_start:	starting offset
1401771fe6b9SJerome Glisse  * @offset_mask:	offset mask (to align start offset on)
1402771fe6b9SJerome Glisse  * @reloc:		reloc informations
1403771fe6b9SJerome Glisse  *
1404771fe6b9SJerome Glisse  * Check next packet is relocation packet3, do bo validation and compute
1405771fe6b9SJerome Glisse  * GPU offset using the provided start.
1406771fe6b9SJerome Glisse  **/
1407771fe6b9SJerome Glisse int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
1408771fe6b9SJerome Glisse 			      struct radeon_cs_reloc **cs_reloc)
1409771fe6b9SJerome Glisse {
1410771fe6b9SJerome Glisse 	struct radeon_cs_chunk *relocs_chunk;
1411771fe6b9SJerome Glisse 	struct radeon_cs_packet p3reloc;
1412771fe6b9SJerome Glisse 	unsigned idx;
1413771fe6b9SJerome Glisse 	int r;
1414771fe6b9SJerome Glisse 
1415771fe6b9SJerome Glisse 	if (p->chunk_relocs_idx == -1) {
1416771fe6b9SJerome Glisse 		DRM_ERROR("No relocation chunk !\n");
1417771fe6b9SJerome Glisse 		return -EINVAL;
1418771fe6b9SJerome Glisse 	}
1419771fe6b9SJerome Glisse 	*cs_reloc = NULL;
1420771fe6b9SJerome Glisse 	relocs_chunk = &p->chunks[p->chunk_relocs_idx];
1421771fe6b9SJerome Glisse 	r = r100_cs_packet_parse(p, &p3reloc, p->idx);
1422771fe6b9SJerome Glisse 	if (r) {
1423771fe6b9SJerome Glisse 		return r;
1424771fe6b9SJerome Glisse 	}
1425771fe6b9SJerome Glisse 	p->idx += p3reloc.count + 2;
1426771fe6b9SJerome Glisse 	if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1427771fe6b9SJerome Glisse 		DRM_ERROR("No packet3 for relocation for packet at %d.\n",
1428771fe6b9SJerome Glisse 			  p3reloc.idx);
1429771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1430771fe6b9SJerome Glisse 		return -EINVAL;
1431771fe6b9SJerome Glisse 	}
1432513bcb46SDave Airlie 	idx = radeon_get_ib_value(p, p3reloc.idx + 1);
1433771fe6b9SJerome Glisse 	if (idx >= relocs_chunk->length_dw) {
1434771fe6b9SJerome Glisse 		DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
1435771fe6b9SJerome Glisse 			  idx, relocs_chunk->length_dw);
1436771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1437771fe6b9SJerome Glisse 		return -EINVAL;
1438771fe6b9SJerome Glisse 	}
1439771fe6b9SJerome Glisse 	/* FIXME: we assume reloc size is 4 dwords */
1440771fe6b9SJerome Glisse 	*cs_reloc = p->relocs_ptr[(idx / 4)];
1441771fe6b9SJerome Glisse 	return 0;
1442771fe6b9SJerome Glisse }
1443771fe6b9SJerome Glisse 
1444551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt)
1445551ebd83SDave Airlie {
1446551ebd83SDave Airlie 	int vtx_size;
1447551ebd83SDave Airlie 	vtx_size = 2;
1448551ebd83SDave Airlie 	/* ordered according to bits in spec */
1449551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1450551ebd83SDave Airlie 		vtx_size++;
1451551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1452551ebd83SDave Airlie 		vtx_size += 3;
1453551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1454551ebd83SDave Airlie 		vtx_size++;
1455551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1456551ebd83SDave Airlie 		vtx_size++;
1457551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1458551ebd83SDave Airlie 		vtx_size += 3;
1459551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1460551ebd83SDave Airlie 		vtx_size++;
1461551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1462551ebd83SDave Airlie 		vtx_size++;
1463551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1464551ebd83SDave Airlie 		vtx_size += 2;
1465551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1466551ebd83SDave Airlie 		vtx_size += 2;
1467551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1468551ebd83SDave Airlie 		vtx_size++;
1469551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1470551ebd83SDave Airlie 		vtx_size += 2;
1471551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1472551ebd83SDave Airlie 		vtx_size++;
1473551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1474551ebd83SDave Airlie 		vtx_size += 2;
1475551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1476551ebd83SDave Airlie 		vtx_size++;
1477551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1478551ebd83SDave Airlie 		vtx_size++;
1479551ebd83SDave Airlie 	/* blend weight */
1480551ebd83SDave Airlie 	if (vtx_fmt & (0x7 << 15))
1481551ebd83SDave Airlie 		vtx_size += (vtx_fmt >> 15) & 0x7;
1482551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1483551ebd83SDave Airlie 		vtx_size += 3;
1484551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1485551ebd83SDave Airlie 		vtx_size += 2;
1486551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1487551ebd83SDave Airlie 		vtx_size++;
1488551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1489551ebd83SDave Airlie 		vtx_size++;
1490551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1491551ebd83SDave Airlie 		vtx_size++;
1492551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1493551ebd83SDave Airlie 		vtx_size++;
1494551ebd83SDave Airlie 	return vtx_size;
1495551ebd83SDave Airlie }
1496551ebd83SDave Airlie 
1497771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p,
1498551ebd83SDave Airlie 			      struct radeon_cs_packet *pkt,
1499551ebd83SDave Airlie 			      unsigned idx, unsigned reg)
1500771fe6b9SJerome Glisse {
1501771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1502551ebd83SDave Airlie 	struct r100_cs_track *track;
1503771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1504771fe6b9SJerome Glisse 	uint32_t tmp;
1505771fe6b9SJerome Glisse 	int r;
1506551ebd83SDave Airlie 	int i, face;
1507e024e110SDave Airlie 	u32 tile_flags = 0;
1508513bcb46SDave Airlie 	u32 idx_value;
1509771fe6b9SJerome Glisse 
1510f2e39221SJerome Glisse 	ib = p->ib.ptr;
1511551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1512551ebd83SDave Airlie 
1513513bcb46SDave Airlie 	idx_value = radeon_get_ib_value(p, idx);
1514513bcb46SDave Airlie 
1515771fe6b9SJerome Glisse 	switch (reg) {
1516531369e6SDave Airlie 	case RADEON_CRTC_GUI_TRIG_VLINE:
1517531369e6SDave Airlie 		r = r100_cs_packet_parse_vline(p);
1518531369e6SDave Airlie 		if (r) {
1519531369e6SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1520531369e6SDave Airlie 				  idx, reg);
1521531369e6SDave Airlie 			r100_cs_dump_packet(p, pkt);
1522531369e6SDave Airlie 			return r;
1523531369e6SDave Airlie 		}
1524531369e6SDave Airlie 		break;
1525771fe6b9SJerome Glisse 		/* FIXME: only allow PACKET3 blit? easier to check for out of
1526771fe6b9SJerome Glisse 		 * range access */
1527771fe6b9SJerome Glisse 	case RADEON_DST_PITCH_OFFSET:
1528771fe6b9SJerome Glisse 	case RADEON_SRC_PITCH_OFFSET:
1529551ebd83SDave Airlie 		r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1530551ebd83SDave Airlie 		if (r)
1531551ebd83SDave Airlie 			return r;
1532551ebd83SDave Airlie 		break;
1533551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHOFFSET:
1534771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1535771fe6b9SJerome Glisse 		if (r) {
1536771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1537771fe6b9SJerome Glisse 				  idx, reg);
1538771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1539771fe6b9SJerome Glisse 			return r;
1540771fe6b9SJerome Glisse 		}
1541551ebd83SDave Airlie 		track->zb.robj = reloc->robj;
1542513bcb46SDave Airlie 		track->zb.offset = idx_value;
154340b4a759SMarek Olšák 		track->zb_dirty = true;
1544513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1545771fe6b9SJerome Glisse 		break;
1546771fe6b9SJerome Glisse 	case RADEON_RB3D_COLOROFFSET:
1547551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1548551ebd83SDave Airlie 		if (r) {
1549551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1550551ebd83SDave Airlie 				  idx, reg);
1551551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1552551ebd83SDave Airlie 			return r;
1553551ebd83SDave Airlie 		}
1554551ebd83SDave Airlie 		track->cb[0].robj = reloc->robj;
1555513bcb46SDave Airlie 		track->cb[0].offset = idx_value;
155640b4a759SMarek Olšák 		track->cb_dirty = true;
1557513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1558551ebd83SDave Airlie 		break;
1559771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_0:
1560771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_1:
1561771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_2:
1562551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1563771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1564771fe6b9SJerome Glisse 		if (r) {
1565771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1566771fe6b9SJerome Glisse 				  idx, reg);
1567771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1568771fe6b9SJerome Glisse 			return r;
1569771fe6b9SJerome Glisse 		}
1570f2746f83SAlex Deucher 		if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1571f2746f83SAlex Deucher 			if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1572f2746f83SAlex Deucher 				tile_flags |= RADEON_TXO_MACRO_TILE;
1573f2746f83SAlex Deucher 			if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1574f2746f83SAlex Deucher 				tile_flags |= RADEON_TXO_MICRO_TILE_X2;
1575f2746f83SAlex Deucher 
1576f2746f83SAlex Deucher 			tmp = idx_value & ~(0x7 << 2);
1577f2746f83SAlex Deucher 			tmp |= tile_flags;
1578f2746f83SAlex Deucher 			ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset);
1579f2746f83SAlex Deucher 		} else
1580513bcb46SDave Airlie 			ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1581551ebd83SDave Airlie 		track->textures[i].robj = reloc->robj;
158240b4a759SMarek Olšák 		track->tex_dirty = true;
1583771fe6b9SJerome Glisse 		break;
1584551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_0:
1585551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_1:
1586551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_2:
1587551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_3:
1588551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_4:
1589551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1590551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1591551ebd83SDave Airlie 		if (r) {
1592551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1593551ebd83SDave Airlie 				  idx, reg);
1594551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1595551ebd83SDave Airlie 			return r;
1596551ebd83SDave Airlie 		}
1597513bcb46SDave Airlie 		track->textures[0].cube_info[i].offset = idx_value;
1598513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1599551ebd83SDave Airlie 		track->textures[0].cube_info[i].robj = reloc->robj;
160040b4a759SMarek Olšák 		track->tex_dirty = true;
1601551ebd83SDave Airlie 		break;
1602551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_0:
1603551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_1:
1604551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_2:
1605551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_3:
1606551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_4:
1607551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1608551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1609551ebd83SDave Airlie 		if (r) {
1610551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1611551ebd83SDave Airlie 				  idx, reg);
1612551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1613551ebd83SDave Airlie 			return r;
1614551ebd83SDave Airlie 		}
1615513bcb46SDave Airlie 		track->textures[1].cube_info[i].offset = idx_value;
1616513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1617551ebd83SDave Airlie 		track->textures[1].cube_info[i].robj = reloc->robj;
161840b4a759SMarek Olšák 		track->tex_dirty = true;
1619551ebd83SDave Airlie 		break;
1620551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_0:
1621551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_1:
1622551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_2:
1623551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_3:
1624551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_4:
1625551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1626551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1627551ebd83SDave Airlie 		if (r) {
1628551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1629551ebd83SDave Airlie 				  idx, reg);
1630551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1631551ebd83SDave Airlie 			return r;
1632551ebd83SDave Airlie 		}
1633513bcb46SDave Airlie 		track->textures[2].cube_info[i].offset = idx_value;
1634513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1635551ebd83SDave Airlie 		track->textures[2].cube_info[i].robj = reloc->robj;
163640b4a759SMarek Olšák 		track->tex_dirty = true;
1637551ebd83SDave Airlie 		break;
1638551ebd83SDave Airlie 	case RADEON_RE_WIDTH_HEIGHT:
1639513bcb46SDave Airlie 		track->maxy = ((idx_value >> 16) & 0x7FF);
164040b4a759SMarek Olšák 		track->cb_dirty = true;
164140b4a759SMarek Olšák 		track->zb_dirty = true;
1642551ebd83SDave Airlie 		break;
1643e024e110SDave Airlie 	case RADEON_RB3D_COLORPITCH:
1644e024e110SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1645e024e110SDave Airlie 		if (r) {
1646e024e110SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1647e024e110SDave Airlie 				  idx, reg);
1648e024e110SDave Airlie 			r100_cs_dump_packet(p, pkt);
1649e024e110SDave Airlie 			return r;
1650e024e110SDave Airlie 		}
1651c9068eb2SAlex Deucher 		if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1652e024e110SDave Airlie 			if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1653e024e110SDave Airlie 				tile_flags |= RADEON_COLOR_TILE_ENABLE;
1654e024e110SDave Airlie 			if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1655e024e110SDave Airlie 				tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
1656e024e110SDave Airlie 
1657513bcb46SDave Airlie 			tmp = idx_value & ~(0x7 << 16);
1658e024e110SDave Airlie 			tmp |= tile_flags;
1659e024e110SDave Airlie 			ib[idx] = tmp;
1660c9068eb2SAlex Deucher 		} else
1661c9068eb2SAlex Deucher 			ib[idx] = idx_value;
1662551ebd83SDave Airlie 
1663513bcb46SDave Airlie 		track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
166440b4a759SMarek Olšák 		track->cb_dirty = true;
1665551ebd83SDave Airlie 		break;
1666551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHPITCH:
1667513bcb46SDave Airlie 		track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
166840b4a759SMarek Olšák 		track->zb_dirty = true;
1669551ebd83SDave Airlie 		break;
1670551ebd83SDave Airlie 	case RADEON_RB3D_CNTL:
1671513bcb46SDave Airlie 		switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
1672551ebd83SDave Airlie 		case 7:
1673551ebd83SDave Airlie 		case 8:
1674551ebd83SDave Airlie 		case 9:
1675551ebd83SDave Airlie 		case 11:
1676551ebd83SDave Airlie 		case 12:
1677551ebd83SDave Airlie 			track->cb[0].cpp = 1;
1678551ebd83SDave Airlie 			break;
1679551ebd83SDave Airlie 		case 3:
1680551ebd83SDave Airlie 		case 4:
1681551ebd83SDave Airlie 		case 15:
1682551ebd83SDave Airlie 			track->cb[0].cpp = 2;
1683551ebd83SDave Airlie 			break;
1684551ebd83SDave Airlie 		case 6:
1685551ebd83SDave Airlie 			track->cb[0].cpp = 4;
1686551ebd83SDave Airlie 			break;
1687551ebd83SDave Airlie 		default:
1688551ebd83SDave Airlie 			DRM_ERROR("Invalid color buffer format (%d) !\n",
1689513bcb46SDave Airlie 				  ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
1690551ebd83SDave Airlie 			return -EINVAL;
1691551ebd83SDave Airlie 		}
1692513bcb46SDave Airlie 		track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
169340b4a759SMarek Olšák 		track->cb_dirty = true;
169440b4a759SMarek Olšák 		track->zb_dirty = true;
1695551ebd83SDave Airlie 		break;
1696551ebd83SDave Airlie 	case RADEON_RB3D_ZSTENCILCNTL:
1697513bcb46SDave Airlie 		switch (idx_value & 0xf) {
1698551ebd83SDave Airlie 		case 0:
1699551ebd83SDave Airlie 			track->zb.cpp = 2;
1700551ebd83SDave Airlie 			break;
1701551ebd83SDave Airlie 		case 2:
1702551ebd83SDave Airlie 		case 3:
1703551ebd83SDave Airlie 		case 4:
1704551ebd83SDave Airlie 		case 5:
1705551ebd83SDave Airlie 		case 9:
1706551ebd83SDave Airlie 		case 11:
1707551ebd83SDave Airlie 			track->zb.cpp = 4;
1708551ebd83SDave Airlie 			break;
1709551ebd83SDave Airlie 		default:
1710551ebd83SDave Airlie 			break;
1711551ebd83SDave Airlie 		}
171240b4a759SMarek Olšák 		track->zb_dirty = true;
1713e024e110SDave Airlie 		break;
171417782d99SDave Airlie 	case RADEON_RB3D_ZPASS_ADDR:
171517782d99SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
171617782d99SDave Airlie 		if (r) {
171717782d99SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
171817782d99SDave Airlie 				  idx, reg);
171917782d99SDave Airlie 			r100_cs_dump_packet(p, pkt);
172017782d99SDave Airlie 			return r;
172117782d99SDave Airlie 		}
1722513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
172317782d99SDave Airlie 		break;
1724551ebd83SDave Airlie 	case RADEON_PP_CNTL:
1725551ebd83SDave Airlie 		{
1726513bcb46SDave Airlie 			uint32_t temp = idx_value >> 4;
1727551ebd83SDave Airlie 			for (i = 0; i < track->num_texture; i++)
1728551ebd83SDave Airlie 				track->textures[i].enabled = !!(temp & (1 << i));
172940b4a759SMarek Olšák 			track->tex_dirty = true;
1730551ebd83SDave Airlie 		}
1731551ebd83SDave Airlie 		break;
1732551ebd83SDave Airlie 	case RADEON_SE_VF_CNTL:
1733513bcb46SDave Airlie 		track->vap_vf_cntl = idx_value;
1734551ebd83SDave Airlie 		break;
1735551ebd83SDave Airlie 	case RADEON_SE_VTX_FMT:
1736513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(idx_value);
1737551ebd83SDave Airlie 		break;
1738551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_0:
1739551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_1:
1740551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_2:
1741551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
1742513bcb46SDave Airlie 		track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1743513bcb46SDave Airlie 		track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
174440b4a759SMarek Olšák 		track->tex_dirty = true;
1745551ebd83SDave Airlie 		break;
1746551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_0:
1747551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_1:
1748551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_2:
1749551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
1750513bcb46SDave Airlie 		track->textures[i].pitch = idx_value + 32;
175140b4a759SMarek Olšák 		track->tex_dirty = true;
1752551ebd83SDave Airlie 		break;
1753551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_0:
1754551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_1:
1755551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_2:
1756551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFILTER_0) / 24;
1757513bcb46SDave Airlie 		track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
1758551ebd83SDave Airlie 						 >> RADEON_MAX_MIP_LEVEL_SHIFT);
1759513bcb46SDave Airlie 		tmp = (idx_value >> 23) & 0x7;
1760551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1761551ebd83SDave Airlie 			track->textures[i].roundup_w = false;
1762513bcb46SDave Airlie 		tmp = (idx_value >> 27) & 0x7;
1763551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1764551ebd83SDave Airlie 			track->textures[i].roundup_h = false;
176540b4a759SMarek Olšák 		track->tex_dirty = true;
1766551ebd83SDave Airlie 		break;
1767551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_0:
1768551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_1:
1769551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_2:
1770551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFORMAT_0) / 24;
1771513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
1772551ebd83SDave Airlie 			track->textures[i].use_pitch = 1;
1773551ebd83SDave Airlie 		} else {
1774551ebd83SDave Airlie 			track->textures[i].use_pitch = 0;
1775513bcb46SDave Airlie 			track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1776513bcb46SDave Airlie 			track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
1777551ebd83SDave Airlie 		}
1778513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
1779551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 2;
1780513bcb46SDave Airlie 		switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
1781551ebd83SDave Airlie 		case RADEON_TXFORMAT_I8:
1782551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB332:
1783551ebd83SDave Airlie 		case RADEON_TXFORMAT_Y8:
1784551ebd83SDave Airlie 			track->textures[i].cpp = 1;
1785f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1786551ebd83SDave Airlie 			break;
1787551ebd83SDave Airlie 		case RADEON_TXFORMAT_AI88:
1788551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB1555:
1789551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB565:
1790551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB4444:
1791551ebd83SDave Airlie 		case RADEON_TXFORMAT_VYUY422:
1792551ebd83SDave Airlie 		case RADEON_TXFORMAT_YVYU422:
1793551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW16:
1794551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDV655:
1795551ebd83SDave Airlie 		case RADEON_TXFORMAT_DUDV88:
1796551ebd83SDave Airlie 			track->textures[i].cpp = 2;
1797f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1798551ebd83SDave Airlie 			break;
1799551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB8888:
1800551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGBA8888:
1801551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW32:
1802551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDUV8888:
1803551ebd83SDave Airlie 			track->textures[i].cpp = 4;
1804f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1805551ebd83SDave Airlie 			break;
1806d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT1:
1807d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1808d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1809d785d78bSDave Airlie 			break;
1810d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT23:
1811d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT45:
1812d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1813d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1814d785d78bSDave Airlie 			break;
1815551ebd83SDave Airlie 		}
1816513bcb46SDave Airlie 		track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1817513bcb46SDave Airlie 		track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
181840b4a759SMarek Olšák 		track->tex_dirty = true;
1819551ebd83SDave Airlie 		break;
1820551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_0:
1821551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_1:
1822551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_2:
1823513bcb46SDave Airlie 		tmp = idx_value;
1824551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1825551ebd83SDave Airlie 		for (face = 0; face < 4; face++) {
1826551ebd83SDave Airlie 			track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1827551ebd83SDave Airlie 			track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1828551ebd83SDave Airlie 		}
182940b4a759SMarek Olšák 		track->tex_dirty = true;
1830551ebd83SDave Airlie 		break;
1831771fe6b9SJerome Glisse 	default:
1832551ebd83SDave Airlie 		printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1833551ebd83SDave Airlie 		       reg, idx);
1834551ebd83SDave Airlie 		return -EINVAL;
1835771fe6b9SJerome Glisse 	}
1836771fe6b9SJerome Glisse 	return 0;
1837771fe6b9SJerome Glisse }
1838771fe6b9SJerome Glisse 
1839068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1840068a117cSJerome Glisse 					 struct radeon_cs_packet *pkt,
18414c788679SJerome Glisse 					 struct radeon_bo *robj)
1842068a117cSJerome Glisse {
1843068a117cSJerome Glisse 	unsigned idx;
1844513bcb46SDave Airlie 	u32 value;
1845068a117cSJerome Glisse 	idx = pkt->idx + 1;
1846513bcb46SDave Airlie 	value = radeon_get_ib_value(p, idx + 2);
18474c788679SJerome Glisse 	if ((value + 1) > radeon_bo_size(robj)) {
1848068a117cSJerome Glisse 		DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1849068a117cSJerome Glisse 			  "(need %u have %lu) !\n",
1850513bcb46SDave Airlie 			  value + 1,
18514c788679SJerome Glisse 			  radeon_bo_size(robj));
1852068a117cSJerome Glisse 		return -EINVAL;
1853068a117cSJerome Glisse 	}
1854068a117cSJerome Glisse 	return 0;
1855068a117cSJerome Glisse }
1856068a117cSJerome Glisse 
1857771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p,
1858771fe6b9SJerome Glisse 			      struct radeon_cs_packet *pkt)
1859771fe6b9SJerome Glisse {
1860771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1861551ebd83SDave Airlie 	struct r100_cs_track *track;
1862771fe6b9SJerome Glisse 	unsigned idx;
1863771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1864771fe6b9SJerome Glisse 	int r;
1865771fe6b9SJerome Glisse 
1866f2e39221SJerome Glisse 	ib = p->ib.ptr;
1867771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1868551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1869771fe6b9SJerome Glisse 	switch (pkt->opcode) {
1870771fe6b9SJerome Glisse 	case PACKET3_3D_LOAD_VBPNTR:
1871513bcb46SDave Airlie 		r = r100_packet3_load_vbpntr(p, pkt, idx);
1872513bcb46SDave Airlie 		if (r)
1873771fe6b9SJerome Glisse 			return r;
1874771fe6b9SJerome Glisse 		break;
1875771fe6b9SJerome Glisse 	case PACKET3_INDX_BUFFER:
1876771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1877771fe6b9SJerome Glisse 		if (r) {
1878771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1879771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1880771fe6b9SJerome Glisse 			return r;
1881771fe6b9SJerome Glisse 		}
1882513bcb46SDave Airlie 		ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
1883068a117cSJerome Glisse 		r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1884068a117cSJerome Glisse 		if (r) {
1885068a117cSJerome Glisse 			return r;
1886068a117cSJerome Glisse 		}
1887771fe6b9SJerome Glisse 		break;
1888771fe6b9SJerome Glisse 	case 0x23:
1889771fe6b9SJerome Glisse 		/* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
1890771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1891771fe6b9SJerome Glisse 		if (r) {
1892771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1893771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1894771fe6b9SJerome Glisse 			return r;
1895771fe6b9SJerome Glisse 		}
1896513bcb46SDave Airlie 		ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
1897551ebd83SDave Airlie 		track->num_arrays = 1;
1898513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
1899551ebd83SDave Airlie 
1900551ebd83SDave Airlie 		track->arrays[0].robj = reloc->robj;
1901551ebd83SDave Airlie 		track->arrays[0].esize = track->vtx_size;
1902551ebd83SDave Airlie 
1903513bcb46SDave Airlie 		track->max_indx = radeon_get_ib_value(p, idx+1);
1904551ebd83SDave Airlie 
1905513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
1906551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1907551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1908551ebd83SDave Airlie 		if (r)
1909551ebd83SDave Airlie 			return r;
1910771fe6b9SJerome Glisse 		break;
1911771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD:
1912513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
1913551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1914551ebd83SDave Airlie 			return -EINVAL;
1915551ebd83SDave Airlie 		}
1916cf57fc7aSAlex Deucher 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
1917513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1918551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1919551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1920551ebd83SDave Airlie 		if (r)
1921551ebd83SDave Airlie 			return r;
1922551ebd83SDave Airlie 		break;
1923771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1924771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD_2:
1925513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
1926551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1927551ebd83SDave Airlie 			return -EINVAL;
1928551ebd83SDave Airlie 		}
1929513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1930551ebd83SDave Airlie 		track->immd_dwords = pkt->count;
1931551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1932551ebd83SDave Airlie 		if (r)
1933551ebd83SDave Airlie 			return r;
1934551ebd83SDave Airlie 		break;
1935771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1936771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF_2:
1937513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1938551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1939551ebd83SDave Airlie 		if (r)
1940551ebd83SDave Airlie 			return r;
1941551ebd83SDave Airlie 		break;
1942771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
1943771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX_2:
1944513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1945551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1946551ebd83SDave Airlie 		if (r)
1947551ebd83SDave Airlie 			return r;
1948551ebd83SDave Airlie 		break;
1949771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
1950771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF:
1951513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1952551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1953551ebd83SDave Airlie 		if (r)
1954551ebd83SDave Airlie 			return r;
1955551ebd83SDave Airlie 		break;
1956771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
1957771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX:
1958513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1959551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1960551ebd83SDave Airlie 		if (r)
1961551ebd83SDave Airlie 			return r;
1962551ebd83SDave Airlie 		break;
1963771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
1964ab9e1f59SDave Airlie 	case PACKET3_3D_CLEAR_HIZ:
1965ab9e1f59SDave Airlie 	case PACKET3_3D_CLEAR_ZMASK:
1966ab9e1f59SDave Airlie 		if (p->rdev->hyperz_filp != p->filp)
1967ab9e1f59SDave Airlie 			return -EINVAL;
1968ab9e1f59SDave Airlie 		break;
1969771fe6b9SJerome Glisse 	case PACKET3_NOP:
1970771fe6b9SJerome Glisse 		break;
1971771fe6b9SJerome Glisse 	default:
1972771fe6b9SJerome Glisse 		DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
1973771fe6b9SJerome Glisse 		return -EINVAL;
1974771fe6b9SJerome Glisse 	}
1975771fe6b9SJerome Glisse 	return 0;
1976771fe6b9SJerome Glisse }
1977771fe6b9SJerome Glisse 
1978771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p)
1979771fe6b9SJerome Glisse {
1980771fe6b9SJerome Glisse 	struct radeon_cs_packet pkt;
19819f022ddfSJerome Glisse 	struct r100_cs_track *track;
1982771fe6b9SJerome Glisse 	int r;
1983771fe6b9SJerome Glisse 
19849f022ddfSJerome Glisse 	track = kzalloc(sizeof(*track), GFP_KERNEL);
1985ce067913SDan Carpenter 	if (!track)
1986ce067913SDan Carpenter 		return -ENOMEM;
19879f022ddfSJerome Glisse 	r100_cs_track_clear(p->rdev, track);
19889f022ddfSJerome Glisse 	p->track = track;
1989771fe6b9SJerome Glisse 	do {
1990771fe6b9SJerome Glisse 		r = r100_cs_packet_parse(p, &pkt, p->idx);
1991771fe6b9SJerome Glisse 		if (r) {
1992771fe6b9SJerome Glisse 			return r;
1993771fe6b9SJerome Glisse 		}
1994771fe6b9SJerome Glisse 		p->idx += pkt.count + 2;
1995771fe6b9SJerome Glisse 		switch (pkt.type) {
1996771fe6b9SJerome Glisse 			case PACKET_TYPE0:
1997551ebd83SDave Airlie 				if (p->rdev->family >= CHIP_R200)
1998551ebd83SDave Airlie 					r = r100_cs_parse_packet0(p, &pkt,
1999551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm,
2000551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm_size,
2001551ebd83SDave Airlie 								  &r200_packet0_check);
2002551ebd83SDave Airlie 				else
2003551ebd83SDave Airlie 					r = r100_cs_parse_packet0(p, &pkt,
2004551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm,
2005551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm_size,
2006551ebd83SDave Airlie 								  &r100_packet0_check);
2007771fe6b9SJerome Glisse 				break;
2008771fe6b9SJerome Glisse 			case PACKET_TYPE2:
2009771fe6b9SJerome Glisse 				break;
2010771fe6b9SJerome Glisse 			case PACKET_TYPE3:
2011771fe6b9SJerome Glisse 				r = r100_packet3_check(p, &pkt);
2012771fe6b9SJerome Glisse 				break;
2013771fe6b9SJerome Glisse 			default:
2014771fe6b9SJerome Glisse 				DRM_ERROR("Unknown packet type %d !\n",
2015771fe6b9SJerome Glisse 					  pkt.type);
2016771fe6b9SJerome Glisse 				return -EINVAL;
2017771fe6b9SJerome Glisse 		}
2018771fe6b9SJerome Glisse 		if (r) {
2019771fe6b9SJerome Glisse 			return r;
2020771fe6b9SJerome Glisse 		}
2021771fe6b9SJerome Glisse 	} while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
2022771fe6b9SJerome Glisse 	return 0;
2023771fe6b9SJerome Glisse }
2024771fe6b9SJerome Glisse 
20250242f74dSAlex Deucher static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
20260242f74dSAlex Deucher {
20270242f74dSAlex Deucher 	DRM_ERROR("pitch                      %d\n", t->pitch);
20280242f74dSAlex Deucher 	DRM_ERROR("use_pitch                  %d\n", t->use_pitch);
20290242f74dSAlex Deucher 	DRM_ERROR("width                      %d\n", t->width);
20300242f74dSAlex Deucher 	DRM_ERROR("width_11                   %d\n", t->width_11);
20310242f74dSAlex Deucher 	DRM_ERROR("height                     %d\n", t->height);
20320242f74dSAlex Deucher 	DRM_ERROR("height_11                  %d\n", t->height_11);
20330242f74dSAlex Deucher 	DRM_ERROR("num levels                 %d\n", t->num_levels);
20340242f74dSAlex Deucher 	DRM_ERROR("depth                      %d\n", t->txdepth);
20350242f74dSAlex Deucher 	DRM_ERROR("bpp                        %d\n", t->cpp);
20360242f74dSAlex Deucher 	DRM_ERROR("coordinate type            %d\n", t->tex_coord_type);
20370242f74dSAlex Deucher 	DRM_ERROR("width round to power of 2  %d\n", t->roundup_w);
20380242f74dSAlex Deucher 	DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
20390242f74dSAlex Deucher 	DRM_ERROR("compress format            %d\n", t->compress_format);
20400242f74dSAlex Deucher }
20410242f74dSAlex Deucher 
20420242f74dSAlex Deucher static int r100_track_compress_size(int compress_format, int w, int h)
20430242f74dSAlex Deucher {
20440242f74dSAlex Deucher 	int block_width, block_height, block_bytes;
20450242f74dSAlex Deucher 	int wblocks, hblocks;
20460242f74dSAlex Deucher 	int min_wblocks;
20470242f74dSAlex Deucher 	int sz;
20480242f74dSAlex Deucher 
20490242f74dSAlex Deucher 	block_width = 4;
20500242f74dSAlex Deucher 	block_height = 4;
20510242f74dSAlex Deucher 
20520242f74dSAlex Deucher 	switch (compress_format) {
20530242f74dSAlex Deucher 	case R100_TRACK_COMP_DXT1:
20540242f74dSAlex Deucher 		block_bytes = 8;
20550242f74dSAlex Deucher 		min_wblocks = 4;
20560242f74dSAlex Deucher 		break;
20570242f74dSAlex Deucher 	default:
20580242f74dSAlex Deucher 	case R100_TRACK_COMP_DXT35:
20590242f74dSAlex Deucher 		block_bytes = 16;
20600242f74dSAlex Deucher 		min_wblocks = 2;
20610242f74dSAlex Deucher 		break;
20620242f74dSAlex Deucher 	}
20630242f74dSAlex Deucher 
20640242f74dSAlex Deucher 	hblocks = (h + block_height - 1) / block_height;
20650242f74dSAlex Deucher 	wblocks = (w + block_width - 1) / block_width;
20660242f74dSAlex Deucher 	if (wblocks < min_wblocks)
20670242f74dSAlex Deucher 		wblocks = min_wblocks;
20680242f74dSAlex Deucher 	sz = wblocks * hblocks * block_bytes;
20690242f74dSAlex Deucher 	return sz;
20700242f74dSAlex Deucher }
20710242f74dSAlex Deucher 
20720242f74dSAlex Deucher static int r100_cs_track_cube(struct radeon_device *rdev,
20730242f74dSAlex Deucher 			      struct r100_cs_track *track, unsigned idx)
20740242f74dSAlex Deucher {
20750242f74dSAlex Deucher 	unsigned face, w, h;
20760242f74dSAlex Deucher 	struct radeon_bo *cube_robj;
20770242f74dSAlex Deucher 	unsigned long size;
20780242f74dSAlex Deucher 	unsigned compress_format = track->textures[idx].compress_format;
20790242f74dSAlex Deucher 
20800242f74dSAlex Deucher 	for (face = 0; face < 5; face++) {
20810242f74dSAlex Deucher 		cube_robj = track->textures[idx].cube_info[face].robj;
20820242f74dSAlex Deucher 		w = track->textures[idx].cube_info[face].width;
20830242f74dSAlex Deucher 		h = track->textures[idx].cube_info[face].height;
20840242f74dSAlex Deucher 
20850242f74dSAlex Deucher 		if (compress_format) {
20860242f74dSAlex Deucher 			size = r100_track_compress_size(compress_format, w, h);
20870242f74dSAlex Deucher 		} else
20880242f74dSAlex Deucher 			size = w * h;
20890242f74dSAlex Deucher 		size *= track->textures[idx].cpp;
20900242f74dSAlex Deucher 
20910242f74dSAlex Deucher 		size += track->textures[idx].cube_info[face].offset;
20920242f74dSAlex Deucher 
20930242f74dSAlex Deucher 		if (size > radeon_bo_size(cube_robj)) {
20940242f74dSAlex Deucher 			DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
20950242f74dSAlex Deucher 				  size, radeon_bo_size(cube_robj));
20960242f74dSAlex Deucher 			r100_cs_track_texture_print(&track->textures[idx]);
20970242f74dSAlex Deucher 			return -1;
20980242f74dSAlex Deucher 		}
20990242f74dSAlex Deucher 	}
21000242f74dSAlex Deucher 	return 0;
21010242f74dSAlex Deucher }
21020242f74dSAlex Deucher 
21030242f74dSAlex Deucher static int r100_cs_track_texture_check(struct radeon_device *rdev,
21040242f74dSAlex Deucher 				       struct r100_cs_track *track)
21050242f74dSAlex Deucher {
21060242f74dSAlex Deucher 	struct radeon_bo *robj;
21070242f74dSAlex Deucher 	unsigned long size;
21080242f74dSAlex Deucher 	unsigned u, i, w, h, d;
21090242f74dSAlex Deucher 	int ret;
21100242f74dSAlex Deucher 
21110242f74dSAlex Deucher 	for (u = 0; u < track->num_texture; u++) {
21120242f74dSAlex Deucher 		if (!track->textures[u].enabled)
21130242f74dSAlex Deucher 			continue;
21140242f74dSAlex Deucher 		if (track->textures[u].lookup_disable)
21150242f74dSAlex Deucher 			continue;
21160242f74dSAlex Deucher 		robj = track->textures[u].robj;
21170242f74dSAlex Deucher 		if (robj == NULL) {
21180242f74dSAlex Deucher 			DRM_ERROR("No texture bound to unit %u\n", u);
21190242f74dSAlex Deucher 			return -EINVAL;
21200242f74dSAlex Deucher 		}
21210242f74dSAlex Deucher 		size = 0;
21220242f74dSAlex Deucher 		for (i = 0; i <= track->textures[u].num_levels; i++) {
21230242f74dSAlex Deucher 			if (track->textures[u].use_pitch) {
21240242f74dSAlex Deucher 				if (rdev->family < CHIP_R300)
21250242f74dSAlex Deucher 					w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
21260242f74dSAlex Deucher 				else
21270242f74dSAlex Deucher 					w = track->textures[u].pitch / (1 << i);
21280242f74dSAlex Deucher 			} else {
21290242f74dSAlex Deucher 				w = track->textures[u].width;
21300242f74dSAlex Deucher 				if (rdev->family >= CHIP_RV515)
21310242f74dSAlex Deucher 					w |= track->textures[u].width_11;
21320242f74dSAlex Deucher 				w = w / (1 << i);
21330242f74dSAlex Deucher 				if (track->textures[u].roundup_w)
21340242f74dSAlex Deucher 					w = roundup_pow_of_two(w);
21350242f74dSAlex Deucher 			}
21360242f74dSAlex Deucher 			h = track->textures[u].height;
21370242f74dSAlex Deucher 			if (rdev->family >= CHIP_RV515)
21380242f74dSAlex Deucher 				h |= track->textures[u].height_11;
21390242f74dSAlex Deucher 			h = h / (1 << i);
21400242f74dSAlex Deucher 			if (track->textures[u].roundup_h)
21410242f74dSAlex Deucher 				h = roundup_pow_of_two(h);
21420242f74dSAlex Deucher 			if (track->textures[u].tex_coord_type == 1) {
21430242f74dSAlex Deucher 				d = (1 << track->textures[u].txdepth) / (1 << i);
21440242f74dSAlex Deucher 				if (!d)
21450242f74dSAlex Deucher 					d = 1;
21460242f74dSAlex Deucher 			} else {
21470242f74dSAlex Deucher 				d = 1;
21480242f74dSAlex Deucher 			}
21490242f74dSAlex Deucher 			if (track->textures[u].compress_format) {
21500242f74dSAlex Deucher 
21510242f74dSAlex Deucher 				size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
21520242f74dSAlex Deucher 				/* compressed textures are block based */
21530242f74dSAlex Deucher 			} else
21540242f74dSAlex Deucher 				size += w * h * d;
21550242f74dSAlex Deucher 		}
21560242f74dSAlex Deucher 		size *= track->textures[u].cpp;
21570242f74dSAlex Deucher 
21580242f74dSAlex Deucher 		switch (track->textures[u].tex_coord_type) {
21590242f74dSAlex Deucher 		case 0:
21600242f74dSAlex Deucher 		case 1:
21610242f74dSAlex Deucher 			break;
21620242f74dSAlex Deucher 		case 2:
21630242f74dSAlex Deucher 			if (track->separate_cube) {
21640242f74dSAlex Deucher 				ret = r100_cs_track_cube(rdev, track, u);
21650242f74dSAlex Deucher 				if (ret)
21660242f74dSAlex Deucher 					return ret;
21670242f74dSAlex Deucher 			} else
21680242f74dSAlex Deucher 				size *= 6;
21690242f74dSAlex Deucher 			break;
21700242f74dSAlex Deucher 		default:
21710242f74dSAlex Deucher 			DRM_ERROR("Invalid texture coordinate type %u for unit "
21720242f74dSAlex Deucher 				  "%u\n", track->textures[u].tex_coord_type, u);
21730242f74dSAlex Deucher 			return -EINVAL;
21740242f74dSAlex Deucher 		}
21750242f74dSAlex Deucher 		if (size > radeon_bo_size(robj)) {
21760242f74dSAlex Deucher 			DRM_ERROR("Texture of unit %u needs %lu bytes but is "
21770242f74dSAlex Deucher 				  "%lu\n", u, size, radeon_bo_size(robj));
21780242f74dSAlex Deucher 			r100_cs_track_texture_print(&track->textures[u]);
21790242f74dSAlex Deucher 			return -EINVAL;
21800242f74dSAlex Deucher 		}
21810242f74dSAlex Deucher 	}
21820242f74dSAlex Deucher 	return 0;
21830242f74dSAlex Deucher }
21840242f74dSAlex Deucher 
21850242f74dSAlex Deucher int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
21860242f74dSAlex Deucher {
21870242f74dSAlex Deucher 	unsigned i;
21880242f74dSAlex Deucher 	unsigned long size;
21890242f74dSAlex Deucher 	unsigned prim_walk;
21900242f74dSAlex Deucher 	unsigned nverts;
21910242f74dSAlex Deucher 	unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
21920242f74dSAlex Deucher 
21930242f74dSAlex Deucher 	if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
21940242f74dSAlex Deucher 	    !track->blend_read_enable)
21950242f74dSAlex Deucher 		num_cb = 0;
21960242f74dSAlex Deucher 
21970242f74dSAlex Deucher 	for (i = 0; i < num_cb; i++) {
21980242f74dSAlex Deucher 		if (track->cb[i].robj == NULL) {
21990242f74dSAlex Deucher 			DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
22000242f74dSAlex Deucher 			return -EINVAL;
22010242f74dSAlex Deucher 		}
22020242f74dSAlex Deucher 		size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
22030242f74dSAlex Deucher 		size += track->cb[i].offset;
22040242f74dSAlex Deucher 		if (size > radeon_bo_size(track->cb[i].robj)) {
22050242f74dSAlex Deucher 			DRM_ERROR("[drm] Buffer too small for color buffer %d "
22060242f74dSAlex Deucher 				  "(need %lu have %lu) !\n", i, size,
22070242f74dSAlex Deucher 				  radeon_bo_size(track->cb[i].robj));
22080242f74dSAlex Deucher 			DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
22090242f74dSAlex Deucher 				  i, track->cb[i].pitch, track->cb[i].cpp,
22100242f74dSAlex Deucher 				  track->cb[i].offset, track->maxy);
22110242f74dSAlex Deucher 			return -EINVAL;
22120242f74dSAlex Deucher 		}
22130242f74dSAlex Deucher 	}
22140242f74dSAlex Deucher 	track->cb_dirty = false;
22150242f74dSAlex Deucher 
22160242f74dSAlex Deucher 	if (track->zb_dirty && track->z_enabled) {
22170242f74dSAlex Deucher 		if (track->zb.robj == NULL) {
22180242f74dSAlex Deucher 			DRM_ERROR("[drm] No buffer for z buffer !\n");
22190242f74dSAlex Deucher 			return -EINVAL;
22200242f74dSAlex Deucher 		}
22210242f74dSAlex Deucher 		size = track->zb.pitch * track->zb.cpp * track->maxy;
22220242f74dSAlex Deucher 		size += track->zb.offset;
22230242f74dSAlex Deucher 		if (size > radeon_bo_size(track->zb.robj)) {
22240242f74dSAlex Deucher 			DRM_ERROR("[drm] Buffer too small for z buffer "
22250242f74dSAlex Deucher 				  "(need %lu have %lu) !\n", size,
22260242f74dSAlex Deucher 				  radeon_bo_size(track->zb.robj));
22270242f74dSAlex Deucher 			DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
22280242f74dSAlex Deucher 				  track->zb.pitch, track->zb.cpp,
22290242f74dSAlex Deucher 				  track->zb.offset, track->maxy);
22300242f74dSAlex Deucher 			return -EINVAL;
22310242f74dSAlex Deucher 		}
22320242f74dSAlex Deucher 	}
22330242f74dSAlex Deucher 	track->zb_dirty = false;
22340242f74dSAlex Deucher 
22350242f74dSAlex Deucher 	if (track->aa_dirty && track->aaresolve) {
22360242f74dSAlex Deucher 		if (track->aa.robj == NULL) {
22370242f74dSAlex Deucher 			DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
22380242f74dSAlex Deucher 			return -EINVAL;
22390242f74dSAlex Deucher 		}
22400242f74dSAlex Deucher 		/* I believe the format comes from colorbuffer0. */
22410242f74dSAlex Deucher 		size = track->aa.pitch * track->cb[0].cpp * track->maxy;
22420242f74dSAlex Deucher 		size += track->aa.offset;
22430242f74dSAlex Deucher 		if (size > radeon_bo_size(track->aa.robj)) {
22440242f74dSAlex Deucher 			DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
22450242f74dSAlex Deucher 				  "(need %lu have %lu) !\n", i, size,
22460242f74dSAlex Deucher 				  radeon_bo_size(track->aa.robj));
22470242f74dSAlex Deucher 			DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
22480242f74dSAlex Deucher 				  i, track->aa.pitch, track->cb[0].cpp,
22490242f74dSAlex Deucher 				  track->aa.offset, track->maxy);
22500242f74dSAlex Deucher 			return -EINVAL;
22510242f74dSAlex Deucher 		}
22520242f74dSAlex Deucher 	}
22530242f74dSAlex Deucher 	track->aa_dirty = false;
22540242f74dSAlex Deucher 
22550242f74dSAlex Deucher 	prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
22560242f74dSAlex Deucher 	if (track->vap_vf_cntl & (1 << 14)) {
22570242f74dSAlex Deucher 		nverts = track->vap_alt_nverts;
22580242f74dSAlex Deucher 	} else {
22590242f74dSAlex Deucher 		nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
22600242f74dSAlex Deucher 	}
22610242f74dSAlex Deucher 	switch (prim_walk) {
22620242f74dSAlex Deucher 	case 1:
22630242f74dSAlex Deucher 		for (i = 0; i < track->num_arrays; i++) {
22640242f74dSAlex Deucher 			size = track->arrays[i].esize * track->max_indx * 4;
22650242f74dSAlex Deucher 			if (track->arrays[i].robj == NULL) {
22660242f74dSAlex Deucher 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
22670242f74dSAlex Deucher 					  "bound\n", prim_walk, i);
22680242f74dSAlex Deucher 				return -EINVAL;
22690242f74dSAlex Deucher 			}
22700242f74dSAlex Deucher 			if (size > radeon_bo_size(track->arrays[i].robj)) {
22710242f74dSAlex Deucher 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
22720242f74dSAlex Deucher 					"need %lu dwords have %lu dwords\n",
22730242f74dSAlex Deucher 					prim_walk, i, size >> 2,
22740242f74dSAlex Deucher 					radeon_bo_size(track->arrays[i].robj)
22750242f74dSAlex Deucher 					>> 2);
22760242f74dSAlex Deucher 				DRM_ERROR("Max indices %u\n", track->max_indx);
22770242f74dSAlex Deucher 				return -EINVAL;
22780242f74dSAlex Deucher 			}
22790242f74dSAlex Deucher 		}
22800242f74dSAlex Deucher 		break;
22810242f74dSAlex Deucher 	case 2:
22820242f74dSAlex Deucher 		for (i = 0; i < track->num_arrays; i++) {
22830242f74dSAlex Deucher 			size = track->arrays[i].esize * (nverts - 1) * 4;
22840242f74dSAlex Deucher 			if (track->arrays[i].robj == NULL) {
22850242f74dSAlex Deucher 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
22860242f74dSAlex Deucher 					  "bound\n", prim_walk, i);
22870242f74dSAlex Deucher 				return -EINVAL;
22880242f74dSAlex Deucher 			}
22890242f74dSAlex Deucher 			if (size > radeon_bo_size(track->arrays[i].robj)) {
22900242f74dSAlex Deucher 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
22910242f74dSAlex Deucher 					"need %lu dwords have %lu dwords\n",
22920242f74dSAlex Deucher 					prim_walk, i, size >> 2,
22930242f74dSAlex Deucher 					radeon_bo_size(track->arrays[i].robj)
22940242f74dSAlex Deucher 					>> 2);
22950242f74dSAlex Deucher 				return -EINVAL;
22960242f74dSAlex Deucher 			}
22970242f74dSAlex Deucher 		}
22980242f74dSAlex Deucher 		break;
22990242f74dSAlex Deucher 	case 3:
23000242f74dSAlex Deucher 		size = track->vtx_size * nverts;
23010242f74dSAlex Deucher 		if (size != track->immd_dwords) {
23020242f74dSAlex Deucher 			DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
23030242f74dSAlex Deucher 				  track->immd_dwords, size);
23040242f74dSAlex Deucher 			DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
23050242f74dSAlex Deucher 				  nverts, track->vtx_size);
23060242f74dSAlex Deucher 			return -EINVAL;
23070242f74dSAlex Deucher 		}
23080242f74dSAlex Deucher 		break;
23090242f74dSAlex Deucher 	default:
23100242f74dSAlex Deucher 		DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
23110242f74dSAlex Deucher 			  prim_walk);
23120242f74dSAlex Deucher 		return -EINVAL;
23130242f74dSAlex Deucher 	}
23140242f74dSAlex Deucher 
23150242f74dSAlex Deucher 	if (track->tex_dirty) {
23160242f74dSAlex Deucher 		track->tex_dirty = false;
23170242f74dSAlex Deucher 		return r100_cs_track_texture_check(rdev, track);
23180242f74dSAlex Deucher 	}
23190242f74dSAlex Deucher 	return 0;
23200242f74dSAlex Deucher }
23210242f74dSAlex Deucher 
23220242f74dSAlex Deucher void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
23230242f74dSAlex Deucher {
23240242f74dSAlex Deucher 	unsigned i, face;
23250242f74dSAlex Deucher 
23260242f74dSAlex Deucher 	track->cb_dirty = true;
23270242f74dSAlex Deucher 	track->zb_dirty = true;
23280242f74dSAlex Deucher 	track->tex_dirty = true;
23290242f74dSAlex Deucher 	track->aa_dirty = true;
23300242f74dSAlex Deucher 
23310242f74dSAlex Deucher 	if (rdev->family < CHIP_R300) {
23320242f74dSAlex Deucher 		track->num_cb = 1;
23330242f74dSAlex Deucher 		if (rdev->family <= CHIP_RS200)
23340242f74dSAlex Deucher 			track->num_texture = 3;
23350242f74dSAlex Deucher 		else
23360242f74dSAlex Deucher 			track->num_texture = 6;
23370242f74dSAlex Deucher 		track->maxy = 2048;
23380242f74dSAlex Deucher 		track->separate_cube = 1;
23390242f74dSAlex Deucher 	} else {
23400242f74dSAlex Deucher 		track->num_cb = 4;
23410242f74dSAlex Deucher 		track->num_texture = 16;
23420242f74dSAlex Deucher 		track->maxy = 4096;
23430242f74dSAlex Deucher 		track->separate_cube = 0;
23440242f74dSAlex Deucher 		track->aaresolve = false;
23450242f74dSAlex Deucher 		track->aa.robj = NULL;
23460242f74dSAlex Deucher 	}
23470242f74dSAlex Deucher 
23480242f74dSAlex Deucher 	for (i = 0; i < track->num_cb; i++) {
23490242f74dSAlex Deucher 		track->cb[i].robj = NULL;
23500242f74dSAlex Deucher 		track->cb[i].pitch = 8192;
23510242f74dSAlex Deucher 		track->cb[i].cpp = 16;
23520242f74dSAlex Deucher 		track->cb[i].offset = 0;
23530242f74dSAlex Deucher 	}
23540242f74dSAlex Deucher 	track->z_enabled = true;
23550242f74dSAlex Deucher 	track->zb.robj = NULL;
23560242f74dSAlex Deucher 	track->zb.pitch = 8192;
23570242f74dSAlex Deucher 	track->zb.cpp = 4;
23580242f74dSAlex Deucher 	track->zb.offset = 0;
23590242f74dSAlex Deucher 	track->vtx_size = 0x7F;
23600242f74dSAlex Deucher 	track->immd_dwords = 0xFFFFFFFFUL;
23610242f74dSAlex Deucher 	track->num_arrays = 11;
23620242f74dSAlex Deucher 	track->max_indx = 0x00FFFFFFUL;
23630242f74dSAlex Deucher 	for (i = 0; i < track->num_arrays; i++) {
23640242f74dSAlex Deucher 		track->arrays[i].robj = NULL;
23650242f74dSAlex Deucher 		track->arrays[i].esize = 0x7F;
23660242f74dSAlex Deucher 	}
23670242f74dSAlex Deucher 	for (i = 0; i < track->num_texture; i++) {
23680242f74dSAlex Deucher 		track->textures[i].compress_format = R100_TRACK_COMP_NONE;
23690242f74dSAlex Deucher 		track->textures[i].pitch = 16536;
23700242f74dSAlex Deucher 		track->textures[i].width = 16536;
23710242f74dSAlex Deucher 		track->textures[i].height = 16536;
23720242f74dSAlex Deucher 		track->textures[i].width_11 = 1 << 11;
23730242f74dSAlex Deucher 		track->textures[i].height_11 = 1 << 11;
23740242f74dSAlex Deucher 		track->textures[i].num_levels = 12;
23750242f74dSAlex Deucher 		if (rdev->family <= CHIP_RS200) {
23760242f74dSAlex Deucher 			track->textures[i].tex_coord_type = 0;
23770242f74dSAlex Deucher 			track->textures[i].txdepth = 0;
23780242f74dSAlex Deucher 		} else {
23790242f74dSAlex Deucher 			track->textures[i].txdepth = 16;
23800242f74dSAlex Deucher 			track->textures[i].tex_coord_type = 1;
23810242f74dSAlex Deucher 		}
23820242f74dSAlex Deucher 		track->textures[i].cpp = 64;
23830242f74dSAlex Deucher 		track->textures[i].robj = NULL;
23840242f74dSAlex Deucher 		/* CS IB emission code makes sure texture unit are disabled */
23850242f74dSAlex Deucher 		track->textures[i].enabled = false;
23860242f74dSAlex Deucher 		track->textures[i].lookup_disable = false;
23870242f74dSAlex Deucher 		track->textures[i].roundup_w = true;
23880242f74dSAlex Deucher 		track->textures[i].roundup_h = true;
23890242f74dSAlex Deucher 		if (track->separate_cube)
23900242f74dSAlex Deucher 			for (face = 0; face < 5; face++) {
23910242f74dSAlex Deucher 				track->textures[i].cube_info[face].robj = NULL;
23920242f74dSAlex Deucher 				track->textures[i].cube_info[face].width = 16536;
23930242f74dSAlex Deucher 				track->textures[i].cube_info[face].height = 16536;
23940242f74dSAlex Deucher 				track->textures[i].cube_info[face].offset = 0;
23950242f74dSAlex Deucher 			}
23960242f74dSAlex Deucher 	}
23970242f74dSAlex Deucher }
2398771fe6b9SJerome Glisse 
2399771fe6b9SJerome Glisse /*
2400771fe6b9SJerome Glisse  * Global GPU functions
2401771fe6b9SJerome Glisse  */
2402771fe6b9SJerome Glisse void r100_errata(struct radeon_device *rdev)
2403771fe6b9SJerome Glisse {
2404771fe6b9SJerome Glisse 	rdev->pll_errata = 0;
2405771fe6b9SJerome Glisse 
2406771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
2407771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
2408771fe6b9SJerome Glisse 	}
2409771fe6b9SJerome Glisse 
2410771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV100 ||
2411771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS100 ||
2412771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS200) {
2413771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
2414771fe6b9SJerome Glisse 	}
2415771fe6b9SJerome Glisse }
2416771fe6b9SJerome Glisse 
2417771fe6b9SJerome Glisse /* Wait for vertical sync on primary CRTC */
2418771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
2419771fe6b9SJerome Glisse {
2420771fe6b9SJerome Glisse 	uint32_t crtc_gen_cntl, tmp;
2421771fe6b9SJerome Glisse 	int i;
2422771fe6b9SJerome Glisse 
2423771fe6b9SJerome Glisse 	crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
2424771fe6b9SJerome Glisse 	if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
2425771fe6b9SJerome Glisse 	    !(crtc_gen_cntl & RADEON_CRTC_EN)) {
2426771fe6b9SJerome Glisse 		return;
2427771fe6b9SJerome Glisse 	}
2428771fe6b9SJerome Glisse 	/* Clear the CRTC_VBLANK_SAVE bit */
2429771fe6b9SJerome Glisse 	WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
2430771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2431771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CRTC_STATUS);
2432771fe6b9SJerome Glisse 		if (tmp & RADEON_CRTC_VBLANK_SAVE) {
2433771fe6b9SJerome Glisse 			return;
2434771fe6b9SJerome Glisse 		}
2435771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2436771fe6b9SJerome Glisse 	}
2437771fe6b9SJerome Glisse }
2438771fe6b9SJerome Glisse 
2439771fe6b9SJerome Glisse /* Wait for vertical sync on secondary CRTC */
2440771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
2441771fe6b9SJerome Glisse {
2442771fe6b9SJerome Glisse 	uint32_t crtc2_gen_cntl, tmp;
2443771fe6b9SJerome Glisse 	int i;
2444771fe6b9SJerome Glisse 
2445771fe6b9SJerome Glisse 	crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
2446771fe6b9SJerome Glisse 	if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
2447771fe6b9SJerome Glisse 	    !(crtc2_gen_cntl & RADEON_CRTC2_EN))
2448771fe6b9SJerome Glisse 		return;
2449771fe6b9SJerome Glisse 
2450771fe6b9SJerome Glisse 	/* Clear the CRTC_VBLANK_SAVE bit */
2451771fe6b9SJerome Glisse 	WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
2452771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2453771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CRTC2_STATUS);
2454771fe6b9SJerome Glisse 		if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
2455771fe6b9SJerome Glisse 			return;
2456771fe6b9SJerome Glisse 		}
2457771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2458771fe6b9SJerome Glisse 	}
2459771fe6b9SJerome Glisse }
2460771fe6b9SJerome Glisse 
2461771fe6b9SJerome Glisse int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
2462771fe6b9SJerome Glisse {
2463771fe6b9SJerome Glisse 	unsigned i;
2464771fe6b9SJerome Glisse 	uint32_t tmp;
2465771fe6b9SJerome Glisse 
2466771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2467771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
2468771fe6b9SJerome Glisse 		if (tmp >= n) {
2469771fe6b9SJerome Glisse 			return 0;
2470771fe6b9SJerome Glisse 		}
2471771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2472771fe6b9SJerome Glisse 	}
2473771fe6b9SJerome Glisse 	return -1;
2474771fe6b9SJerome Glisse }
2475771fe6b9SJerome Glisse 
2476771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev)
2477771fe6b9SJerome Glisse {
2478771fe6b9SJerome Glisse 	unsigned i;
2479771fe6b9SJerome Glisse 	uint32_t tmp;
2480771fe6b9SJerome Glisse 
2481771fe6b9SJerome Glisse 	if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
2482771fe6b9SJerome Glisse 		printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
2483771fe6b9SJerome Glisse 		       " Bad things might happen.\n");
2484771fe6b9SJerome Glisse 	}
2485771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2486771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS);
24874612dc97SAlex Deucher 		if (!(tmp & RADEON_RBBM_ACTIVE)) {
2488771fe6b9SJerome Glisse 			return 0;
2489771fe6b9SJerome Glisse 		}
2490771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2491771fe6b9SJerome Glisse 	}
2492771fe6b9SJerome Glisse 	return -1;
2493771fe6b9SJerome Glisse }
2494771fe6b9SJerome Glisse 
2495771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev)
2496771fe6b9SJerome Glisse {
2497771fe6b9SJerome Glisse 	unsigned i;
2498771fe6b9SJerome Glisse 	uint32_t tmp;
2499771fe6b9SJerome Glisse 
2500771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2501771fe6b9SJerome Glisse 		/* read MC_STATUS */
25024612dc97SAlex Deucher 		tmp = RREG32(RADEON_MC_STATUS);
25034612dc97SAlex Deucher 		if (tmp & RADEON_MC_IDLE) {
2504771fe6b9SJerome Glisse 			return 0;
2505771fe6b9SJerome Glisse 		}
2506771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2507771fe6b9SJerome Glisse 	}
2508771fe6b9SJerome Glisse 	return -1;
2509771fe6b9SJerome Glisse }
2510771fe6b9SJerome Glisse 
2511e32eb50dSChristian König bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
2512771fe6b9SJerome Glisse {
2513225758d8SJerome Glisse 	u32 rbbm_status;
2514771fe6b9SJerome Glisse 
2515225758d8SJerome Glisse 	rbbm_status = RREG32(R_000E40_RBBM_STATUS);
2516225758d8SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
2517069211e5SChristian König 		radeon_ring_lockup_update(ring);
2518225758d8SJerome Glisse 		return false;
2519225758d8SJerome Glisse 	}
2520225758d8SJerome Glisse 	/* force CP activities */
25217b9ef16bSChristian König 	radeon_ring_force_activity(rdev, ring);
2522069211e5SChristian König 	return radeon_ring_test_lockup(rdev, ring);
2523225758d8SJerome Glisse }
2524225758d8SJerome Glisse 
252574da01dcSAlex Deucher /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
252674da01dcSAlex Deucher void r100_enable_bm(struct radeon_device *rdev)
252774da01dcSAlex Deucher {
252874da01dcSAlex Deucher 	uint32_t tmp;
252974da01dcSAlex Deucher 	/* Enable bus mastering */
253074da01dcSAlex Deucher 	tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
253174da01dcSAlex Deucher 	WREG32(RADEON_BUS_CNTL, tmp);
253274da01dcSAlex Deucher }
253374da01dcSAlex Deucher 
253490aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev)
253590aca4d2SJerome Glisse {
253690aca4d2SJerome Glisse 	u32 tmp;
253790aca4d2SJerome Glisse 
253890aca4d2SJerome Glisse 	/* disable bus mastering */
253990aca4d2SJerome Glisse 	tmp = RREG32(R_000030_BUS_CNTL);
254090aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
2541771fe6b9SJerome Glisse 	mdelay(1);
254290aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
254390aca4d2SJerome Glisse 	mdelay(1);
254490aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
254590aca4d2SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
254690aca4d2SJerome Glisse 	mdelay(1);
2547642ce525SMichel Dänzer 	pci_clear_master(rdev->pdev);
254890aca4d2SJerome Glisse 	mdelay(1);
254990aca4d2SJerome Glisse }
255090aca4d2SJerome Glisse 
2551a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev)
2552771fe6b9SJerome Glisse {
255390aca4d2SJerome Glisse 	struct r100_mc_save save;
255490aca4d2SJerome Glisse 	u32 status, tmp;
255525b2ec5bSAlex Deucher 	int ret = 0;
2556771fe6b9SJerome Glisse 
255790aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
255890aca4d2SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(status)) {
2559771fe6b9SJerome Glisse 		return 0;
2560771fe6b9SJerome Glisse 	}
256125b2ec5bSAlex Deucher 	r100_mc_stop(rdev, &save);
256290aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
256390aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
256490aca4d2SJerome Glisse 	/* stop CP */
256590aca4d2SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
256690aca4d2SJerome Glisse 	tmp = RREG32(RADEON_CP_RB_CNTL);
256790aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
256890aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
256990aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, 0);
257090aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
257190aca4d2SJerome Glisse 	/* save PCI state */
257290aca4d2SJerome Glisse 	pci_save_state(rdev->pdev);
257390aca4d2SJerome Glisse 	/* disable bus mastering */
257490aca4d2SJerome Glisse 	r100_bm_disable(rdev);
257590aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
257690aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RE(1) |
257790aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_PP(1) |
257890aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RB(1));
257990aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
258090aca4d2SJerome Glisse 	mdelay(500);
258190aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
258290aca4d2SJerome Glisse 	mdelay(1);
258390aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
258490aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2585771fe6b9SJerome Glisse 	/* reset CP */
258690aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
258790aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
258890aca4d2SJerome Glisse 	mdelay(500);
258990aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
259090aca4d2SJerome Glisse 	mdelay(1);
259190aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
259290aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
259390aca4d2SJerome Glisse 	/* restore PCI & busmastering */
259490aca4d2SJerome Glisse 	pci_restore_state(rdev->pdev);
259590aca4d2SJerome Glisse 	r100_enable_bm(rdev);
2596771fe6b9SJerome Glisse 	/* Check if GPU is idle */
259790aca4d2SJerome Glisse 	if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
259890aca4d2SJerome Glisse 		G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
259990aca4d2SJerome Glisse 		dev_err(rdev->dev, "failed to reset GPU\n");
260025b2ec5bSAlex Deucher 		ret = -1;
260125b2ec5bSAlex Deucher 	} else
260290aca4d2SJerome Glisse 		dev_info(rdev->dev, "GPU reset succeed\n");
260325b2ec5bSAlex Deucher 	r100_mc_resume(rdev, &save);
260425b2ec5bSAlex Deucher 	return ret;
2605771fe6b9SJerome Glisse }
2606771fe6b9SJerome Glisse 
260792cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev)
260892cde00cSAlex Deucher {
26092739d49cSAlex Deucher 	struct drm_device *dev = rdev->ddev;
26102739d49cSAlex Deucher 	bool force_dac2 = false;
2611d668046cSDave Airlie 	u32 tmp;
26122739d49cSAlex Deucher 
261392cde00cSAlex Deucher 	/* set these so they don't interfere with anything */
261492cde00cSAlex Deucher 	WREG32(RADEON_OV0_SCALE_CNTL, 0);
261592cde00cSAlex Deucher 	WREG32(RADEON_SUBPIC_CNTL, 0);
261692cde00cSAlex Deucher 	WREG32(RADEON_VIPH_CONTROL, 0);
261792cde00cSAlex Deucher 	WREG32(RADEON_I2C_CNTL_1, 0);
261892cde00cSAlex Deucher 	WREG32(RADEON_DVI_I2C_CNTL_1, 0);
261992cde00cSAlex Deucher 	WREG32(RADEON_CAP0_TRIG_CNTL, 0);
262092cde00cSAlex Deucher 	WREG32(RADEON_CAP1_TRIG_CNTL, 0);
26212739d49cSAlex Deucher 
26222739d49cSAlex Deucher 	/* always set up dac2 on rn50 and some rv100 as lots
26232739d49cSAlex Deucher 	 * of servers seem to wire it up to a VGA port but
26242739d49cSAlex Deucher 	 * don't report it in the bios connector
26252739d49cSAlex Deucher 	 * table.
26262739d49cSAlex Deucher 	 */
26272739d49cSAlex Deucher 	switch (dev->pdev->device) {
26282739d49cSAlex Deucher 		/* RN50 */
26292739d49cSAlex Deucher 	case 0x515e:
26302739d49cSAlex Deucher 	case 0x5969:
26312739d49cSAlex Deucher 		force_dac2 = true;
26322739d49cSAlex Deucher 		break;
26332739d49cSAlex Deucher 		/* RV100*/
26342739d49cSAlex Deucher 	case 0x5159:
26352739d49cSAlex Deucher 	case 0x515a:
26362739d49cSAlex Deucher 		/* DELL triple head servers */
26372739d49cSAlex Deucher 		if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
26382739d49cSAlex Deucher 		    ((dev->pdev->subsystem_device == 0x016c) ||
26392739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016d) ||
26402739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016e) ||
26412739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016f) ||
26422739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0170) ||
26432739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017d) ||
26442739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017e) ||
26452739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0183) ||
26462739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x018a) ||
26472739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x019a)))
26482739d49cSAlex Deucher 			force_dac2 = true;
26492739d49cSAlex Deucher 		break;
26502739d49cSAlex Deucher 	}
26512739d49cSAlex Deucher 
26522739d49cSAlex Deucher 	if (force_dac2) {
26532739d49cSAlex Deucher 		u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
26542739d49cSAlex Deucher 		u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
26552739d49cSAlex Deucher 		u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
26562739d49cSAlex Deucher 
26572739d49cSAlex Deucher 		/* For CRT on DAC2, don't turn it on if BIOS didn't
26582739d49cSAlex Deucher 		   enable it, even it's detected.
26592739d49cSAlex Deucher 		*/
26602739d49cSAlex Deucher 
26612739d49cSAlex Deucher 		/* force it to crtc0 */
26622739d49cSAlex Deucher 		dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
26632739d49cSAlex Deucher 		dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
26642739d49cSAlex Deucher 		disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
26652739d49cSAlex Deucher 
26662739d49cSAlex Deucher 		/* set up the TV DAC */
26672739d49cSAlex Deucher 		tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
26682739d49cSAlex Deucher 				 RADEON_TV_DAC_STD_MASK |
26692739d49cSAlex Deucher 				 RADEON_TV_DAC_RDACPD |
26702739d49cSAlex Deucher 				 RADEON_TV_DAC_GDACPD |
26712739d49cSAlex Deucher 				 RADEON_TV_DAC_BDACPD |
26722739d49cSAlex Deucher 				 RADEON_TV_DAC_BGADJ_MASK |
26732739d49cSAlex Deucher 				 RADEON_TV_DAC_DACADJ_MASK);
26742739d49cSAlex Deucher 		tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
26752739d49cSAlex Deucher 				RADEON_TV_DAC_NHOLD |
26762739d49cSAlex Deucher 				RADEON_TV_DAC_STD_PS2 |
26772739d49cSAlex Deucher 				(0x58 << 16));
26782739d49cSAlex Deucher 
26792739d49cSAlex Deucher 		WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
26802739d49cSAlex Deucher 		WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
26812739d49cSAlex Deucher 		WREG32(RADEON_DAC_CNTL2, dac2_cntl);
26822739d49cSAlex Deucher 	}
2683d668046cSDave Airlie 
2684d668046cSDave Airlie 	/* switch PM block to ACPI mode */
2685d668046cSDave Airlie 	tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2686d668046cSDave Airlie 	tmp &= ~RADEON_PM_MODE_SEL;
2687d668046cSDave Airlie 	WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2688d668046cSDave Airlie 
268992cde00cSAlex Deucher }
2690771fe6b9SJerome Glisse 
2691771fe6b9SJerome Glisse /*
2692771fe6b9SJerome Glisse  * VRAM info
2693771fe6b9SJerome Glisse  */
2694771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev)
2695771fe6b9SJerome Glisse {
2696771fe6b9SJerome Glisse 	uint32_t tmp;
2697771fe6b9SJerome Glisse 
2698771fe6b9SJerome Glisse 	rdev->mc.vram_is_ddr = false;
2699771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2700771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2701771fe6b9SJerome Glisse 	else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2702771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2703771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_RV100) ||
2704771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS100) ||
2705771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
2706771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2707771fe6b9SJerome Glisse 		if (tmp & RV100_HALF_MODE) {
2708771fe6b9SJerome Glisse 			rdev->mc.vram_width = 32;
2709771fe6b9SJerome Glisse 		} else {
2710771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2711771fe6b9SJerome Glisse 		}
2712771fe6b9SJerome Glisse 		if (rdev->flags & RADEON_SINGLE_CRTC) {
2713771fe6b9SJerome Glisse 			rdev->mc.vram_width /= 4;
2714771fe6b9SJerome Glisse 			rdev->mc.vram_is_ddr = true;
2715771fe6b9SJerome Glisse 		}
2716771fe6b9SJerome Glisse 	} else if (rdev->family <= CHIP_RV280) {
2717771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2718771fe6b9SJerome Glisse 		if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2719771fe6b9SJerome Glisse 			rdev->mc.vram_width = 128;
2720771fe6b9SJerome Glisse 		} else {
2721771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2722771fe6b9SJerome Glisse 		}
2723771fe6b9SJerome Glisse 	} else {
2724771fe6b9SJerome Glisse 		/* newer IGPs */
2725771fe6b9SJerome Glisse 		rdev->mc.vram_width = 128;
2726771fe6b9SJerome Glisse 	}
2727771fe6b9SJerome Glisse }
2728771fe6b9SJerome Glisse 
27292a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev)
2730771fe6b9SJerome Glisse {
27312a0f8918SDave Airlie 	u32 aper_size;
27322a0f8918SDave Airlie 	u8 byte;
27332a0f8918SDave Airlie 
27342a0f8918SDave Airlie 	aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
27352a0f8918SDave Airlie 
27362a0f8918SDave Airlie 	/* Set HDP_APER_CNTL only on cards that are known not to be broken,
27372a0f8918SDave Airlie 	 * that is has the 2nd generation multifunction PCI interface
27382a0f8918SDave Airlie 	 */
27392a0f8918SDave Airlie 	if (rdev->family == CHIP_RV280 ||
27402a0f8918SDave Airlie 	    rdev->family >= CHIP_RV350) {
27412a0f8918SDave Airlie 		WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
27422a0f8918SDave Airlie 		       ~RADEON_HDP_APER_CNTL);
27432a0f8918SDave Airlie 		DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
27442a0f8918SDave Airlie 		return aper_size * 2;
27452a0f8918SDave Airlie 	}
27462a0f8918SDave Airlie 
27472a0f8918SDave Airlie 	/* Older cards have all sorts of funny issues to deal with. First
27482a0f8918SDave Airlie 	 * check if it's a multifunction card by reading the PCI config
27492a0f8918SDave Airlie 	 * header type... Limit those to one aperture size
27502a0f8918SDave Airlie 	 */
27512a0f8918SDave Airlie 	pci_read_config_byte(rdev->pdev, 0xe, &byte);
27522a0f8918SDave Airlie 	if (byte & 0x80) {
27532a0f8918SDave Airlie 		DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
27542a0f8918SDave Airlie 		DRM_INFO("Limiting VRAM to one aperture\n");
27552a0f8918SDave Airlie 		return aper_size;
27562a0f8918SDave Airlie 	}
27572a0f8918SDave Airlie 
27582a0f8918SDave Airlie 	/* Single function older card. We read HDP_APER_CNTL to see how the BIOS
27592a0f8918SDave Airlie 	 * have set it up. We don't write this as it's broken on some ASICs but
27602a0f8918SDave Airlie 	 * we expect the BIOS to have done the right thing (might be too optimistic...)
27612a0f8918SDave Airlie 	 */
27622a0f8918SDave Airlie 	if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
27632a0f8918SDave Airlie 		return aper_size * 2;
27642a0f8918SDave Airlie 	return aper_size;
27652a0f8918SDave Airlie }
27662a0f8918SDave Airlie 
27672a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev)
27682a0f8918SDave Airlie {
27692a0f8918SDave Airlie 	u64 config_aper_size;
27702a0f8918SDave Airlie 
2771d594e46aSJerome Glisse 	/* work out accessible VRAM */
277201d73a69SJordan Crouse 	rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
277301d73a69SJordan Crouse 	rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
277451e5fcd3SJerome Glisse 	rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
277551e5fcd3SJerome Glisse 	/* FIXME we don't use the second aperture yet when we could use it */
277651e5fcd3SJerome Glisse 	if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
277751e5fcd3SJerome Glisse 		rdev->mc.visible_vram_size = rdev->mc.aper_size;
27782a0f8918SDave Airlie 	config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2779771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP) {
2780771fe6b9SJerome Glisse 		uint32_t tom;
2781771fe6b9SJerome Glisse 		/* read NB_TOM to get the amount of ram stolen for the GPU */
2782771fe6b9SJerome Glisse 		tom = RREG32(RADEON_NB_TOM);
27837a50f01aSDave Airlie 		rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
27847a50f01aSDave Airlie 		WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
27857a50f01aSDave Airlie 		rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2786771fe6b9SJerome Glisse 	} else {
27877a50f01aSDave Airlie 		rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
2788771fe6b9SJerome Glisse 		/* Some production boards of m6 will report 0
2789771fe6b9SJerome Glisse 		 * if it's 8 MB
2790771fe6b9SJerome Glisse 		 */
27917a50f01aSDave Airlie 		if (rdev->mc.real_vram_size == 0) {
27927a50f01aSDave Airlie 			rdev->mc.real_vram_size = 8192 * 1024;
27937a50f01aSDave Airlie 			WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2794771fe6b9SJerome Glisse 		}
27952a0f8918SDave Airlie 		/* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2796d594e46aSJerome Glisse 		 * Novell bug 204882 + along with lots of ubuntu ones
2797d594e46aSJerome Glisse 		 */
2798b7d8cce5SAlex Deucher 		if (rdev->mc.aper_size > config_aper_size)
2799b7d8cce5SAlex Deucher 			config_aper_size = rdev->mc.aper_size;
2800b7d8cce5SAlex Deucher 
28017a50f01aSDave Airlie 		if (config_aper_size > rdev->mc.real_vram_size)
28027a50f01aSDave Airlie 			rdev->mc.mc_vram_size = config_aper_size;
28037a50f01aSDave Airlie 		else
28047a50f01aSDave Airlie 			rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2805771fe6b9SJerome Glisse 	}
2806d594e46aSJerome Glisse }
28072a0f8918SDave Airlie 
280828d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state)
280928d52043SDave Airlie {
281028d52043SDave Airlie 	uint32_t temp;
281128d52043SDave Airlie 
281228d52043SDave Airlie 	temp = RREG32(RADEON_CONFIG_CNTL);
281328d52043SDave Airlie 	if (state == false) {
2814d75ee3beSAlex Deucher 		temp &= ~RADEON_CFG_VGA_RAM_EN;
2815d75ee3beSAlex Deucher 		temp |= RADEON_CFG_VGA_IO_DIS;
281628d52043SDave Airlie 	} else {
2817d75ee3beSAlex Deucher 		temp &= ~RADEON_CFG_VGA_IO_DIS;
281828d52043SDave Airlie 	}
281928d52043SDave Airlie 	WREG32(RADEON_CONFIG_CNTL, temp);
282028d52043SDave Airlie }
282128d52043SDave Airlie 
2822d594e46aSJerome Glisse void r100_mc_init(struct radeon_device *rdev)
28232a0f8918SDave Airlie {
2824d594e46aSJerome Glisse 	u64 base;
28252a0f8918SDave Airlie 
2826d594e46aSJerome Glisse 	r100_vram_get_type(rdev);
28272a0f8918SDave Airlie 	r100_vram_init_sizes(rdev);
2828d594e46aSJerome Glisse 	base = rdev->mc.aper_base;
2829d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2830d594e46aSJerome Glisse 		base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2831d594e46aSJerome Glisse 	radeon_vram_location(rdev, &rdev->mc, base);
28328d369bb1SAlex Deucher 	rdev->mc.gtt_base_align = 0;
2833d594e46aSJerome Glisse 	if (!(rdev->flags & RADEON_IS_AGP))
2834d594e46aSJerome Glisse 		radeon_gtt_location(rdev, &rdev->mc);
2835f47299c5SAlex Deucher 	radeon_update_bandwidth_info(rdev);
2836771fe6b9SJerome Glisse }
2837771fe6b9SJerome Glisse 
2838771fe6b9SJerome Glisse 
2839771fe6b9SJerome Glisse /*
2840771fe6b9SJerome Glisse  * Indirect registers accessor
2841771fe6b9SJerome Glisse  */
2842771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev)
2843771fe6b9SJerome Glisse {
28444ce9198eSAlex Deucher 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
2845771fe6b9SJerome Glisse 		(void)RREG32(RADEON_CLOCK_CNTL_DATA);
2846771fe6b9SJerome Glisse 		(void)RREG32(RADEON_CRTC_GEN_CNTL);
2847771fe6b9SJerome Glisse 	}
28484ce9198eSAlex Deucher }
2849771fe6b9SJerome Glisse 
2850771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev)
2851771fe6b9SJerome Glisse {
2852771fe6b9SJerome Glisse 	/* This workarounds is necessary on RV100, RS100 and RS200 chips
2853771fe6b9SJerome Glisse 	 * or the chip could hang on a subsequent access
2854771fe6b9SJerome Glisse 	 */
2855771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
28564de833c3SArnd Bergmann 		mdelay(5);
2857771fe6b9SJerome Glisse 	}
2858771fe6b9SJerome Glisse 
2859771fe6b9SJerome Glisse 	/* This function is required to workaround a hardware bug in some (all?)
2860771fe6b9SJerome Glisse 	 * revisions of the R300.  This workaround should be called after every
2861771fe6b9SJerome Glisse 	 * CLOCK_CNTL_INDEX register access.  If not, register reads afterward
2862771fe6b9SJerome Glisse 	 * may not be correct.
2863771fe6b9SJerome Glisse 	 */
2864771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2865771fe6b9SJerome Glisse 		uint32_t save, tmp;
2866771fe6b9SJerome Glisse 
2867771fe6b9SJerome Glisse 		save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2868771fe6b9SJerome Glisse 		tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2869771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2870771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2871771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2872771fe6b9SJerome Glisse 	}
2873771fe6b9SJerome Glisse }
2874771fe6b9SJerome Glisse 
2875771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2876771fe6b9SJerome Glisse {
2877771fe6b9SJerome Glisse 	uint32_t data;
2878771fe6b9SJerome Glisse 
2879771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2880771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2881771fe6b9SJerome Glisse 	data = RREG32(RADEON_CLOCK_CNTL_DATA);
2882771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
2883771fe6b9SJerome Glisse 	return data;
2884771fe6b9SJerome Glisse }
2885771fe6b9SJerome Glisse 
2886771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2887771fe6b9SJerome Glisse {
2888771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2889771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2890771fe6b9SJerome Glisse 	WREG32(RADEON_CLOCK_CNTL_DATA, v);
2891771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
2892771fe6b9SJerome Glisse }
2893771fe6b9SJerome Glisse 
2894d4550907SJerome Glisse void r100_set_safe_registers(struct radeon_device *rdev)
2895068a117cSJerome Glisse {
2896551ebd83SDave Airlie 	if (ASIC_IS_RN50(rdev)) {
2897551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2898551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2899551ebd83SDave Airlie 	} else if (rdev->family < CHIP_R200) {
2900551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2901551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2902551ebd83SDave Airlie 	} else {
2903d4550907SJerome Glisse 		r200_set_safe_registers(rdev);
2904551ebd83SDave Airlie 	}
2905068a117cSJerome Glisse }
2906068a117cSJerome Glisse 
2907771fe6b9SJerome Glisse /*
2908771fe6b9SJerome Glisse  * Debugfs info
2909771fe6b9SJerome Glisse  */
2910771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2911771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2912771fe6b9SJerome Glisse {
2913771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2914771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2915771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2916771fe6b9SJerome Glisse 	uint32_t reg, value;
2917771fe6b9SJerome Glisse 	unsigned i;
2918771fe6b9SJerome Glisse 
2919771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2920771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2921771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2922771fe6b9SJerome Glisse 	for (i = 0; i < 64; i++) {
2923771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2924771fe6b9SJerome Glisse 		reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2925771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2926771fe6b9SJerome Glisse 		value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2927771fe6b9SJerome Glisse 		seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2928771fe6b9SJerome Glisse 	}
2929771fe6b9SJerome Glisse 	return 0;
2930771fe6b9SJerome Glisse }
2931771fe6b9SJerome Glisse 
2932771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2933771fe6b9SJerome Glisse {
2934771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2935771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2936771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2937e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2938771fe6b9SJerome Glisse 	uint32_t rdp, wdp;
2939771fe6b9SJerome Glisse 	unsigned count, i, j;
2940771fe6b9SJerome Glisse 
2941e32eb50dSChristian König 	radeon_ring_free_size(rdev, ring);
2942771fe6b9SJerome Glisse 	rdp = RREG32(RADEON_CP_RB_RPTR);
2943771fe6b9SJerome Glisse 	wdp = RREG32(RADEON_CP_RB_WPTR);
2944e32eb50dSChristian König 	count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
2945771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2946771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2947771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
2948e32eb50dSChristian König 	seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
2949771fe6b9SJerome Glisse 	seq_printf(m, "%u dwords in ring\n", count);
2950771fe6b9SJerome Glisse 	for (j = 0; j <= count; j++) {
2951e32eb50dSChristian König 		i = (rdp + j) & ring->ptr_mask;
2952e32eb50dSChristian König 		seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
2953771fe6b9SJerome Glisse 	}
2954771fe6b9SJerome Glisse 	return 0;
2955771fe6b9SJerome Glisse }
2956771fe6b9SJerome Glisse 
2957771fe6b9SJerome Glisse 
2958771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2959771fe6b9SJerome Glisse {
2960771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2961771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2962771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2963771fe6b9SJerome Glisse 	uint32_t csq_stat, csq2_stat, tmp;
2964771fe6b9SJerome Glisse 	unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2965771fe6b9SJerome Glisse 	unsigned i;
2966771fe6b9SJerome Glisse 
2967771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2968771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2969771fe6b9SJerome Glisse 	csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2970771fe6b9SJerome Glisse 	csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2971771fe6b9SJerome Glisse 	r_rptr = (csq_stat >> 0) & 0x3ff;
2972771fe6b9SJerome Glisse 	r_wptr = (csq_stat >> 10) & 0x3ff;
2973771fe6b9SJerome Glisse 	ib1_rptr = (csq_stat >> 20) & 0x3ff;
2974771fe6b9SJerome Glisse 	ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2975771fe6b9SJerome Glisse 	ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2976771fe6b9SJerome Glisse 	ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2977771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2978771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2979771fe6b9SJerome Glisse 	seq_printf(m, "Ring rptr %u\n", r_rptr);
2980771fe6b9SJerome Glisse 	seq_printf(m, "Ring wptr %u\n", r_wptr);
2981771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2982771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2983771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2984771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2985771fe6b9SJerome Glisse 	/* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2986771fe6b9SJerome Glisse 	 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2987771fe6b9SJerome Glisse 	seq_printf(m, "Ring fifo:\n");
2988771fe6b9SJerome Glisse 	for (i = 0; i < 256; i++) {
2989771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2990771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2991771fe6b9SJerome Glisse 		seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2992771fe6b9SJerome Glisse 	}
2993771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 fifo:\n");
2994771fe6b9SJerome Glisse 	for (i = 256; i <= 512; i++) {
2995771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2996771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2997771fe6b9SJerome Glisse 		seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
2998771fe6b9SJerome Glisse 	}
2999771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 fifo:\n");
3000771fe6b9SJerome Glisse 	for (i = 640; i < ib1_wptr; i++) {
3001771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
3002771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
3003771fe6b9SJerome Glisse 		seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
3004771fe6b9SJerome Glisse 	}
3005771fe6b9SJerome Glisse 	return 0;
3006771fe6b9SJerome Glisse }
3007771fe6b9SJerome Glisse 
3008771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data)
3009771fe6b9SJerome Glisse {
3010771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
3011771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
3012771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
3013771fe6b9SJerome Glisse 	uint32_t tmp;
3014771fe6b9SJerome Glisse 
3015771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_CONFIG_MEMSIZE);
3016771fe6b9SJerome Glisse 	seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
3017771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_FB_LOCATION);
3018771fe6b9SJerome Glisse 	seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
3019771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
3020771fe6b9SJerome Glisse 	seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
3021771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_AGP_LOCATION);
3022771fe6b9SJerome Glisse 	seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
3023771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AGP_BASE);
3024771fe6b9SJerome Glisse 	seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
3025771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_HOST_PATH_CNTL);
3026771fe6b9SJerome Glisse 	seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
3027771fe6b9SJerome Glisse 	tmp = RREG32(0x01D0);
3028771fe6b9SJerome Glisse 	seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
3029771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_LO_ADDR);
3030771fe6b9SJerome Glisse 	seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
3031771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_HI_ADDR);
3032771fe6b9SJerome Glisse 	seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
3033771fe6b9SJerome Glisse 	tmp = RREG32(0x01E4);
3034771fe6b9SJerome Glisse 	seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
3035771fe6b9SJerome Glisse 	return 0;
3036771fe6b9SJerome Glisse }
3037771fe6b9SJerome Glisse 
3038771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = {
3039771fe6b9SJerome Glisse 	{"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
3040771fe6b9SJerome Glisse };
3041771fe6b9SJerome Glisse 
3042771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = {
3043771fe6b9SJerome Glisse 	{"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
3044771fe6b9SJerome Glisse 	{"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
3045771fe6b9SJerome Glisse };
3046771fe6b9SJerome Glisse 
3047771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = {
3048771fe6b9SJerome Glisse 	{"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
3049771fe6b9SJerome Glisse };
3050771fe6b9SJerome Glisse #endif
3051771fe6b9SJerome Glisse 
3052771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev)
3053771fe6b9SJerome Glisse {
3054771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
3055771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
3056771fe6b9SJerome Glisse #else
3057771fe6b9SJerome Glisse 	return 0;
3058771fe6b9SJerome Glisse #endif
3059771fe6b9SJerome Glisse }
3060771fe6b9SJerome Glisse 
3061771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev)
3062771fe6b9SJerome Glisse {
3063771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
3064771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
3065771fe6b9SJerome Glisse #else
3066771fe6b9SJerome Glisse 	return 0;
3067771fe6b9SJerome Glisse #endif
3068771fe6b9SJerome Glisse }
3069771fe6b9SJerome Glisse 
3070771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev)
3071771fe6b9SJerome Glisse {
3072771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
3073771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
3074771fe6b9SJerome Glisse #else
3075771fe6b9SJerome Glisse 	return 0;
3076771fe6b9SJerome Glisse #endif
3077771fe6b9SJerome Glisse }
3078e024e110SDave Airlie 
3079e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg,
3080e024e110SDave Airlie 			 uint32_t tiling_flags, uint32_t pitch,
3081e024e110SDave Airlie 			 uint32_t offset, uint32_t obj_size)
3082e024e110SDave Airlie {
3083e024e110SDave Airlie 	int surf_index = reg * 16;
3084e024e110SDave Airlie 	int flags = 0;
3085e024e110SDave Airlie 
3086e024e110SDave Airlie 	if (rdev->family <= CHIP_RS200) {
3087e024e110SDave Airlie 		if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3088e024e110SDave Airlie 				 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3089e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_BOTH;
3090e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
3091e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_MACRO;
3092e024e110SDave Airlie 	} else if (rdev->family <= CHIP_RV280) {
3093e024e110SDave Airlie 		if (tiling_flags & (RADEON_TILING_MACRO))
3094e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MACRO;
3095e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
3096e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MICRO;
3097e024e110SDave Airlie 	} else {
3098e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
3099e024e110SDave Airlie 			flags |= R300_SURF_TILE_MACRO;
3100e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
3101e024e110SDave Airlie 			flags |= R300_SURF_TILE_MICRO;
3102e024e110SDave Airlie 	}
3103e024e110SDave Airlie 
3104c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_16BIT)
3105c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
3106c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_32BIT)
3107c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
3108c88f9f0cSMichel Dänzer 
3109f5c5f040SDave Airlie 	/* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
3110f5c5f040SDave Airlie 	if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
3111f5c5f040SDave Airlie 		if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
3112f5c5f040SDave Airlie 			if (ASIC_IS_RN50(rdev))
3113f5c5f040SDave Airlie 				pitch /= 16;
3114f5c5f040SDave Airlie 	}
3115f5c5f040SDave Airlie 
3116f5c5f040SDave Airlie 	/* r100/r200 divide by 16 */
3117f5c5f040SDave Airlie 	if (rdev->family < CHIP_R300)
3118f5c5f040SDave Airlie 		flags |= pitch / 16;
3119f5c5f040SDave Airlie 	else
3120f5c5f040SDave Airlie 		flags |= pitch / 8;
3121f5c5f040SDave Airlie 
3122f5c5f040SDave Airlie 
3123d9fdaafbSDave Airlie 	DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
3124e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
3125e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
3126e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
3127e024e110SDave Airlie 	return 0;
3128e024e110SDave Airlie }
3129e024e110SDave Airlie 
3130e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
3131e024e110SDave Airlie {
3132e024e110SDave Airlie 	int surf_index = reg * 16;
3133e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
3134e024e110SDave Airlie }
3135c93bb85bSJerome Glisse 
3136c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev)
3137c93bb85bSJerome Glisse {
3138c93bb85bSJerome Glisse 	fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
3139c93bb85bSJerome Glisse 	fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
3140c93bb85bSJerome Glisse 	fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
3141c93bb85bSJerome Glisse 	uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
3142c93bb85bSJerome Glisse 	fixed20_12 memtcas_ff[8] = {
314368adac5eSBen Skeggs 		dfixed_init(1),
314468adac5eSBen Skeggs 		dfixed_init(2),
314568adac5eSBen Skeggs 		dfixed_init(3),
314668adac5eSBen Skeggs 		dfixed_init(0),
314768adac5eSBen Skeggs 		dfixed_init_half(1),
314868adac5eSBen Skeggs 		dfixed_init_half(2),
314968adac5eSBen Skeggs 		dfixed_init(0),
3150c93bb85bSJerome Glisse 	};
3151c93bb85bSJerome Glisse 	fixed20_12 memtcas_rs480_ff[8] = {
315268adac5eSBen Skeggs 		dfixed_init(0),
315368adac5eSBen Skeggs 		dfixed_init(1),
315468adac5eSBen Skeggs 		dfixed_init(2),
315568adac5eSBen Skeggs 		dfixed_init(3),
315668adac5eSBen Skeggs 		dfixed_init(0),
315768adac5eSBen Skeggs 		dfixed_init_half(1),
315868adac5eSBen Skeggs 		dfixed_init_half(2),
315968adac5eSBen Skeggs 		dfixed_init_half(3),
3160c93bb85bSJerome Glisse 	};
3161c93bb85bSJerome Glisse 	fixed20_12 memtcas2_ff[8] = {
316268adac5eSBen Skeggs 		dfixed_init(0),
316368adac5eSBen Skeggs 		dfixed_init(1),
316468adac5eSBen Skeggs 		dfixed_init(2),
316568adac5eSBen Skeggs 		dfixed_init(3),
316668adac5eSBen Skeggs 		dfixed_init(4),
316768adac5eSBen Skeggs 		dfixed_init(5),
316868adac5eSBen Skeggs 		dfixed_init(6),
316968adac5eSBen Skeggs 		dfixed_init(7),
3170c93bb85bSJerome Glisse 	};
3171c93bb85bSJerome Glisse 	fixed20_12 memtrbs[8] = {
317268adac5eSBen Skeggs 		dfixed_init(1),
317368adac5eSBen Skeggs 		dfixed_init_half(1),
317468adac5eSBen Skeggs 		dfixed_init(2),
317568adac5eSBen Skeggs 		dfixed_init_half(2),
317668adac5eSBen Skeggs 		dfixed_init(3),
317768adac5eSBen Skeggs 		dfixed_init_half(3),
317868adac5eSBen Skeggs 		dfixed_init(4),
317968adac5eSBen Skeggs 		dfixed_init_half(4)
3180c93bb85bSJerome Glisse 	};
3181c93bb85bSJerome Glisse 	fixed20_12 memtrbs_r4xx[8] = {
318268adac5eSBen Skeggs 		dfixed_init(4),
318368adac5eSBen Skeggs 		dfixed_init(5),
318468adac5eSBen Skeggs 		dfixed_init(6),
318568adac5eSBen Skeggs 		dfixed_init(7),
318668adac5eSBen Skeggs 		dfixed_init(8),
318768adac5eSBen Skeggs 		dfixed_init(9),
318868adac5eSBen Skeggs 		dfixed_init(10),
318968adac5eSBen Skeggs 		dfixed_init(11)
3190c93bb85bSJerome Glisse 	};
3191c93bb85bSJerome Glisse 	fixed20_12 min_mem_eff;
3192c93bb85bSJerome Glisse 	fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
3193c93bb85bSJerome Glisse 	fixed20_12 cur_latency_mclk, cur_latency_sclk;
3194c93bb85bSJerome Glisse 	fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
3195c93bb85bSJerome Glisse 		disp_drain_rate2, read_return_rate;
3196c93bb85bSJerome Glisse 	fixed20_12 time_disp1_drop_priority;
3197c93bb85bSJerome Glisse 	int c;
3198c93bb85bSJerome Glisse 	int cur_size = 16;       /* in octawords */
3199c93bb85bSJerome Glisse 	int critical_point = 0, critical_point2;
3200c93bb85bSJerome Glisse /* 	uint32_t read_return_rate, time_disp1_drop_priority; */
3201c93bb85bSJerome Glisse 	int stop_req, max_stop_req;
3202c93bb85bSJerome Glisse 	struct drm_display_mode *mode1 = NULL;
3203c93bb85bSJerome Glisse 	struct drm_display_mode *mode2 = NULL;
3204c93bb85bSJerome Glisse 	uint32_t pixel_bytes1 = 0;
3205c93bb85bSJerome Glisse 	uint32_t pixel_bytes2 = 0;
3206c93bb85bSJerome Glisse 
3207f46c0120SAlex Deucher 	radeon_update_display_priority(rdev);
3208f46c0120SAlex Deucher 
3209c93bb85bSJerome Glisse 	if (rdev->mode_info.crtcs[0]->base.enabled) {
3210c93bb85bSJerome Glisse 		mode1 = &rdev->mode_info.crtcs[0]->base.mode;
3211c93bb85bSJerome Glisse 		pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
3212c93bb85bSJerome Glisse 	}
3213dfee5614SDave Airlie 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3214c93bb85bSJerome Glisse 		if (rdev->mode_info.crtcs[1]->base.enabled) {
3215c93bb85bSJerome Glisse 			mode2 = &rdev->mode_info.crtcs[1]->base.mode;
3216c93bb85bSJerome Glisse 			pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
3217c93bb85bSJerome Glisse 		}
3218dfee5614SDave Airlie 	}
3219c93bb85bSJerome Glisse 
322068adac5eSBen Skeggs 	min_mem_eff.full = dfixed_const_8(0);
3221c93bb85bSJerome Glisse 	/* get modes */
3222c93bb85bSJerome Glisse 	if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
3223c93bb85bSJerome Glisse 		uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
3224c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
3225c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
3226c93bb85bSJerome Glisse 		/* check crtc enables */
3227c93bb85bSJerome Glisse 		if (mode2)
3228c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
3229c93bb85bSJerome Glisse 		if (mode1)
3230c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
3231c93bb85bSJerome Glisse 		WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
3232c93bb85bSJerome Glisse 	}
3233c93bb85bSJerome Glisse 
3234c93bb85bSJerome Glisse 	/*
3235c93bb85bSJerome Glisse 	 * determine is there is enough bw for current mode
3236c93bb85bSJerome Glisse 	 */
3237f47299c5SAlex Deucher 	sclk_ff = rdev->pm.sclk;
3238f47299c5SAlex Deucher 	mclk_ff = rdev->pm.mclk;
3239c93bb85bSJerome Glisse 
3240c93bb85bSJerome Glisse 	temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
324168adac5eSBen Skeggs 	temp_ff.full = dfixed_const(temp);
324268adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
3243c93bb85bSJerome Glisse 
3244c93bb85bSJerome Glisse 	pix_clk.full = 0;
3245c93bb85bSJerome Glisse 	pix_clk2.full = 0;
3246c93bb85bSJerome Glisse 	peak_disp_bw.full = 0;
3247c93bb85bSJerome Glisse 	if (mode1) {
324868adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
324968adac5eSBen Skeggs 		pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
325068adac5eSBen Skeggs 		pix_clk.full = dfixed_div(pix_clk, temp_ff);
325168adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes1);
325268adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
3253c93bb85bSJerome Glisse 	}
3254c93bb85bSJerome Glisse 	if (mode2) {
325568adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
325668adac5eSBen Skeggs 		pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
325768adac5eSBen Skeggs 		pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
325868adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes2);
325968adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
3260c93bb85bSJerome Glisse 	}
3261c93bb85bSJerome Glisse 
326268adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
3263c93bb85bSJerome Glisse 	if (peak_disp_bw.full >= mem_bw.full) {
3264c93bb85bSJerome Glisse 		DRM_ERROR("You may not have enough display bandwidth for current mode\n"
3265c93bb85bSJerome Glisse 			  "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
3266c93bb85bSJerome Glisse 	}
3267c93bb85bSJerome Glisse 
3268c93bb85bSJerome Glisse 	/*  Get values from the EXT_MEM_CNTL register...converting its contents. */
3269c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_TIMING_CNTL);
3270c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
3271c93bb85bSJerome Glisse 		mem_trcd = ((temp >> 2) & 0x3) + 1;
3272c93bb85bSJerome Glisse 		mem_trp  = ((temp & 0x3)) + 1;
3273c93bb85bSJerome Glisse 		mem_tras = ((temp & 0x70) >> 4) + 1;
3274c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R300 ||
3275c93bb85bSJerome Glisse 		   rdev->family == CHIP_R350) { /* r300, r350 */
3276c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
3277c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
3278c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 4;
3279c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_RV350 ||
3280c93bb85bSJerome Glisse 		   rdev->family <= CHIP_RV380) {
3281c93bb85bSJerome Glisse 		/* rv3x0 */
3282c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 3;
3283c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 3;
3284c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 6;
3285c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R420 ||
3286c93bb85bSJerome Glisse 		   rdev->family == CHIP_R423 ||
3287c93bb85bSJerome Glisse 		   rdev->family == CHIP_RV410) {
3288c93bb85bSJerome Glisse 		/* r4xx */
3289c93bb85bSJerome Glisse 		mem_trcd = (temp & 0xf) + 3;
3290c93bb85bSJerome Glisse 		if (mem_trcd > 15)
3291c93bb85bSJerome Glisse 			mem_trcd = 15;
3292c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0xf) + 3;
3293c93bb85bSJerome Glisse 		if (mem_trp > 15)
3294c93bb85bSJerome Glisse 			mem_trp = 15;
3295c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0x1f) + 6;
3296c93bb85bSJerome Glisse 		if (mem_tras > 31)
3297c93bb85bSJerome Glisse 			mem_tras = 31;
3298c93bb85bSJerome Glisse 	} else { /* RV200, R200 */
3299c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
3300c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
3301c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0xf) + 4;
3302c93bb85bSJerome Glisse 	}
3303c93bb85bSJerome Glisse 	/* convert to FF */
330468adac5eSBen Skeggs 	trcd_ff.full = dfixed_const(mem_trcd);
330568adac5eSBen Skeggs 	trp_ff.full = dfixed_const(mem_trp);
330668adac5eSBen Skeggs 	tras_ff.full = dfixed_const(mem_tras);
3307c93bb85bSJerome Glisse 
3308c93bb85bSJerome Glisse 	/* Get values from the MEM_SDRAM_MODE_REG register...converting its */
3309c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
3310c93bb85bSJerome Glisse 	data = (temp & (7 << 20)) >> 20;
3311c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
3312c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RS480) /* don't think rs400 */
3313c93bb85bSJerome Glisse 			tcas_ff = memtcas_rs480_ff[data];
3314c93bb85bSJerome Glisse 		else
3315c93bb85bSJerome Glisse 			tcas_ff = memtcas_ff[data];
3316c93bb85bSJerome Glisse 	} else
3317c93bb85bSJerome Glisse 		tcas_ff = memtcas2_ff[data];
3318c93bb85bSJerome Glisse 
3319c93bb85bSJerome Glisse 	if (rdev->family == CHIP_RS400 ||
3320c93bb85bSJerome Glisse 	    rdev->family == CHIP_RS480) {
3321c93bb85bSJerome Glisse 		/* extra cas latency stored in bits 23-25 0-4 clocks */
3322c93bb85bSJerome Glisse 		data = (temp >> 23) & 0x7;
3323c93bb85bSJerome Glisse 		if (data < 5)
332468adac5eSBen Skeggs 			tcas_ff.full += dfixed_const(data);
3325c93bb85bSJerome Glisse 	}
3326c93bb85bSJerome Glisse 
3327c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
3328c93bb85bSJerome Glisse 		/* on the R300, Tcas is included in Trbs.
3329c93bb85bSJerome Glisse 		 */
3330c93bb85bSJerome Glisse 		temp = RREG32(RADEON_MEM_CNTL);
3331c93bb85bSJerome Glisse 		data = (R300_MEM_NUM_CHANNELS_MASK & temp);
3332c93bb85bSJerome Glisse 		if (data == 1) {
3333c93bb85bSJerome Glisse 			if (R300_MEM_USE_CD_CH_ONLY & temp) {
3334c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_INDEX);
3335c93bb85bSJerome Glisse 				temp &= ~R300_MC_IND_ADDR_MASK;
3336c93bb85bSJerome Glisse 				temp |= R300_MC_READ_CNTL_CD_mcind;
3337c93bb85bSJerome Glisse 				WREG32(R300_MC_IND_INDEX, temp);
3338c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_DATA);
3339c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_C_MASK & temp);
3340c93bb85bSJerome Glisse 			} else {
3341c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_READ_CNTL_AB);
3342c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3343c93bb85bSJerome Glisse 			}
3344c93bb85bSJerome Glisse 		} else {
3345c93bb85bSJerome Glisse 			temp = RREG32(R300_MC_READ_CNTL_AB);
3346c93bb85bSJerome Glisse 			data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3347c93bb85bSJerome Glisse 		}
3348c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RV410 ||
3349c93bb85bSJerome Glisse 		    rdev->family == CHIP_R420 ||
3350c93bb85bSJerome Glisse 		    rdev->family == CHIP_R423)
3351c93bb85bSJerome Glisse 			trbs_ff = memtrbs_r4xx[data];
3352c93bb85bSJerome Glisse 		else
3353c93bb85bSJerome Glisse 			trbs_ff = memtrbs[data];
3354c93bb85bSJerome Glisse 		tcas_ff.full += trbs_ff.full;
3355c93bb85bSJerome Glisse 	}
3356c93bb85bSJerome Glisse 
3357c93bb85bSJerome Glisse 	sclk_eff_ff.full = sclk_ff.full;
3358c93bb85bSJerome Glisse 
3359c93bb85bSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3360c93bb85bSJerome Glisse 		fixed20_12 agpmode_ff;
336168adac5eSBen Skeggs 		agpmode_ff.full = dfixed_const(radeon_agpmode);
336268adac5eSBen Skeggs 		temp_ff.full = dfixed_const_666(16);
336368adac5eSBen Skeggs 		sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
3364c93bb85bSJerome Glisse 	}
3365c93bb85bSJerome Glisse 	/* TODO PCIE lanes may affect this - agpmode == 16?? */
3366c93bb85bSJerome Glisse 
3367c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev)) {
336868adac5eSBen Skeggs 		sclk_delay_ff.full = dfixed_const(250);
3369c93bb85bSJerome Glisse 	} else {
3370c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RV100) ||
3371c93bb85bSJerome Glisse 		    rdev->flags & RADEON_IS_IGP) {
3372c93bb85bSJerome Glisse 			if (rdev->mc.vram_is_ddr)
337368adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
3374c93bb85bSJerome Glisse 			else
337568adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(33);
3376c93bb85bSJerome Glisse 		} else {
3377c93bb85bSJerome Glisse 			if (rdev->mc.vram_width == 128)
337868adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(57);
3379c93bb85bSJerome Glisse 			else
338068adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
3381c93bb85bSJerome Glisse 		}
3382c93bb85bSJerome Glisse 	}
3383c93bb85bSJerome Glisse 
338468adac5eSBen Skeggs 	mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
3385c93bb85bSJerome Glisse 
3386c93bb85bSJerome Glisse 	if (rdev->mc.vram_is_ddr) {
3387c93bb85bSJerome Glisse 		if (rdev->mc.vram_width == 32) {
338868adac5eSBen Skeggs 			k1.full = dfixed_const(40);
3389c93bb85bSJerome Glisse 			c  = 3;
3390c93bb85bSJerome Glisse 		} else {
339168adac5eSBen Skeggs 			k1.full = dfixed_const(20);
3392c93bb85bSJerome Glisse 			c  = 1;
3393c93bb85bSJerome Glisse 		}
3394c93bb85bSJerome Glisse 	} else {
339568adac5eSBen Skeggs 		k1.full = dfixed_const(40);
3396c93bb85bSJerome Glisse 		c  = 3;
3397c93bb85bSJerome Glisse 	}
3398c93bb85bSJerome Glisse 
339968adac5eSBen Skeggs 	temp_ff.full = dfixed_const(2);
340068adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
340168adac5eSBen Skeggs 	temp_ff.full = dfixed_const(c);
340268adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
340368adac5eSBen Skeggs 	temp_ff.full = dfixed_const(4);
340468adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
340568adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
3406c93bb85bSJerome Glisse 	mc_latency_mclk.full += k1.full;
3407c93bb85bSJerome Glisse 
340868adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
340968adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
3410c93bb85bSJerome Glisse 
3411c93bb85bSJerome Glisse 	/*
3412c93bb85bSJerome Glisse 	  HW cursor time assuming worst case of full size colour cursor.
3413c93bb85bSJerome Glisse 	*/
341468adac5eSBen Skeggs 	temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
3415c93bb85bSJerome Glisse 	temp_ff.full += trcd_ff.full;
3416c93bb85bSJerome Glisse 	if (temp_ff.full < tras_ff.full)
3417c93bb85bSJerome Glisse 		temp_ff.full = tras_ff.full;
341868adac5eSBen Skeggs 	cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
3419c93bb85bSJerome Glisse 
342068adac5eSBen Skeggs 	temp_ff.full = dfixed_const(cur_size);
342168adac5eSBen Skeggs 	cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
3422c93bb85bSJerome Glisse 	/*
3423c93bb85bSJerome Glisse 	  Find the total latency for the display data.
3424c93bb85bSJerome Glisse 	*/
342568adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_const(8);
342668adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
3427c93bb85bSJerome Glisse 	mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
3428c93bb85bSJerome Glisse 	mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
3429c93bb85bSJerome Glisse 
3430c93bb85bSJerome Glisse 	if (mc_latency_mclk.full > mc_latency_sclk.full)
3431c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_mclk.full;
3432c93bb85bSJerome Glisse 	else
3433c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_sclk.full;
3434c93bb85bSJerome Glisse 
3435c93bb85bSJerome Glisse 	/* setup Max GRPH_STOP_REQ default value */
3436c93bb85bSJerome Glisse 	if (ASIC_IS_RV100(rdev))
3437c93bb85bSJerome Glisse 		max_stop_req = 0x5c;
3438c93bb85bSJerome Glisse 	else
3439c93bb85bSJerome Glisse 		max_stop_req = 0x7c;
3440c93bb85bSJerome Glisse 
3441c93bb85bSJerome Glisse 	if (mode1) {
3442c93bb85bSJerome Glisse 		/*  CRTC1
3443c93bb85bSJerome Glisse 		    Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
3444c93bb85bSJerome Glisse 		    GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
3445c93bb85bSJerome Glisse 		*/
3446c93bb85bSJerome Glisse 		stop_req = mode1->hdisplay * pixel_bytes1 / 16;
3447c93bb85bSJerome Glisse 
3448c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
3449c93bb85bSJerome Glisse 			stop_req = max_stop_req;
3450c93bb85bSJerome Glisse 
3451c93bb85bSJerome Glisse 		/*
3452c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
3453c93bb85bSJerome Glisse 		*/
345468adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes1));
345568adac5eSBen Skeggs 		disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
3456c93bb85bSJerome Glisse 
3457c93bb85bSJerome Glisse 		/*
3458c93bb85bSJerome Glisse 		  Find the critical point of the display buffer.
3459c93bb85bSJerome Glisse 		*/
346068adac5eSBen Skeggs 		crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
346168adac5eSBen Skeggs 		crit_point_ff.full += dfixed_const_half(0);
3462c93bb85bSJerome Glisse 
346368adac5eSBen Skeggs 		critical_point = dfixed_trunc(crit_point_ff);
3464c93bb85bSJerome Glisse 
3465c93bb85bSJerome Glisse 		if (rdev->disp_priority == 2) {
3466c93bb85bSJerome Glisse 			critical_point = 0;
3467c93bb85bSJerome Glisse 		}
3468c93bb85bSJerome Glisse 
3469c93bb85bSJerome Glisse 		/*
3470c93bb85bSJerome Glisse 		  The critical point should never be above max_stop_req-4.  Setting
3471c93bb85bSJerome Glisse 		  GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
3472c93bb85bSJerome Glisse 		*/
3473c93bb85bSJerome Glisse 		if (max_stop_req - critical_point < 4)
3474c93bb85bSJerome Glisse 			critical_point = 0;
3475c93bb85bSJerome Glisse 
3476c93bb85bSJerome Glisse 		if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
3477c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
3478c93bb85bSJerome Glisse 			critical_point = 0x10;
3479c93bb85bSJerome Glisse 		}
3480c93bb85bSJerome Glisse 
3481c93bb85bSJerome Glisse 		temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
3482c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
3483c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3484c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_START_REQ_MASK);
3485c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
3486c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
3487c93bb85bSJerome Glisse 			stop_req -= 0x10;
3488c93bb85bSJerome Glisse 		}
3489c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3490c93bb85bSJerome Glisse 		temp |= RADEON_GRPH_BUFFER_SIZE;
3491c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_CRITICAL_CNTL   |
3492c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
3493c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
3494c93bb85bSJerome Glisse 		/*
3495c93bb85bSJerome Glisse 		  Write the result into the register.
3496c93bb85bSJerome Glisse 		*/
3497c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3498c93bb85bSJerome Glisse 						       (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3499c93bb85bSJerome Glisse 
3500c93bb85bSJerome Glisse #if 0
3501c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
3502c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
3503c93bb85bSJerome Glisse 			/* attempt to program RS400 disp regs correctly ??? */
3504c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP1_REG_CNTL);
3505c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
3506c93bb85bSJerome Glisse 				  RS400_DISP1_STOP_REQ_LEVEL_MASK);
3507c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, (temp |
3508c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3509c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3510c93bb85bSJerome Glisse 			temp = RREG32(RS400_DMIF_MEM_CNTL1);
3511c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
3512c93bb85bSJerome Glisse 				  RS400_DISP1_CRITICAL_POINT_STOP_MASK);
3513c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1, (temp |
3514c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
3515c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
3516c93bb85bSJerome Glisse 		}
3517c93bb85bSJerome Glisse #endif
3518c93bb85bSJerome Glisse 
3519d9fdaafbSDave Airlie 		DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
3520c93bb85bSJerome Glisse 			  /* 	  (unsigned int)info->SavedReg->grph_buffer_cntl, */
3521c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
3522c93bb85bSJerome Glisse 	}
3523c93bb85bSJerome Glisse 
3524c93bb85bSJerome Glisse 	if (mode2) {
3525c93bb85bSJerome Glisse 		u32 grph2_cntl;
3526c93bb85bSJerome Glisse 		stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3527c93bb85bSJerome Glisse 
3528c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
3529c93bb85bSJerome Glisse 			stop_req = max_stop_req;
3530c93bb85bSJerome Glisse 
3531c93bb85bSJerome Glisse 		/*
3532c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
3533c93bb85bSJerome Glisse 		*/
353468adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes2));
353568adac5eSBen Skeggs 		disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
3536c93bb85bSJerome Glisse 
3537c93bb85bSJerome Glisse 		grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3538c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3539c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3540c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3541c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
3542c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
3543c93bb85bSJerome Glisse 			stop_req -= 0x10;
3544c93bb85bSJerome Glisse 		}
3545c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3546c93bb85bSJerome Glisse 		grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3547c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL   |
3548c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
3549c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
3550c93bb85bSJerome Glisse 
3551c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS100) ||
3552c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS200))
3553c93bb85bSJerome Glisse 			critical_point2 = 0;
3554c93bb85bSJerome Glisse 		else {
3555c93bb85bSJerome Glisse 			temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
355668adac5eSBen Skeggs 			temp_ff.full = dfixed_const(temp);
355768adac5eSBen Skeggs 			temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
3558c93bb85bSJerome Glisse 			if (sclk_ff.full < temp_ff.full)
3559c93bb85bSJerome Glisse 				temp_ff.full = sclk_ff.full;
3560c93bb85bSJerome Glisse 
3561c93bb85bSJerome Glisse 			read_return_rate.full = temp_ff.full;
3562c93bb85bSJerome Glisse 
3563c93bb85bSJerome Glisse 			if (mode1) {
3564c93bb85bSJerome Glisse 				temp_ff.full = read_return_rate.full - disp_drain_rate.full;
356568adac5eSBen Skeggs 				time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
3566c93bb85bSJerome Glisse 			} else {
3567c93bb85bSJerome Glisse 				time_disp1_drop_priority.full = 0;
3568c93bb85bSJerome Glisse 			}
3569c93bb85bSJerome Glisse 			crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
357068adac5eSBen Skeggs 			crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
357168adac5eSBen Skeggs 			crit_point_ff.full += dfixed_const_half(0);
3572c93bb85bSJerome Glisse 
357368adac5eSBen Skeggs 			critical_point2 = dfixed_trunc(crit_point_ff);
3574c93bb85bSJerome Glisse 
3575c93bb85bSJerome Glisse 			if (rdev->disp_priority == 2) {
3576c93bb85bSJerome Glisse 				critical_point2 = 0;
3577c93bb85bSJerome Glisse 			}
3578c93bb85bSJerome Glisse 
3579c93bb85bSJerome Glisse 			if (max_stop_req - critical_point2 < 4)
3580c93bb85bSJerome Glisse 				critical_point2 = 0;
3581c93bb85bSJerome Glisse 
3582c93bb85bSJerome Glisse 		}
3583c93bb85bSJerome Glisse 
3584c93bb85bSJerome Glisse 		if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3585c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0 */
3586c93bb85bSJerome Glisse 			critical_point2 = 0x10;
3587c93bb85bSJerome Glisse 		}
3588c93bb85bSJerome Glisse 
3589c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3590c93bb85bSJerome Glisse 						  (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3591c93bb85bSJerome Glisse 
3592c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
3593c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
3594c93bb85bSJerome Glisse #if 0
3595c93bb85bSJerome Glisse 			/* attempt to program RS400 disp2 regs correctly ??? */
3596c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL1);
3597c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3598c93bb85bSJerome Glisse 				  RS400_DISP2_STOP_REQ_LEVEL_MASK);
3599c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3600c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3601c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3602c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL2);
3603c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3604c93bb85bSJerome Glisse 				  RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3605c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3606c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3607c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3608c93bb85bSJerome Glisse #endif
3609c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3610c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3611c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1,  0x29CA71DC);
3612c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3613c93bb85bSJerome Glisse 		}
3614c93bb85bSJerome Glisse 
3615d9fdaafbSDave Airlie 		DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
3616c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3617c93bb85bSJerome Glisse 	}
3618c93bb85bSJerome Glisse }
3619551ebd83SDave Airlie 
3620e32eb50dSChristian König int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
36213ce0a23dSJerome Glisse {
36223ce0a23dSJerome Glisse 	uint32_t scratch;
36233ce0a23dSJerome Glisse 	uint32_t tmp = 0;
36243ce0a23dSJerome Glisse 	unsigned i;
36253ce0a23dSJerome Glisse 	int r;
36263ce0a23dSJerome Glisse 
36273ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
36283ce0a23dSJerome Glisse 	if (r) {
36293ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
36303ce0a23dSJerome Glisse 		return r;
36313ce0a23dSJerome Glisse 	}
36323ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
3633e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, 2);
36343ce0a23dSJerome Glisse 	if (r) {
36353ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
36363ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
36373ce0a23dSJerome Glisse 		return r;
36383ce0a23dSJerome Glisse 	}
3639e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(scratch, 0));
3640e32eb50dSChristian König 	radeon_ring_write(ring, 0xDEADBEEF);
3641e32eb50dSChristian König 	radeon_ring_unlock_commit(rdev, ring);
36423ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
36433ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
36443ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
36453ce0a23dSJerome Glisse 			break;
36463ce0a23dSJerome Glisse 		}
36473ce0a23dSJerome Glisse 		DRM_UDELAY(1);
36483ce0a23dSJerome Glisse 	}
36493ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
36503ce0a23dSJerome Glisse 		DRM_INFO("ring test succeeded in %d usecs\n", i);
36513ce0a23dSJerome Glisse 	} else {
3652369d7ec1SAlex Deucher 		DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
36533ce0a23dSJerome Glisse 			  scratch, tmp);
36543ce0a23dSJerome Glisse 		r = -EINVAL;
36553ce0a23dSJerome Glisse 	}
36563ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
36573ce0a23dSJerome Glisse 	return r;
36583ce0a23dSJerome Glisse }
36593ce0a23dSJerome Glisse 
36603ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
36613ce0a23dSJerome Glisse {
3662e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
36637b1f2485SChristian König 
3664e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
3665e32eb50dSChristian König 	radeon_ring_write(ring, ib->gpu_addr);
3666e32eb50dSChristian König 	radeon_ring_write(ring, ib->length_dw);
36673ce0a23dSJerome Glisse }
36683ce0a23dSJerome Glisse 
3669f712812eSAlex Deucher int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
36703ce0a23dSJerome Glisse {
3671f2e39221SJerome Glisse 	struct radeon_ib ib;
36723ce0a23dSJerome Glisse 	uint32_t scratch;
36733ce0a23dSJerome Glisse 	uint32_t tmp = 0;
36743ce0a23dSJerome Glisse 	unsigned i;
36753ce0a23dSJerome Glisse 	int r;
36763ce0a23dSJerome Glisse 
36773ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
36783ce0a23dSJerome Glisse 	if (r) {
36793ce0a23dSJerome Glisse 		DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
36803ce0a23dSJerome Glisse 		return r;
36813ce0a23dSJerome Glisse 	}
36823ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
368369e130a6SJerome Glisse 	r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, 256);
36843ce0a23dSJerome Glisse 	if (r) {
36853ce0a23dSJerome Glisse 		return r;
36863ce0a23dSJerome Glisse 	}
3687f2e39221SJerome Glisse 	ib.ptr[0] = PACKET0(scratch, 0);
3688f2e39221SJerome Glisse 	ib.ptr[1] = 0xDEADBEEF;
3689f2e39221SJerome Glisse 	ib.ptr[2] = PACKET2(0);
3690f2e39221SJerome Glisse 	ib.ptr[3] = PACKET2(0);
3691f2e39221SJerome Glisse 	ib.ptr[4] = PACKET2(0);
3692f2e39221SJerome Glisse 	ib.ptr[5] = PACKET2(0);
3693f2e39221SJerome Glisse 	ib.ptr[6] = PACKET2(0);
3694f2e39221SJerome Glisse 	ib.ptr[7] = PACKET2(0);
3695f2e39221SJerome Glisse 	ib.length_dw = 8;
3696f2e39221SJerome Glisse 	r = radeon_ib_schedule(rdev, &ib);
36973ce0a23dSJerome Glisse 	if (r) {
36983ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
36993ce0a23dSJerome Glisse 		radeon_ib_free(rdev, &ib);
37003ce0a23dSJerome Glisse 		return r;
37013ce0a23dSJerome Glisse 	}
3702f2e39221SJerome Glisse 	r = radeon_fence_wait(ib.fence, false);
37033ce0a23dSJerome Glisse 	if (r) {
37043ce0a23dSJerome Glisse 		return r;
37053ce0a23dSJerome Glisse 	}
37063ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
37073ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
37083ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
37093ce0a23dSJerome Glisse 			break;
37103ce0a23dSJerome Glisse 		}
37113ce0a23dSJerome Glisse 		DRM_UDELAY(1);
37123ce0a23dSJerome Glisse 	}
37133ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
37143ce0a23dSJerome Glisse 		DRM_INFO("ib test succeeded in %u usecs\n", i);
37153ce0a23dSJerome Glisse 	} else {
371662f288cfSPaul Bolle 		DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
37173ce0a23dSJerome Glisse 			  scratch, tmp);
37183ce0a23dSJerome Glisse 		r = -EINVAL;
37193ce0a23dSJerome Glisse 	}
37203ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
37213ce0a23dSJerome Glisse 	radeon_ib_free(rdev, &ib);
37223ce0a23dSJerome Glisse 	return r;
37233ce0a23dSJerome Glisse }
37249f022ddfSJerome Glisse 
37259f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
37269f022ddfSJerome Glisse {
37279f022ddfSJerome Glisse 	/* Shutdown CP we shouldn't need to do that but better be safe than
37289f022ddfSJerome Glisse 	 * sorry
37299f022ddfSJerome Glisse 	 */
3730e32eb50dSChristian König 	rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
37319f022ddfSJerome Glisse 	WREG32(R_000740_CP_CSQ_CNTL, 0);
37329f022ddfSJerome Glisse 
37339f022ddfSJerome Glisse 	/* Save few CRTC registers */
3734ca6ffc64SJerome Glisse 	save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
37359f022ddfSJerome Glisse 	save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
37369f022ddfSJerome Glisse 	save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
37379f022ddfSJerome Glisse 	save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
37389f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
37399f022ddfSJerome Glisse 		save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
37409f022ddfSJerome Glisse 		save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
37419f022ddfSJerome Glisse 	}
37429f022ddfSJerome Glisse 
37439f022ddfSJerome Glisse 	/* Disable VGA aperture access */
3744ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
37459f022ddfSJerome Glisse 	/* Disable cursor, overlay, crtc */
37469f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
37479f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
37489f022ddfSJerome Glisse 					S_000054_CRTC_DISPLAY_DIS(1));
37499f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL,
37509f022ddfSJerome Glisse 			(C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
37519f022ddfSJerome Glisse 			S_000050_CRTC_DISP_REQ_EN_B(1));
37529f022ddfSJerome Glisse 	WREG32(R_000420_OV0_SCALE_CNTL,
37539f022ddfSJerome Glisse 		C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
37549f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
37559f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
37569f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
37579f022ddfSJerome Glisse 						S_000360_CUR2_LOCK(1));
37589f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL,
37599f022ddfSJerome Glisse 			(C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
37609f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISPLAY_DIS(1) |
37619f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISP_REQ_EN_B(1));
37629f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET,
37639f022ddfSJerome Glisse 			C_000360_CUR2_LOCK & save->CUR2_OFFSET);
37649f022ddfSJerome Glisse 	}
37659f022ddfSJerome Glisse }
37669f022ddfSJerome Glisse 
37679f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
37689f022ddfSJerome Glisse {
37699f022ddfSJerome Glisse 	/* Update base address for crtc */
3770d594e46aSJerome Glisse 	WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
37719f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3772d594e46aSJerome Glisse 		WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
37739f022ddfSJerome Glisse 	}
37749f022ddfSJerome Glisse 	/* Restore CRTC registers */
3775ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
37769f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
37779f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
37789f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
37799f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
37809f022ddfSJerome Glisse 	}
37819f022ddfSJerome Glisse }
3782ca6ffc64SJerome Glisse 
3783ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev)
3784ca6ffc64SJerome Glisse {
3785ca6ffc64SJerome Glisse 	u32 tmp;
3786ca6ffc64SJerome Glisse 
3787ca6ffc64SJerome Glisse 	tmp = RREG8(R_0003C2_GENMO_WT);
3788ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3789ca6ffc64SJerome Glisse }
3790d4550907SJerome Glisse 
3791d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev)
3792d4550907SJerome Glisse {
3793d4550907SJerome Glisse 	int r;
3794d4550907SJerome Glisse 
3795d4550907SJerome Glisse 	r = r100_debugfs_mc_info_init(rdev);
3796d4550907SJerome Glisse 	if (r)
3797d4550907SJerome Glisse 		dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3798d4550907SJerome Glisse }
3799d4550907SJerome Glisse 
3800d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev)
3801d4550907SJerome Glisse {
3802d4550907SJerome Glisse 	struct r100_mc_save save;
3803d4550907SJerome Glisse 
3804d4550907SJerome Glisse 	/* Stops all mc clients */
3805d4550907SJerome Glisse 	r100_mc_stop(rdev, &save);
3806d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3807d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION,
3808d4550907SJerome Glisse 			S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3809d4550907SJerome Glisse 			S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3810d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3811d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3812d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2,
3813d4550907SJerome Glisse 				upper_32_bits(rdev->mc.agp_base) & 0xff);
3814d4550907SJerome Glisse 	} else {
3815d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3816d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, 0);
3817d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3818d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2, 0);
3819d4550907SJerome Glisse 	}
3820d4550907SJerome Glisse 	/* Wait for mc idle */
3821d4550907SJerome Glisse 	if (r100_mc_wait_for_idle(rdev))
3822d4550907SJerome Glisse 		dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3823d4550907SJerome Glisse 	/* Program MC, should be a 32bits limited address space */
3824d4550907SJerome Glisse 	WREG32(R_000148_MC_FB_LOCATION,
3825d4550907SJerome Glisse 		S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3826d4550907SJerome Glisse 		S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3827d4550907SJerome Glisse 	r100_mc_resume(rdev, &save);
3828d4550907SJerome Glisse }
3829d4550907SJerome Glisse 
3830d4550907SJerome Glisse void r100_clock_startup(struct radeon_device *rdev)
3831d4550907SJerome Glisse {
3832d4550907SJerome Glisse 	u32 tmp;
3833d4550907SJerome Glisse 
3834d4550907SJerome Glisse 	if (radeon_dynclks != -1 && radeon_dynclks)
3835d4550907SJerome Glisse 		radeon_legacy_set_clock_gating(rdev, 1);
3836d4550907SJerome Glisse 	/* We need to force on some of the block */
3837d4550907SJerome Glisse 	tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3838d4550907SJerome Glisse 	tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3839d4550907SJerome Glisse 	if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3840d4550907SJerome Glisse 		tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3841d4550907SJerome Glisse 	WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3842d4550907SJerome Glisse }
3843d4550907SJerome Glisse 
3844d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev)
3845d4550907SJerome Glisse {
3846d4550907SJerome Glisse 	int r;
3847d4550907SJerome Glisse 
384892cde00cSAlex Deucher 	/* set common regs */
384992cde00cSAlex Deucher 	r100_set_common_regs(rdev);
385092cde00cSAlex Deucher 	/* program mc */
3851d4550907SJerome Glisse 	r100_mc_program(rdev);
3852d4550907SJerome Glisse 	/* Resume clock */
3853d4550907SJerome Glisse 	r100_clock_startup(rdev);
3854d4550907SJerome Glisse 	/* Initialize GART (initialize after TTM so we can allocate
3855d4550907SJerome Glisse 	 * memory through TTM but finalize after TTM) */
385617e15b0cSDave Airlie 	r100_enable_bm(rdev);
3857d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
3858d4550907SJerome Glisse 		r = r100_pci_gart_enable(rdev);
3859d4550907SJerome Glisse 		if (r)
3860d4550907SJerome Glisse 			return r;
3861d4550907SJerome Glisse 	}
3862724c80e1SAlex Deucher 
3863724c80e1SAlex Deucher 	/* allocate wb buffer */
3864724c80e1SAlex Deucher 	r = radeon_wb_init(rdev);
3865724c80e1SAlex Deucher 	if (r)
3866724c80e1SAlex Deucher 		return r;
3867724c80e1SAlex Deucher 
386830eb77f4SJerome Glisse 	r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
386930eb77f4SJerome Glisse 	if (r) {
387030eb77f4SJerome Glisse 		dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
387130eb77f4SJerome Glisse 		return r;
387230eb77f4SJerome Glisse 	}
387330eb77f4SJerome Glisse 
3874d4550907SJerome Glisse 	/* Enable IRQ */
3875d4550907SJerome Glisse 	r100_irq_set(rdev);
3876cafe6609SJerome Glisse 	rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
3877d4550907SJerome Glisse 	/* 1M ring buffer */
3878d4550907SJerome Glisse 	r = r100_cp_init(rdev, 1024 * 1024);
3879d4550907SJerome Glisse 	if (r) {
3880ec4f2ac4SPaul Bolle 		dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
3881d4550907SJerome Glisse 		return r;
3882d4550907SJerome Glisse 	}
3883b15ba512SJerome Glisse 
38842898c348SChristian König 	r = radeon_ib_pool_init(rdev);
38852898c348SChristian König 	if (r) {
38862898c348SChristian König 		dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
3887b15ba512SJerome Glisse 		return r;
38882898c348SChristian König 	}
3889b15ba512SJerome Glisse 
38907bd560e8SChristian König 	r = radeon_ib_ring_tests(rdev);
38917bd560e8SChristian König 	if (r)
3892d4550907SJerome Glisse 		return r;
3893b15ba512SJerome Glisse 
3894d4550907SJerome Glisse 	return 0;
3895d4550907SJerome Glisse }
3896d4550907SJerome Glisse 
3897d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev)
3898d4550907SJerome Glisse {
38996b7746e8SJerome Glisse 	int r;
39006b7746e8SJerome Glisse 
3901d4550907SJerome Glisse 	/* Make sur GART are not working */
3902d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3903d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3904d4550907SJerome Glisse 	/* Resume clock before doing reset */
3905d4550907SJerome Glisse 	r100_clock_startup(rdev);
3906d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
3907a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
3908d4550907SJerome Glisse 		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3909d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
3910d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
3911d4550907SJerome Glisse 	}
3912d4550907SJerome Glisse 	/* post */
3913d4550907SJerome Glisse 	radeon_combios_asic_init(rdev->ddev);
3914d4550907SJerome Glisse 	/* Resume clock after posting */
3915d4550907SJerome Glisse 	r100_clock_startup(rdev);
3916550e2d92SDave Airlie 	/* Initialize surface registers */
3917550e2d92SDave Airlie 	radeon_surface_init(rdev);
3918b15ba512SJerome Glisse 
3919b15ba512SJerome Glisse 	rdev->accel_working = true;
39206b7746e8SJerome Glisse 	r = r100_startup(rdev);
39216b7746e8SJerome Glisse 	if (r) {
39226b7746e8SJerome Glisse 		rdev->accel_working = false;
39236b7746e8SJerome Glisse 	}
39246b7746e8SJerome Glisse 	return r;
3925d4550907SJerome Glisse }
3926d4550907SJerome Glisse 
3927d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev)
3928d4550907SJerome Glisse {
3929d4550907SJerome Glisse 	r100_cp_disable(rdev);
3930724c80e1SAlex Deucher 	radeon_wb_disable(rdev);
3931d4550907SJerome Glisse 	r100_irq_disable(rdev);
3932d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3933d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3934d4550907SJerome Glisse 	return 0;
3935d4550907SJerome Glisse }
3936d4550907SJerome Glisse 
3937d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev)
3938d4550907SJerome Glisse {
3939d4550907SJerome Glisse 	r100_cp_fini(rdev);
3940724c80e1SAlex Deucher 	radeon_wb_fini(rdev);
39412898c348SChristian König 	radeon_ib_pool_fini(rdev);
3942d4550907SJerome Glisse 	radeon_gem_fini(rdev);
3943d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3944d4550907SJerome Glisse 		r100_pci_gart_fini(rdev);
3945d0269ed8SJerome Glisse 	radeon_agp_fini(rdev);
3946d4550907SJerome Glisse 	radeon_irq_kms_fini(rdev);
3947d4550907SJerome Glisse 	radeon_fence_driver_fini(rdev);
39484c788679SJerome Glisse 	radeon_bo_fini(rdev);
3949d4550907SJerome Glisse 	radeon_atombios_fini(rdev);
3950d4550907SJerome Glisse 	kfree(rdev->bios);
3951d4550907SJerome Glisse 	rdev->bios = NULL;
3952d4550907SJerome Glisse }
3953d4550907SJerome Glisse 
39544c712e6cSDave Airlie /*
39554c712e6cSDave Airlie  * Due to how kexec works, it can leave the hw fully initialised when it
39564c712e6cSDave Airlie  * boots the new kernel. However doing our init sequence with the CP and
39574c712e6cSDave Airlie  * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
39584c712e6cSDave Airlie  * do some quick sanity checks and restore sane values to avoid this
39594c712e6cSDave Airlie  * problem.
39604c712e6cSDave Airlie  */
39614c712e6cSDave Airlie void r100_restore_sanity(struct radeon_device *rdev)
39624c712e6cSDave Airlie {
39634c712e6cSDave Airlie 	u32 tmp;
39644c712e6cSDave Airlie 
39654c712e6cSDave Airlie 	tmp = RREG32(RADEON_CP_CSQ_CNTL);
39664c712e6cSDave Airlie 	if (tmp) {
39674c712e6cSDave Airlie 		WREG32(RADEON_CP_CSQ_CNTL, 0);
39684c712e6cSDave Airlie 	}
39694c712e6cSDave Airlie 	tmp = RREG32(RADEON_CP_RB_CNTL);
39704c712e6cSDave Airlie 	if (tmp) {
39714c712e6cSDave Airlie 		WREG32(RADEON_CP_RB_CNTL, 0);
39724c712e6cSDave Airlie 	}
39734c712e6cSDave Airlie 	tmp = RREG32(RADEON_SCRATCH_UMSK);
39744c712e6cSDave Airlie 	if (tmp) {
39754c712e6cSDave Airlie 		WREG32(RADEON_SCRATCH_UMSK, 0);
39764c712e6cSDave Airlie 	}
39774c712e6cSDave Airlie }
39784c712e6cSDave Airlie 
3979d4550907SJerome Glisse int r100_init(struct radeon_device *rdev)
3980d4550907SJerome Glisse {
3981d4550907SJerome Glisse 	int r;
3982d4550907SJerome Glisse 
3983d4550907SJerome Glisse 	/* Register debugfs file specific to this group of asics */
3984d4550907SJerome Glisse 	r100_debugfs(rdev);
3985d4550907SJerome Glisse 	/* Disable VGA */
3986d4550907SJerome Glisse 	r100_vga_render_disable(rdev);
3987d4550907SJerome Glisse 	/* Initialize scratch registers */
3988d4550907SJerome Glisse 	radeon_scratch_init(rdev);
3989d4550907SJerome Glisse 	/* Initialize surface registers */
3990d4550907SJerome Glisse 	radeon_surface_init(rdev);
39914c712e6cSDave Airlie 	/* sanity check some register to avoid hangs like after kexec */
39924c712e6cSDave Airlie 	r100_restore_sanity(rdev);
3993d4550907SJerome Glisse 	/* TODO: disable VGA need to use VGA request */
3994d4550907SJerome Glisse 	/* BIOS*/
3995d4550907SJerome Glisse 	if (!radeon_get_bios(rdev)) {
3996d4550907SJerome Glisse 		if (ASIC_IS_AVIVO(rdev))
3997d4550907SJerome Glisse 			return -EINVAL;
3998d4550907SJerome Glisse 	}
3999d4550907SJerome Glisse 	if (rdev->is_atom_bios) {
4000d4550907SJerome Glisse 		dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
4001d4550907SJerome Glisse 		return -EINVAL;
4002d4550907SJerome Glisse 	} else {
4003d4550907SJerome Glisse 		r = radeon_combios_init(rdev);
4004d4550907SJerome Glisse 		if (r)
4005d4550907SJerome Glisse 			return r;
4006d4550907SJerome Glisse 	}
4007d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
4008a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
4009d4550907SJerome Glisse 		dev_warn(rdev->dev,
4010d4550907SJerome Glisse 			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
4011d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
4012d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
4013d4550907SJerome Glisse 	}
4014d4550907SJerome Glisse 	/* check if cards are posted or not */
401572542d77SDave Airlie 	if (radeon_boot_test_post_card(rdev) == false)
401672542d77SDave Airlie 		return -EINVAL;
4017d4550907SJerome Glisse 	/* Set asic errata */
4018d4550907SJerome Glisse 	r100_errata(rdev);
4019d4550907SJerome Glisse 	/* Initialize clocks */
4020d4550907SJerome Glisse 	radeon_get_clock_info(rdev->ddev);
4021d594e46aSJerome Glisse 	/* initialize AGP */
4022d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
4023d594e46aSJerome Glisse 		r = radeon_agp_init(rdev);
4024d594e46aSJerome Glisse 		if (r) {
4025d594e46aSJerome Glisse 			radeon_agp_disable(rdev);
4026d594e46aSJerome Glisse 		}
4027d594e46aSJerome Glisse 	}
4028d594e46aSJerome Glisse 	/* initialize VRAM */
4029d594e46aSJerome Glisse 	r100_mc_init(rdev);
4030d4550907SJerome Glisse 	/* Fence driver */
403130eb77f4SJerome Glisse 	r = radeon_fence_driver_init(rdev);
4032d4550907SJerome Glisse 	if (r)
4033d4550907SJerome Glisse 		return r;
4034d4550907SJerome Glisse 	r = radeon_irq_kms_init(rdev);
4035d4550907SJerome Glisse 	if (r)
4036d4550907SJerome Glisse 		return r;
4037d4550907SJerome Glisse 	/* Memory manager */
40384c788679SJerome Glisse 	r = radeon_bo_init(rdev);
4039d4550907SJerome Glisse 	if (r)
4040d4550907SJerome Glisse 		return r;
4041d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
4042d4550907SJerome Glisse 		r = r100_pci_gart_init(rdev);
4043d4550907SJerome Glisse 		if (r)
4044d4550907SJerome Glisse 			return r;
4045d4550907SJerome Glisse 	}
4046d4550907SJerome Glisse 	r100_set_safe_registers(rdev);
4047b15ba512SJerome Glisse 
4048d4550907SJerome Glisse 	rdev->accel_working = true;
4049d4550907SJerome Glisse 	r = r100_startup(rdev);
4050d4550907SJerome Glisse 	if (r) {
4051d4550907SJerome Glisse 		/* Somethings want wront with the accel init stop accel */
4052d4550907SJerome Glisse 		dev_err(rdev->dev, "Disabling GPU acceleration\n");
4053d4550907SJerome Glisse 		r100_cp_fini(rdev);
4054724c80e1SAlex Deucher 		radeon_wb_fini(rdev);
40552898c348SChristian König 		radeon_ib_pool_fini(rdev);
4056655efd3dSJerome Glisse 		radeon_irq_kms_fini(rdev);
4057d4550907SJerome Glisse 		if (rdev->flags & RADEON_IS_PCI)
4058d4550907SJerome Glisse 			r100_pci_gart_fini(rdev);
4059d4550907SJerome Glisse 		rdev->accel_working = false;
4060d4550907SJerome Glisse 	}
4061d4550907SJerome Glisse 	return 0;
4062d4550907SJerome Glisse }
40636fcbef7aSAndi Kleen 
40646fcbef7aSAndi Kleen uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
40656fcbef7aSAndi Kleen {
40666fcbef7aSAndi Kleen 	if (reg < rdev->rmmio_size)
40676fcbef7aSAndi Kleen 		return readl(((void __iomem *)rdev->rmmio) + reg);
40686fcbef7aSAndi Kleen 	else {
40696fcbef7aSAndi Kleen 		writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
40706fcbef7aSAndi Kleen 		return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
40716fcbef7aSAndi Kleen 	}
40726fcbef7aSAndi Kleen }
40736fcbef7aSAndi Kleen 
40746fcbef7aSAndi Kleen void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
40756fcbef7aSAndi Kleen {
40766fcbef7aSAndi Kleen 	if (reg < rdev->rmmio_size)
40776fcbef7aSAndi Kleen 		writel(v, ((void __iomem *)rdev->rmmio) + reg);
40786fcbef7aSAndi Kleen 	else {
40796fcbef7aSAndi Kleen 		writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
40806fcbef7aSAndi Kleen 		writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
40816fcbef7aSAndi Kleen 	}
40826fcbef7aSAndi Kleen }
40836fcbef7aSAndi Kleen 
40846fcbef7aSAndi Kleen u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
40856fcbef7aSAndi Kleen {
40866fcbef7aSAndi Kleen 	if (reg < rdev->rio_mem_size)
40876fcbef7aSAndi Kleen 		return ioread32(rdev->rio_mem + reg);
40886fcbef7aSAndi Kleen 	else {
40896fcbef7aSAndi Kleen 		iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
40906fcbef7aSAndi Kleen 		return ioread32(rdev->rio_mem + RADEON_MM_DATA);
40916fcbef7aSAndi Kleen 	}
40926fcbef7aSAndi Kleen }
40936fcbef7aSAndi Kleen 
40946fcbef7aSAndi Kleen void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
40956fcbef7aSAndi Kleen {
40966fcbef7aSAndi Kleen 	if (reg < rdev->rio_mem_size)
40976fcbef7aSAndi Kleen 		iowrite32(v, rdev->rio_mem + reg);
40986fcbef7aSAndi Kleen 	else {
40996fcbef7aSAndi Kleen 		iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
41006fcbef7aSAndi Kleen 		iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
41016fcbef7aSAndi Kleen 	}
41026fcbef7aSAndi Kleen }
4103