xref: /openbmc/linux/drivers/gpu/drm/radeon/kv_dpm.c (revision 995b2e73)
141a524abSAlex Deucher /*
241a524abSAlex Deucher  * Copyright 2013 Advanced Micro Devices, Inc.
341a524abSAlex Deucher  *
441a524abSAlex Deucher  * Permission is hereby granted, free of charge, to any person obtaining a
541a524abSAlex Deucher  * copy of this software and associated documentation files (the "Software"),
641a524abSAlex Deucher  * to deal in the Software without restriction, including without limitation
741a524abSAlex Deucher  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
841a524abSAlex Deucher  * and/or sell copies of the Software, and to permit persons to whom the
941a524abSAlex Deucher  * Software is furnished to do so, subject to the following conditions:
1041a524abSAlex Deucher  *
1141a524abSAlex Deucher  * The above copyright notice and this permission notice shall be included in
1241a524abSAlex Deucher  * all copies or substantial portions of the Software.
1341a524abSAlex Deucher  *
1441a524abSAlex Deucher  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1541a524abSAlex Deucher  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1641a524abSAlex Deucher  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1741a524abSAlex Deucher  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1841a524abSAlex Deucher  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1941a524abSAlex Deucher  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2041a524abSAlex Deucher  * OTHER DEALINGS IN THE SOFTWARE.
2141a524abSAlex Deucher  *
2241a524abSAlex Deucher  */
2341a524abSAlex Deucher 
242ef79416SThomas Zimmermann #include <linux/pci.h>
25ae3e40e8SAlex Deucher #include <linux/seq_file.h>
2641a524abSAlex Deucher 
27c182615fSSam Ravnborg #include "cikd.h"
28c182615fSSam Ravnborg #include "kv_dpm.h"
29c182615fSSam Ravnborg #include "r600_dpm.h"
30c182615fSSam Ravnborg #include "radeon.h"
31c182615fSSam Ravnborg #include "radeon_asic.h"
32c182615fSSam Ravnborg 
3341a524abSAlex Deucher #define KV_MAX_DEEPSLEEP_DIVIDER_ID     5
3441a524abSAlex Deucher #define KV_MINIMUM_ENGINE_CLOCK         800
3541a524abSAlex Deucher #define SMC_RAM_END                     0x40000
3641a524abSAlex Deucher 
3739da0384SAlex Deucher static int kv_enable_nb_dpm(struct radeon_device *rdev,
3839da0384SAlex Deucher 			    bool enable);
3941a524abSAlex Deucher static void kv_init_graphics_levels(struct radeon_device *rdev);
4041a524abSAlex Deucher static int kv_calculate_ds_divider(struct radeon_device *rdev);
4141a524abSAlex Deucher static int kv_calculate_nbps_level_settings(struct radeon_device *rdev);
4241a524abSAlex Deucher static int kv_calculate_dpm_settings(struct radeon_device *rdev);
4341a524abSAlex Deucher static void kv_enable_new_levels(struct radeon_device *rdev);
4441a524abSAlex Deucher static void kv_program_nbps_index_settings(struct radeon_device *rdev,
4541a524abSAlex Deucher 					   struct radeon_ps *new_rps);
46136de91eSAlex Deucher static int kv_set_enabled_level(struct radeon_device *rdev, u32 level);
4741a524abSAlex Deucher static int kv_set_enabled_levels(struct radeon_device *rdev);
482b4c8022SAlex Deucher static int kv_force_dpm_highest(struct radeon_device *rdev);
4941a524abSAlex Deucher static int kv_force_dpm_lowest(struct radeon_device *rdev);
5041a524abSAlex Deucher static void kv_apply_state_adjust_rules(struct radeon_device *rdev,
5141a524abSAlex Deucher 					struct radeon_ps *new_rps,
5241a524abSAlex Deucher 					struct radeon_ps *old_rps);
5341a524abSAlex Deucher static int kv_set_thermal_temperature_range(struct radeon_device *rdev,
5441a524abSAlex Deucher 					    int min_temp, int max_temp);
5541a524abSAlex Deucher static int kv_init_fps_limits(struct radeon_device *rdev);
5641a524abSAlex Deucher 
5777df508aSAlex Deucher void kv_dpm_powergate_uvd(struct radeon_device *rdev, bool gate);
5841a524abSAlex Deucher static void kv_dpm_powergate_vce(struct radeon_device *rdev, bool gate);
5941a524abSAlex Deucher static void kv_dpm_powergate_samu(struct radeon_device *rdev, bool gate);
6041a524abSAlex Deucher static void kv_dpm_powergate_acp(struct radeon_device *rdev, bool gate);
6141a524abSAlex Deucher 
6241a524abSAlex Deucher extern void cik_enter_rlc_safe_mode(struct radeon_device *rdev);
6341a524abSAlex Deucher extern void cik_exit_rlc_safe_mode(struct radeon_device *rdev);
6441a524abSAlex Deucher extern void cik_update_cg(struct radeon_device *rdev,
6541a524abSAlex Deucher 			  u32 block, bool enable);
6641a524abSAlex Deucher 
6741a524abSAlex Deucher static const struct kv_pt_config_reg didt_config_kv[] =
6841a524abSAlex Deucher {
6941a524abSAlex Deucher 	{ 0x10, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
7041a524abSAlex Deucher 	{ 0x10, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
7141a524abSAlex Deucher 	{ 0x10, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
7241a524abSAlex Deucher 	{ 0x10, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
7341a524abSAlex Deucher 	{ 0x11, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
7441a524abSAlex Deucher 	{ 0x11, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
7541a524abSAlex Deucher 	{ 0x11, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
7641a524abSAlex Deucher 	{ 0x11, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
7741a524abSAlex Deucher 	{ 0x12, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
7841a524abSAlex Deucher 	{ 0x12, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
7941a524abSAlex Deucher 	{ 0x12, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
8041a524abSAlex Deucher 	{ 0x12, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
8141a524abSAlex Deucher 	{ 0x2, 0x00003fff, 0, 0x4, KV_CONFIGREG_DIDT_IND },
8241a524abSAlex Deucher 	{ 0x2, 0x03ff0000, 16, 0x80, KV_CONFIGREG_DIDT_IND },
8341a524abSAlex Deucher 	{ 0x2, 0x78000000, 27, 0x3, KV_CONFIGREG_DIDT_IND },
8441a524abSAlex Deucher 	{ 0x1, 0x0000ffff, 0, 0x3FFF, KV_CONFIGREG_DIDT_IND },
8541a524abSAlex Deucher 	{ 0x1, 0xffff0000, 16, 0x3FFF, KV_CONFIGREG_DIDT_IND },
8641a524abSAlex Deucher 	{ 0x0, 0x00000001, 0, 0x0, KV_CONFIGREG_DIDT_IND },
8741a524abSAlex Deucher 	{ 0x30, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
8841a524abSAlex Deucher 	{ 0x30, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
8941a524abSAlex Deucher 	{ 0x30, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
9041a524abSAlex Deucher 	{ 0x30, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
9141a524abSAlex Deucher 	{ 0x31, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
9241a524abSAlex Deucher 	{ 0x31, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
9341a524abSAlex Deucher 	{ 0x31, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
9441a524abSAlex Deucher 	{ 0x31, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
9541a524abSAlex Deucher 	{ 0x32, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
9641a524abSAlex Deucher 	{ 0x32, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
9741a524abSAlex Deucher 	{ 0x32, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
9841a524abSAlex Deucher 	{ 0x32, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
9941a524abSAlex Deucher 	{ 0x22, 0x00003fff, 0, 0x4, KV_CONFIGREG_DIDT_IND },
10041a524abSAlex Deucher 	{ 0x22, 0x03ff0000, 16, 0x80, KV_CONFIGREG_DIDT_IND },
10141a524abSAlex Deucher 	{ 0x22, 0x78000000, 27, 0x3, KV_CONFIGREG_DIDT_IND },
10241a524abSAlex Deucher 	{ 0x21, 0x0000ffff, 0, 0x3FFF, KV_CONFIGREG_DIDT_IND },
10341a524abSAlex Deucher 	{ 0x21, 0xffff0000, 16, 0x3FFF, KV_CONFIGREG_DIDT_IND },
10441a524abSAlex Deucher 	{ 0x20, 0x00000001, 0, 0x0, KV_CONFIGREG_DIDT_IND },
10541a524abSAlex Deucher 	{ 0x50, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
10641a524abSAlex Deucher 	{ 0x50, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
10741a524abSAlex Deucher 	{ 0x50, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
10841a524abSAlex Deucher 	{ 0x50, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
10941a524abSAlex Deucher 	{ 0x51, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
11041a524abSAlex Deucher 	{ 0x51, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
11141a524abSAlex Deucher 	{ 0x51, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
11241a524abSAlex Deucher 	{ 0x51, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
11341a524abSAlex Deucher 	{ 0x52, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
11441a524abSAlex Deucher 	{ 0x52, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
11541a524abSAlex Deucher 	{ 0x52, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
11641a524abSAlex Deucher 	{ 0x52, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
11741a524abSAlex Deucher 	{ 0x42, 0x00003fff, 0, 0x4, KV_CONFIGREG_DIDT_IND },
11841a524abSAlex Deucher 	{ 0x42, 0x03ff0000, 16, 0x80, KV_CONFIGREG_DIDT_IND },
11941a524abSAlex Deucher 	{ 0x42, 0x78000000, 27, 0x3, KV_CONFIGREG_DIDT_IND },
12041a524abSAlex Deucher 	{ 0x41, 0x0000ffff, 0, 0x3FFF, KV_CONFIGREG_DIDT_IND },
12141a524abSAlex Deucher 	{ 0x41, 0xffff0000, 16, 0x3FFF, KV_CONFIGREG_DIDT_IND },
12241a524abSAlex Deucher 	{ 0x40, 0x00000001, 0, 0x0, KV_CONFIGREG_DIDT_IND },
12341a524abSAlex Deucher 	{ 0x70, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
12441a524abSAlex Deucher 	{ 0x70, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
12541a524abSAlex Deucher 	{ 0x70, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
12641a524abSAlex Deucher 	{ 0x70, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
12741a524abSAlex Deucher 	{ 0x71, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
12841a524abSAlex Deucher 	{ 0x71, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
12941a524abSAlex Deucher 	{ 0x71, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
13041a524abSAlex Deucher 	{ 0x71, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
13141a524abSAlex Deucher 	{ 0x72, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
13241a524abSAlex Deucher 	{ 0x72, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
13341a524abSAlex Deucher 	{ 0x72, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
13441a524abSAlex Deucher 	{ 0x72, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
13541a524abSAlex Deucher 	{ 0x62, 0x00003fff, 0, 0x4, KV_CONFIGREG_DIDT_IND },
13641a524abSAlex Deucher 	{ 0x62, 0x03ff0000, 16, 0x80, KV_CONFIGREG_DIDT_IND },
13741a524abSAlex Deucher 	{ 0x62, 0x78000000, 27, 0x3, KV_CONFIGREG_DIDT_IND },
13841a524abSAlex Deucher 	{ 0x61, 0x0000ffff, 0, 0x3FFF, KV_CONFIGREG_DIDT_IND },
13941a524abSAlex Deucher 	{ 0x61, 0xffff0000, 16, 0x3FFF, KV_CONFIGREG_DIDT_IND },
14041a524abSAlex Deucher 	{ 0x60, 0x00000001, 0, 0x0, KV_CONFIGREG_DIDT_IND },
14141a524abSAlex Deucher 	{ 0xFFFFFFFF }
14241a524abSAlex Deucher };
14341a524abSAlex Deucher 
kv_get_ps(struct radeon_ps * rps)14441a524abSAlex Deucher static struct kv_ps *kv_get_ps(struct radeon_ps *rps)
14541a524abSAlex Deucher {
14641a524abSAlex Deucher 	struct kv_ps *ps = rps->ps_priv;
14741a524abSAlex Deucher 
14841a524abSAlex Deucher 	return ps;
14941a524abSAlex Deucher }
15041a524abSAlex Deucher 
kv_get_pi(struct radeon_device * rdev)15141a524abSAlex Deucher static struct kv_power_info *kv_get_pi(struct radeon_device *rdev)
15241a524abSAlex Deucher {
15341a524abSAlex Deucher 	struct kv_power_info *pi = rdev->pm.dpm.priv;
15441a524abSAlex Deucher 
15541a524abSAlex Deucher 	return pi;
15641a524abSAlex Deucher }
15741a524abSAlex Deucher 
kv_program_pt_config_registers(struct radeon_device * rdev,const struct kv_pt_config_reg * cac_config_regs)15841a524abSAlex Deucher static int kv_program_pt_config_registers(struct radeon_device *rdev,
15941a524abSAlex Deucher 					  const struct kv_pt_config_reg *cac_config_regs)
16041a524abSAlex Deucher {
16141a524abSAlex Deucher 	const struct kv_pt_config_reg *config_regs = cac_config_regs;
16241a524abSAlex Deucher 	u32 data;
16341a524abSAlex Deucher 	u32 cache = 0;
16441a524abSAlex Deucher 
16541a524abSAlex Deucher 	if (config_regs == NULL)
16641a524abSAlex Deucher 		return -EINVAL;
16741a524abSAlex Deucher 
16841a524abSAlex Deucher 	while (config_regs->offset != 0xFFFFFFFF) {
16941a524abSAlex Deucher 		if (config_regs->type == KV_CONFIGREG_CACHE) {
17041a524abSAlex Deucher 			cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
17141a524abSAlex Deucher 		} else {
17241a524abSAlex Deucher 			switch (config_regs->type) {
17341a524abSAlex Deucher 			case KV_CONFIGREG_SMC_IND:
17441a524abSAlex Deucher 				data = RREG32_SMC(config_regs->offset);
17541a524abSAlex Deucher 				break;
17641a524abSAlex Deucher 			case KV_CONFIGREG_DIDT_IND:
17741a524abSAlex Deucher 				data = RREG32_DIDT(config_regs->offset);
17841a524abSAlex Deucher 				break;
17941a524abSAlex Deucher 			default:
18041a524abSAlex Deucher 				data = RREG32(config_regs->offset << 2);
18141a524abSAlex Deucher 				break;
18241a524abSAlex Deucher 			}
18341a524abSAlex Deucher 
18441a524abSAlex Deucher 			data &= ~config_regs->mask;
18541a524abSAlex Deucher 			data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
18641a524abSAlex Deucher 			data |= cache;
18741a524abSAlex Deucher 			cache = 0;
18841a524abSAlex Deucher 
18941a524abSAlex Deucher 			switch (config_regs->type) {
19041a524abSAlex Deucher 			case KV_CONFIGREG_SMC_IND:
19141a524abSAlex Deucher 				WREG32_SMC(config_regs->offset, data);
19241a524abSAlex Deucher 				break;
19341a524abSAlex Deucher 			case KV_CONFIGREG_DIDT_IND:
19441a524abSAlex Deucher 				WREG32_DIDT(config_regs->offset, data);
19541a524abSAlex Deucher 				break;
19641a524abSAlex Deucher 			default:
19741a524abSAlex Deucher 				WREG32(config_regs->offset << 2, data);
19841a524abSAlex Deucher 				break;
19941a524abSAlex Deucher 			}
20041a524abSAlex Deucher 		}
20141a524abSAlex Deucher 		config_regs++;
20241a524abSAlex Deucher 	}
20341a524abSAlex Deucher 
20441a524abSAlex Deucher 	return 0;
20541a524abSAlex Deucher }
20641a524abSAlex Deucher 
kv_do_enable_didt(struct radeon_device * rdev,bool enable)20741a524abSAlex Deucher static void kv_do_enable_didt(struct radeon_device *rdev, bool enable)
20841a524abSAlex Deucher {
20941a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
21041a524abSAlex Deucher 	u32 data;
21141a524abSAlex Deucher 
21241a524abSAlex Deucher 	if (pi->caps_sq_ramping) {
21341a524abSAlex Deucher 		data = RREG32_DIDT(DIDT_SQ_CTRL0);
21441a524abSAlex Deucher 		if (enable)
21541a524abSAlex Deucher 			data |= DIDT_CTRL_EN;
21641a524abSAlex Deucher 		else
21741a524abSAlex Deucher 			data &= ~DIDT_CTRL_EN;
21841a524abSAlex Deucher 		WREG32_DIDT(DIDT_SQ_CTRL0, data);
21941a524abSAlex Deucher 	}
22041a524abSAlex Deucher 
22141a524abSAlex Deucher 	if (pi->caps_db_ramping) {
22241a524abSAlex Deucher 		data = RREG32_DIDT(DIDT_DB_CTRL0);
22341a524abSAlex Deucher 		if (enable)
22441a524abSAlex Deucher 			data |= DIDT_CTRL_EN;
22541a524abSAlex Deucher 		else
22641a524abSAlex Deucher 			data &= ~DIDT_CTRL_EN;
22741a524abSAlex Deucher 		WREG32_DIDT(DIDT_DB_CTRL0, data);
22841a524abSAlex Deucher 	}
22941a524abSAlex Deucher 
23041a524abSAlex Deucher 	if (pi->caps_td_ramping) {
23141a524abSAlex Deucher 		data = RREG32_DIDT(DIDT_TD_CTRL0);
23241a524abSAlex Deucher 		if (enable)
23341a524abSAlex Deucher 			data |= DIDT_CTRL_EN;
23441a524abSAlex Deucher 		else
23541a524abSAlex Deucher 			data &= ~DIDT_CTRL_EN;
23641a524abSAlex Deucher 		WREG32_DIDT(DIDT_TD_CTRL0, data);
23741a524abSAlex Deucher 	}
23841a524abSAlex Deucher 
23941a524abSAlex Deucher 	if (pi->caps_tcp_ramping) {
24041a524abSAlex Deucher 		data = RREG32_DIDT(DIDT_TCP_CTRL0);
24141a524abSAlex Deucher 		if (enable)
24241a524abSAlex Deucher 			data |= DIDT_CTRL_EN;
24341a524abSAlex Deucher 		else
24441a524abSAlex Deucher 			data &= ~DIDT_CTRL_EN;
24541a524abSAlex Deucher 		WREG32_DIDT(DIDT_TCP_CTRL0, data);
24641a524abSAlex Deucher 	}
24741a524abSAlex Deucher }
24841a524abSAlex Deucher 
kv_enable_didt(struct radeon_device * rdev,bool enable)24941a524abSAlex Deucher static int kv_enable_didt(struct radeon_device *rdev, bool enable)
25041a524abSAlex Deucher {
25141a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
25241a524abSAlex Deucher 	int ret;
25341a524abSAlex Deucher 
25441a524abSAlex Deucher 	if (pi->caps_sq_ramping ||
25541a524abSAlex Deucher 	    pi->caps_db_ramping ||
25641a524abSAlex Deucher 	    pi->caps_td_ramping ||
25741a524abSAlex Deucher 	    pi->caps_tcp_ramping) {
25841a524abSAlex Deucher 		cik_enter_rlc_safe_mode(rdev);
25941a524abSAlex Deucher 
26041a524abSAlex Deucher 		if (enable) {
26141a524abSAlex Deucher 			ret = kv_program_pt_config_registers(rdev, didt_config_kv);
26241a524abSAlex Deucher 			if (ret) {
26341a524abSAlex Deucher 				cik_exit_rlc_safe_mode(rdev);
26441a524abSAlex Deucher 				return ret;
26541a524abSAlex Deucher 			}
26641a524abSAlex Deucher 		}
26741a524abSAlex Deucher 
26841a524abSAlex Deucher 		kv_do_enable_didt(rdev, enable);
26941a524abSAlex Deucher 
27041a524abSAlex Deucher 		cik_exit_rlc_safe_mode(rdev);
27141a524abSAlex Deucher 	}
27241a524abSAlex Deucher 
27341a524abSAlex Deucher 	return 0;
27441a524abSAlex Deucher }
27541a524abSAlex Deucher 
kv_enable_smc_cac(struct radeon_device * rdev,bool enable)27641a524abSAlex Deucher static int kv_enable_smc_cac(struct radeon_device *rdev, bool enable)
27741a524abSAlex Deucher {
27841a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
27941a524abSAlex Deucher 	int ret = 0;
28041a524abSAlex Deucher 
28141a524abSAlex Deucher 	if (pi->caps_cac) {
28241a524abSAlex Deucher 		if (enable) {
28341a524abSAlex Deucher 			ret = kv_notify_message_to_smu(rdev, PPSMC_MSG_EnableCac);
28441a524abSAlex Deucher 			if (ret)
28541a524abSAlex Deucher 				pi->cac_enabled = false;
28641a524abSAlex Deucher 			else
28741a524abSAlex Deucher 				pi->cac_enabled = true;
28841a524abSAlex Deucher 		} else if (pi->cac_enabled) {
28941a524abSAlex Deucher 			kv_notify_message_to_smu(rdev, PPSMC_MSG_DisableCac);
29041a524abSAlex Deucher 			pi->cac_enabled = false;
29141a524abSAlex Deucher 		}
29241a524abSAlex Deucher 	}
29341a524abSAlex Deucher 
29441a524abSAlex Deucher 	return ret;
29541a524abSAlex Deucher }
29641a524abSAlex Deucher 
kv_process_firmware_header(struct radeon_device * rdev)29741a524abSAlex Deucher static int kv_process_firmware_header(struct radeon_device *rdev)
29841a524abSAlex Deucher {
29941a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
30041a524abSAlex Deucher 	u32 tmp;
30141a524abSAlex Deucher 	int ret;
30241a524abSAlex Deucher 
30341a524abSAlex Deucher 	ret = kv_read_smc_sram_dword(rdev, SMU7_FIRMWARE_HEADER_LOCATION +
30441a524abSAlex Deucher 				     offsetof(SMU7_Firmware_Header, DpmTable),
30541a524abSAlex Deucher 				     &tmp, pi->sram_end);
30641a524abSAlex Deucher 
30741a524abSAlex Deucher 	if (ret == 0)
30841a524abSAlex Deucher 		pi->dpm_table_start = tmp;
30941a524abSAlex Deucher 
31041a524abSAlex Deucher 	ret = kv_read_smc_sram_dword(rdev, SMU7_FIRMWARE_HEADER_LOCATION +
31141a524abSAlex Deucher 				     offsetof(SMU7_Firmware_Header, SoftRegisters),
31241a524abSAlex Deucher 				     &tmp, pi->sram_end);
31341a524abSAlex Deucher 
31441a524abSAlex Deucher 	if (ret == 0)
31541a524abSAlex Deucher 		pi->soft_regs_start = tmp;
31641a524abSAlex Deucher 
31741a524abSAlex Deucher 	return ret;
31841a524abSAlex Deucher }
31941a524abSAlex Deucher 
kv_enable_dpm_voltage_scaling(struct radeon_device * rdev)32041a524abSAlex Deucher static int kv_enable_dpm_voltage_scaling(struct radeon_device *rdev)
32141a524abSAlex Deucher {
32241a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
32341a524abSAlex Deucher 	int ret;
32441a524abSAlex Deucher 
32541a524abSAlex Deucher 	pi->graphics_voltage_change_enable = 1;
32641a524abSAlex Deucher 
32741a524abSAlex Deucher 	ret = kv_copy_bytes_to_smc(rdev,
32841a524abSAlex Deucher 				   pi->dpm_table_start +
32941a524abSAlex Deucher 				   offsetof(SMU7_Fusion_DpmTable, GraphicsVoltageChangeEnable),
33041a524abSAlex Deucher 				   &pi->graphics_voltage_change_enable,
33141a524abSAlex Deucher 				   sizeof(u8), pi->sram_end);
33241a524abSAlex Deucher 
33341a524abSAlex Deucher 	return ret;
33441a524abSAlex Deucher }
33541a524abSAlex Deucher 
kv_set_dpm_interval(struct radeon_device * rdev)33641a524abSAlex Deucher static int kv_set_dpm_interval(struct radeon_device *rdev)
33741a524abSAlex Deucher {
33841a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
33941a524abSAlex Deucher 	int ret;
34041a524abSAlex Deucher 
34141a524abSAlex Deucher 	pi->graphics_interval = 1;
34241a524abSAlex Deucher 
34341a524abSAlex Deucher 	ret = kv_copy_bytes_to_smc(rdev,
34441a524abSAlex Deucher 				   pi->dpm_table_start +
34541a524abSAlex Deucher 				   offsetof(SMU7_Fusion_DpmTable, GraphicsInterval),
34641a524abSAlex Deucher 				   &pi->graphics_interval,
34741a524abSAlex Deucher 				   sizeof(u8), pi->sram_end);
34841a524abSAlex Deucher 
34941a524abSAlex Deucher 	return ret;
35041a524abSAlex Deucher }
35141a524abSAlex Deucher 
kv_set_dpm_boot_state(struct radeon_device * rdev)35241a524abSAlex Deucher static int kv_set_dpm_boot_state(struct radeon_device *rdev)
35341a524abSAlex Deucher {
35441a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
35541a524abSAlex Deucher 	int ret;
35641a524abSAlex Deucher 
35741a524abSAlex Deucher 	ret = kv_copy_bytes_to_smc(rdev,
35841a524abSAlex Deucher 				   pi->dpm_table_start +
35941a524abSAlex Deucher 				   offsetof(SMU7_Fusion_DpmTable, GraphicsBootLevel),
36041a524abSAlex Deucher 				   &pi->graphics_boot_level,
36141a524abSAlex Deucher 				   sizeof(u8), pi->sram_end);
36241a524abSAlex Deucher 
36341a524abSAlex Deucher 	return ret;
36441a524abSAlex Deucher }
36541a524abSAlex Deucher 
kv_program_vc(struct radeon_device * rdev)36641a524abSAlex Deucher static void kv_program_vc(struct radeon_device *rdev)
36741a524abSAlex Deucher {
368136de91eSAlex Deucher 	WREG32_SMC(CG_FTV_0, 0x3FFFC100);
36941a524abSAlex Deucher }
37041a524abSAlex Deucher 
kv_clear_vc(struct radeon_device * rdev)37141a524abSAlex Deucher static void kv_clear_vc(struct radeon_device *rdev)
37241a524abSAlex Deucher {
37341a524abSAlex Deucher 	WREG32_SMC(CG_FTV_0, 0);
37441a524abSAlex Deucher }
37541a524abSAlex Deucher 
kv_set_divider_value(struct radeon_device * rdev,u32 index,u32 sclk)37641a524abSAlex Deucher static int kv_set_divider_value(struct radeon_device *rdev,
37741a524abSAlex Deucher 				u32 index, u32 sclk)
37841a524abSAlex Deucher {
37941a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
38041a524abSAlex Deucher 	struct atom_clock_dividers dividers;
38141a524abSAlex Deucher 	int ret;
38241a524abSAlex Deucher 
38341a524abSAlex Deucher 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
38441a524abSAlex Deucher 					     sclk, false, &dividers);
38541a524abSAlex Deucher 	if (ret)
38641a524abSAlex Deucher 		return ret;
38741a524abSAlex Deucher 
38841a524abSAlex Deucher 	pi->graphics_level[index].SclkDid = (u8)dividers.post_div;
38941a524abSAlex Deucher 	pi->graphics_level[index].SclkFrequency = cpu_to_be32(sclk);
39041a524abSAlex Deucher 
39141a524abSAlex Deucher 	return 0;
39241a524abSAlex Deucher }
39341a524abSAlex Deucher 
kv_convert_vid2_to_vid7(struct radeon_device * rdev,struct sumo_vid_mapping_table * vid_mapping_table,u32 vid_2bit)39447f5c746SAlex Deucher static u32 kv_convert_vid2_to_vid7(struct radeon_device *rdev,
39547f5c746SAlex Deucher 				   struct sumo_vid_mapping_table *vid_mapping_table,
39647f5c746SAlex Deucher 				   u32 vid_2bit)
39747f5c746SAlex Deucher {
39847f5c746SAlex Deucher 	struct radeon_clock_voltage_dependency_table *vddc_sclk_table =
39947f5c746SAlex Deucher 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
40047f5c746SAlex Deucher 	u32 i;
40147f5c746SAlex Deucher 
40247f5c746SAlex Deucher 	if (vddc_sclk_table && vddc_sclk_table->count) {
40347f5c746SAlex Deucher 		if (vid_2bit < vddc_sclk_table->count)
40447f5c746SAlex Deucher 			return vddc_sclk_table->entries[vid_2bit].v;
40547f5c746SAlex Deucher 		else
40647f5c746SAlex Deucher 			return vddc_sclk_table->entries[vddc_sclk_table->count - 1].v;
40747f5c746SAlex Deucher 	} else {
40847f5c746SAlex Deucher 		for (i = 0; i < vid_mapping_table->num_entries; i++) {
40947f5c746SAlex Deucher 			if (vid_mapping_table->entries[i].vid_2bit == vid_2bit)
41047f5c746SAlex Deucher 				return vid_mapping_table->entries[i].vid_7bit;
41147f5c746SAlex Deucher 		}
41247f5c746SAlex Deucher 		return vid_mapping_table->entries[vid_mapping_table->num_entries - 1].vid_7bit;
41347f5c746SAlex Deucher 	}
41447f5c746SAlex Deucher }
41547f5c746SAlex Deucher 
kv_convert_vid7_to_vid2(struct radeon_device * rdev,struct sumo_vid_mapping_table * vid_mapping_table,u32 vid_7bit)41647f5c746SAlex Deucher static u32 kv_convert_vid7_to_vid2(struct radeon_device *rdev,
41747f5c746SAlex Deucher 				   struct sumo_vid_mapping_table *vid_mapping_table,
41847f5c746SAlex Deucher 				   u32 vid_7bit)
41947f5c746SAlex Deucher {
42047f5c746SAlex Deucher 	struct radeon_clock_voltage_dependency_table *vddc_sclk_table =
42147f5c746SAlex Deucher 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
42247f5c746SAlex Deucher 	u32 i;
42347f5c746SAlex Deucher 
42447f5c746SAlex Deucher 	if (vddc_sclk_table && vddc_sclk_table->count) {
42547f5c746SAlex Deucher 		for (i = 0; i < vddc_sclk_table->count; i++) {
42647f5c746SAlex Deucher 			if (vddc_sclk_table->entries[i].v == vid_7bit)
42747f5c746SAlex Deucher 				return i;
42847f5c746SAlex Deucher 		}
42947f5c746SAlex Deucher 		return vddc_sclk_table->count - 1;
43047f5c746SAlex Deucher 	} else {
43147f5c746SAlex Deucher 		for (i = 0; i < vid_mapping_table->num_entries; i++) {
43247f5c746SAlex Deucher 			if (vid_mapping_table->entries[i].vid_7bit == vid_7bit)
43347f5c746SAlex Deucher 				return vid_mapping_table->entries[i].vid_2bit;
43447f5c746SAlex Deucher 		}
43547f5c746SAlex Deucher 
43647f5c746SAlex Deucher 		return vid_mapping_table->entries[vid_mapping_table->num_entries - 1].vid_2bit;
43747f5c746SAlex Deucher 	}
43847f5c746SAlex Deucher }
43947f5c746SAlex Deucher 
kv_convert_8bit_index_to_voltage(struct radeon_device * rdev,u16 voltage)44041a524abSAlex Deucher static u16 kv_convert_8bit_index_to_voltage(struct radeon_device *rdev,
44141a524abSAlex Deucher 					    u16 voltage)
44241a524abSAlex Deucher {
44341a524abSAlex Deucher 	return 6200 - (voltage * 25);
44441a524abSAlex Deucher }
44541a524abSAlex Deucher 
kv_convert_2bit_index_to_voltage(struct radeon_device * rdev,u32 vid_2bit)44641a524abSAlex Deucher static u16 kv_convert_2bit_index_to_voltage(struct radeon_device *rdev,
44741a524abSAlex Deucher 					    u32 vid_2bit)
44841a524abSAlex Deucher {
44941a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
45047f5c746SAlex Deucher 	u32 vid_8bit = kv_convert_vid2_to_vid7(rdev,
45141a524abSAlex Deucher 					       &pi->sys_info.vid_mapping_table,
45241a524abSAlex Deucher 					       vid_2bit);
45341a524abSAlex Deucher 
45441a524abSAlex Deucher 	return kv_convert_8bit_index_to_voltage(rdev, (u16)vid_8bit);
45541a524abSAlex Deucher }
45641a524abSAlex Deucher 
45741a524abSAlex Deucher 
kv_set_vid(struct radeon_device * rdev,u32 index,u32 vid)45841a524abSAlex Deucher static int kv_set_vid(struct radeon_device *rdev, u32 index, u32 vid)
45941a524abSAlex Deucher {
46041a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
46141a524abSAlex Deucher 
46241a524abSAlex Deucher 	pi->graphics_level[index].VoltageDownH = (u8)pi->voltage_drop_t;
46341a524abSAlex Deucher 	pi->graphics_level[index].MinVddNb =
46441a524abSAlex Deucher 		cpu_to_be32(kv_convert_2bit_index_to_voltage(rdev, vid));
46541a524abSAlex Deucher 
46641a524abSAlex Deucher 	return 0;
46741a524abSAlex Deucher }
46841a524abSAlex Deucher 
kv_set_at(struct radeon_device * rdev,u32 index,u32 at)46941a524abSAlex Deucher static int kv_set_at(struct radeon_device *rdev, u32 index, u32 at)
47041a524abSAlex Deucher {
47141a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
47241a524abSAlex Deucher 
47341a524abSAlex Deucher 	pi->graphics_level[index].AT = cpu_to_be16((u16)at);
47441a524abSAlex Deucher 
47541a524abSAlex Deucher 	return 0;
47641a524abSAlex Deucher }
47741a524abSAlex Deucher 
kv_dpm_power_level_enable(struct radeon_device * rdev,u32 index,bool enable)47841a524abSAlex Deucher static void kv_dpm_power_level_enable(struct radeon_device *rdev,
47941a524abSAlex Deucher 				      u32 index, bool enable)
48041a524abSAlex Deucher {
48141a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
48241a524abSAlex Deucher 
48341a524abSAlex Deucher 	pi->graphics_level[index].EnabledForActivity = enable ? 1 : 0;
48441a524abSAlex Deucher }
48541a524abSAlex Deucher 
kv_start_dpm(struct radeon_device * rdev)48641a524abSAlex Deucher static void kv_start_dpm(struct radeon_device *rdev)
48741a524abSAlex Deucher {
48841a524abSAlex Deucher 	u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
48941a524abSAlex Deucher 
49041a524abSAlex Deucher 	tmp |= GLOBAL_PWRMGT_EN;
49141a524abSAlex Deucher 	WREG32_SMC(GENERAL_PWRMGT, tmp);
49241a524abSAlex Deucher 
49341a524abSAlex Deucher 	kv_smc_dpm_enable(rdev, true);
49441a524abSAlex Deucher }
49541a524abSAlex Deucher 
kv_stop_dpm(struct radeon_device * rdev)49641a524abSAlex Deucher static void kv_stop_dpm(struct radeon_device *rdev)
49741a524abSAlex Deucher {
49841a524abSAlex Deucher 	kv_smc_dpm_enable(rdev, false);
49941a524abSAlex Deucher }
50041a524abSAlex Deucher 
kv_start_am(struct radeon_device * rdev)50141a524abSAlex Deucher static void kv_start_am(struct radeon_device *rdev)
50241a524abSAlex Deucher {
50341a524abSAlex Deucher 	u32 sclk_pwrmgt_cntl = RREG32_SMC(SCLK_PWRMGT_CNTL);
50441a524abSAlex Deucher 
50541a524abSAlex Deucher 	sclk_pwrmgt_cntl &= ~(RESET_SCLK_CNT | RESET_BUSY_CNT);
50641a524abSAlex Deucher 	sclk_pwrmgt_cntl |= DYNAMIC_PM_EN;
50741a524abSAlex Deucher 
50841a524abSAlex Deucher 	WREG32_SMC(SCLK_PWRMGT_CNTL, sclk_pwrmgt_cntl);
50941a524abSAlex Deucher }
51041a524abSAlex Deucher 
kv_reset_am(struct radeon_device * rdev)51141a524abSAlex Deucher static void kv_reset_am(struct radeon_device *rdev)
51241a524abSAlex Deucher {
51341a524abSAlex Deucher 	u32 sclk_pwrmgt_cntl = RREG32_SMC(SCLK_PWRMGT_CNTL);
51441a524abSAlex Deucher 
51541a524abSAlex Deucher 	sclk_pwrmgt_cntl |= (RESET_SCLK_CNT | RESET_BUSY_CNT);
51641a524abSAlex Deucher 
51741a524abSAlex Deucher 	WREG32_SMC(SCLK_PWRMGT_CNTL, sclk_pwrmgt_cntl);
51841a524abSAlex Deucher }
51941a524abSAlex Deucher 
kv_freeze_sclk_dpm(struct radeon_device * rdev,bool freeze)52041a524abSAlex Deucher static int kv_freeze_sclk_dpm(struct radeon_device *rdev, bool freeze)
52141a524abSAlex Deucher {
52241a524abSAlex Deucher 	return kv_notify_message_to_smu(rdev, freeze ?
52341a524abSAlex Deucher 					PPSMC_MSG_SCLKDPM_FreezeLevel : PPSMC_MSG_SCLKDPM_UnfreezeLevel);
52441a524abSAlex Deucher }
52541a524abSAlex Deucher 
kv_force_lowest_valid(struct radeon_device * rdev)52641a524abSAlex Deucher static int kv_force_lowest_valid(struct radeon_device *rdev)
52741a524abSAlex Deucher {
52841a524abSAlex Deucher 	return kv_force_dpm_lowest(rdev);
52941a524abSAlex Deucher }
53041a524abSAlex Deucher 
kv_unforce_levels(struct radeon_device * rdev)53141a524abSAlex Deucher static int kv_unforce_levels(struct radeon_device *rdev)
53241a524abSAlex Deucher {
5337d032a4bSSamuel Li 	if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
53441a524abSAlex Deucher 		return kv_notify_message_to_smu(rdev, PPSMC_MSG_NoForcedLevel);
535136de91eSAlex Deucher 	else
536136de91eSAlex Deucher 		return kv_set_enabled_levels(rdev);
53741a524abSAlex Deucher }
53841a524abSAlex Deucher 
kv_update_sclk_t(struct radeon_device * rdev)53941a524abSAlex Deucher static int kv_update_sclk_t(struct radeon_device *rdev)
54041a524abSAlex Deucher {
54141a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
54241a524abSAlex Deucher 	u32 low_sclk_interrupt_t = 0;
54341a524abSAlex Deucher 	int ret = 0;
54441a524abSAlex Deucher 
54541a524abSAlex Deucher 	if (pi->caps_sclk_throttle_low_notification) {
54641a524abSAlex Deucher 		low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
54741a524abSAlex Deucher 
54841a524abSAlex Deucher 		ret = kv_copy_bytes_to_smc(rdev,
54941a524abSAlex Deucher 					   pi->dpm_table_start +
55041a524abSAlex Deucher 					   offsetof(SMU7_Fusion_DpmTable, LowSclkInterruptT),
55141a524abSAlex Deucher 					   (u8 *)&low_sclk_interrupt_t,
55241a524abSAlex Deucher 					   sizeof(u32), pi->sram_end);
55341a524abSAlex Deucher 	}
55441a524abSAlex Deucher 	return ret;
55541a524abSAlex Deucher }
55641a524abSAlex Deucher 
kv_program_bootup_state(struct radeon_device * rdev)55741a524abSAlex Deucher static int kv_program_bootup_state(struct radeon_device *rdev)
55841a524abSAlex Deucher {
55941a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
56041a524abSAlex Deucher 	u32 i;
56141a524abSAlex Deucher 	struct radeon_clock_voltage_dependency_table *table =
56241a524abSAlex Deucher 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
56341a524abSAlex Deucher 
56441a524abSAlex Deucher 	if (table && table->count) {
5658c5c6fadSDan Carpenter 		for (i = pi->graphics_dpm_level_count - 1; i > 0; i--) {
5668c5c6fadSDan Carpenter 			if (table->entries[i].clk == pi->boot_pl.sclk)
56741a524abSAlex Deucher 				break;
56841a524abSAlex Deucher 		}
56941a524abSAlex Deucher 
57041a524abSAlex Deucher 		pi->graphics_boot_level = (u8)i;
57141a524abSAlex Deucher 		kv_dpm_power_level_enable(rdev, i, true);
57241a524abSAlex Deucher 	} else {
57341a524abSAlex Deucher 		struct sumo_sclk_voltage_mapping_table *table =
57441a524abSAlex Deucher 			&pi->sys_info.sclk_voltage_mapping_table;
57541a524abSAlex Deucher 
57641a524abSAlex Deucher 		if (table->num_max_dpm_entries == 0)
57741a524abSAlex Deucher 			return -EINVAL;
57841a524abSAlex Deucher 
5798c5c6fadSDan Carpenter 		for (i = pi->graphics_dpm_level_count - 1; i > 0; i--) {
5808c5c6fadSDan Carpenter 			if (table->entries[i].sclk_frequency == pi->boot_pl.sclk)
58141a524abSAlex Deucher 				break;
58241a524abSAlex Deucher 		}
58341a524abSAlex Deucher 
58441a524abSAlex Deucher 		pi->graphics_boot_level = (u8)i;
58541a524abSAlex Deucher 		kv_dpm_power_level_enable(rdev, i, true);
58641a524abSAlex Deucher 	}
58741a524abSAlex Deucher 	return 0;
58841a524abSAlex Deucher }
58941a524abSAlex Deucher 
kv_enable_auto_thermal_throttling(struct radeon_device * rdev)59041a524abSAlex Deucher static int kv_enable_auto_thermal_throttling(struct radeon_device *rdev)
59141a524abSAlex Deucher {
59241a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
59341a524abSAlex Deucher 	int ret;
59441a524abSAlex Deucher 
59541a524abSAlex Deucher 	pi->graphics_therm_throttle_enable = 1;
59641a524abSAlex Deucher 
59741a524abSAlex Deucher 	ret = kv_copy_bytes_to_smc(rdev,
59841a524abSAlex Deucher 				   pi->dpm_table_start +
59941a524abSAlex Deucher 				   offsetof(SMU7_Fusion_DpmTable, GraphicsThermThrottleEnable),
60041a524abSAlex Deucher 				   &pi->graphics_therm_throttle_enable,
60141a524abSAlex Deucher 				   sizeof(u8), pi->sram_end);
60241a524abSAlex Deucher 
60341a524abSAlex Deucher 	return ret;
60441a524abSAlex Deucher }
60541a524abSAlex Deucher 
kv_upload_dpm_settings(struct radeon_device * rdev)60641a524abSAlex Deucher static int kv_upload_dpm_settings(struct radeon_device *rdev)
60741a524abSAlex Deucher {
60841a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
60941a524abSAlex Deucher 	int ret;
61041a524abSAlex Deucher 
61141a524abSAlex Deucher 	ret = kv_copy_bytes_to_smc(rdev,
61241a524abSAlex Deucher 				   pi->dpm_table_start +
61341a524abSAlex Deucher 				   offsetof(SMU7_Fusion_DpmTable, GraphicsLevel),
61441a524abSAlex Deucher 				   (u8 *)&pi->graphics_level,
61541a524abSAlex Deucher 				   sizeof(SMU7_Fusion_GraphicsLevel) * SMU7_MAX_LEVELS_GRAPHICS,
61641a524abSAlex Deucher 				   pi->sram_end);
61741a524abSAlex Deucher 
61841a524abSAlex Deucher 	if (ret)
61941a524abSAlex Deucher 		return ret;
62041a524abSAlex Deucher 
62141a524abSAlex Deucher 	ret = kv_copy_bytes_to_smc(rdev,
62241a524abSAlex Deucher 				   pi->dpm_table_start +
62341a524abSAlex Deucher 				   offsetof(SMU7_Fusion_DpmTable, GraphicsDpmLevelCount),
62441a524abSAlex Deucher 				   &pi->graphics_dpm_level_count,
62541a524abSAlex Deucher 				   sizeof(u8), pi->sram_end);
62641a524abSAlex Deucher 
62741a524abSAlex Deucher 	return ret;
62841a524abSAlex Deucher }
62941a524abSAlex Deucher 
kv_get_clock_difference(u32 a,u32 b)63041a524abSAlex Deucher static u32 kv_get_clock_difference(u32 a, u32 b)
63141a524abSAlex Deucher {
63241a524abSAlex Deucher 	return (a >= b) ? a - b : b - a;
63341a524abSAlex Deucher }
63441a524abSAlex Deucher 
kv_get_clk_bypass(struct radeon_device * rdev,u32 clk)63541a524abSAlex Deucher static u32 kv_get_clk_bypass(struct radeon_device *rdev, u32 clk)
63641a524abSAlex Deucher {
63741a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
63841a524abSAlex Deucher 	u32 value;
63941a524abSAlex Deucher 
64041a524abSAlex Deucher 	if (pi->caps_enable_dfs_bypass) {
64141a524abSAlex Deucher 		if (kv_get_clock_difference(clk, 40000) < 200)
64241a524abSAlex Deucher 			value = 3;
64341a524abSAlex Deucher 		else if (kv_get_clock_difference(clk, 30000) < 200)
64441a524abSAlex Deucher 			value = 2;
64541a524abSAlex Deucher 		else if (kv_get_clock_difference(clk, 20000) < 200)
64641a524abSAlex Deucher 			value = 7;
64741a524abSAlex Deucher 		else if (kv_get_clock_difference(clk, 15000) < 200)
64841a524abSAlex Deucher 			value = 6;
64941a524abSAlex Deucher 		else if (kv_get_clock_difference(clk, 10000) < 200)
65041a524abSAlex Deucher 			value = 8;
65141a524abSAlex Deucher 		else
65241a524abSAlex Deucher 			value = 0;
65341a524abSAlex Deucher 	} else {
65441a524abSAlex Deucher 		value = 0;
65541a524abSAlex Deucher 	}
65641a524abSAlex Deucher 
65741a524abSAlex Deucher 	return value;
65841a524abSAlex Deucher }
65941a524abSAlex Deucher 
kv_populate_uvd_table(struct radeon_device * rdev)66041a524abSAlex Deucher static int kv_populate_uvd_table(struct radeon_device *rdev)
66141a524abSAlex Deucher {
66241a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
66341a524abSAlex Deucher 	struct radeon_uvd_clock_voltage_dependency_table *table =
66441a524abSAlex Deucher 		&rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
66541a524abSAlex Deucher 	struct atom_clock_dividers dividers;
66641a524abSAlex Deucher 	int ret;
66741a524abSAlex Deucher 	u32 i;
66841a524abSAlex Deucher 
66941a524abSAlex Deucher 	if (table == NULL || table->count == 0)
67041a524abSAlex Deucher 		return 0;
67141a524abSAlex Deucher 
67241a524abSAlex Deucher 	pi->uvd_level_count = 0;
67341a524abSAlex Deucher 	for (i = 0; i < table->count; i++) {
67441a524abSAlex Deucher 		if (pi->high_voltage_t &&
67541a524abSAlex Deucher 		    (pi->high_voltage_t < table->entries[i].v))
67641a524abSAlex Deucher 			break;
67741a524abSAlex Deucher 
67841a524abSAlex Deucher 		pi->uvd_level[i].VclkFrequency = cpu_to_be32(table->entries[i].vclk);
67941a524abSAlex Deucher 		pi->uvd_level[i].DclkFrequency = cpu_to_be32(table->entries[i].dclk);
68041a524abSAlex Deucher 		pi->uvd_level[i].MinVddNb = cpu_to_be16(table->entries[i].v);
68141a524abSAlex Deucher 
68241a524abSAlex Deucher 		pi->uvd_level[i].VClkBypassCntl =
68341a524abSAlex Deucher 			(u8)kv_get_clk_bypass(rdev, table->entries[i].vclk);
68441a524abSAlex Deucher 		pi->uvd_level[i].DClkBypassCntl =
68541a524abSAlex Deucher 			(u8)kv_get_clk_bypass(rdev, table->entries[i].dclk);
68641a524abSAlex Deucher 
68741a524abSAlex Deucher 		ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
68841a524abSAlex Deucher 						     table->entries[i].vclk, false, &dividers);
68941a524abSAlex Deucher 		if (ret)
69041a524abSAlex Deucher 			return ret;
69141a524abSAlex Deucher 		pi->uvd_level[i].VclkDivider = (u8)dividers.post_div;
69241a524abSAlex Deucher 
69341a524abSAlex Deucher 		ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
69441a524abSAlex Deucher 						     table->entries[i].dclk, false, &dividers);
69541a524abSAlex Deucher 		if (ret)
69641a524abSAlex Deucher 			return ret;
69741a524abSAlex Deucher 		pi->uvd_level[i].DclkDivider = (u8)dividers.post_div;
69841a524abSAlex Deucher 
69941a524abSAlex Deucher 		pi->uvd_level_count++;
70041a524abSAlex Deucher 	}
70141a524abSAlex Deucher 
70241a524abSAlex Deucher 	ret = kv_copy_bytes_to_smc(rdev,
70341a524abSAlex Deucher 				   pi->dpm_table_start +
70441a524abSAlex Deucher 				   offsetof(SMU7_Fusion_DpmTable, UvdLevelCount),
70541a524abSAlex Deucher 				   (u8 *)&pi->uvd_level_count,
70641a524abSAlex Deucher 				   sizeof(u8), pi->sram_end);
70741a524abSAlex Deucher 	if (ret)
70841a524abSAlex Deucher 		return ret;
70941a524abSAlex Deucher 
71041a524abSAlex Deucher 	pi->uvd_interval = 1;
71141a524abSAlex Deucher 
71241a524abSAlex Deucher 	ret = kv_copy_bytes_to_smc(rdev,
71341a524abSAlex Deucher 				   pi->dpm_table_start +
71441a524abSAlex Deucher 				   offsetof(SMU7_Fusion_DpmTable, UVDInterval),
71541a524abSAlex Deucher 				   &pi->uvd_interval,
71641a524abSAlex Deucher 				   sizeof(u8), pi->sram_end);
71741a524abSAlex Deucher 	if (ret)
71841a524abSAlex Deucher 		return ret;
71941a524abSAlex Deucher 
72041a524abSAlex Deucher 	ret = kv_copy_bytes_to_smc(rdev,
72141a524abSAlex Deucher 				   pi->dpm_table_start +
72241a524abSAlex Deucher 				   offsetof(SMU7_Fusion_DpmTable, UvdLevel),
72341a524abSAlex Deucher 				   (u8 *)&pi->uvd_level,
72441a524abSAlex Deucher 				   sizeof(SMU7_Fusion_UvdLevel) * SMU7_MAX_LEVELS_UVD,
72541a524abSAlex Deucher 				   pi->sram_end);
72641a524abSAlex Deucher 
72741a524abSAlex Deucher 	return ret;
72841a524abSAlex Deucher 
72941a524abSAlex Deucher }
73041a524abSAlex Deucher 
kv_populate_vce_table(struct radeon_device * rdev)73141a524abSAlex Deucher static int kv_populate_vce_table(struct radeon_device *rdev)
73241a524abSAlex Deucher {
73341a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
73441a524abSAlex Deucher 	int ret;
73541a524abSAlex Deucher 	u32 i;
73641a524abSAlex Deucher 	struct radeon_vce_clock_voltage_dependency_table *table =
73741a524abSAlex Deucher 		&rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
73841a524abSAlex Deucher 	struct atom_clock_dividers dividers;
73941a524abSAlex Deucher 
74041a524abSAlex Deucher 	if (table == NULL || table->count == 0)
74141a524abSAlex Deucher 		return 0;
74241a524abSAlex Deucher 
74341a524abSAlex Deucher 	pi->vce_level_count = 0;
74441a524abSAlex Deucher 	for (i = 0; i < table->count; i++) {
74541a524abSAlex Deucher 		if (pi->high_voltage_t &&
74641a524abSAlex Deucher 		    pi->high_voltage_t < table->entries[i].v)
74741a524abSAlex Deucher 			break;
74841a524abSAlex Deucher 
74941a524abSAlex Deucher 		pi->vce_level[i].Frequency = cpu_to_be32(table->entries[i].evclk);
75041a524abSAlex Deucher 		pi->vce_level[i].MinVoltage = cpu_to_be16(table->entries[i].v);
75141a524abSAlex Deucher 
75241a524abSAlex Deucher 		pi->vce_level[i].ClkBypassCntl =
75341a524abSAlex Deucher 			(u8)kv_get_clk_bypass(rdev, table->entries[i].evclk);
75441a524abSAlex Deucher 
75541a524abSAlex Deucher 		ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
75641a524abSAlex Deucher 						     table->entries[i].evclk, false, &dividers);
75741a524abSAlex Deucher 		if (ret)
75841a524abSAlex Deucher 			return ret;
75941a524abSAlex Deucher 		pi->vce_level[i].Divider = (u8)dividers.post_div;
76041a524abSAlex Deucher 
76141a524abSAlex Deucher 		pi->vce_level_count++;
76241a524abSAlex Deucher 	}
76341a524abSAlex Deucher 
76441a524abSAlex Deucher 	ret = kv_copy_bytes_to_smc(rdev,
76541a524abSAlex Deucher 				   pi->dpm_table_start +
76641a524abSAlex Deucher 				   offsetof(SMU7_Fusion_DpmTable, VceLevelCount),
76741a524abSAlex Deucher 				   (u8 *)&pi->vce_level_count,
76841a524abSAlex Deucher 				   sizeof(u8),
76941a524abSAlex Deucher 				   pi->sram_end);
77041a524abSAlex Deucher 	if (ret)
77141a524abSAlex Deucher 		return ret;
77241a524abSAlex Deucher 
77341a524abSAlex Deucher 	pi->vce_interval = 1;
77441a524abSAlex Deucher 
77541a524abSAlex Deucher 	ret = kv_copy_bytes_to_smc(rdev,
77641a524abSAlex Deucher 				   pi->dpm_table_start +
77741a524abSAlex Deucher 				   offsetof(SMU7_Fusion_DpmTable, VCEInterval),
77841a524abSAlex Deucher 				   (u8 *)&pi->vce_interval,
77941a524abSAlex Deucher 				   sizeof(u8),
78041a524abSAlex Deucher 				   pi->sram_end);
78141a524abSAlex Deucher 	if (ret)
78241a524abSAlex Deucher 		return ret;
78341a524abSAlex Deucher 
78441a524abSAlex Deucher 	ret = kv_copy_bytes_to_smc(rdev,
78541a524abSAlex Deucher 				   pi->dpm_table_start +
78641a524abSAlex Deucher 				   offsetof(SMU7_Fusion_DpmTable, VceLevel),
78741a524abSAlex Deucher 				   (u8 *)&pi->vce_level,
78841a524abSAlex Deucher 				   sizeof(SMU7_Fusion_ExtClkLevel) * SMU7_MAX_LEVELS_VCE,
78941a524abSAlex Deucher 				   pi->sram_end);
79041a524abSAlex Deucher 
79141a524abSAlex Deucher 	return ret;
79241a524abSAlex Deucher }
79341a524abSAlex Deucher 
kv_populate_samu_table(struct radeon_device * rdev)79441a524abSAlex Deucher static int kv_populate_samu_table(struct radeon_device *rdev)
79541a524abSAlex Deucher {
79641a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
79741a524abSAlex Deucher 	struct radeon_clock_voltage_dependency_table *table =
79841a524abSAlex Deucher 		&rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table;
79941a524abSAlex Deucher 	struct atom_clock_dividers dividers;
80041a524abSAlex Deucher 	int ret;
80141a524abSAlex Deucher 	u32 i;
80241a524abSAlex Deucher 
80341a524abSAlex Deucher 	if (table == NULL || table->count == 0)
80441a524abSAlex Deucher 		return 0;
80541a524abSAlex Deucher 
80641a524abSAlex Deucher 	pi->samu_level_count = 0;
80741a524abSAlex Deucher 	for (i = 0; i < table->count; i++) {
80841a524abSAlex Deucher 		if (pi->high_voltage_t &&
80941a524abSAlex Deucher 		    pi->high_voltage_t < table->entries[i].v)
81041a524abSAlex Deucher 			break;
81141a524abSAlex Deucher 
81241a524abSAlex Deucher 		pi->samu_level[i].Frequency = cpu_to_be32(table->entries[i].clk);
81341a524abSAlex Deucher 		pi->samu_level[i].MinVoltage = cpu_to_be16(table->entries[i].v);
81441a524abSAlex Deucher 
81541a524abSAlex Deucher 		pi->samu_level[i].ClkBypassCntl =
81641a524abSAlex Deucher 			(u8)kv_get_clk_bypass(rdev, table->entries[i].clk);
81741a524abSAlex Deucher 
81841a524abSAlex Deucher 		ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
81941a524abSAlex Deucher 						     table->entries[i].clk, false, &dividers);
82041a524abSAlex Deucher 		if (ret)
82141a524abSAlex Deucher 			return ret;
82241a524abSAlex Deucher 		pi->samu_level[i].Divider = (u8)dividers.post_div;
82341a524abSAlex Deucher 
82441a524abSAlex Deucher 		pi->samu_level_count++;
82541a524abSAlex Deucher 	}
82641a524abSAlex Deucher 
82741a524abSAlex Deucher 	ret = kv_copy_bytes_to_smc(rdev,
82841a524abSAlex Deucher 				   pi->dpm_table_start +
82941a524abSAlex Deucher 				   offsetof(SMU7_Fusion_DpmTable, SamuLevelCount),
83041a524abSAlex Deucher 				   (u8 *)&pi->samu_level_count,
83141a524abSAlex Deucher 				   sizeof(u8),
83241a524abSAlex Deucher 				   pi->sram_end);
83341a524abSAlex Deucher 	if (ret)
83441a524abSAlex Deucher 		return ret;
83541a524abSAlex Deucher 
83641a524abSAlex Deucher 	pi->samu_interval = 1;
83741a524abSAlex Deucher 
83841a524abSAlex Deucher 	ret = kv_copy_bytes_to_smc(rdev,
83941a524abSAlex Deucher 				   pi->dpm_table_start +
84041a524abSAlex Deucher 				   offsetof(SMU7_Fusion_DpmTable, SAMUInterval),
84141a524abSAlex Deucher 				   (u8 *)&pi->samu_interval,
84241a524abSAlex Deucher 				   sizeof(u8),
84341a524abSAlex Deucher 				   pi->sram_end);
84441a524abSAlex Deucher 	if (ret)
84541a524abSAlex Deucher 		return ret;
84641a524abSAlex Deucher 
84741a524abSAlex Deucher 	ret = kv_copy_bytes_to_smc(rdev,
84841a524abSAlex Deucher 				   pi->dpm_table_start +
84941a524abSAlex Deucher 				   offsetof(SMU7_Fusion_DpmTable, SamuLevel),
85041a524abSAlex Deucher 				   (u8 *)&pi->samu_level,
85141a524abSAlex Deucher 				   sizeof(SMU7_Fusion_ExtClkLevel) * SMU7_MAX_LEVELS_SAMU,
85241a524abSAlex Deucher 				   pi->sram_end);
85341a524abSAlex Deucher 	if (ret)
85441a524abSAlex Deucher 		return ret;
85541a524abSAlex Deucher 
85641a524abSAlex Deucher 	return ret;
85741a524abSAlex Deucher }
85841a524abSAlex Deucher 
85941a524abSAlex Deucher 
kv_populate_acp_table(struct radeon_device * rdev)86041a524abSAlex Deucher static int kv_populate_acp_table(struct radeon_device *rdev)
86141a524abSAlex Deucher {
86241a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
86341a524abSAlex Deucher 	struct radeon_clock_voltage_dependency_table *table =
86441a524abSAlex Deucher 		&rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
86541a524abSAlex Deucher 	struct atom_clock_dividers dividers;
86641a524abSAlex Deucher 	int ret;
86741a524abSAlex Deucher 	u32 i;
86841a524abSAlex Deucher 
86941a524abSAlex Deucher 	if (table == NULL || table->count == 0)
87041a524abSAlex Deucher 		return 0;
87141a524abSAlex Deucher 
87241a524abSAlex Deucher 	pi->acp_level_count = 0;
87341a524abSAlex Deucher 	for (i = 0; i < table->count; i++) {
87441a524abSAlex Deucher 		pi->acp_level[i].Frequency = cpu_to_be32(table->entries[i].clk);
87541a524abSAlex Deucher 		pi->acp_level[i].MinVoltage = cpu_to_be16(table->entries[i].v);
87641a524abSAlex Deucher 
87741a524abSAlex Deucher 		ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
87841a524abSAlex Deucher 						     table->entries[i].clk, false, &dividers);
87941a524abSAlex Deucher 		if (ret)
88041a524abSAlex Deucher 			return ret;
88141a524abSAlex Deucher 		pi->acp_level[i].Divider = (u8)dividers.post_div;
88241a524abSAlex Deucher 
88341a524abSAlex Deucher 		pi->acp_level_count++;
88441a524abSAlex Deucher 	}
88541a524abSAlex Deucher 
88641a524abSAlex Deucher 	ret = kv_copy_bytes_to_smc(rdev,
88741a524abSAlex Deucher 				   pi->dpm_table_start +
88841a524abSAlex Deucher 				   offsetof(SMU7_Fusion_DpmTable, AcpLevelCount),
88941a524abSAlex Deucher 				   (u8 *)&pi->acp_level_count,
89041a524abSAlex Deucher 				   sizeof(u8),
89141a524abSAlex Deucher 				   pi->sram_end);
89241a524abSAlex Deucher 	if (ret)
89341a524abSAlex Deucher 		return ret;
89441a524abSAlex Deucher 
89541a524abSAlex Deucher 	pi->acp_interval = 1;
89641a524abSAlex Deucher 
89741a524abSAlex Deucher 	ret = kv_copy_bytes_to_smc(rdev,
89841a524abSAlex Deucher 				   pi->dpm_table_start +
89941a524abSAlex Deucher 				   offsetof(SMU7_Fusion_DpmTable, ACPInterval),
90041a524abSAlex Deucher 				   (u8 *)&pi->acp_interval,
90141a524abSAlex Deucher 				   sizeof(u8),
90241a524abSAlex Deucher 				   pi->sram_end);
90341a524abSAlex Deucher 	if (ret)
90441a524abSAlex Deucher 		return ret;
90541a524abSAlex Deucher 
90641a524abSAlex Deucher 	ret = kv_copy_bytes_to_smc(rdev,
90741a524abSAlex Deucher 				   pi->dpm_table_start +
90841a524abSAlex Deucher 				   offsetof(SMU7_Fusion_DpmTable, AcpLevel),
90941a524abSAlex Deucher 				   (u8 *)&pi->acp_level,
91041a524abSAlex Deucher 				   sizeof(SMU7_Fusion_ExtClkLevel) * SMU7_MAX_LEVELS_ACP,
91141a524abSAlex Deucher 				   pi->sram_end);
91241a524abSAlex Deucher 	if (ret)
91341a524abSAlex Deucher 		return ret;
91441a524abSAlex Deucher 
91541a524abSAlex Deucher 	return ret;
91641a524abSAlex Deucher }
91741a524abSAlex Deucher 
kv_calculate_dfs_bypass_settings(struct radeon_device * rdev)91841a524abSAlex Deucher static void kv_calculate_dfs_bypass_settings(struct radeon_device *rdev)
91941a524abSAlex Deucher {
92041a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
92141a524abSAlex Deucher 	u32 i;
92241a524abSAlex Deucher 	struct radeon_clock_voltage_dependency_table *table =
92341a524abSAlex Deucher 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
92441a524abSAlex Deucher 
92541a524abSAlex Deucher 	if (table && table->count) {
92641a524abSAlex Deucher 		for (i = 0; i < pi->graphics_dpm_level_count; i++) {
92741a524abSAlex Deucher 			if (pi->caps_enable_dfs_bypass) {
92841a524abSAlex Deucher 				if (kv_get_clock_difference(table->entries[i].clk, 40000) < 200)
92941a524abSAlex Deucher 					pi->graphics_level[i].ClkBypassCntl = 3;
93041a524abSAlex Deucher 				else if (kv_get_clock_difference(table->entries[i].clk, 30000) < 200)
93141a524abSAlex Deucher 					pi->graphics_level[i].ClkBypassCntl = 2;
93241a524abSAlex Deucher 				else if (kv_get_clock_difference(table->entries[i].clk, 26600) < 200)
93341a524abSAlex Deucher 					pi->graphics_level[i].ClkBypassCntl = 7;
93441a524abSAlex Deucher 				else if (kv_get_clock_difference(table->entries[i].clk , 20000) < 200)
93541a524abSAlex Deucher 					pi->graphics_level[i].ClkBypassCntl = 6;
93641a524abSAlex Deucher 				else if (kv_get_clock_difference(table->entries[i].clk , 10000) < 200)
93741a524abSAlex Deucher 					pi->graphics_level[i].ClkBypassCntl = 8;
93841a524abSAlex Deucher 				else
93941a524abSAlex Deucher 					pi->graphics_level[i].ClkBypassCntl = 0;
94041a524abSAlex Deucher 			} else {
94141a524abSAlex Deucher 				pi->graphics_level[i].ClkBypassCntl = 0;
94241a524abSAlex Deucher 			}
94341a524abSAlex Deucher 		}
94441a524abSAlex Deucher 	} else {
94541a524abSAlex Deucher 		struct sumo_sclk_voltage_mapping_table *table =
94641a524abSAlex Deucher 			&pi->sys_info.sclk_voltage_mapping_table;
94741a524abSAlex Deucher 		for (i = 0; i < pi->graphics_dpm_level_count; i++) {
94841a524abSAlex Deucher 			if (pi->caps_enable_dfs_bypass) {
94941a524abSAlex Deucher 				if (kv_get_clock_difference(table->entries[i].sclk_frequency, 40000) < 200)
95041a524abSAlex Deucher 					pi->graphics_level[i].ClkBypassCntl = 3;
95141a524abSAlex Deucher 				else if (kv_get_clock_difference(table->entries[i].sclk_frequency, 30000) < 200)
95241a524abSAlex Deucher 					pi->graphics_level[i].ClkBypassCntl = 2;
95341a524abSAlex Deucher 				else if (kv_get_clock_difference(table->entries[i].sclk_frequency, 26600) < 200)
95441a524abSAlex Deucher 					pi->graphics_level[i].ClkBypassCntl = 7;
95541a524abSAlex Deucher 				else if (kv_get_clock_difference(table->entries[i].sclk_frequency, 20000) < 200)
95641a524abSAlex Deucher 					pi->graphics_level[i].ClkBypassCntl = 6;
95741a524abSAlex Deucher 				else if (kv_get_clock_difference(table->entries[i].sclk_frequency, 10000) < 200)
95841a524abSAlex Deucher 					pi->graphics_level[i].ClkBypassCntl = 8;
95941a524abSAlex Deucher 				else
96041a524abSAlex Deucher 					pi->graphics_level[i].ClkBypassCntl = 0;
96141a524abSAlex Deucher 			} else {
96241a524abSAlex Deucher 				pi->graphics_level[i].ClkBypassCntl = 0;
96341a524abSAlex Deucher 			}
96441a524abSAlex Deucher 		}
96541a524abSAlex Deucher 	}
96641a524abSAlex Deucher }
96741a524abSAlex Deucher 
kv_enable_ulv(struct radeon_device * rdev,bool enable)96841a524abSAlex Deucher static int kv_enable_ulv(struct radeon_device *rdev, bool enable)
96941a524abSAlex Deucher {
97041a524abSAlex Deucher 	return kv_notify_message_to_smu(rdev, enable ?
97141a524abSAlex Deucher 					PPSMC_MSG_EnableULV : PPSMC_MSG_DisableULV);
97241a524abSAlex Deucher }
97341a524abSAlex Deucher 
kv_reset_acp_boot_level(struct radeon_device * rdev)974136de91eSAlex Deucher static void kv_reset_acp_boot_level(struct radeon_device *rdev)
975136de91eSAlex Deucher {
976136de91eSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
977136de91eSAlex Deucher 
978136de91eSAlex Deucher 	pi->acp_boot_level = 0xff;
979136de91eSAlex Deucher }
980136de91eSAlex Deucher 
kv_update_current_ps(struct radeon_device * rdev,struct radeon_ps * rps)98141a524abSAlex Deucher static void kv_update_current_ps(struct radeon_device *rdev,
98241a524abSAlex Deucher 				 struct radeon_ps *rps)
98341a524abSAlex Deucher {
98441a524abSAlex Deucher 	struct kv_ps *new_ps = kv_get_ps(rps);
98541a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
98641a524abSAlex Deucher 
98741a524abSAlex Deucher 	pi->current_rps = *rps;
98841a524abSAlex Deucher 	pi->current_ps = *new_ps;
98941a524abSAlex Deucher 	pi->current_rps.ps_priv = &pi->current_ps;
99041a524abSAlex Deucher }
99141a524abSAlex Deucher 
kv_update_requested_ps(struct radeon_device * rdev,struct radeon_ps * rps)99241a524abSAlex Deucher static void kv_update_requested_ps(struct radeon_device *rdev,
99341a524abSAlex Deucher 				   struct radeon_ps *rps)
99441a524abSAlex Deucher {
99541a524abSAlex Deucher 	struct kv_ps *new_ps = kv_get_ps(rps);
99641a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
99741a524abSAlex Deucher 
99841a524abSAlex Deucher 	pi->requested_rps = *rps;
99941a524abSAlex Deucher 	pi->requested_ps = *new_ps;
100041a524abSAlex Deucher 	pi->requested_rps.ps_priv = &pi->requested_ps;
100141a524abSAlex Deucher }
100241a524abSAlex Deucher 
kv_dpm_enable_bapm(struct radeon_device * rdev,bool enable)1003b7a5ae97SAlex Deucher void kv_dpm_enable_bapm(struct radeon_device *rdev, bool enable)
1004b7a5ae97SAlex Deucher {
1005b7a5ae97SAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
1006b7a5ae97SAlex Deucher 	int ret;
1007b7a5ae97SAlex Deucher 
1008b7a5ae97SAlex Deucher 	if (pi->bapm_enable) {
1009b7a5ae97SAlex Deucher 		ret = kv_smc_bapm_enable(rdev, enable);
1010b7a5ae97SAlex Deucher 		if (ret)
1011b7a5ae97SAlex Deucher 			DRM_ERROR("kv_smc_bapm_enable failed\n");
1012b7a5ae97SAlex Deucher 	}
1013b7a5ae97SAlex Deucher }
1014b7a5ae97SAlex Deucher 
kv_enable_thermal_int(struct radeon_device * rdev,bool enable)1015410af8d7SAlex Deucher static void kv_enable_thermal_int(struct radeon_device *rdev, bool enable)
1016410af8d7SAlex Deucher {
1017410af8d7SAlex Deucher 	u32 thermal_int;
1018410af8d7SAlex Deucher 
1019410af8d7SAlex Deucher 	thermal_int = RREG32_SMC(CG_THERMAL_INT_CTRL);
1020410af8d7SAlex Deucher 	if (enable)
1021410af8d7SAlex Deucher 		thermal_int |= THERM_INTH_MASK | THERM_INTL_MASK;
1022410af8d7SAlex Deucher 	else
1023410af8d7SAlex Deucher 		thermal_int &= ~(THERM_INTH_MASK | THERM_INTL_MASK);
1024410af8d7SAlex Deucher 	WREG32_SMC(CG_THERMAL_INT_CTRL, thermal_int);
1025410af8d7SAlex Deucher 
1026410af8d7SAlex Deucher }
1027410af8d7SAlex Deucher 
kv_dpm_enable(struct radeon_device * rdev)102841a524abSAlex Deucher int kv_dpm_enable(struct radeon_device *rdev)
102941a524abSAlex Deucher {
103041a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
103141a524abSAlex Deucher 	int ret;
103241a524abSAlex Deucher 
103341a524abSAlex Deucher 	ret = kv_process_firmware_header(rdev);
103441a524abSAlex Deucher 	if (ret) {
103541a524abSAlex Deucher 		DRM_ERROR("kv_process_firmware_header failed\n");
103641a524abSAlex Deucher 		return ret;
103741a524abSAlex Deucher 	}
103841a524abSAlex Deucher 	kv_init_fps_limits(rdev);
103941a524abSAlex Deucher 	kv_init_graphics_levels(rdev);
104041a524abSAlex Deucher 	ret = kv_program_bootup_state(rdev);
104141a524abSAlex Deucher 	if (ret) {
104241a524abSAlex Deucher 		DRM_ERROR("kv_program_bootup_state failed\n");
104341a524abSAlex Deucher 		return ret;
104441a524abSAlex Deucher 	}
104541a524abSAlex Deucher 	kv_calculate_dfs_bypass_settings(rdev);
104641a524abSAlex Deucher 	ret = kv_upload_dpm_settings(rdev);
104741a524abSAlex Deucher 	if (ret) {
104841a524abSAlex Deucher 		DRM_ERROR("kv_upload_dpm_settings failed\n");
104941a524abSAlex Deucher 		return ret;
105041a524abSAlex Deucher 	}
105141a524abSAlex Deucher 	ret = kv_populate_uvd_table(rdev);
105241a524abSAlex Deucher 	if (ret) {
105341a524abSAlex Deucher 		DRM_ERROR("kv_populate_uvd_table failed\n");
105441a524abSAlex Deucher 		return ret;
105541a524abSAlex Deucher 	}
105641a524abSAlex Deucher 	ret = kv_populate_vce_table(rdev);
105741a524abSAlex Deucher 	if (ret) {
105841a524abSAlex Deucher 		DRM_ERROR("kv_populate_vce_table failed\n");
105941a524abSAlex Deucher 		return ret;
106041a524abSAlex Deucher 	}
106141a524abSAlex Deucher 	ret = kv_populate_samu_table(rdev);
106241a524abSAlex Deucher 	if (ret) {
106341a524abSAlex Deucher 		DRM_ERROR("kv_populate_samu_table failed\n");
106441a524abSAlex Deucher 		return ret;
106541a524abSAlex Deucher 	}
106641a524abSAlex Deucher 	ret = kv_populate_acp_table(rdev);
106741a524abSAlex Deucher 	if (ret) {
106841a524abSAlex Deucher 		DRM_ERROR("kv_populate_acp_table failed\n");
106941a524abSAlex Deucher 		return ret;
107041a524abSAlex Deucher 	}
107141a524abSAlex Deucher 	kv_program_vc(rdev);
1072*995b2e73SLee Jones 
107341a524abSAlex Deucher 	kv_start_am(rdev);
107441a524abSAlex Deucher 	if (pi->enable_auto_thermal_throttling) {
107541a524abSAlex Deucher 		ret = kv_enable_auto_thermal_throttling(rdev);
107641a524abSAlex Deucher 		if (ret) {
107741a524abSAlex Deucher 			DRM_ERROR("kv_enable_auto_thermal_throttling failed\n");
107841a524abSAlex Deucher 			return ret;
107941a524abSAlex Deucher 		}
108041a524abSAlex Deucher 	}
108141a524abSAlex Deucher 	ret = kv_enable_dpm_voltage_scaling(rdev);
108241a524abSAlex Deucher 	if (ret) {
108341a524abSAlex Deucher 		DRM_ERROR("kv_enable_dpm_voltage_scaling failed\n");
108441a524abSAlex Deucher 		return ret;
108541a524abSAlex Deucher 	}
108641a524abSAlex Deucher 	ret = kv_set_dpm_interval(rdev);
108741a524abSAlex Deucher 	if (ret) {
108841a524abSAlex Deucher 		DRM_ERROR("kv_set_dpm_interval failed\n");
108941a524abSAlex Deucher 		return ret;
109041a524abSAlex Deucher 	}
109141a524abSAlex Deucher 	ret = kv_set_dpm_boot_state(rdev);
109241a524abSAlex Deucher 	if (ret) {
109341a524abSAlex Deucher 		DRM_ERROR("kv_set_dpm_boot_state failed\n");
109441a524abSAlex Deucher 		return ret;
109541a524abSAlex Deucher 	}
109641a524abSAlex Deucher 	ret = kv_enable_ulv(rdev, true);
109741a524abSAlex Deucher 	if (ret) {
109841a524abSAlex Deucher 		DRM_ERROR("kv_enable_ulv failed\n");
109941a524abSAlex Deucher 		return ret;
110041a524abSAlex Deucher 	}
110141a524abSAlex Deucher 	kv_start_dpm(rdev);
110241a524abSAlex Deucher 	ret = kv_enable_didt(rdev, true);
110341a524abSAlex Deucher 	if (ret) {
110441a524abSAlex Deucher 		DRM_ERROR("kv_enable_didt failed\n");
110541a524abSAlex Deucher 		return ret;
110641a524abSAlex Deucher 	}
110741a524abSAlex Deucher 	ret = kv_enable_smc_cac(rdev, true);
110841a524abSAlex Deucher 	if (ret) {
110941a524abSAlex Deucher 		DRM_ERROR("kv_enable_smc_cac failed\n");
111041a524abSAlex Deucher 		return ret;
111141a524abSAlex Deucher 	}
111241a524abSAlex Deucher 
1113136de91eSAlex Deucher 	kv_reset_acp_boot_level(rdev);
1114136de91eSAlex Deucher 
111564d03221SAlex Deucher 	ret = kv_smc_bapm_enable(rdev, false);
111664d03221SAlex Deucher 	if (ret) {
111764d03221SAlex Deucher 		DRM_ERROR("kv_smc_bapm_enable failed\n");
111864d03221SAlex Deucher 		return ret;
111964d03221SAlex Deucher 	}
112064d03221SAlex Deucher 
112141a524abSAlex Deucher 	kv_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
112241a524abSAlex Deucher 
112341a524abSAlex Deucher 	return ret;
112441a524abSAlex Deucher }
112541a524abSAlex Deucher 
kv_dpm_late_enable(struct radeon_device * rdev)1126d8852c34SAlex Deucher int kv_dpm_late_enable(struct radeon_device *rdev)
1127d8852c34SAlex Deucher {
11287c7e867cSDave Jones 	int ret = 0;
1129d8852c34SAlex Deucher 
1130d8852c34SAlex Deucher 	if (rdev->irq.installed &&
1131d8852c34SAlex Deucher 	    r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
1132d8852c34SAlex Deucher 		ret = kv_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
1133d8852c34SAlex Deucher 		if (ret) {
1134d8852c34SAlex Deucher 			DRM_ERROR("kv_set_thermal_temperature_range failed\n");
1135d8852c34SAlex Deucher 			return ret;
1136d8852c34SAlex Deucher 		}
1137410af8d7SAlex Deucher 		kv_enable_thermal_int(rdev, true);
1138d8852c34SAlex Deucher 	}
1139d8852c34SAlex Deucher 
1140d8852c34SAlex Deucher 	/* powerdown unused blocks for now */
1141d8852c34SAlex Deucher 	kv_dpm_powergate_acp(rdev, true);
1142d8852c34SAlex Deucher 	kv_dpm_powergate_samu(rdev, true);
1143d8852c34SAlex Deucher 	kv_dpm_powergate_vce(rdev, true);
1144d8852c34SAlex Deucher 	kv_dpm_powergate_uvd(rdev, true);
1145d8852c34SAlex Deucher 
1146d8852c34SAlex Deucher 	return ret;
1147d8852c34SAlex Deucher }
1148d8852c34SAlex Deucher 
kv_dpm_disable(struct radeon_device * rdev)114941a524abSAlex Deucher void kv_dpm_disable(struct radeon_device *rdev)
115041a524abSAlex Deucher {
115164d03221SAlex Deucher 	kv_smc_bapm_enable(rdev, false);
115264d03221SAlex Deucher 
115339da0384SAlex Deucher 	if (rdev->family == CHIP_MULLINS)
115439da0384SAlex Deucher 		kv_enable_nb_dpm(rdev, false);
115539da0384SAlex Deucher 
115639c88ae3SAlex Deucher 	/* powerup blocks */
115739c88ae3SAlex Deucher 	kv_dpm_powergate_acp(rdev, false);
115839c88ae3SAlex Deucher 	kv_dpm_powergate_samu(rdev, false);
115939c88ae3SAlex Deucher 	kv_dpm_powergate_vce(rdev, false);
116039c88ae3SAlex Deucher 	kv_dpm_powergate_uvd(rdev, false);
116139c88ae3SAlex Deucher 
116241a524abSAlex Deucher 	kv_enable_smc_cac(rdev, false);
116341a524abSAlex Deucher 	kv_enable_didt(rdev, false);
116441a524abSAlex Deucher 	kv_clear_vc(rdev);
116541a524abSAlex Deucher 	kv_stop_dpm(rdev);
116641a524abSAlex Deucher 	kv_enable_ulv(rdev, false);
116741a524abSAlex Deucher 	kv_reset_am(rdev);
1168410af8d7SAlex Deucher 	kv_enable_thermal_int(rdev, false);
116941a524abSAlex Deucher 
117041a524abSAlex Deucher 	kv_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
117141a524abSAlex Deucher }
117241a524abSAlex Deucher 
kv_init_sclk_t(struct radeon_device * rdev)117341a524abSAlex Deucher static void kv_init_sclk_t(struct radeon_device *rdev)
117441a524abSAlex Deucher {
117541a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
117641a524abSAlex Deucher 
117741a524abSAlex Deucher 	pi->low_sclk_interrupt_t = 0;
117841a524abSAlex Deucher }
117941a524abSAlex Deucher 
kv_init_fps_limits(struct radeon_device * rdev)118041a524abSAlex Deucher static int kv_init_fps_limits(struct radeon_device *rdev)
118141a524abSAlex Deucher {
118241a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
118341a524abSAlex Deucher 	int ret = 0;
118441a524abSAlex Deucher 
118541a524abSAlex Deucher 	if (pi->caps_fps) {
118641a524abSAlex Deucher 		u16 tmp;
118741a524abSAlex Deucher 
118841a524abSAlex Deucher 		tmp = 45;
118941a524abSAlex Deucher 		pi->fps_high_t = cpu_to_be16(tmp);
119041a524abSAlex Deucher 		ret = kv_copy_bytes_to_smc(rdev,
119141a524abSAlex Deucher 					   pi->dpm_table_start +
119241a524abSAlex Deucher 					   offsetof(SMU7_Fusion_DpmTable, FpsHighT),
119341a524abSAlex Deucher 					   (u8 *)&pi->fps_high_t,
119441a524abSAlex Deucher 					   sizeof(u16), pi->sram_end);
119541a524abSAlex Deucher 
119641a524abSAlex Deucher 		tmp = 30;
119741a524abSAlex Deucher 		pi->fps_low_t = cpu_to_be16(tmp);
119841a524abSAlex Deucher 
119941a524abSAlex Deucher 		ret = kv_copy_bytes_to_smc(rdev,
120041a524abSAlex Deucher 					   pi->dpm_table_start +
120141a524abSAlex Deucher 					   offsetof(SMU7_Fusion_DpmTable, FpsLowT),
120241a524abSAlex Deucher 					   (u8 *)&pi->fps_low_t,
120341a524abSAlex Deucher 					   sizeof(u16), pi->sram_end);
120441a524abSAlex Deucher 
120541a524abSAlex Deucher 	}
120641a524abSAlex Deucher 	return ret;
120741a524abSAlex Deucher }
120841a524abSAlex Deucher 
kv_init_powergate_state(struct radeon_device * rdev)120941a524abSAlex Deucher static void kv_init_powergate_state(struct radeon_device *rdev)
121041a524abSAlex Deucher {
121141a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
121241a524abSAlex Deucher 
121341a524abSAlex Deucher 	pi->uvd_power_gated = false;
121441a524abSAlex Deucher 	pi->vce_power_gated = false;
121541a524abSAlex Deucher 	pi->samu_power_gated = false;
121641a524abSAlex Deucher 	pi->acp_power_gated = false;
121741a524abSAlex Deucher 
121841a524abSAlex Deucher }
121941a524abSAlex Deucher 
kv_enable_uvd_dpm(struct radeon_device * rdev,bool enable)122041a524abSAlex Deucher static int kv_enable_uvd_dpm(struct radeon_device *rdev, bool enable)
122141a524abSAlex Deucher {
122241a524abSAlex Deucher 	return kv_notify_message_to_smu(rdev, enable ?
122341a524abSAlex Deucher 					PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable);
122441a524abSAlex Deucher }
122541a524abSAlex Deucher 
kv_enable_vce_dpm(struct radeon_device * rdev,bool enable)122641a524abSAlex Deucher static int kv_enable_vce_dpm(struct radeon_device *rdev, bool enable)
122741a524abSAlex Deucher {
122841a524abSAlex Deucher 	return kv_notify_message_to_smu(rdev, enable ?
122941a524abSAlex Deucher 					PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable);
123041a524abSAlex Deucher }
123141a524abSAlex Deucher 
kv_enable_samu_dpm(struct radeon_device * rdev,bool enable)123241a524abSAlex Deucher static int kv_enable_samu_dpm(struct radeon_device *rdev, bool enable)
123341a524abSAlex Deucher {
123441a524abSAlex Deucher 	return kv_notify_message_to_smu(rdev, enable ?
123541a524abSAlex Deucher 					PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable);
123641a524abSAlex Deucher }
123741a524abSAlex Deucher 
kv_enable_acp_dpm(struct radeon_device * rdev,bool enable)123841a524abSAlex Deucher static int kv_enable_acp_dpm(struct radeon_device *rdev, bool enable)
123941a524abSAlex Deucher {
124041a524abSAlex Deucher 	return kv_notify_message_to_smu(rdev, enable ?
124141a524abSAlex Deucher 					PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable);
124241a524abSAlex Deucher }
124341a524abSAlex Deucher 
kv_update_uvd_dpm(struct radeon_device * rdev,bool gate)124441a524abSAlex Deucher static int kv_update_uvd_dpm(struct radeon_device *rdev, bool gate)
124541a524abSAlex Deucher {
124641a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
124741a524abSAlex Deucher 	struct radeon_uvd_clock_voltage_dependency_table *table =
124841a524abSAlex Deucher 		&rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
124941a524abSAlex Deucher 	int ret;
125047f5c746SAlex Deucher 	u32 mask;
125141a524abSAlex Deucher 
125241a524abSAlex Deucher 	if (!gate) {
125347f5c746SAlex Deucher 		if (table->count)
125441a524abSAlex Deucher 			pi->uvd_boot_level = table->count - 1;
125541a524abSAlex Deucher 		else
125641a524abSAlex Deucher 			pi->uvd_boot_level = 0;
125741a524abSAlex Deucher 
125847f5c746SAlex Deucher 		if (!pi->caps_uvd_dpm || pi->caps_stable_p_state) {
125947f5c746SAlex Deucher 			mask = 1 << pi->uvd_boot_level;
126047f5c746SAlex Deucher 		} else {
126147f5c746SAlex Deucher 			mask = 0x1f;
126247f5c746SAlex Deucher 		}
126347f5c746SAlex Deucher 
126441a524abSAlex Deucher 		ret = kv_copy_bytes_to_smc(rdev,
126541a524abSAlex Deucher 					   pi->dpm_table_start +
126641a524abSAlex Deucher 					   offsetof(SMU7_Fusion_DpmTable, UvdBootLevel),
126741a524abSAlex Deucher 					   (uint8_t *)&pi->uvd_boot_level,
126841a524abSAlex Deucher 					   sizeof(u8), pi->sram_end);
126941a524abSAlex Deucher 		if (ret)
127041a524abSAlex Deucher 			return ret;
127141a524abSAlex Deucher 
127241a524abSAlex Deucher 		kv_send_msg_to_smc_with_parameter(rdev,
127341a524abSAlex Deucher 						  PPSMC_MSG_UVDDPM_SetEnabledMask,
127447f5c746SAlex Deucher 						  mask);
127541a524abSAlex Deucher 	}
127641a524abSAlex Deucher 
127741a524abSAlex Deucher 	return kv_enable_uvd_dpm(rdev, !gate);
127841a524abSAlex Deucher }
127941a524abSAlex Deucher 
kv_get_vce_boot_level(struct radeon_device * rdev,u32 evclk)1280c83dec3bSAlex Deucher static u8 kv_get_vce_boot_level(struct radeon_device *rdev, u32 evclk)
128141a524abSAlex Deucher {
128241a524abSAlex Deucher 	u8 i;
128341a524abSAlex Deucher 	struct radeon_vce_clock_voltage_dependency_table *table =
128441a524abSAlex Deucher 		&rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
128541a524abSAlex Deucher 
128641a524abSAlex Deucher 	for (i = 0; i < table->count; i++) {
1287c83dec3bSAlex Deucher 		if (table->entries[i].evclk >= evclk)
128841a524abSAlex Deucher 			break;
128941a524abSAlex Deucher 	}
129041a524abSAlex Deucher 
129141a524abSAlex Deucher 	return i;
129241a524abSAlex Deucher }
129341a524abSAlex Deucher 
kv_update_vce_dpm(struct radeon_device * rdev,struct radeon_ps * radeon_new_state,struct radeon_ps * radeon_current_state)129441a524abSAlex Deucher static int kv_update_vce_dpm(struct radeon_device *rdev,
129541a524abSAlex Deucher 			     struct radeon_ps *radeon_new_state,
129641a524abSAlex Deucher 			     struct radeon_ps *radeon_current_state)
129741a524abSAlex Deucher {
129841a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
129941a524abSAlex Deucher 	struct radeon_vce_clock_voltage_dependency_table *table =
130041a524abSAlex Deucher 		&rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
130141a524abSAlex Deucher 	int ret;
130241a524abSAlex Deucher 
130341a524abSAlex Deucher 	if (radeon_new_state->evclk > 0 && radeon_current_state->evclk == 0) {
130442332905SAlex Deucher 		kv_dpm_powergate_vce(rdev, false);
1305a1d6f97cSAlex Deucher 		/* turn the clocks on when encoding */
1306a1d6f97cSAlex Deucher 		cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, false);
130741a524abSAlex Deucher 		if (pi->caps_stable_p_state)
130841a524abSAlex Deucher 			pi->vce_boot_level = table->count - 1;
130941a524abSAlex Deucher 		else
1310c83dec3bSAlex Deucher 			pi->vce_boot_level = kv_get_vce_boot_level(rdev, radeon_new_state->evclk);
131141a524abSAlex Deucher 
131241a524abSAlex Deucher 		ret = kv_copy_bytes_to_smc(rdev,
131341a524abSAlex Deucher 					   pi->dpm_table_start +
131441a524abSAlex Deucher 					   offsetof(SMU7_Fusion_DpmTable, VceBootLevel),
131541a524abSAlex Deucher 					   (u8 *)&pi->vce_boot_level,
131641a524abSAlex Deucher 					   sizeof(u8),
131741a524abSAlex Deucher 					   pi->sram_end);
131841a524abSAlex Deucher 		if (ret)
131941a524abSAlex Deucher 			return ret;
132041a524abSAlex Deucher 
132141a524abSAlex Deucher 		if (pi->caps_stable_p_state)
132241a524abSAlex Deucher 			kv_send_msg_to_smc_with_parameter(rdev,
132341a524abSAlex Deucher 							  PPSMC_MSG_VCEDPM_SetEnabledMask,
132441a524abSAlex Deucher 							  (1 << pi->vce_boot_level));
132541a524abSAlex Deucher 
132641a524abSAlex Deucher 		kv_enable_vce_dpm(rdev, true);
132741a524abSAlex Deucher 	} else if (radeon_new_state->evclk == 0 && radeon_current_state->evclk > 0) {
132841a524abSAlex Deucher 		kv_enable_vce_dpm(rdev, false);
1329a1d6f97cSAlex Deucher 		/* turn the clocks off when not encoding */
1330a1d6f97cSAlex Deucher 		cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, true);
133142332905SAlex Deucher 		kv_dpm_powergate_vce(rdev, true);
133241a524abSAlex Deucher 	}
133341a524abSAlex Deucher 
133441a524abSAlex Deucher 	return 0;
133541a524abSAlex Deucher }
133641a524abSAlex Deucher 
kv_update_samu_dpm(struct radeon_device * rdev,bool gate)133741a524abSAlex Deucher static int kv_update_samu_dpm(struct radeon_device *rdev, bool gate)
133841a524abSAlex Deucher {
133941a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
134041a524abSAlex Deucher 	struct radeon_clock_voltage_dependency_table *table =
134141a524abSAlex Deucher 		&rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table;
134241a524abSAlex Deucher 	int ret;
134341a524abSAlex Deucher 
134441a524abSAlex Deucher 	if (!gate) {
134541a524abSAlex Deucher 		if (pi->caps_stable_p_state)
134641a524abSAlex Deucher 			pi->samu_boot_level = table->count - 1;
134741a524abSAlex Deucher 		else
134841a524abSAlex Deucher 			pi->samu_boot_level = 0;
134941a524abSAlex Deucher 
135041a524abSAlex Deucher 		ret = kv_copy_bytes_to_smc(rdev,
135141a524abSAlex Deucher 					   pi->dpm_table_start +
135241a524abSAlex Deucher 					   offsetof(SMU7_Fusion_DpmTable, SamuBootLevel),
135341a524abSAlex Deucher 					   (u8 *)&pi->samu_boot_level,
135441a524abSAlex Deucher 					   sizeof(u8),
135541a524abSAlex Deucher 					   pi->sram_end);
135641a524abSAlex Deucher 		if (ret)
135741a524abSAlex Deucher 			return ret;
135841a524abSAlex Deucher 
135941a524abSAlex Deucher 		if (pi->caps_stable_p_state)
136041a524abSAlex Deucher 			kv_send_msg_to_smc_with_parameter(rdev,
136141a524abSAlex Deucher 							  PPSMC_MSG_SAMUDPM_SetEnabledMask,
136241a524abSAlex Deucher 							  (1 << pi->samu_boot_level));
136341a524abSAlex Deucher 	}
136441a524abSAlex Deucher 
136541a524abSAlex Deucher 	return kv_enable_samu_dpm(rdev, !gate);
136641a524abSAlex Deucher }
136741a524abSAlex Deucher 
kv_get_acp_boot_level(struct radeon_device * rdev)1368136de91eSAlex Deucher static u8 kv_get_acp_boot_level(struct radeon_device *rdev)
1369136de91eSAlex Deucher {
1370136de91eSAlex Deucher 	u8 i;
1371136de91eSAlex Deucher 	struct radeon_clock_voltage_dependency_table *table =
1372136de91eSAlex Deucher 		&rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
1373136de91eSAlex Deucher 
1374136de91eSAlex Deucher 	for (i = 0; i < table->count; i++) {
1375136de91eSAlex Deucher 		if (table->entries[i].clk >= 0) /* XXX */
1376136de91eSAlex Deucher 			break;
1377136de91eSAlex Deucher 	}
1378136de91eSAlex Deucher 
1379136de91eSAlex Deucher 	if (i >= table->count)
1380136de91eSAlex Deucher 		i = table->count - 1;
1381136de91eSAlex Deucher 
1382136de91eSAlex Deucher 	return i;
1383136de91eSAlex Deucher }
1384136de91eSAlex Deucher 
kv_update_acp_boot_level(struct radeon_device * rdev)1385136de91eSAlex Deucher static void kv_update_acp_boot_level(struct radeon_device *rdev)
1386136de91eSAlex Deucher {
1387136de91eSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
1388136de91eSAlex Deucher 	u8 acp_boot_level;
1389136de91eSAlex Deucher 
1390136de91eSAlex Deucher 	if (!pi->caps_stable_p_state) {
1391136de91eSAlex Deucher 		acp_boot_level = kv_get_acp_boot_level(rdev);
1392136de91eSAlex Deucher 		if (acp_boot_level != pi->acp_boot_level) {
1393136de91eSAlex Deucher 			pi->acp_boot_level = acp_boot_level;
1394136de91eSAlex Deucher 			kv_send_msg_to_smc_with_parameter(rdev,
1395136de91eSAlex Deucher 							  PPSMC_MSG_ACPDPM_SetEnabledMask,
1396136de91eSAlex Deucher 							  (1 << pi->acp_boot_level));
1397136de91eSAlex Deucher 		}
1398136de91eSAlex Deucher 	}
1399136de91eSAlex Deucher }
1400136de91eSAlex Deucher 
kv_update_acp_dpm(struct radeon_device * rdev,bool gate)140141a524abSAlex Deucher static int kv_update_acp_dpm(struct radeon_device *rdev, bool gate)
140241a524abSAlex Deucher {
140341a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
140441a524abSAlex Deucher 	struct radeon_clock_voltage_dependency_table *table =
140541a524abSAlex Deucher 		&rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
140641a524abSAlex Deucher 	int ret;
140741a524abSAlex Deucher 
140841a524abSAlex Deucher 	if (!gate) {
140941a524abSAlex Deucher 		if (pi->caps_stable_p_state)
141041a524abSAlex Deucher 			pi->acp_boot_level = table->count - 1;
141141a524abSAlex Deucher 		else
1412136de91eSAlex Deucher 			pi->acp_boot_level = kv_get_acp_boot_level(rdev);
141341a524abSAlex Deucher 
141441a524abSAlex Deucher 		ret = kv_copy_bytes_to_smc(rdev,
141541a524abSAlex Deucher 					   pi->dpm_table_start +
141641a524abSAlex Deucher 					   offsetof(SMU7_Fusion_DpmTable, AcpBootLevel),
141741a524abSAlex Deucher 					   (u8 *)&pi->acp_boot_level,
141841a524abSAlex Deucher 					   sizeof(u8),
141941a524abSAlex Deucher 					   pi->sram_end);
142041a524abSAlex Deucher 		if (ret)
142141a524abSAlex Deucher 			return ret;
142241a524abSAlex Deucher 
142341a524abSAlex Deucher 		if (pi->caps_stable_p_state)
142441a524abSAlex Deucher 			kv_send_msg_to_smc_with_parameter(rdev,
142541a524abSAlex Deucher 							  PPSMC_MSG_ACPDPM_SetEnabledMask,
142641a524abSAlex Deucher 							  (1 << pi->acp_boot_level));
142741a524abSAlex Deucher 	}
142841a524abSAlex Deucher 
142941a524abSAlex Deucher 	return kv_enable_acp_dpm(rdev, !gate);
143041a524abSAlex Deucher }
143141a524abSAlex Deucher 
kv_dpm_powergate_uvd(struct radeon_device * rdev,bool gate)143277df508aSAlex Deucher void kv_dpm_powergate_uvd(struct radeon_device *rdev, bool gate)
143341a524abSAlex Deucher {
143441a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
143541a524abSAlex Deucher 
143641a524abSAlex Deucher 	if (pi->uvd_power_gated == gate)
143741a524abSAlex Deucher 		return;
143841a524abSAlex Deucher 
143941a524abSAlex Deucher 	pi->uvd_power_gated = gate;
144041a524abSAlex Deucher 
144141a524abSAlex Deucher 	if (gate) {
1442f30df435SAlex Deucher 		if (pi->caps_uvd_pg) {
1443e409b128SChristian König 			uvd_v1_0_stop(rdev);
144477df508aSAlex Deucher 			cik_update_cg(rdev, RADEON_CG_BLOCK_UVD, false);
1445f30df435SAlex Deucher 		}
144677df508aSAlex Deucher 		kv_update_uvd_dpm(rdev, gate);
144741a524abSAlex Deucher 		if (pi->caps_uvd_pg)
144841a524abSAlex Deucher 			kv_notify_message_to_smu(rdev, PPSMC_MSG_UVDPowerOFF);
144941a524abSAlex Deucher 	} else {
1450f30df435SAlex Deucher 		if (pi->caps_uvd_pg) {
145141a524abSAlex Deucher 			kv_notify_message_to_smu(rdev, PPSMC_MSG_UVDPowerON);
1452e409b128SChristian König 			uvd_v4_2_resume(rdev);
1453e409b128SChristian König 			uvd_v1_0_start(rdev);
145477df508aSAlex Deucher 			cik_update_cg(rdev, RADEON_CG_BLOCK_UVD, true);
1455f30df435SAlex Deucher 		}
145677df508aSAlex Deucher 		kv_update_uvd_dpm(rdev, gate);
145741a524abSAlex Deucher 	}
145841a524abSAlex Deucher }
145941a524abSAlex Deucher 
kv_dpm_powergate_vce(struct radeon_device * rdev,bool gate)146041a524abSAlex Deucher static void kv_dpm_powergate_vce(struct radeon_device *rdev, bool gate)
146141a524abSAlex Deucher {
146241a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
146341a524abSAlex Deucher 
146441a524abSAlex Deucher 	if (pi->vce_power_gated == gate)
146541a524abSAlex Deucher 		return;
146641a524abSAlex Deucher 
146741a524abSAlex Deucher 	pi->vce_power_gated = gate;
146841a524abSAlex Deucher 
146941a524abSAlex Deucher 	if (gate) {
147044493ba9SAlex Deucher 		if (pi->caps_vce_pg) {
147144493ba9SAlex Deucher 			/* XXX do we need a vce_v1_0_stop() ?  */
147241a524abSAlex Deucher 			kv_notify_message_to_smu(rdev, PPSMC_MSG_VCEPowerOFF);
147344493ba9SAlex Deucher 		}
147441a524abSAlex Deucher 	} else {
147544493ba9SAlex Deucher 		if (pi->caps_vce_pg) {
147641a524abSAlex Deucher 			kv_notify_message_to_smu(rdev, PPSMC_MSG_VCEPowerON);
147744493ba9SAlex Deucher 			vce_v2_0_resume(rdev);
147844493ba9SAlex Deucher 			vce_v1_0_start(rdev);
147944493ba9SAlex Deucher 		}
148041a524abSAlex Deucher 	}
148141a524abSAlex Deucher }
148241a524abSAlex Deucher 
kv_dpm_powergate_samu(struct radeon_device * rdev,bool gate)148341a524abSAlex Deucher static void kv_dpm_powergate_samu(struct radeon_device *rdev, bool gate)
148441a524abSAlex Deucher {
148541a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
148641a524abSAlex Deucher 
148741a524abSAlex Deucher 	if (pi->samu_power_gated == gate)
148841a524abSAlex Deucher 		return;
148941a524abSAlex Deucher 
149041a524abSAlex Deucher 	pi->samu_power_gated = gate;
149141a524abSAlex Deucher 
149241a524abSAlex Deucher 	if (gate) {
149341a524abSAlex Deucher 		kv_update_samu_dpm(rdev, true);
149441a524abSAlex Deucher 		if (pi->caps_samu_pg)
149541a524abSAlex Deucher 			kv_notify_message_to_smu(rdev, PPSMC_MSG_SAMPowerOFF);
149641a524abSAlex Deucher 	} else {
149741a524abSAlex Deucher 		if (pi->caps_samu_pg)
149841a524abSAlex Deucher 			kv_notify_message_to_smu(rdev, PPSMC_MSG_SAMPowerON);
149941a524abSAlex Deucher 		kv_update_samu_dpm(rdev, false);
150041a524abSAlex Deucher 	}
150141a524abSAlex Deucher }
150241a524abSAlex Deucher 
kv_dpm_powergate_acp(struct radeon_device * rdev,bool gate)150341a524abSAlex Deucher static void kv_dpm_powergate_acp(struct radeon_device *rdev, bool gate)
150441a524abSAlex Deucher {
150541a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
150641a524abSAlex Deucher 
150741a524abSAlex Deucher 	if (pi->acp_power_gated == gate)
150841a524abSAlex Deucher 		return;
150941a524abSAlex Deucher 
15107d032a4bSSamuel Li 	if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
151141a524abSAlex Deucher 		return;
151241a524abSAlex Deucher 
151341a524abSAlex Deucher 	pi->acp_power_gated = gate;
151441a524abSAlex Deucher 
151541a524abSAlex Deucher 	if (gate) {
151641a524abSAlex Deucher 		kv_update_acp_dpm(rdev, true);
151741a524abSAlex Deucher 		if (pi->caps_acp_pg)
151841a524abSAlex Deucher 			kv_notify_message_to_smu(rdev, PPSMC_MSG_ACPPowerOFF);
151941a524abSAlex Deucher 	} else {
152041a524abSAlex Deucher 		if (pi->caps_acp_pg)
152141a524abSAlex Deucher 			kv_notify_message_to_smu(rdev, PPSMC_MSG_ACPPowerON);
152241a524abSAlex Deucher 		kv_update_acp_dpm(rdev, false);
152341a524abSAlex Deucher 	}
152441a524abSAlex Deucher }
152541a524abSAlex Deucher 
kv_set_valid_clock_range(struct radeon_device * rdev,struct radeon_ps * new_rps)152641a524abSAlex Deucher static void kv_set_valid_clock_range(struct radeon_device *rdev,
152741a524abSAlex Deucher 				     struct radeon_ps *new_rps)
152841a524abSAlex Deucher {
152941a524abSAlex Deucher 	struct kv_ps *new_ps = kv_get_ps(new_rps);
153041a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
153141a524abSAlex Deucher 	u32 i;
153241a524abSAlex Deucher 	struct radeon_clock_voltage_dependency_table *table =
153341a524abSAlex Deucher 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
153441a524abSAlex Deucher 
153541a524abSAlex Deucher 	if (table && table->count) {
153641a524abSAlex Deucher 		for (i = 0; i < pi->graphics_dpm_level_count; i++) {
153741a524abSAlex Deucher 			if ((table->entries[i].clk >= new_ps->levels[0].sclk) ||
153841a524abSAlex Deucher 			    (i == (pi->graphics_dpm_level_count - 1))) {
153941a524abSAlex Deucher 				pi->lowest_valid = i;
154041a524abSAlex Deucher 				break;
154141a524abSAlex Deucher 			}
154241a524abSAlex Deucher 		}
154341a524abSAlex Deucher 
15448c5c6fadSDan Carpenter 		for (i = pi->graphics_dpm_level_count - 1; i > 0; i--) {
15458c5c6fadSDan Carpenter 			if (table->entries[i].clk <= new_ps->levels[new_ps->num_levels - 1].sclk)
154641a524abSAlex Deucher 				break;
154741a524abSAlex Deucher 		}
15488c5c6fadSDan Carpenter 		pi->highest_valid = i;
154941a524abSAlex Deucher 
155041a524abSAlex Deucher 		if (pi->lowest_valid > pi->highest_valid) {
155141a524abSAlex Deucher 			if ((new_ps->levels[0].sclk - table->entries[pi->highest_valid].clk) >
155241a524abSAlex Deucher 			    (table->entries[pi->lowest_valid].clk - new_ps->levels[new_ps->num_levels - 1].sclk))
155341a524abSAlex Deucher 				pi->highest_valid = pi->lowest_valid;
155441a524abSAlex Deucher 			else
155541a524abSAlex Deucher 				pi->lowest_valid =  pi->highest_valid;
155641a524abSAlex Deucher 		}
155741a524abSAlex Deucher 	} else {
155841a524abSAlex Deucher 		struct sumo_sclk_voltage_mapping_table *table =
155941a524abSAlex Deucher 			&pi->sys_info.sclk_voltage_mapping_table;
156041a524abSAlex Deucher 
156141a524abSAlex Deucher 		for (i = 0; i < (int)pi->graphics_dpm_level_count; i++) {
156241a524abSAlex Deucher 			if (table->entries[i].sclk_frequency >= new_ps->levels[0].sclk ||
156341a524abSAlex Deucher 			    i == (int)(pi->graphics_dpm_level_count - 1)) {
156441a524abSAlex Deucher 				pi->lowest_valid = i;
156541a524abSAlex Deucher 				break;
156641a524abSAlex Deucher 			}
156741a524abSAlex Deucher 		}
156841a524abSAlex Deucher 
15698c5c6fadSDan Carpenter 		for (i = pi->graphics_dpm_level_count - 1; i > 0; i--) {
157041a524abSAlex Deucher 			if (table->entries[i].sclk_frequency <=
15718c5c6fadSDan Carpenter 			    new_ps->levels[new_ps->num_levels - 1].sclk)
157241a524abSAlex Deucher 				break;
157341a524abSAlex Deucher 		}
15748c5c6fadSDan Carpenter 		pi->highest_valid = i;
157541a524abSAlex Deucher 
157641a524abSAlex Deucher 		if (pi->lowest_valid > pi->highest_valid) {
157741a524abSAlex Deucher 			if ((new_ps->levels[0].sclk -
157841a524abSAlex Deucher 			     table->entries[pi->highest_valid].sclk_frequency) >
157941a524abSAlex Deucher 			    (table->entries[pi->lowest_valid].sclk_frequency -
158041a524abSAlex Deucher 			     new_ps->levels[new_ps->num_levels -1].sclk))
158141a524abSAlex Deucher 				pi->highest_valid = pi->lowest_valid;
158241a524abSAlex Deucher 			else
158341a524abSAlex Deucher 				pi->lowest_valid =  pi->highest_valid;
158441a524abSAlex Deucher 		}
158541a524abSAlex Deucher 	}
158641a524abSAlex Deucher }
158741a524abSAlex Deucher 
kv_update_dfs_bypass_settings(struct radeon_device * rdev,struct radeon_ps * new_rps)158841a524abSAlex Deucher static int kv_update_dfs_bypass_settings(struct radeon_device *rdev,
158941a524abSAlex Deucher 					 struct radeon_ps *new_rps)
159041a524abSAlex Deucher {
159141a524abSAlex Deucher 	struct kv_ps *new_ps = kv_get_ps(new_rps);
159241a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
159341a524abSAlex Deucher 	int ret = 0;
159441a524abSAlex Deucher 	u8 clk_bypass_cntl;
159541a524abSAlex Deucher 
159641a524abSAlex Deucher 	if (pi->caps_enable_dfs_bypass) {
159741a524abSAlex Deucher 		clk_bypass_cntl = new_ps->need_dfs_bypass ?
159841a524abSAlex Deucher 			pi->graphics_level[pi->graphics_boot_level].ClkBypassCntl : 0;
159941a524abSAlex Deucher 		ret = kv_copy_bytes_to_smc(rdev,
160041a524abSAlex Deucher 					   (pi->dpm_table_start +
160141a524abSAlex Deucher 					    offsetof(SMU7_Fusion_DpmTable, GraphicsLevel) +
160241a524abSAlex Deucher 					    (pi->graphics_boot_level * sizeof(SMU7_Fusion_GraphicsLevel)) +
160341a524abSAlex Deucher 					    offsetof(SMU7_Fusion_GraphicsLevel, ClkBypassCntl)),
160441a524abSAlex Deucher 					   &clk_bypass_cntl,
160541a524abSAlex Deucher 					   sizeof(u8), pi->sram_end);
160641a524abSAlex Deucher 	}
160741a524abSAlex Deucher 
160841a524abSAlex Deucher 	return ret;
160941a524abSAlex Deucher }
161041a524abSAlex Deucher 
kv_enable_nb_dpm(struct radeon_device * rdev,bool enable)161139da0384SAlex Deucher static int kv_enable_nb_dpm(struct radeon_device *rdev,
161239da0384SAlex Deucher 			    bool enable)
161341a524abSAlex Deucher {
161441a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
161541a524abSAlex Deucher 	int ret = 0;
161641a524abSAlex Deucher 
161739da0384SAlex Deucher 	if (enable) {
161841a524abSAlex Deucher 		if (pi->enable_nb_dpm && !pi->nb_dpm_enabled) {
161941a524abSAlex Deucher 			ret = kv_notify_message_to_smu(rdev, PPSMC_MSG_NBDPM_Enable);
162041a524abSAlex Deucher 			if (ret == 0)
162141a524abSAlex Deucher 				pi->nb_dpm_enabled = true;
162241a524abSAlex Deucher 		}
162339da0384SAlex Deucher 	} else {
162439da0384SAlex Deucher 		if (pi->enable_nb_dpm && pi->nb_dpm_enabled) {
162539da0384SAlex Deucher 			ret = kv_notify_message_to_smu(rdev, PPSMC_MSG_NBDPM_Disable);
162639da0384SAlex Deucher 			if (ret == 0)
162739da0384SAlex Deucher 				pi->nb_dpm_enabled = false;
162839da0384SAlex Deucher 		}
162939da0384SAlex Deucher 	}
163041a524abSAlex Deucher 
163141a524abSAlex Deucher 	return ret;
163241a524abSAlex Deucher }
163341a524abSAlex Deucher 
kv_dpm_force_performance_level(struct radeon_device * rdev,enum radeon_dpm_forced_level level)16342b4c8022SAlex Deucher int kv_dpm_force_performance_level(struct radeon_device *rdev,
16352b4c8022SAlex Deucher 				   enum radeon_dpm_forced_level level)
16362b4c8022SAlex Deucher {
16372b4c8022SAlex Deucher 	int ret;
16382b4c8022SAlex Deucher 
16392b4c8022SAlex Deucher 	if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
16402b4c8022SAlex Deucher 		ret = kv_force_dpm_highest(rdev);
16412b4c8022SAlex Deucher 		if (ret)
16422b4c8022SAlex Deucher 			return ret;
16432b4c8022SAlex Deucher 	} else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
16442b4c8022SAlex Deucher 		ret = kv_force_dpm_lowest(rdev);
16452b4c8022SAlex Deucher 		if (ret)
16462b4c8022SAlex Deucher 			return ret;
16472b4c8022SAlex Deucher 	} else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
16482b4c8022SAlex Deucher 		ret = kv_unforce_levels(rdev);
16492b4c8022SAlex Deucher 		if (ret)
16502b4c8022SAlex Deucher 			return ret;
16512b4c8022SAlex Deucher 	}
16522b4c8022SAlex Deucher 
16532b4c8022SAlex Deucher 	rdev->pm.dpm.forced_level = level;
16542b4c8022SAlex Deucher 
16552b4c8022SAlex Deucher 	return 0;
16562b4c8022SAlex Deucher }
16572b4c8022SAlex Deucher 
kv_dpm_pre_set_power_state(struct radeon_device * rdev)165841a524abSAlex Deucher int kv_dpm_pre_set_power_state(struct radeon_device *rdev)
165941a524abSAlex Deucher {
166041a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
166141a524abSAlex Deucher 	struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
166241a524abSAlex Deucher 	struct radeon_ps *new_ps = &requested_ps;
166341a524abSAlex Deucher 
166441a524abSAlex Deucher 	kv_update_requested_ps(rdev, new_ps);
166541a524abSAlex Deucher 
166641a524abSAlex Deucher 	kv_apply_state_adjust_rules(rdev,
166741a524abSAlex Deucher 				    &pi->requested_rps,
166841a524abSAlex Deucher 				    &pi->current_rps);
166941a524abSAlex Deucher 
167041a524abSAlex Deucher 	return 0;
167141a524abSAlex Deucher }
167241a524abSAlex Deucher 
kv_dpm_set_power_state(struct radeon_device * rdev)167341a524abSAlex Deucher int kv_dpm_set_power_state(struct radeon_device *rdev)
167441a524abSAlex Deucher {
167541a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
167641a524abSAlex Deucher 	struct radeon_ps *new_ps = &pi->requested_rps;
167742332905SAlex Deucher 	struct radeon_ps *old_ps = &pi->current_rps;
167841a524abSAlex Deucher 	int ret;
167941a524abSAlex Deucher 
1680b7a5ae97SAlex Deucher 	if (pi->bapm_enable) {
1681b7a5ae97SAlex Deucher 		ret = kv_smc_bapm_enable(rdev, rdev->pm.dpm.ac_power);
1682b7a5ae97SAlex Deucher 		if (ret) {
1683b7a5ae97SAlex Deucher 			DRM_ERROR("kv_smc_bapm_enable failed\n");
1684b7a5ae97SAlex Deucher 			return ret;
1685b7a5ae97SAlex Deucher 		}
1686b7a5ae97SAlex Deucher 	}
1687b7a5ae97SAlex Deucher 
16887d032a4bSSamuel Li 	if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS) {
168941a524abSAlex Deucher 		if (pi->enable_dpm) {
169041a524abSAlex Deucher 			kv_set_valid_clock_range(rdev, new_ps);
169141a524abSAlex Deucher 			kv_update_dfs_bypass_settings(rdev, new_ps);
169241a524abSAlex Deucher 			ret = kv_calculate_ds_divider(rdev);
169341a524abSAlex Deucher 			if (ret) {
169441a524abSAlex Deucher 				DRM_ERROR("kv_calculate_ds_divider failed\n");
169541a524abSAlex Deucher 				return ret;
169641a524abSAlex Deucher 			}
169741a524abSAlex Deucher 			kv_calculate_nbps_level_settings(rdev);
169841a524abSAlex Deucher 			kv_calculate_dpm_settings(rdev);
169941a524abSAlex Deucher 			kv_force_lowest_valid(rdev);
170041a524abSAlex Deucher 			kv_enable_new_levels(rdev);
170141a524abSAlex Deucher 			kv_upload_dpm_settings(rdev);
170241a524abSAlex Deucher 			kv_program_nbps_index_settings(rdev, new_ps);
170341a524abSAlex Deucher 			kv_unforce_levels(rdev);
170441a524abSAlex Deucher 			kv_set_enabled_levels(rdev);
170541a524abSAlex Deucher 			kv_force_lowest_valid(rdev);
170641a524abSAlex Deucher 			kv_unforce_levels(rdev);
170742332905SAlex Deucher 
170841a524abSAlex Deucher 			ret = kv_update_vce_dpm(rdev, new_ps, old_ps);
170941a524abSAlex Deucher 			if (ret) {
171041a524abSAlex Deucher 				DRM_ERROR("kv_update_vce_dpm failed\n");
171141a524abSAlex Deucher 				return ret;
171241a524abSAlex Deucher 			}
171341a524abSAlex Deucher 			kv_update_sclk_t(rdev);
171447f5c746SAlex Deucher 			if (rdev->family == CHIP_MULLINS)
171539da0384SAlex Deucher 				kv_enable_nb_dpm(rdev, true);
171641a524abSAlex Deucher 		}
171741a524abSAlex Deucher 	} else {
171841a524abSAlex Deucher 		if (pi->enable_dpm) {
171941a524abSAlex Deucher 			kv_set_valid_clock_range(rdev, new_ps);
172041a524abSAlex Deucher 			kv_update_dfs_bypass_settings(rdev, new_ps);
172141a524abSAlex Deucher 			ret = kv_calculate_ds_divider(rdev);
172241a524abSAlex Deucher 			if (ret) {
172341a524abSAlex Deucher 				DRM_ERROR("kv_calculate_ds_divider failed\n");
172441a524abSAlex Deucher 				return ret;
172541a524abSAlex Deucher 			}
172641a524abSAlex Deucher 			kv_calculate_nbps_level_settings(rdev);
172741a524abSAlex Deucher 			kv_calculate_dpm_settings(rdev);
172841a524abSAlex Deucher 			kv_freeze_sclk_dpm(rdev, true);
172941a524abSAlex Deucher 			kv_upload_dpm_settings(rdev);
173041a524abSAlex Deucher 			kv_program_nbps_index_settings(rdev, new_ps);
173141a524abSAlex Deucher 			kv_freeze_sclk_dpm(rdev, false);
173241a524abSAlex Deucher 			kv_set_enabled_levels(rdev);
173341a524abSAlex Deucher 			ret = kv_update_vce_dpm(rdev, new_ps, old_ps);
173441a524abSAlex Deucher 			if (ret) {
173541a524abSAlex Deucher 				DRM_ERROR("kv_update_vce_dpm failed\n");
173641a524abSAlex Deucher 				return ret;
173741a524abSAlex Deucher 			}
1738136de91eSAlex Deucher 			kv_update_acp_boot_level(rdev);
173941a524abSAlex Deucher 			kv_update_sclk_t(rdev);
174039da0384SAlex Deucher 			kv_enable_nb_dpm(rdev, true);
174141a524abSAlex Deucher 		}
174241a524abSAlex Deucher 	}
17436500fc0cSAlex Deucher 
174441a524abSAlex Deucher 	return 0;
174541a524abSAlex Deucher }
174641a524abSAlex Deucher 
kv_dpm_post_set_power_state(struct radeon_device * rdev)174741a524abSAlex Deucher void kv_dpm_post_set_power_state(struct radeon_device *rdev)
174841a524abSAlex Deucher {
174941a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
175041a524abSAlex Deucher 	struct radeon_ps *new_ps = &pi->requested_rps;
175141a524abSAlex Deucher 
175241a524abSAlex Deucher 	kv_update_current_ps(rdev, new_ps);
175341a524abSAlex Deucher }
175441a524abSAlex Deucher 
kv_dpm_setup_asic(struct radeon_device * rdev)175541a524abSAlex Deucher void kv_dpm_setup_asic(struct radeon_device *rdev)
175641a524abSAlex Deucher {
175741a524abSAlex Deucher 	sumo_take_smu_control(rdev, true);
175841a524abSAlex Deucher 	kv_init_powergate_state(rdev);
175941a524abSAlex Deucher 	kv_init_sclk_t(rdev);
176041a524abSAlex Deucher }
176141a524abSAlex Deucher 
176241a524abSAlex Deucher //XXX use sumo_dpm_display_configuration_changed
176341a524abSAlex Deucher 
kv_construct_max_power_limits_table(struct radeon_device * rdev,struct radeon_clock_and_voltage_limits * table)176441a524abSAlex Deucher static void kv_construct_max_power_limits_table(struct radeon_device *rdev,
176541a524abSAlex Deucher 						struct radeon_clock_and_voltage_limits *table)
176641a524abSAlex Deucher {
176741a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
176841a524abSAlex Deucher 
176941a524abSAlex Deucher 	if (pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries > 0) {
177041a524abSAlex Deucher 		int idx = pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries - 1;
177141a524abSAlex Deucher 		table->sclk =
177241a524abSAlex Deucher 			pi->sys_info.sclk_voltage_mapping_table.entries[idx].sclk_frequency;
177341a524abSAlex Deucher 		table->vddc =
177441a524abSAlex Deucher 			kv_convert_2bit_index_to_voltage(rdev,
177541a524abSAlex Deucher 							 pi->sys_info.sclk_voltage_mapping_table.entries[idx].vid_2bit);
177641a524abSAlex Deucher 	}
177741a524abSAlex Deucher 
177841a524abSAlex Deucher 	table->mclk = pi->sys_info.nbp_memory_clock[0];
177941a524abSAlex Deucher }
178041a524abSAlex Deucher 
kv_patch_voltage_values(struct radeon_device * rdev)178141a524abSAlex Deucher static void kv_patch_voltage_values(struct radeon_device *rdev)
178241a524abSAlex Deucher {
178341a524abSAlex Deucher 	int i;
178447f5c746SAlex Deucher 	struct radeon_uvd_clock_voltage_dependency_table *uvd_table =
178541a524abSAlex Deucher 		&rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
178647f5c746SAlex Deucher 	struct radeon_vce_clock_voltage_dependency_table *vce_table =
178747f5c746SAlex Deucher 		&rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
178847f5c746SAlex Deucher 	struct radeon_clock_voltage_dependency_table *samu_table =
178947f5c746SAlex Deucher 		&rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table;
179047f5c746SAlex Deucher 	struct radeon_clock_voltage_dependency_table *acp_table =
179147f5c746SAlex Deucher 		&rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
179241a524abSAlex Deucher 
179347f5c746SAlex Deucher 	if (uvd_table->count) {
179447f5c746SAlex Deucher 		for (i = 0; i < uvd_table->count; i++)
179547f5c746SAlex Deucher 			uvd_table->entries[i].v =
179641a524abSAlex Deucher 				kv_convert_8bit_index_to_voltage(rdev,
179747f5c746SAlex Deucher 								 uvd_table->entries[i].v);
179847f5c746SAlex Deucher 	}
179947f5c746SAlex Deucher 
180047f5c746SAlex Deucher 	if (vce_table->count) {
180147f5c746SAlex Deucher 		for (i = 0; i < vce_table->count; i++)
180247f5c746SAlex Deucher 			vce_table->entries[i].v =
180347f5c746SAlex Deucher 				kv_convert_8bit_index_to_voltage(rdev,
180447f5c746SAlex Deucher 								 vce_table->entries[i].v);
180547f5c746SAlex Deucher 	}
180647f5c746SAlex Deucher 
180747f5c746SAlex Deucher 	if (samu_table->count) {
180847f5c746SAlex Deucher 		for (i = 0; i < samu_table->count; i++)
180947f5c746SAlex Deucher 			samu_table->entries[i].v =
181047f5c746SAlex Deucher 				kv_convert_8bit_index_to_voltage(rdev,
181147f5c746SAlex Deucher 								 samu_table->entries[i].v);
181247f5c746SAlex Deucher 	}
181347f5c746SAlex Deucher 
181447f5c746SAlex Deucher 	if (acp_table->count) {
181547f5c746SAlex Deucher 		for (i = 0; i < acp_table->count; i++)
181647f5c746SAlex Deucher 			acp_table->entries[i].v =
181747f5c746SAlex Deucher 				kv_convert_8bit_index_to_voltage(rdev,
181847f5c746SAlex Deucher 								 acp_table->entries[i].v);
181941a524abSAlex Deucher 	}
182041a524abSAlex Deucher 
182141a524abSAlex Deucher }
182241a524abSAlex Deucher 
kv_construct_boot_state(struct radeon_device * rdev)182341a524abSAlex Deucher static void kv_construct_boot_state(struct radeon_device *rdev)
182441a524abSAlex Deucher {
182541a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
182641a524abSAlex Deucher 
182741a524abSAlex Deucher 	pi->boot_pl.sclk = pi->sys_info.bootup_sclk;
182841a524abSAlex Deucher 	pi->boot_pl.vddc_index = pi->sys_info.bootup_nb_voltage_index;
182941a524abSAlex Deucher 	pi->boot_pl.ds_divider_index = 0;
183041a524abSAlex Deucher 	pi->boot_pl.ss_divider_index = 0;
183141a524abSAlex Deucher 	pi->boot_pl.allow_gnb_slow = 1;
183241a524abSAlex Deucher 	pi->boot_pl.force_nbp_state = 0;
183341a524abSAlex Deucher 	pi->boot_pl.display_wm = 0;
183441a524abSAlex Deucher 	pi->boot_pl.vce_wm = 0;
183541a524abSAlex Deucher }
183641a524abSAlex Deucher 
kv_force_dpm_highest(struct radeon_device * rdev)18372b4c8022SAlex Deucher static int kv_force_dpm_highest(struct radeon_device *rdev)
18382b4c8022SAlex Deucher {
18392b4c8022SAlex Deucher 	int ret;
18402b4c8022SAlex Deucher 	u32 enable_mask, i;
18412b4c8022SAlex Deucher 
18422b4c8022SAlex Deucher 	ret = kv_dpm_get_enable_mask(rdev, &enable_mask);
18432b4c8022SAlex Deucher 	if (ret)
18442b4c8022SAlex Deucher 		return ret;
18452b4c8022SAlex Deucher 
18468c5c6fadSDan Carpenter 	for (i = SMU7_MAX_LEVELS_GRAPHICS - 1; i > 0; i--) {
18472b4c8022SAlex Deucher 		if (enable_mask & (1 << i))
18482b4c8022SAlex Deucher 			break;
18492b4c8022SAlex Deucher 	}
18502b4c8022SAlex Deucher 
18517d032a4bSSamuel Li 	if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
18522b4c8022SAlex Deucher 		return kv_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_DPM_ForceState, i);
1853136de91eSAlex Deucher 	else
1854136de91eSAlex Deucher 		return kv_set_enabled_level(rdev, i);
18552b4c8022SAlex Deucher }
18562b4c8022SAlex Deucher 
kv_force_dpm_lowest(struct radeon_device * rdev)185741a524abSAlex Deucher static int kv_force_dpm_lowest(struct radeon_device *rdev)
185841a524abSAlex Deucher {
185941a524abSAlex Deucher 	int ret;
186041a524abSAlex Deucher 	u32 enable_mask, i;
186141a524abSAlex Deucher 
186241a524abSAlex Deucher 	ret = kv_dpm_get_enable_mask(rdev, &enable_mask);
186341a524abSAlex Deucher 	if (ret)
186441a524abSAlex Deucher 		return ret;
186541a524abSAlex Deucher 
186641a524abSAlex Deucher 	for (i = 0; i < SMU7_MAX_LEVELS_GRAPHICS; i++) {
186741a524abSAlex Deucher 		if (enable_mask & (1 << i))
186841a524abSAlex Deucher 			break;
186941a524abSAlex Deucher 	}
187041a524abSAlex Deucher 
18717d032a4bSSamuel Li 	if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
187241a524abSAlex Deucher 		return kv_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_DPM_ForceState, i);
1873136de91eSAlex Deucher 	else
1874136de91eSAlex Deucher 		return kv_set_enabled_level(rdev, i);
187541a524abSAlex Deucher }
187641a524abSAlex Deucher 
kv_get_sleep_divider_id_from_clock(struct radeon_device * rdev,u32 sclk,u32 min_sclk_in_sr)187741a524abSAlex Deucher static u8 kv_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
187841a524abSAlex Deucher 					     u32 sclk, u32 min_sclk_in_sr)
187941a524abSAlex Deucher {
188041a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
188141a524abSAlex Deucher 	u32 i;
188241a524abSAlex Deucher 	u32 temp;
188341a524abSAlex Deucher 	u32 min = (min_sclk_in_sr > KV_MINIMUM_ENGINE_CLOCK) ?
188441a524abSAlex Deucher 		min_sclk_in_sr : KV_MINIMUM_ENGINE_CLOCK;
188541a524abSAlex Deucher 
188641a524abSAlex Deucher 	if (sclk < min)
188741a524abSAlex Deucher 		return 0;
188841a524abSAlex Deucher 
188941a524abSAlex Deucher 	if (!pi->caps_sclk_ds)
189041a524abSAlex Deucher 		return 0;
189141a524abSAlex Deucher 
18928c5c6fadSDan Carpenter 	for (i = KV_MAX_DEEPSLEEP_DIVIDER_ID; i > 0; i--) {
189341a524abSAlex Deucher 		temp = sclk / sumo_get_sleep_divider_from_id(i);
18948c5c6fadSDan Carpenter 		if (temp >= min)
189541a524abSAlex Deucher 			break;
189641a524abSAlex Deucher 	}
189741a524abSAlex Deucher 
189841a524abSAlex Deucher 	return (u8)i;
189941a524abSAlex Deucher }
190041a524abSAlex Deucher 
kv_get_high_voltage_limit(struct radeon_device * rdev,int * limit)190141a524abSAlex Deucher static int kv_get_high_voltage_limit(struct radeon_device *rdev, int *limit)
190241a524abSAlex Deucher {
190341a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
190441a524abSAlex Deucher 	struct radeon_clock_voltage_dependency_table *table =
190541a524abSAlex Deucher 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
190641a524abSAlex Deucher 	int i;
190741a524abSAlex Deucher 
190841a524abSAlex Deucher 	if (table && table->count) {
190941a524abSAlex Deucher 		for (i = table->count - 1; i >= 0; i--) {
191041a524abSAlex Deucher 			if (pi->high_voltage_t &&
191141a524abSAlex Deucher 			    (kv_convert_8bit_index_to_voltage(rdev, table->entries[i].v) <=
191241a524abSAlex Deucher 			     pi->high_voltage_t)) {
191341a524abSAlex Deucher 				*limit = i;
191441a524abSAlex Deucher 				return 0;
191541a524abSAlex Deucher 			}
191641a524abSAlex Deucher 		}
191741a524abSAlex Deucher 	} else {
191841a524abSAlex Deucher 		struct sumo_sclk_voltage_mapping_table *table =
191941a524abSAlex Deucher 			&pi->sys_info.sclk_voltage_mapping_table;
192041a524abSAlex Deucher 
192141a524abSAlex Deucher 		for (i = table->num_max_dpm_entries - 1; i >= 0; i--) {
192241a524abSAlex Deucher 			if (pi->high_voltage_t &&
192341a524abSAlex Deucher 			    (kv_convert_2bit_index_to_voltage(rdev, table->entries[i].vid_2bit) <=
192441a524abSAlex Deucher 			     pi->high_voltage_t)) {
192541a524abSAlex Deucher 				*limit = i;
192641a524abSAlex Deucher 				return 0;
192741a524abSAlex Deucher 			}
192841a524abSAlex Deucher 		}
192941a524abSAlex Deucher 	}
193041a524abSAlex Deucher 
193141a524abSAlex Deucher 	*limit = 0;
193241a524abSAlex Deucher 	return 0;
193341a524abSAlex Deucher }
193441a524abSAlex Deucher 
kv_apply_state_adjust_rules(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)193541a524abSAlex Deucher static void kv_apply_state_adjust_rules(struct radeon_device *rdev,
193641a524abSAlex Deucher 					struct radeon_ps *new_rps,
193741a524abSAlex Deucher 					struct radeon_ps *old_rps)
193841a524abSAlex Deucher {
193941a524abSAlex Deucher 	struct kv_ps *ps = kv_get_ps(new_rps);
194041a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
194141a524abSAlex Deucher 	u32 min_sclk = 10000; /* ??? */
194241a524abSAlex Deucher 	u32 sclk, mclk = 0;
194341a524abSAlex Deucher 	int i, limit;
194441a524abSAlex Deucher 	bool force_high;
194541a524abSAlex Deucher 	struct radeon_clock_voltage_dependency_table *table =
194641a524abSAlex Deucher 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
194741a524abSAlex Deucher 	u32 stable_p_state_sclk = 0;
194841a524abSAlex Deucher 	struct radeon_clock_and_voltage_limits *max_limits =
194941a524abSAlex Deucher 		&rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
195041a524abSAlex Deucher 
195142332905SAlex Deucher 	if (new_rps->vce_active) {
195242332905SAlex Deucher 		new_rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk;
195342332905SAlex Deucher 		new_rps->ecclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].ecclk;
195442332905SAlex Deucher 	} else {
195542332905SAlex Deucher 		new_rps->evclk = 0;
195642332905SAlex Deucher 		new_rps->ecclk = 0;
195742332905SAlex Deucher 	}
195842332905SAlex Deucher 
195941a524abSAlex Deucher 	mclk = max_limits->mclk;
196041a524abSAlex Deucher 	sclk = min_sclk;
196141a524abSAlex Deucher 
196241a524abSAlex Deucher 	if (pi->caps_stable_p_state) {
196341a524abSAlex Deucher 		stable_p_state_sclk = (max_limits->sclk * 75) / 100;
196441a524abSAlex Deucher 
1965a8efd588Stom will 		for (i = table->count - 1; i >= 0; i--) {
196641a524abSAlex Deucher 			if (stable_p_state_sclk >= table->entries[i].clk) {
196741a524abSAlex Deucher 				stable_p_state_sclk = table->entries[i].clk;
196841a524abSAlex Deucher 				break;
196941a524abSAlex Deucher 			}
197041a524abSAlex Deucher 		}
197141a524abSAlex Deucher 
197241a524abSAlex Deucher 		if (i > 0)
197341a524abSAlex Deucher 			stable_p_state_sclk = table->entries[0].clk;
197441a524abSAlex Deucher 
197541a524abSAlex Deucher 		sclk = stable_p_state_sclk;
197641a524abSAlex Deucher 	}
197741a524abSAlex Deucher 
197842332905SAlex Deucher 	if (new_rps->vce_active) {
197942332905SAlex Deucher 		if (sclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk)
198042332905SAlex Deucher 			sclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk;
198142332905SAlex Deucher 	}
198242332905SAlex Deucher 
198341a524abSAlex Deucher 	ps->need_dfs_bypass = true;
198441a524abSAlex Deucher 
198541a524abSAlex Deucher 	for (i = 0; i < ps->num_levels; i++) {
198641a524abSAlex Deucher 		if (ps->levels[i].sclk < sclk)
198741a524abSAlex Deucher 			ps->levels[i].sclk = sclk;
198841a524abSAlex Deucher 	}
198941a524abSAlex Deucher 
199041a524abSAlex Deucher 	if (table && table->count) {
199141a524abSAlex Deucher 		for (i = 0; i < ps->num_levels; i++) {
199241a524abSAlex Deucher 			if (pi->high_voltage_t &&
199341a524abSAlex Deucher 			    (pi->high_voltage_t <
199441a524abSAlex Deucher 			     kv_convert_8bit_index_to_voltage(rdev, ps->levels[i].vddc_index))) {
199541a524abSAlex Deucher 				kv_get_high_voltage_limit(rdev, &limit);
199641a524abSAlex Deucher 				ps->levels[i].sclk = table->entries[limit].clk;
199741a524abSAlex Deucher 			}
199841a524abSAlex Deucher 		}
199941a524abSAlex Deucher 	} else {
200041a524abSAlex Deucher 		struct sumo_sclk_voltage_mapping_table *table =
200141a524abSAlex Deucher 			&pi->sys_info.sclk_voltage_mapping_table;
200241a524abSAlex Deucher 
200341a524abSAlex Deucher 		for (i = 0; i < ps->num_levels; i++) {
200441a524abSAlex Deucher 			if (pi->high_voltage_t &&
200541a524abSAlex Deucher 			    (pi->high_voltage_t <
200641a524abSAlex Deucher 			     kv_convert_8bit_index_to_voltage(rdev, ps->levels[i].vddc_index))) {
200741a524abSAlex Deucher 				kv_get_high_voltage_limit(rdev, &limit);
200841a524abSAlex Deucher 				ps->levels[i].sclk = table->entries[limit].sclk_frequency;
200941a524abSAlex Deucher 			}
201041a524abSAlex Deucher 		}
201141a524abSAlex Deucher 	}
201241a524abSAlex Deucher 
201341a524abSAlex Deucher 	if (pi->caps_stable_p_state) {
201441a524abSAlex Deucher 		for (i = 0; i < ps->num_levels; i++) {
201541a524abSAlex Deucher 			ps->levels[i].sclk = stable_p_state_sclk;
201641a524abSAlex Deucher 		}
201741a524abSAlex Deucher 	}
201841a524abSAlex Deucher 
201942332905SAlex Deucher 	pi->video_start = new_rps->dclk || new_rps->vclk ||
202042332905SAlex Deucher 		new_rps->evclk || new_rps->ecclk;
202141a524abSAlex Deucher 
202241a524abSAlex Deucher 	if ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
202341a524abSAlex Deucher 	    ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
202441a524abSAlex Deucher 		pi->battery_state = true;
202541a524abSAlex Deucher 	else
202641a524abSAlex Deucher 		pi->battery_state = false;
202741a524abSAlex Deucher 
20287d032a4bSSamuel Li 	if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS) {
202941a524abSAlex Deucher 		ps->dpm0_pg_nb_ps_lo = 0x1;
203041a524abSAlex Deucher 		ps->dpm0_pg_nb_ps_hi = 0x0;
203141a524abSAlex Deucher 		ps->dpmx_nb_ps_lo = 0x1;
203241a524abSAlex Deucher 		ps->dpmx_nb_ps_hi = 0x0;
203341a524abSAlex Deucher 	} else {
2034136de91eSAlex Deucher 		ps->dpm0_pg_nb_ps_lo = 0x3;
203541a524abSAlex Deucher 		ps->dpm0_pg_nb_ps_hi = 0x0;
2036136de91eSAlex Deucher 		ps->dpmx_nb_ps_lo = 0x3;
2037136de91eSAlex Deucher 		ps->dpmx_nb_ps_hi = 0x0;
203841a524abSAlex Deucher 
2039136de91eSAlex Deucher 		if (pi->sys_info.nb_dpm_enable) {
204041a524abSAlex Deucher 			force_high = (mclk >= pi->sys_info.nbp_memory_clock[3]) ||
204141a524abSAlex Deucher 				pi->video_start || (rdev->pm.dpm.new_active_crtc_count >= 3) ||
204241a524abSAlex Deucher 				pi->disable_nb_ps3_in_battery;
204341a524abSAlex Deucher 			ps->dpm0_pg_nb_ps_lo = force_high ? 0x2 : 0x3;
204441a524abSAlex Deucher 			ps->dpm0_pg_nb_ps_hi = 0x2;
204541a524abSAlex Deucher 			ps->dpmx_nb_ps_lo = force_high ? 0x2 : 0x3;
204641a524abSAlex Deucher 			ps->dpmx_nb_ps_hi = 0x2;
204741a524abSAlex Deucher 		}
204841a524abSAlex Deucher 	}
204941a524abSAlex Deucher }
205041a524abSAlex Deucher 
kv_dpm_power_level_enabled_for_throttle(struct radeon_device * rdev,u32 index,bool enable)205141a524abSAlex Deucher static void kv_dpm_power_level_enabled_for_throttle(struct radeon_device *rdev,
205241a524abSAlex Deucher 						    u32 index, bool enable)
205341a524abSAlex Deucher {
205441a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
205541a524abSAlex Deucher 
205641a524abSAlex Deucher 	pi->graphics_level[index].EnabledForThrottle = enable ? 1 : 0;
205741a524abSAlex Deucher }
205841a524abSAlex Deucher 
kv_calculate_ds_divider(struct radeon_device * rdev)205941a524abSAlex Deucher static int kv_calculate_ds_divider(struct radeon_device *rdev)
206041a524abSAlex Deucher {
206141a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
206241a524abSAlex Deucher 	u32 sclk_in_sr = 10000; /* ??? */
206341a524abSAlex Deucher 	u32 i;
206441a524abSAlex Deucher 
206541a524abSAlex Deucher 	if (pi->lowest_valid > pi->highest_valid)
206641a524abSAlex Deucher 		return -EINVAL;
206741a524abSAlex Deucher 
206841a524abSAlex Deucher 	for (i = pi->lowest_valid; i <= pi->highest_valid; i++) {
206941a524abSAlex Deucher 		pi->graphics_level[i].DeepSleepDivId =
207041a524abSAlex Deucher 			kv_get_sleep_divider_id_from_clock(rdev,
207141a524abSAlex Deucher 							   be32_to_cpu(pi->graphics_level[i].SclkFrequency),
207241a524abSAlex Deucher 							   sclk_in_sr);
207341a524abSAlex Deucher 	}
207441a524abSAlex Deucher 	return 0;
207541a524abSAlex Deucher }
207641a524abSAlex Deucher 
kv_calculate_nbps_level_settings(struct radeon_device * rdev)207741a524abSAlex Deucher static int kv_calculate_nbps_level_settings(struct radeon_device *rdev)
207841a524abSAlex Deucher {
207941a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
208041a524abSAlex Deucher 	u32 i;
208141a524abSAlex Deucher 	bool force_high;
208241a524abSAlex Deucher 	struct radeon_clock_and_voltage_limits *max_limits =
208341a524abSAlex Deucher 		&rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
208441a524abSAlex Deucher 	u32 mclk = max_limits->mclk;
208541a524abSAlex Deucher 
208641a524abSAlex Deucher 	if (pi->lowest_valid > pi->highest_valid)
208741a524abSAlex Deucher 		return -EINVAL;
208841a524abSAlex Deucher 
20897d032a4bSSamuel Li 	if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS) {
209041a524abSAlex Deucher 		for (i = pi->lowest_valid; i <= pi->highest_valid; i++) {
209141a524abSAlex Deucher 			pi->graphics_level[i].GnbSlow = 1;
209241a524abSAlex Deucher 			pi->graphics_level[i].ForceNbPs1 = 0;
209341a524abSAlex Deucher 			pi->graphics_level[i].UpH = 0;
209441a524abSAlex Deucher 		}
209541a524abSAlex Deucher 
209641a524abSAlex Deucher 		if (!pi->sys_info.nb_dpm_enable)
209741a524abSAlex Deucher 			return 0;
209841a524abSAlex Deucher 
209941a524abSAlex Deucher 		force_high = ((mclk >= pi->sys_info.nbp_memory_clock[3]) ||
210041a524abSAlex Deucher 			      (rdev->pm.dpm.new_active_crtc_count >= 3) || pi->video_start);
210141a524abSAlex Deucher 
210241a524abSAlex Deucher 		if (force_high) {
210341a524abSAlex Deucher 			for (i = pi->lowest_valid; i <= pi->highest_valid; i++)
210441a524abSAlex Deucher 				pi->graphics_level[i].GnbSlow = 0;
210541a524abSAlex Deucher 		} else {
210641a524abSAlex Deucher 			if (pi->battery_state)
210741a524abSAlex Deucher 				pi->graphics_level[0].ForceNbPs1 = 1;
210841a524abSAlex Deucher 
210941a524abSAlex Deucher 			pi->graphics_level[1].GnbSlow = 0;
211041a524abSAlex Deucher 			pi->graphics_level[2].GnbSlow = 0;
211141a524abSAlex Deucher 			pi->graphics_level[3].GnbSlow = 0;
211241a524abSAlex Deucher 			pi->graphics_level[4].GnbSlow = 0;
211341a524abSAlex Deucher 		}
211441a524abSAlex Deucher 	} else {
211541a524abSAlex Deucher 		for (i = pi->lowest_valid; i <= pi->highest_valid; i++) {
211641a524abSAlex Deucher 			pi->graphics_level[i].GnbSlow = 1;
211741a524abSAlex Deucher 			pi->graphics_level[i].ForceNbPs1 = 0;
211841a524abSAlex Deucher 			pi->graphics_level[i].UpH = 0;
211941a524abSAlex Deucher 		}
212041a524abSAlex Deucher 
212141a524abSAlex Deucher 		if (pi->sys_info.nb_dpm_enable && pi->battery_state) {
212241a524abSAlex Deucher 			pi->graphics_level[pi->lowest_valid].UpH = 0x28;
212341a524abSAlex Deucher 			pi->graphics_level[pi->lowest_valid].GnbSlow = 0;
212441a524abSAlex Deucher 			if (pi->lowest_valid != pi->highest_valid)
212541a524abSAlex Deucher 				pi->graphics_level[pi->lowest_valid].ForceNbPs1 = 1;
212641a524abSAlex Deucher 		}
212741a524abSAlex Deucher 	}
212841a524abSAlex Deucher 	return 0;
212941a524abSAlex Deucher }
213041a524abSAlex Deucher 
kv_calculate_dpm_settings(struct radeon_device * rdev)213141a524abSAlex Deucher static int kv_calculate_dpm_settings(struct radeon_device *rdev)
213241a524abSAlex Deucher {
213341a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
213441a524abSAlex Deucher 	u32 i;
213541a524abSAlex Deucher 
213641a524abSAlex Deucher 	if (pi->lowest_valid > pi->highest_valid)
213741a524abSAlex Deucher 		return -EINVAL;
213841a524abSAlex Deucher 
213941a524abSAlex Deucher 	for (i = pi->lowest_valid; i <= pi->highest_valid; i++)
214041a524abSAlex Deucher 		pi->graphics_level[i].DisplayWatermark = (i == pi->highest_valid) ? 1 : 0;
214141a524abSAlex Deucher 
214241a524abSAlex Deucher 	return 0;
214341a524abSAlex Deucher }
214441a524abSAlex Deucher 
kv_init_graphics_levels(struct radeon_device * rdev)214541a524abSAlex Deucher static void kv_init_graphics_levels(struct radeon_device *rdev)
214641a524abSAlex Deucher {
214741a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
214841a524abSAlex Deucher 	u32 i;
214941a524abSAlex Deucher 	struct radeon_clock_voltage_dependency_table *table =
215041a524abSAlex Deucher 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
215141a524abSAlex Deucher 
215241a524abSAlex Deucher 	if (table && table->count) {
215341a524abSAlex Deucher 		u32 vid_2bit;
215441a524abSAlex Deucher 
215541a524abSAlex Deucher 		pi->graphics_dpm_level_count = 0;
215641a524abSAlex Deucher 		for (i = 0; i < table->count; i++) {
215741a524abSAlex Deucher 			if (pi->high_voltage_t &&
215841a524abSAlex Deucher 			    (pi->high_voltage_t <
215941a524abSAlex Deucher 			     kv_convert_8bit_index_to_voltage(rdev, table->entries[i].v)))
216041a524abSAlex Deucher 				break;
216141a524abSAlex Deucher 
216241a524abSAlex Deucher 			kv_set_divider_value(rdev, i, table->entries[i].clk);
216347f5c746SAlex Deucher 			vid_2bit = kv_convert_vid7_to_vid2(rdev,
216441a524abSAlex Deucher 							   &pi->sys_info.vid_mapping_table,
216541a524abSAlex Deucher 							   table->entries[i].v);
216641a524abSAlex Deucher 			kv_set_vid(rdev, i, vid_2bit);
216741a524abSAlex Deucher 			kv_set_at(rdev, i, pi->at[i]);
216841a524abSAlex Deucher 			kv_dpm_power_level_enabled_for_throttle(rdev, i, true);
216941a524abSAlex Deucher 			pi->graphics_dpm_level_count++;
217041a524abSAlex Deucher 		}
217141a524abSAlex Deucher 	} else {
217241a524abSAlex Deucher 		struct sumo_sclk_voltage_mapping_table *table =
217341a524abSAlex Deucher 			&pi->sys_info.sclk_voltage_mapping_table;
217441a524abSAlex Deucher 
217541a524abSAlex Deucher 		pi->graphics_dpm_level_count = 0;
217641a524abSAlex Deucher 		for (i = 0; i < table->num_max_dpm_entries; i++) {
217741a524abSAlex Deucher 			if (pi->high_voltage_t &&
217841a524abSAlex Deucher 			    pi->high_voltage_t <
217941a524abSAlex Deucher 			    kv_convert_2bit_index_to_voltage(rdev, table->entries[i].vid_2bit))
218041a524abSAlex Deucher 				break;
218141a524abSAlex Deucher 
218241a524abSAlex Deucher 			kv_set_divider_value(rdev, i, table->entries[i].sclk_frequency);
218341a524abSAlex Deucher 			kv_set_vid(rdev, i, table->entries[i].vid_2bit);
218441a524abSAlex Deucher 			kv_set_at(rdev, i, pi->at[i]);
218541a524abSAlex Deucher 			kv_dpm_power_level_enabled_for_throttle(rdev, i, true);
218641a524abSAlex Deucher 			pi->graphics_dpm_level_count++;
218741a524abSAlex Deucher 		}
218841a524abSAlex Deucher 	}
218941a524abSAlex Deucher 
219041a524abSAlex Deucher 	for (i = 0; i < SMU7_MAX_LEVELS_GRAPHICS; i++)
219141a524abSAlex Deucher 		kv_dpm_power_level_enable(rdev, i, false);
219241a524abSAlex Deucher }
219341a524abSAlex Deucher 
kv_enable_new_levels(struct radeon_device * rdev)219441a524abSAlex Deucher static void kv_enable_new_levels(struct radeon_device *rdev)
219541a524abSAlex Deucher {
219641a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
219741a524abSAlex Deucher 	u32 i;
219841a524abSAlex Deucher 
219941a524abSAlex Deucher 	for (i = 0; i < SMU7_MAX_LEVELS_GRAPHICS; i++) {
220041a524abSAlex Deucher 		if (i >= pi->lowest_valid && i <= pi->highest_valid)
220141a524abSAlex Deucher 			kv_dpm_power_level_enable(rdev, i, true);
220241a524abSAlex Deucher 	}
220341a524abSAlex Deucher }
220441a524abSAlex Deucher 
kv_set_enabled_level(struct radeon_device * rdev,u32 level)2205136de91eSAlex Deucher static int kv_set_enabled_level(struct radeon_device *rdev, u32 level)
2206136de91eSAlex Deucher {
2207136de91eSAlex Deucher 	u32 new_mask = (1 << level);
2208136de91eSAlex Deucher 
2209136de91eSAlex Deucher 	return kv_send_msg_to_smc_with_parameter(rdev,
2210136de91eSAlex Deucher 						 PPSMC_MSG_SCLKDPM_SetEnabledMask,
2211136de91eSAlex Deucher 						 new_mask);
2212136de91eSAlex Deucher }
2213136de91eSAlex Deucher 
kv_set_enabled_levels(struct radeon_device * rdev)221441a524abSAlex Deucher static int kv_set_enabled_levels(struct radeon_device *rdev)
221541a524abSAlex Deucher {
221641a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
221741a524abSAlex Deucher 	u32 i, new_mask = 0;
221841a524abSAlex Deucher 
221941a524abSAlex Deucher 	for (i = pi->lowest_valid; i <= pi->highest_valid; i++)
222041a524abSAlex Deucher 		new_mask |= (1 << i);
222141a524abSAlex Deucher 
222241a524abSAlex Deucher 	return kv_send_msg_to_smc_with_parameter(rdev,
222341a524abSAlex Deucher 						 PPSMC_MSG_SCLKDPM_SetEnabledMask,
222441a524abSAlex Deucher 						 new_mask);
222541a524abSAlex Deucher }
222641a524abSAlex Deucher 
kv_program_nbps_index_settings(struct radeon_device * rdev,struct radeon_ps * new_rps)222741a524abSAlex Deucher static void kv_program_nbps_index_settings(struct radeon_device *rdev,
222841a524abSAlex Deucher 					   struct radeon_ps *new_rps)
222941a524abSAlex Deucher {
223041a524abSAlex Deucher 	struct kv_ps *new_ps = kv_get_ps(new_rps);
223141a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
223241a524abSAlex Deucher 	u32 nbdpmconfig1;
223341a524abSAlex Deucher 
22347d032a4bSSamuel Li 	if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
223541a524abSAlex Deucher 		return;
223641a524abSAlex Deucher 
223741a524abSAlex Deucher 	if (pi->sys_info.nb_dpm_enable) {
223841a524abSAlex Deucher 		nbdpmconfig1 = RREG32_SMC(NB_DPM_CONFIG_1);
223941a524abSAlex Deucher 		nbdpmconfig1 &= ~(Dpm0PgNbPsLo_MASK | Dpm0PgNbPsHi_MASK |
224041a524abSAlex Deucher 				  DpmXNbPsLo_MASK | DpmXNbPsHi_MASK);
224141a524abSAlex Deucher 		nbdpmconfig1 |= (Dpm0PgNbPsLo(new_ps->dpm0_pg_nb_ps_lo) |
224241a524abSAlex Deucher 				 Dpm0PgNbPsHi(new_ps->dpm0_pg_nb_ps_hi) |
224341a524abSAlex Deucher 				 DpmXNbPsLo(new_ps->dpmx_nb_ps_lo) |
224441a524abSAlex Deucher 				 DpmXNbPsHi(new_ps->dpmx_nb_ps_hi));
224541a524abSAlex Deucher 		WREG32_SMC(NB_DPM_CONFIG_1, nbdpmconfig1);
224641a524abSAlex Deucher 	}
224741a524abSAlex Deucher }
224841a524abSAlex Deucher 
kv_set_thermal_temperature_range(struct radeon_device * rdev,int min_temp,int max_temp)224941a524abSAlex Deucher static int kv_set_thermal_temperature_range(struct radeon_device *rdev,
225041a524abSAlex Deucher 					    int min_temp, int max_temp)
225141a524abSAlex Deucher {
225241a524abSAlex Deucher 	int low_temp = 0 * 1000;
225341a524abSAlex Deucher 	int high_temp = 255 * 1000;
225441a524abSAlex Deucher 	u32 tmp;
225541a524abSAlex Deucher 
225641a524abSAlex Deucher 	if (low_temp < min_temp)
225741a524abSAlex Deucher 		low_temp = min_temp;
225841a524abSAlex Deucher 	if (high_temp > max_temp)
225941a524abSAlex Deucher 		high_temp = max_temp;
226041a524abSAlex Deucher 	if (high_temp < low_temp) {
226141a524abSAlex Deucher 		DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
226241a524abSAlex Deucher 		return -EINVAL;
226341a524abSAlex Deucher 	}
226441a524abSAlex Deucher 
226541a524abSAlex Deucher 	tmp = RREG32_SMC(CG_THERMAL_INT_CTRL);
226641a524abSAlex Deucher 	tmp &= ~(DIG_THERM_INTH_MASK | DIG_THERM_INTL_MASK);
226741a524abSAlex Deucher 	tmp |= (DIG_THERM_INTH(49 + (high_temp / 1000)) |
226841a524abSAlex Deucher 		DIG_THERM_INTL(49 + (low_temp / 1000)));
226941a524abSAlex Deucher 	WREG32_SMC(CG_THERMAL_INT_CTRL, tmp);
227041a524abSAlex Deucher 
227141a524abSAlex Deucher 	rdev->pm.dpm.thermal.min_temp = low_temp;
227241a524abSAlex Deucher 	rdev->pm.dpm.thermal.max_temp = high_temp;
227341a524abSAlex Deucher 
227441a524abSAlex Deucher 	return 0;
227541a524abSAlex Deucher }
227641a524abSAlex Deucher 
227741a524abSAlex Deucher union igp_info {
227841a524abSAlex Deucher 	struct _ATOM_INTEGRATED_SYSTEM_INFO info;
227941a524abSAlex Deucher 	struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
228041a524abSAlex Deucher 	struct _ATOM_INTEGRATED_SYSTEM_INFO_V5 info_5;
228141a524abSAlex Deucher 	struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
228241a524abSAlex Deucher 	struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
228341a524abSAlex Deucher 	struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
228441a524abSAlex Deucher };
228541a524abSAlex Deucher 
kv_parse_sys_info_table(struct radeon_device * rdev)228641a524abSAlex Deucher static int kv_parse_sys_info_table(struct radeon_device *rdev)
228741a524abSAlex Deucher {
228841a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
228941a524abSAlex Deucher 	struct radeon_mode_info *mode_info = &rdev->mode_info;
229041a524abSAlex Deucher 	int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
229141a524abSAlex Deucher 	union igp_info *igp_info;
229241a524abSAlex Deucher 	u8 frev, crev;
229341a524abSAlex Deucher 	u16 data_offset;
229441a524abSAlex Deucher 	int i;
229541a524abSAlex Deucher 
229641a524abSAlex Deucher 	if (atom_parse_data_header(mode_info->atom_context, index, NULL,
229741a524abSAlex Deucher 				   &frev, &crev, &data_offset)) {
229841a524abSAlex Deucher 		igp_info = (union igp_info *)(mode_info->atom_context->bios +
229941a524abSAlex Deucher 					      data_offset);
230041a524abSAlex Deucher 
230141a524abSAlex Deucher 		if (crev != 8) {
230241a524abSAlex Deucher 			DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
230341a524abSAlex Deucher 			return -EINVAL;
230441a524abSAlex Deucher 		}
230541a524abSAlex Deucher 		pi->sys_info.bootup_sclk = le32_to_cpu(igp_info->info_8.ulBootUpEngineClock);
230641a524abSAlex Deucher 		pi->sys_info.bootup_uma_clk = le32_to_cpu(igp_info->info_8.ulBootUpUMAClock);
230741a524abSAlex Deucher 		pi->sys_info.bootup_nb_voltage_index =
230841a524abSAlex Deucher 			le16_to_cpu(igp_info->info_8.usBootUpNBVoltage);
230941a524abSAlex Deucher 		if (igp_info->info_8.ucHtcTmpLmt == 0)
231041a524abSAlex Deucher 			pi->sys_info.htc_tmp_lmt = 203;
231141a524abSAlex Deucher 		else
231241a524abSAlex Deucher 			pi->sys_info.htc_tmp_lmt = igp_info->info_8.ucHtcTmpLmt;
231341a524abSAlex Deucher 		if (igp_info->info_8.ucHtcHystLmt == 0)
231441a524abSAlex Deucher 			pi->sys_info.htc_hyst_lmt = 5;
231541a524abSAlex Deucher 		else
231641a524abSAlex Deucher 			pi->sys_info.htc_hyst_lmt = igp_info->info_8.ucHtcHystLmt;
231741a524abSAlex Deucher 		if (pi->sys_info.htc_tmp_lmt <= pi->sys_info.htc_hyst_lmt) {
231841a524abSAlex Deucher 			DRM_ERROR("The htcTmpLmt should be larger than htcHystLmt.\n");
231941a524abSAlex Deucher 		}
232041a524abSAlex Deucher 
232141a524abSAlex Deucher 		if (le32_to_cpu(igp_info->info_8.ulSystemConfig) & (1 << 3))
232241a524abSAlex Deucher 			pi->sys_info.nb_dpm_enable = true;
232341a524abSAlex Deucher 		else
232441a524abSAlex Deucher 			pi->sys_info.nb_dpm_enable = false;
232541a524abSAlex Deucher 
232641a524abSAlex Deucher 		for (i = 0; i < KV_NUM_NBPSTATES; i++) {
232741a524abSAlex Deucher 			pi->sys_info.nbp_memory_clock[i] =
232841a524abSAlex Deucher 				le32_to_cpu(igp_info->info_8.ulNbpStateMemclkFreq[i]);
232941a524abSAlex Deucher 			pi->sys_info.nbp_n_clock[i] =
233041a524abSAlex Deucher 				le32_to_cpu(igp_info->info_8.ulNbpStateNClkFreq[i]);
233141a524abSAlex Deucher 		}
233241a524abSAlex Deucher 		if (le32_to_cpu(igp_info->info_8.ulGPUCapInfo) &
233341a524abSAlex Deucher 		    SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS)
233441a524abSAlex Deucher 			pi->caps_enable_dfs_bypass = true;
233541a524abSAlex Deucher 
233641a524abSAlex Deucher 		sumo_construct_sclk_voltage_mapping_table(rdev,
233741a524abSAlex Deucher 							  &pi->sys_info.sclk_voltage_mapping_table,
233841a524abSAlex Deucher 							  igp_info->info_8.sAvail_SCLK);
233941a524abSAlex Deucher 
234041a524abSAlex Deucher 		sumo_construct_vid_mapping_table(rdev,
234141a524abSAlex Deucher 						 &pi->sys_info.vid_mapping_table,
234241a524abSAlex Deucher 						 igp_info->info_8.sAvail_SCLK);
234341a524abSAlex Deucher 
234441a524abSAlex Deucher 		kv_construct_max_power_limits_table(rdev,
234541a524abSAlex Deucher 						    &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
234641a524abSAlex Deucher 	}
234741a524abSAlex Deucher 	return 0;
234841a524abSAlex Deucher }
234941a524abSAlex Deucher 
235041a524abSAlex Deucher union power_info {
235141a524abSAlex Deucher 	struct _ATOM_POWERPLAY_INFO info;
235241a524abSAlex Deucher 	struct _ATOM_POWERPLAY_INFO_V2 info_2;
235341a524abSAlex Deucher 	struct _ATOM_POWERPLAY_INFO_V3 info_3;
235441a524abSAlex Deucher 	struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
235541a524abSAlex Deucher 	struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
235641a524abSAlex Deucher 	struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
235741a524abSAlex Deucher };
235841a524abSAlex Deucher 
235941a524abSAlex Deucher union pplib_clock_info {
236041a524abSAlex Deucher 	struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
236141a524abSAlex Deucher 	struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
236241a524abSAlex Deucher 	struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
236341a524abSAlex Deucher 	struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
236441a524abSAlex Deucher };
236541a524abSAlex Deucher 
236641a524abSAlex Deucher union pplib_power_state {
236741a524abSAlex Deucher 	struct _ATOM_PPLIB_STATE v1;
236841a524abSAlex Deucher 	struct _ATOM_PPLIB_STATE_V2 v2;
236941a524abSAlex Deucher };
237041a524abSAlex Deucher 
kv_patch_boot_state(struct radeon_device * rdev,struct kv_ps * ps)237141a524abSAlex Deucher static void kv_patch_boot_state(struct radeon_device *rdev,
237241a524abSAlex Deucher 				struct kv_ps *ps)
237341a524abSAlex Deucher {
237441a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
237541a524abSAlex Deucher 
237641a524abSAlex Deucher 	ps->num_levels = 1;
237741a524abSAlex Deucher 	ps->levels[0] = pi->boot_pl;
237841a524abSAlex Deucher }
237941a524abSAlex Deucher 
kv_parse_pplib_non_clock_info(struct radeon_device * rdev,struct radeon_ps * rps,struct _ATOM_PPLIB_NONCLOCK_INFO * non_clock_info,u8 table_rev)238041a524abSAlex Deucher static void kv_parse_pplib_non_clock_info(struct radeon_device *rdev,
238141a524abSAlex Deucher 					  struct radeon_ps *rps,
238241a524abSAlex Deucher 					  struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
238341a524abSAlex Deucher 					  u8 table_rev)
238441a524abSAlex Deucher {
238541a524abSAlex Deucher 	struct kv_ps *ps = kv_get_ps(rps);
238641a524abSAlex Deucher 
238741a524abSAlex Deucher 	rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
238841a524abSAlex Deucher 	rps->class = le16_to_cpu(non_clock_info->usClassification);
238941a524abSAlex Deucher 	rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
239041a524abSAlex Deucher 
239141a524abSAlex Deucher 	if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
239241a524abSAlex Deucher 		rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
239341a524abSAlex Deucher 		rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
239441a524abSAlex Deucher 	} else {
239541a524abSAlex Deucher 		rps->vclk = 0;
239641a524abSAlex Deucher 		rps->dclk = 0;
239741a524abSAlex Deucher 	}
239841a524abSAlex Deucher 
239941a524abSAlex Deucher 	if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
240041a524abSAlex Deucher 		rdev->pm.dpm.boot_ps = rps;
240141a524abSAlex Deucher 		kv_patch_boot_state(rdev, ps);
240241a524abSAlex Deucher 	}
240341a524abSAlex Deucher 	if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
240441a524abSAlex Deucher 		rdev->pm.dpm.uvd_ps = rps;
240541a524abSAlex Deucher }
240641a524abSAlex Deucher 
kv_parse_pplib_clock_info(struct radeon_device * rdev,struct radeon_ps * rps,int index,union pplib_clock_info * clock_info)240741a524abSAlex Deucher static void kv_parse_pplib_clock_info(struct radeon_device *rdev,
240841a524abSAlex Deucher 				      struct radeon_ps *rps, int index,
240941a524abSAlex Deucher 					union pplib_clock_info *clock_info)
241041a524abSAlex Deucher {
241141a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
241241a524abSAlex Deucher 	struct kv_ps *ps = kv_get_ps(rps);
241341a524abSAlex Deucher 	struct kv_pl *pl = &ps->levels[index];
241441a524abSAlex Deucher 	u32 sclk;
241541a524abSAlex Deucher 
241641a524abSAlex Deucher 	sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
241741a524abSAlex Deucher 	sclk |= clock_info->sumo.ucEngineClockHigh << 16;
241841a524abSAlex Deucher 	pl->sclk = sclk;
241941a524abSAlex Deucher 	pl->vddc_index = clock_info->sumo.vddcIndex;
242041a524abSAlex Deucher 
242141a524abSAlex Deucher 	ps->num_levels = index + 1;
242241a524abSAlex Deucher 
242341a524abSAlex Deucher 	if (pi->caps_sclk_ds) {
242441a524abSAlex Deucher 		pl->ds_divider_index = 5;
242541a524abSAlex Deucher 		pl->ss_divider_index = 5;
242641a524abSAlex Deucher 	}
242741a524abSAlex Deucher }
242841a524abSAlex Deucher 
kv_parse_power_table(struct radeon_device * rdev)242941a524abSAlex Deucher static int kv_parse_power_table(struct radeon_device *rdev)
243041a524abSAlex Deucher {
243141a524abSAlex Deucher 	struct radeon_mode_info *mode_info = &rdev->mode_info;
243241a524abSAlex Deucher 	struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
243341a524abSAlex Deucher 	union pplib_power_state *power_state;
243441a524abSAlex Deucher 	int i, j, k, non_clock_array_index, clock_array_index;
243541a524abSAlex Deucher 	union pplib_clock_info *clock_info;
243641a524abSAlex Deucher 	struct _StateArray *state_array;
243741a524abSAlex Deucher 	struct _ClockInfoArray *clock_info_array;
243841a524abSAlex Deucher 	struct _NonClockInfoArray *non_clock_info_array;
243941a524abSAlex Deucher 	union power_info *power_info;
244041a524abSAlex Deucher 	int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
244141a524abSAlex Deucher 	u16 data_offset;
244241a524abSAlex Deucher 	u8 frev, crev;
244341a524abSAlex Deucher 	u8 *power_state_offset;
244441a524abSAlex Deucher 	struct kv_ps *ps;
244541a524abSAlex Deucher 
244641a524abSAlex Deucher 	if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
244741a524abSAlex Deucher 				   &frev, &crev, &data_offset))
244841a524abSAlex Deucher 		return -EINVAL;
244941a524abSAlex Deucher 	power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
245041a524abSAlex Deucher 
245141a524abSAlex Deucher 	state_array = (struct _StateArray *)
245241a524abSAlex Deucher 		(mode_info->atom_context->bios + data_offset +
245341a524abSAlex Deucher 		 le16_to_cpu(power_info->pplib.usStateArrayOffset));
245441a524abSAlex Deucher 	clock_info_array = (struct _ClockInfoArray *)
245541a524abSAlex Deucher 		(mode_info->atom_context->bios + data_offset +
245641a524abSAlex Deucher 		 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
245741a524abSAlex Deucher 	non_clock_info_array = (struct _NonClockInfoArray *)
245841a524abSAlex Deucher 		(mode_info->atom_context->bios + data_offset +
245941a524abSAlex Deucher 		 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
246041a524abSAlex Deucher 
24616396bb22SKees Cook 	rdev->pm.dpm.ps = kcalloc(state_array->ucNumEntries,
24626396bb22SKees Cook 				  sizeof(struct radeon_ps),
24636396bb22SKees Cook 				  GFP_KERNEL);
246441a524abSAlex Deucher 	if (!rdev->pm.dpm.ps)
246541a524abSAlex Deucher 		return -ENOMEM;
246641a524abSAlex Deucher 	power_state_offset = (u8 *)state_array->states;
246741a524abSAlex Deucher 	for (i = 0; i < state_array->ucNumEntries; i++) {
24689af37a7dSAlex Deucher 		u8 *idx;
246941a524abSAlex Deucher 		power_state = (union pplib_power_state *)power_state_offset;
247041a524abSAlex Deucher 		non_clock_array_index = power_state->v2.nonClockInfoIndex;
247141a524abSAlex Deucher 		non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
247241a524abSAlex Deucher 			&non_clock_info_array->nonClockInfo[non_clock_array_index];
247341a524abSAlex Deucher 		if (!rdev->pm.power_state[i].clock_info)
247441a524abSAlex Deucher 			return -EINVAL;
247541a524abSAlex Deucher 		ps = kzalloc(sizeof(struct kv_ps), GFP_KERNEL);
247641a524abSAlex Deucher 		if (ps == NULL) {
247741a524abSAlex Deucher 			kfree(rdev->pm.dpm.ps);
247841a524abSAlex Deucher 			return -ENOMEM;
247941a524abSAlex Deucher 		}
248041a524abSAlex Deucher 		rdev->pm.dpm.ps[i].ps_priv = ps;
248141a524abSAlex Deucher 		k = 0;
24829af37a7dSAlex Deucher 		idx = (u8 *)&power_state->v2.clockInfoIndex[0];
248341a524abSAlex Deucher 		for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
24849af37a7dSAlex Deucher 			clock_array_index = idx[j];
248541a524abSAlex Deucher 			if (clock_array_index >= clock_info_array->ucNumEntries)
248641a524abSAlex Deucher 				continue;
248741a524abSAlex Deucher 			if (k >= SUMO_MAX_HARDWARE_POWERLEVELS)
248841a524abSAlex Deucher 				break;
248941a524abSAlex Deucher 			clock_info = (union pplib_clock_info *)
24909af37a7dSAlex Deucher 				((u8 *)&clock_info_array->clockInfo[0] +
24919af37a7dSAlex Deucher 				 (clock_array_index * clock_info_array->ucEntrySize));
249241a524abSAlex Deucher 			kv_parse_pplib_clock_info(rdev,
249341a524abSAlex Deucher 						  &rdev->pm.dpm.ps[i], k,
249441a524abSAlex Deucher 						  clock_info);
249541a524abSAlex Deucher 			k++;
249641a524abSAlex Deucher 		}
249741a524abSAlex Deucher 		kv_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
249841a524abSAlex Deucher 					      non_clock_info,
249941a524abSAlex Deucher 					      non_clock_info_array->ucEntrySize);
250041a524abSAlex Deucher 		power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
250141a524abSAlex Deucher 	}
250241a524abSAlex Deucher 	rdev->pm.dpm.num_ps = state_array->ucNumEntries;
250342332905SAlex Deucher 
250442332905SAlex Deucher 	/* fill in the vce power states */
250542332905SAlex Deucher 	for (i = 0; i < RADEON_MAX_VCE_LEVELS; i++) {
250642332905SAlex Deucher 		u32 sclk;
250742332905SAlex Deucher 		clock_array_index = rdev->pm.dpm.vce_states[i].clk_idx;
250842332905SAlex Deucher 		clock_info = (union pplib_clock_info *)
250942332905SAlex Deucher 			&clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
251042332905SAlex Deucher 		sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
251142332905SAlex Deucher 		sclk |= clock_info->sumo.ucEngineClockHigh << 16;
251242332905SAlex Deucher 		rdev->pm.dpm.vce_states[i].sclk = sclk;
251342332905SAlex Deucher 		rdev->pm.dpm.vce_states[i].mclk = 0;
251442332905SAlex Deucher 	}
251542332905SAlex Deucher 
251641a524abSAlex Deucher 	return 0;
251741a524abSAlex Deucher }
251841a524abSAlex Deucher 
kv_dpm_init(struct radeon_device * rdev)251941a524abSAlex Deucher int kv_dpm_init(struct radeon_device *rdev)
252041a524abSAlex Deucher {
252141a524abSAlex Deucher 	struct kv_power_info *pi;
252241a524abSAlex Deucher 	int ret, i;
252341a524abSAlex Deucher 
252441a524abSAlex Deucher 	pi = kzalloc(sizeof(struct kv_power_info), GFP_KERNEL);
252541a524abSAlex Deucher 	if (pi == NULL)
252641a524abSAlex Deucher 		return -ENOMEM;
252741a524abSAlex Deucher 	rdev->pm.dpm.priv = pi;
252841a524abSAlex Deucher 
252982f79cc5SAlex Deucher 	ret = r600_get_platform_caps(rdev);
253082f79cc5SAlex Deucher 	if (ret)
253182f79cc5SAlex Deucher 		return ret;
253282f79cc5SAlex Deucher 
253341a524abSAlex Deucher 	ret = r600_parse_extended_power_table(rdev);
253441a524abSAlex Deucher 	if (ret)
253541a524abSAlex Deucher 		return ret;
253641a524abSAlex Deucher 
253741a524abSAlex Deucher 	for (i = 0; i < SUMO_MAX_HARDWARE_POWERLEVELS; i++)
253841a524abSAlex Deucher 		pi->at[i] = TRINITY_AT_DFLT;
253941a524abSAlex Deucher 
254041a524abSAlex Deucher 	pi->sram_end = SMC_RAM_END;
254141a524abSAlex Deucher 
254272b3f918SAlex Deucher 	/* Enabling nb dpm on an asrock system prevents dpm from working */
254372b3f918SAlex Deucher 	if (rdev->pdev->subsystem_vendor == 0x1849)
254472b3f918SAlex Deucher 		pi->enable_nb_dpm = false;
254572b3f918SAlex Deucher 	else
254641a524abSAlex Deucher 		pi->enable_nb_dpm = true;
254741a524abSAlex Deucher 
254841a524abSAlex Deucher 	pi->caps_power_containment = true;
254941a524abSAlex Deucher 	pi->caps_cac = true;
255041a524abSAlex Deucher 	pi->enable_didt = false;
255141a524abSAlex Deucher 	if (pi->enable_didt) {
255241a524abSAlex Deucher 		pi->caps_sq_ramping = true;
255341a524abSAlex Deucher 		pi->caps_db_ramping = true;
255441a524abSAlex Deucher 		pi->caps_td_ramping = true;
255541a524abSAlex Deucher 		pi->caps_tcp_ramping = true;
255641a524abSAlex Deucher 	}
255741a524abSAlex Deucher 
255841a524abSAlex Deucher 	pi->caps_sclk_ds = true;
255941a524abSAlex Deucher 	pi->enable_auto_thermal_throttling = true;
256041a524abSAlex Deucher 	pi->disable_nb_ps3_in_battery = false;
256172b3f918SAlex Deucher 	if (radeon_bapm == -1) {
256202ae7af5SAlex Deucher 		/* only enable bapm on KB, ML by default */
256302ae7af5SAlex Deucher 		if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
256409f95d5bSAlex Deucher 			pi->bapm_enable = true;
256502ae7af5SAlex Deucher 		else
256602ae7af5SAlex Deucher 			pi->bapm_enable = false;
256772b3f918SAlex Deucher 	} else if (radeon_bapm == 0) {
256872b3f918SAlex Deucher 		pi->bapm_enable = false;
256972b3f918SAlex Deucher 	} else {
257072b3f918SAlex Deucher 		pi->bapm_enable = true;
257172b3f918SAlex Deucher 	}
257241a524abSAlex Deucher 	pi->voltage_drop_t = 0;
257341a524abSAlex Deucher 	pi->caps_sclk_throttle_low_notification = false;
257441a524abSAlex Deucher 	pi->caps_fps = false; /* true? */
257577df508aSAlex Deucher 	pi->caps_uvd_pg = true;
257641a524abSAlex Deucher 	pi->caps_uvd_dpm = true;
257742332905SAlex Deucher 	pi->caps_vce_pg = false; /* XXX true */
257841a524abSAlex Deucher 	pi->caps_samu_pg = false;
257941a524abSAlex Deucher 	pi->caps_acp_pg = false;
258041a524abSAlex Deucher 	pi->caps_stable_p_state = false;
258141a524abSAlex Deucher 
258241a524abSAlex Deucher 	ret = kv_parse_sys_info_table(rdev);
258341a524abSAlex Deucher 	if (ret)
258441a524abSAlex Deucher 		return ret;
258541a524abSAlex Deucher 
258641a524abSAlex Deucher 	kv_patch_voltage_values(rdev);
258741a524abSAlex Deucher 	kv_construct_boot_state(rdev);
258841a524abSAlex Deucher 
258941a524abSAlex Deucher 	ret = kv_parse_power_table(rdev);
259041a524abSAlex Deucher 	if (ret)
259141a524abSAlex Deucher 		return ret;
259241a524abSAlex Deucher 
259341a524abSAlex Deucher 	pi->enable_dpm = true;
259441a524abSAlex Deucher 
259541a524abSAlex Deucher 	return 0;
259641a524abSAlex Deucher }
259741a524abSAlex Deucher 
kv_dpm_debugfs_print_current_performance_level(struct radeon_device * rdev,struct seq_file * m)2598ae3e40e8SAlex Deucher void kv_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
2599ae3e40e8SAlex Deucher 						    struct seq_file *m)
2600ae3e40e8SAlex Deucher {
2601ae3e40e8SAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
2602ae3e40e8SAlex Deucher 	u32 current_index =
2603ae3e40e8SAlex Deucher 		(RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_SCLK_INDEX_MASK) >>
2604ae3e40e8SAlex Deucher 		CURR_SCLK_INDEX_SHIFT;
2605ae3e40e8SAlex Deucher 	u32 sclk, tmp;
2606ae3e40e8SAlex Deucher 	u16 vddc;
2607ae3e40e8SAlex Deucher 
2608ae3e40e8SAlex Deucher 	if (current_index >= SMU__NUM_SCLK_DPM_STATE) {
2609ae3e40e8SAlex Deucher 		seq_printf(m, "invalid dpm profile %d\n", current_index);
2610ae3e40e8SAlex Deucher 	} else {
2611ae3e40e8SAlex Deucher 		sclk = be32_to_cpu(pi->graphics_level[current_index].SclkFrequency);
2612ae3e40e8SAlex Deucher 		tmp = (RREG32_SMC(SMU_VOLTAGE_STATUS) & SMU_VOLTAGE_CURRENT_LEVEL_MASK) >>
2613ae3e40e8SAlex Deucher 			SMU_VOLTAGE_CURRENT_LEVEL_SHIFT;
2614ae3e40e8SAlex Deucher 		vddc = kv_convert_8bit_index_to_voltage(rdev, (u16)tmp);
2615369283bfSAlex Deucher 		seq_printf(m, "uvd    %sabled\n", pi->uvd_power_gated ? "dis" : "en");
2616369283bfSAlex Deucher 		seq_printf(m, "vce    %sabled\n", pi->vce_power_gated ? "dis" : "en");
2617ae3e40e8SAlex Deucher 		seq_printf(m, "power level %d    sclk: %u vddc: %u\n",
2618ae3e40e8SAlex Deucher 			   current_index, sclk, vddc);
2619ae3e40e8SAlex Deucher 	}
2620ae3e40e8SAlex Deucher }
2621ae3e40e8SAlex Deucher 
kv_dpm_get_current_sclk(struct radeon_device * rdev)26229b23bad0SAlex Deucher u32 kv_dpm_get_current_sclk(struct radeon_device *rdev)
26239b23bad0SAlex Deucher {
26249b23bad0SAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
26259b23bad0SAlex Deucher 	u32 current_index =
26269b23bad0SAlex Deucher 		(RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_SCLK_INDEX_MASK) >>
26279b23bad0SAlex Deucher 		CURR_SCLK_INDEX_SHIFT;
26289b23bad0SAlex Deucher 	u32 sclk;
26299b23bad0SAlex Deucher 
26309b23bad0SAlex Deucher 	if (current_index >= SMU__NUM_SCLK_DPM_STATE) {
26319b23bad0SAlex Deucher 		return 0;
26329b23bad0SAlex Deucher 	} else {
26339b23bad0SAlex Deucher 		sclk = be32_to_cpu(pi->graphics_level[current_index].SclkFrequency);
26349b23bad0SAlex Deucher 		return sclk;
26359b23bad0SAlex Deucher 	}
26369b23bad0SAlex Deucher }
26379b23bad0SAlex Deucher 
kv_dpm_get_current_mclk(struct radeon_device * rdev)26389b23bad0SAlex Deucher u32 kv_dpm_get_current_mclk(struct radeon_device *rdev)
26399b23bad0SAlex Deucher {
26409b23bad0SAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
26419b23bad0SAlex Deucher 
26429b23bad0SAlex Deucher 	return pi->sys_info.bootup_uma_clk;
26439b23bad0SAlex Deucher }
26449b23bad0SAlex Deucher 
kv_dpm_print_power_state(struct radeon_device * rdev,struct radeon_ps * rps)264541a524abSAlex Deucher void kv_dpm_print_power_state(struct radeon_device *rdev,
264641a524abSAlex Deucher 			      struct radeon_ps *rps)
264741a524abSAlex Deucher {
264841a524abSAlex Deucher 	int i;
264941a524abSAlex Deucher 	struct kv_ps *ps = kv_get_ps(rps);
265041a524abSAlex Deucher 
265141a524abSAlex Deucher 	r600_dpm_print_class_info(rps->class, rps->class2);
265241a524abSAlex Deucher 	r600_dpm_print_cap_info(rps->caps);
265341a524abSAlex Deucher 	printk("\tuvd    vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
265441a524abSAlex Deucher 	for (i = 0; i < ps->num_levels; i++) {
265541a524abSAlex Deucher 		struct kv_pl *pl = &ps->levels[i];
265641a524abSAlex Deucher 		printk("\t\tpower level %d    sclk: %u vddc: %u\n",
265741a524abSAlex Deucher 		       i, pl->sclk,
265841a524abSAlex Deucher 		       kv_convert_8bit_index_to_voltage(rdev, pl->vddc_index));
265941a524abSAlex Deucher 	}
266041a524abSAlex Deucher 	r600_dpm_print_ps_status(rdev, rps);
266141a524abSAlex Deucher }
266241a524abSAlex Deucher 
kv_dpm_fini(struct radeon_device * rdev)266341a524abSAlex Deucher void kv_dpm_fini(struct radeon_device *rdev)
266441a524abSAlex Deucher {
266541a524abSAlex Deucher 	int i;
266641a524abSAlex Deucher 
266741a524abSAlex Deucher 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
266841a524abSAlex Deucher 		kfree(rdev->pm.dpm.ps[i].ps_priv);
266941a524abSAlex Deucher 	}
267041a524abSAlex Deucher 	kfree(rdev->pm.dpm.ps);
267141a524abSAlex Deucher 	kfree(rdev->pm.dpm.priv);
267241a524abSAlex Deucher 	r600_free_extended_power_table(rdev);
267341a524abSAlex Deucher }
267441a524abSAlex Deucher 
kv_dpm_display_configuration_changed(struct radeon_device * rdev)267541a524abSAlex Deucher void kv_dpm_display_configuration_changed(struct radeon_device *rdev)
267641a524abSAlex Deucher {
267741a524abSAlex Deucher 
267841a524abSAlex Deucher }
267941a524abSAlex Deucher 
kv_dpm_get_sclk(struct radeon_device * rdev,bool low)268041a524abSAlex Deucher u32 kv_dpm_get_sclk(struct radeon_device *rdev, bool low)
268141a524abSAlex Deucher {
268241a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
268341a524abSAlex Deucher 	struct kv_ps *requested_state = kv_get_ps(&pi->requested_rps);
268441a524abSAlex Deucher 
268541a524abSAlex Deucher 	if (low)
268641a524abSAlex Deucher 		return requested_state->levels[0].sclk;
268741a524abSAlex Deucher 	else
268841a524abSAlex Deucher 		return requested_state->levels[requested_state->num_levels - 1].sclk;
268941a524abSAlex Deucher }
269041a524abSAlex Deucher 
kv_dpm_get_mclk(struct radeon_device * rdev,bool low)269141a524abSAlex Deucher u32 kv_dpm_get_mclk(struct radeon_device *rdev, bool low)
269241a524abSAlex Deucher {
269341a524abSAlex Deucher 	struct kv_power_info *pi = kv_get_pi(rdev);
269441a524abSAlex Deucher 
269541a524abSAlex Deucher 	return pi->sys_info.bootup_uma_clk;
269641a524abSAlex Deucher }
269741a524abSAlex Deucher 
2698