1f3867f43SBen Skeggs /*
2f3867f43SBen Skeggs  * Copyright 2012 Red Hat Inc.
3f3867f43SBen Skeggs  *
4f3867f43SBen Skeggs  * Permission is hereby granted, free of charge, to any person obtaining a
5f3867f43SBen Skeggs  * copy of this software and associated documentation files (the "Software"),
6f3867f43SBen Skeggs  * to deal in the Software without restriction, including without limitation
7f3867f43SBen Skeggs  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8f3867f43SBen Skeggs  * and/or sell copies of the Software, and to permit persons to whom the
9f3867f43SBen Skeggs  * Software is furnished to do so, subject to the following conditions:
10f3867f43SBen Skeggs  *
11f3867f43SBen Skeggs  * The above copyright notice and this permission notice shall be included in
12f3867f43SBen Skeggs  * all copies or substantial portions of the Software.
13f3867f43SBen Skeggs  *
14f3867f43SBen Skeggs  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15f3867f43SBen Skeggs  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16f3867f43SBen Skeggs  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17f3867f43SBen Skeggs  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18f3867f43SBen Skeggs  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19f3867f43SBen Skeggs  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20f3867f43SBen Skeggs  * OTHER DEALINGS IN THE SOFTWARE.
21f3867f43SBen Skeggs  *
22f3867f43SBen Skeggs  * Authors: Ben Skeggs
23f3867f43SBen Skeggs  */
246625f55cSBen Skeggs #define nv40_clk(p) container_of((p), struct nv40_clk, base)
256625f55cSBen Skeggs #include "priv.h"
267632b30eSBen Skeggs #include "pll.h"
277632b30eSBen Skeggs 
28f3867f43SBen Skeggs #include <subdev/bios.h>
29f3867f43SBen Skeggs #include <subdev/bios/pll.h>
30f3867f43SBen Skeggs 
313eca809bSBen Skeggs struct nv40_clk {
327632b30eSBen Skeggs 	struct nvkm_clk base;
33f3867f43SBen Skeggs 	u32 ctrl;
34f3867f43SBen Skeggs 	u32 npll_ctrl;
35f3867f43SBen Skeggs 	u32 npll_coef;
36f3867f43SBen Skeggs 	u32 spll;
37f3867f43SBen Skeggs };
38f3867f43SBen Skeggs 
39f3867f43SBen Skeggs static u32
read_pll_1(struct nv40_clk * clk,u32 reg)403eca809bSBen Skeggs read_pll_1(struct nv40_clk *clk, u32 reg)
41f3867f43SBen Skeggs {
42822ad79fSBen Skeggs 	struct nvkm_device *device = clk->base.subdev.device;
43822ad79fSBen Skeggs 	u32 ctrl = nvkm_rd32(device, reg + 0x00);
44f3867f43SBen Skeggs 	int P = (ctrl & 0x00070000) >> 16;
45f3867f43SBen Skeggs 	int N = (ctrl & 0x0000ff00) >> 8;
46f3867f43SBen Skeggs 	int M = (ctrl & 0x000000ff) >> 0;
473eca809bSBen Skeggs 	u32 ref = 27000, khz = 0;
48f3867f43SBen Skeggs 
49f3867f43SBen Skeggs 	if (ctrl & 0x80000000)
503eca809bSBen Skeggs 		khz = ref * N / M;
51f3867f43SBen Skeggs 
523eca809bSBen Skeggs 	return khz >> P;
53f3867f43SBen Skeggs }
54f3867f43SBen Skeggs 
55f3867f43SBen Skeggs static u32
read_pll_2(struct nv40_clk * clk,u32 reg)563eca809bSBen Skeggs read_pll_2(struct nv40_clk *clk, u32 reg)
57f3867f43SBen Skeggs {
58822ad79fSBen Skeggs 	struct nvkm_device *device = clk->base.subdev.device;
59822ad79fSBen Skeggs 	u32 ctrl = nvkm_rd32(device, reg + 0x00);
60822ad79fSBen Skeggs 	u32 coef = nvkm_rd32(device, reg + 0x04);
61f3867f43SBen Skeggs 	int N2 = (coef & 0xff000000) >> 24;
62f3867f43SBen Skeggs 	int M2 = (coef & 0x00ff0000) >> 16;
63f3867f43SBen Skeggs 	int N1 = (coef & 0x0000ff00) >> 8;
64f3867f43SBen Skeggs 	int M1 = (coef & 0x000000ff) >> 0;
65f3867f43SBen Skeggs 	int P = (ctrl & 0x00070000) >> 16;
663eca809bSBen Skeggs 	u32 ref = 27000, khz = 0;
67f3867f43SBen Skeggs 
68f3867f43SBen Skeggs 	if ((ctrl & 0x80000000) && M1) {
693eca809bSBen Skeggs 		khz = ref * N1 / M1;
70f3867f43SBen Skeggs 		if ((ctrl & 0x40000100) == 0x40000000) {
71f3867f43SBen Skeggs 			if (M2)
723eca809bSBen Skeggs 				khz = khz * N2 / M2;
73f3867f43SBen Skeggs 			else
743eca809bSBen Skeggs 				khz = 0;
75f3867f43SBen Skeggs 		}
76f3867f43SBen Skeggs 	}
77f3867f43SBen Skeggs 
783eca809bSBen Skeggs 	return khz >> P;
79f3867f43SBen Skeggs }
80f3867f43SBen Skeggs 
81f3867f43SBen Skeggs static u32
read_clk(struct nv40_clk * clk,u32 src)823eca809bSBen Skeggs read_clk(struct nv40_clk *clk, u32 src)
83f3867f43SBen Skeggs {
84f3867f43SBen Skeggs 	switch (src) {
85f3867f43SBen Skeggs 	case 3:
863eca809bSBen Skeggs 		return read_pll_2(clk, 0x004000);
87f3867f43SBen Skeggs 	case 2:
883eca809bSBen Skeggs 		return read_pll_1(clk, 0x004008);
89f3867f43SBen Skeggs 	default:
90f3867f43SBen Skeggs 		break;
91f3867f43SBen Skeggs 	}
92f3867f43SBen Skeggs 
93f3867f43SBen Skeggs 	return 0;
94f3867f43SBen Skeggs }
95f3867f43SBen Skeggs 
96f3867f43SBen Skeggs static int
nv40_clk_read(struct nvkm_clk * base,enum nv_clk_src src)976625f55cSBen Skeggs nv40_clk_read(struct nvkm_clk *base, enum nv_clk_src src)
98f3867f43SBen Skeggs {
996625f55cSBen Skeggs 	struct nv40_clk *clk = nv40_clk(base);
100b907649eSBen Skeggs 	struct nvkm_subdev *subdev = &clk->base.subdev;
101b907649eSBen Skeggs 	struct nvkm_device *device = subdev->device;
102822ad79fSBen Skeggs 	u32 mast = nvkm_rd32(device, 0x00c040);
103f3867f43SBen Skeggs 
104f3867f43SBen Skeggs 	switch (src) {
105f3867f43SBen Skeggs 	case nv_clk_src_crystal:
106822ad79fSBen Skeggs 		return device->crystal;
107f3867f43SBen Skeggs 	case nv_clk_src_href:
108f3867f43SBen Skeggs 		return 100000; /*XXX: PCIE/AGP differ*/
109f3867f43SBen Skeggs 	case nv_clk_src_core:
1103eca809bSBen Skeggs 		return read_clk(clk, (mast & 0x00000003) >> 0);
111f3867f43SBen Skeggs 	case nv_clk_src_shader:
1123eca809bSBen Skeggs 		return read_clk(clk, (mast & 0x00000030) >> 4);
113f3867f43SBen Skeggs 	case nv_clk_src_mem:
1143eca809bSBen Skeggs 		return read_pll_2(clk, 0x4020);
115f3867f43SBen Skeggs 	default:
116f3867f43SBen Skeggs 		break;
117f3867f43SBen Skeggs 	}
118f3867f43SBen Skeggs 
119b907649eSBen Skeggs 	nvkm_debug(subdev, "unknown clock source %d %08x\n", src, mast);
120f3867f43SBen Skeggs 	return -EINVAL;
121f3867f43SBen Skeggs }
122f3867f43SBen Skeggs 
123f3867f43SBen Skeggs static int
nv40_clk_calc_pll(struct nv40_clk * clk,u32 reg,u32 khz,int * N1,int * M1,int * N2,int * M2,int * log2P)1243eca809bSBen Skeggs nv40_clk_calc_pll(struct nv40_clk *clk, u32 reg, u32 khz,
125f3867f43SBen Skeggs 		  int *N1, int *M1, int *N2, int *M2, int *log2P)
126f3867f43SBen Skeggs {
12746484438SBen Skeggs 	struct nvkm_subdev *subdev = &clk->base.subdev;
128f3867f43SBen Skeggs 	struct nvbios_pll pll;
129f3867f43SBen Skeggs 	int ret;
130f3867f43SBen Skeggs 
13146484438SBen Skeggs 	ret = nvbios_pll_parse(subdev->device->bios, reg, &pll);
132f3867f43SBen Skeggs 	if (ret)
133f3867f43SBen Skeggs 		return ret;
134f3867f43SBen Skeggs 
1353eca809bSBen Skeggs 	if (khz < pll.vco1.max_freq)
136f3867f43SBen Skeggs 		pll.vco2.max_freq = 0;
137f3867f43SBen Skeggs 
13846484438SBen Skeggs 	ret = nv04_pll_calc(subdev, &pll, khz, N1, M1, N2, M2, log2P);
139f3867f43SBen Skeggs 	if (ret == 0)
140f3867f43SBen Skeggs 		return -ERANGE;
1417632b30eSBen Skeggs 
142f3867f43SBen Skeggs 	return ret;
143f3867f43SBen Skeggs }
144f3867f43SBen Skeggs 
145f3867f43SBen Skeggs static int
nv40_clk_calc(struct nvkm_clk * base,struct nvkm_cstate * cstate)1466625f55cSBen Skeggs nv40_clk_calc(struct nvkm_clk *base, struct nvkm_cstate *cstate)
147f3867f43SBen Skeggs {
1486625f55cSBen Skeggs 	struct nv40_clk *clk = nv40_clk(base);
149f3867f43SBen Skeggs 	int gclk = cstate->domain[nv_clk_src_core];
150f3867f43SBen Skeggs 	int sclk = cstate->domain[nv_clk_src_shader];
151f3867f43SBen Skeggs 	int N1, M1, N2, M2, log2P;
152f3867f43SBen Skeggs 	int ret;
153f3867f43SBen Skeggs 
154f3867f43SBen Skeggs 	/* core/geometric clock */
1553eca809bSBen Skeggs 	ret = nv40_clk_calc_pll(clk, 0x004000, gclk,
156f3867f43SBen Skeggs 				&N1, &M1, &N2, &M2, &log2P);
157f3867f43SBen Skeggs 	if (ret < 0)
158f3867f43SBen Skeggs 		return ret;
159f3867f43SBen Skeggs 
160f3867f43SBen Skeggs 	if (N2 == M2) {
1613eca809bSBen Skeggs 		clk->npll_ctrl = 0x80000100 | (log2P << 16);
1623eca809bSBen Skeggs 		clk->npll_coef = (N1 << 8) | M1;
163f3867f43SBen Skeggs 	} else {
1643eca809bSBen Skeggs 		clk->npll_ctrl = 0xc0000000 | (log2P << 16);
1653eca809bSBen Skeggs 		clk->npll_coef = (N2 << 24) | (M2 << 16) | (N1 << 8) | M1;
166f3867f43SBen Skeggs 	}
167f3867f43SBen Skeggs 
168f3867f43SBen Skeggs 	/* use the second pll for shader/rop clock, if it differs from core */
169f3867f43SBen Skeggs 	if (sclk && sclk != gclk) {
1703eca809bSBen Skeggs 		ret = nv40_clk_calc_pll(clk, 0x004008, sclk,
171f3867f43SBen Skeggs 					&N1, &M1, NULL, NULL, &log2P);
172f3867f43SBen Skeggs 		if (ret < 0)
173f3867f43SBen Skeggs 			return ret;
174f3867f43SBen Skeggs 
1753eca809bSBen Skeggs 		clk->spll = 0xc0000000 | (log2P << 16) | (N1 << 8) | M1;
1763eca809bSBen Skeggs 		clk->ctrl = 0x00000223;
177f3867f43SBen Skeggs 	} else {
1783eca809bSBen Skeggs 		clk->spll = 0x00000000;
1793eca809bSBen Skeggs 		clk->ctrl = 0x00000333;
180f3867f43SBen Skeggs 	}
181f3867f43SBen Skeggs 
182f3867f43SBen Skeggs 	return 0;
183f3867f43SBen Skeggs }
184f3867f43SBen Skeggs 
185f3867f43SBen Skeggs static int
nv40_clk_prog(struct nvkm_clk * base)1866625f55cSBen Skeggs nv40_clk_prog(struct nvkm_clk *base)
187f3867f43SBen Skeggs {
1886625f55cSBen Skeggs 	struct nv40_clk *clk = nv40_clk(base);
189822ad79fSBen Skeggs 	struct nvkm_device *device = clk->base.subdev.device;
190822ad79fSBen Skeggs 	nvkm_mask(device, 0x00c040, 0x00000333, 0x00000000);
191822ad79fSBen Skeggs 	nvkm_wr32(device, 0x004004, clk->npll_coef);
192822ad79fSBen Skeggs 	nvkm_mask(device, 0x004000, 0xc0070100, clk->npll_ctrl);
193822ad79fSBen Skeggs 	nvkm_mask(device, 0x004008, 0xc007ffff, clk->spll);
194f3867f43SBen Skeggs 	mdelay(5);
195822ad79fSBen Skeggs 	nvkm_mask(device, 0x00c040, 0x00000333, clk->ctrl);
196f3867f43SBen Skeggs 	return 0;
197f3867f43SBen Skeggs }
198f3867f43SBen Skeggs 
199f3867f43SBen Skeggs static void
nv40_clk_tidy(struct nvkm_clk * obj)2003eca809bSBen Skeggs nv40_clk_tidy(struct nvkm_clk *obj)
201f3867f43SBen Skeggs {
202f3867f43SBen Skeggs }
203f3867f43SBen Skeggs 
2046625f55cSBen Skeggs static const struct nvkm_clk_func
2056625f55cSBen Skeggs nv40_clk = {
2066625f55cSBen Skeggs 	.read = nv40_clk_read,
2076625f55cSBen Skeggs 	.calc = nv40_clk_calc,
2086625f55cSBen Skeggs 	.prog = nv40_clk_prog,
2096625f55cSBen Skeggs 	.tidy = nv40_clk_tidy,
2106625f55cSBen Skeggs 	.domains = {
2116625f55cSBen Skeggs 		{ nv_clk_src_crystal, 0xff },
2126625f55cSBen Skeggs 		{ nv_clk_src_href   , 0xff },
2136625f55cSBen Skeggs 		{ nv_clk_src_core   , 0xff, 0, "core", 1000 },
2146625f55cSBen Skeggs 		{ nv_clk_src_shader , 0xff, 0, "shader", 1000 },
2156625f55cSBen Skeggs 		{ nv_clk_src_mem    , 0xff, 0, "memory", 1000 },
2166625f55cSBen Skeggs 		{ nv_clk_src_max }
2176625f55cSBen Skeggs 	}
2186625f55cSBen Skeggs };
2196625f55cSBen Skeggs 
2206625f55cSBen Skeggs int
nv40_clk_new(struct nvkm_device * device,enum nvkm_subdev_type type,int inst,struct nvkm_clk ** pclk)221*98fd7f83SBen Skeggs nv40_clk_new(struct nvkm_device *device, enum nvkm_subdev_type type, int inst,
222*98fd7f83SBen Skeggs 	     struct nvkm_clk **pclk)
223f3867f43SBen Skeggs {
2243eca809bSBen Skeggs 	struct nv40_clk *clk;
225f3867f43SBen Skeggs 
2266625f55cSBen Skeggs 	if (!(clk = kzalloc(sizeof(*clk), GFP_KERNEL)))
2276625f55cSBen Skeggs 		return -ENOMEM;
2283eca809bSBen Skeggs 	clk->base.pll_calc = nv04_clk_pll_calc;
2293eca809bSBen Skeggs 	clk->base.pll_prog = nv04_clk_pll_prog;
2306625f55cSBen Skeggs 	*pclk = &clk->base;
231f3867f43SBen Skeggs 
232*98fd7f83SBen Skeggs 	return nvkm_clk_ctor(&nv40_clk, device, type, inst, true, &clk->base);
2336625f55cSBen Skeggs }
234