1d521097fSBen Skeggs /*
2d521097fSBen Skeggs  * Copyright 2018 Red Hat Inc.
3d521097fSBen Skeggs  *
4d521097fSBen Skeggs  * Permission is hereby granted, free of charge, to any person obtaining a
5d521097fSBen Skeggs  * copy of this software and associated documentation files (the "Software"),
6d521097fSBen Skeggs  * to deal in the Software without restriction, including without limitation
7d521097fSBen Skeggs  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8d521097fSBen Skeggs  * and/or sell copies of the Software, and to permit persons to whom the
9d521097fSBen Skeggs  * Software is furnished to do so, subject to the following conditions:
10d521097fSBen Skeggs  *
11d521097fSBen Skeggs  * The above copyright notice and this permission notice shall be included in
12d521097fSBen Skeggs  * all copies or substantial portions of the Software.
13d521097fSBen Skeggs  *
14d521097fSBen Skeggs  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15d521097fSBen Skeggs  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16d521097fSBen Skeggs  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17d521097fSBen Skeggs  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18d521097fSBen Skeggs  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19d521097fSBen Skeggs  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20d521097fSBen Skeggs  * OTHER DEALINGS IN THE SOFTWARE.
21d521097fSBen Skeggs  */
22d521097fSBen Skeggs #include "gf100.h"
23d521097fSBen Skeggs #include "ctxgf100.h"
24d521097fSBen Skeggs 
25d521097fSBen Skeggs #include <nvif/class.h>
26d521097fSBen Skeggs 
27d521097fSBen Skeggs static void
28bdf4424dSBen Skeggs gv100_gr_trap_sm(struct gf100_gr *gr, int gpc, int tpc, int sm)
29d521097fSBen Skeggs {
30d521097fSBen Skeggs 	struct nvkm_subdev *subdev = &gr->base.engine.subdev;
31d521097fSBen Skeggs 	struct nvkm_device *device = subdev->device;
32bdf4424dSBen Skeggs 	u32 werr = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x730 + (sm * 0x80)));
33bdf4424dSBen Skeggs 	u32 gerr = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x734 + (sm * 0x80)));
34d521097fSBen Skeggs 	const struct nvkm_enum *warp;
35d521097fSBen Skeggs 	char glob[128];
36d521097fSBen Skeggs 
37d521097fSBen Skeggs 	nvkm_snprintbf(glob, sizeof(glob), gf100_mp_global_error, gerr);
38d521097fSBen Skeggs 	warp = nvkm_enum_find(gf100_mp_warp_error, werr & 0xffff);
39d521097fSBen Skeggs 
40bdf4424dSBen Skeggs 	nvkm_error(subdev, "GPC%i/TPC%i/SM%d trap: "
41d521097fSBen Skeggs 			   "global %08x [%s] warp %04x [%s]\n",
42bdf4424dSBen Skeggs 		   gpc, tpc, sm, gerr, glob, werr, warp ? warp->name : "");
43d521097fSBen Skeggs 
44bdf4424dSBen Skeggs 	nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x730 + sm * 0x80), 0x00000000);
45bdf4424dSBen Skeggs 	nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x734 + sm * 0x80), gerr);
46bdf4424dSBen Skeggs }
47bdf4424dSBen Skeggs 
48afa3b96bSBen Skeggs void
49bdf4424dSBen Skeggs gv100_gr_trap_mp(struct gf100_gr *gr, int gpc, int tpc)
50bdf4424dSBen Skeggs {
51bdf4424dSBen Skeggs 	gv100_gr_trap_sm(gr, gpc, tpc, 0);
52bdf4424dSBen Skeggs 	gv100_gr_trap_sm(gr, gpc, tpc, 1);
53d521097fSBen Skeggs }
54d521097fSBen Skeggs 
55d521097fSBen Skeggs static void
56d521097fSBen Skeggs gv100_gr_init_4188a4(struct gf100_gr *gr)
57d521097fSBen Skeggs {
58d521097fSBen Skeggs 	struct nvkm_device *device = gr->base.engine.subdev.device;
59d521097fSBen Skeggs 	nvkm_mask(device, 0x4188a4, 0x03000000, 0x03000000);
60d521097fSBen Skeggs }
61d521097fSBen Skeggs 
62afa3b96bSBen Skeggs void
63d521097fSBen Skeggs gv100_gr_init_shader_exceptions(struct gf100_gr *gr, int gpc, int tpc)
64d521097fSBen Skeggs {
65d521097fSBen Skeggs 	struct nvkm_device *device = gr->base.engine.subdev.device;
66d521097fSBen Skeggs 	int sm;
67d521097fSBen Skeggs 	for (sm = 0; sm < 0x100; sm += 0x80) {
68d521097fSBen Skeggs 		nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x728 + sm), 0x0085eb64);
69d521097fSBen Skeggs 		nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x610), 0x00000001);
70d521097fSBen Skeggs 		nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x72c + sm), 0x00000004);
71d521097fSBen Skeggs 	}
72d521097fSBen Skeggs }
73d521097fSBen Skeggs 
74afa3b96bSBen Skeggs void
75d521097fSBen Skeggs gv100_gr_init_504430(struct gf100_gr *gr, int gpc, int tpc)
76d521097fSBen Skeggs {
77d521097fSBen Skeggs 	struct nvkm_device *device = gr->base.engine.subdev.device;
78d521097fSBen Skeggs 	nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x430), 0x403f0000);
79d521097fSBen Skeggs }
80d521097fSBen Skeggs 
81afa3b96bSBen Skeggs void
82d521097fSBen Skeggs gv100_gr_init_419bd8(struct gf100_gr *gr)
83d521097fSBen Skeggs {
84d521097fSBen Skeggs 	struct nvkm_device *device = gr->base.engine.subdev.device;
85d521097fSBen Skeggs 	nvkm_mask(device, 0x419bd8, 0x00000700, 0x00000000);
86d521097fSBen Skeggs }
87d521097fSBen Skeggs 
88d521097fSBen Skeggs static const struct gf100_gr_func
89d521097fSBen Skeggs gv100_gr = {
90d521097fSBen Skeggs 	.oneinit_tiles = gm200_gr_oneinit_tiles,
91d521097fSBen Skeggs 	.oneinit_sm_id = gm200_gr_oneinit_sm_id,
92d521097fSBen Skeggs 	.init = gf100_gr_init,
93d521097fSBen Skeggs 	.init_419bd8 = gv100_gr_init_419bd8,
94d521097fSBen Skeggs 	.init_gpc_mmu = gm200_gr_init_gpc_mmu,
95d521097fSBen Skeggs 	.init_vsc_stream_master = gk104_gr_init_vsc_stream_master,
96d521097fSBen Skeggs 	.init_zcull = gf117_gr_init_zcull,
97d521097fSBen Skeggs 	.init_num_active_ltcs = gm200_gr_init_num_active_ltcs,
98d521097fSBen Skeggs 	.init_rop_active_fbps = gp100_gr_init_rop_active_fbps,
99d521097fSBen Skeggs 	.init_swdx_pes_mask = gp102_gr_init_swdx_pes_mask,
100d521097fSBen Skeggs 	.init_fecs_exceptions = gp100_gr_init_fecs_exceptions,
101d521097fSBen Skeggs 	.init_ds_hww_esr_2 = gm200_gr_init_ds_hww_esr_2,
102d521097fSBen Skeggs 	.init_sked_hww_esr = gk104_gr_init_sked_hww_esr,
103d521097fSBen Skeggs 	.init_ppc_exceptions = gk104_gr_init_ppc_exceptions,
104d521097fSBen Skeggs 	.init_504430 = gv100_gr_init_504430,
105d521097fSBen Skeggs 	.init_shader_exceptions = gv100_gr_init_shader_exceptions,
106d521097fSBen Skeggs 	.init_4188a4 = gv100_gr_init_4188a4,
107d521097fSBen Skeggs 	.trap_mp = gv100_gr_trap_mp,
108d521097fSBen Skeggs 	.rops = gm200_gr_rops,
109d521097fSBen Skeggs 	.gpc_nr = 6,
110d521097fSBen Skeggs 	.tpc_nr = 5,
111d521097fSBen Skeggs 	.ppc_nr = 3,
112d521097fSBen Skeggs 	.grctx = &gv100_grctx,
113d521097fSBen Skeggs 	.zbc = &gp102_gr_zbc,
114d521097fSBen Skeggs 	.sclass = {
115d521097fSBen Skeggs 		{ -1, -1, FERMI_TWOD_A },
116d521097fSBen Skeggs 		{ -1, -1, KEPLER_INLINE_TO_MEMORY_B },
117d521097fSBen Skeggs 		{ -1, -1, VOLTA_A, &gf100_fermi },
118d521097fSBen Skeggs 		{ -1, -1, VOLTA_COMPUTE_A },
119d521097fSBen Skeggs 		{}
120d521097fSBen Skeggs 	}
121d521097fSBen Skeggs };
122d521097fSBen Skeggs 
123ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gv100/gr/fecs_bl.bin");
124ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gv100/gr/fecs_inst.bin");
125ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gv100/gr/fecs_data.bin");
126ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gv100/gr/fecs_sig.bin");
127ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gv100/gr/gpccs_bl.bin");
128ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gv100/gr/gpccs_inst.bin");
129ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gv100/gr/gpccs_data.bin");
130ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gv100/gr/gpccs_sig.bin");
131ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gv100/gr/sw_ctx.bin");
132ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gv100/gr/sw_nonctx.bin");
133ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gv100/gr/sw_bundle_init.bin");
134ef16dc27SBen Skeggs MODULE_FIRMWARE("nvidia/gv100/gr/sw_method_init.bin");
135ef16dc27SBen Skeggs 
136ef16dc27SBen Skeggs static const struct gf100_gr_fwif
137ef16dc27SBen Skeggs gv100_gr_fwif[] = {
138ef16dc27SBen Skeggs 	{  0, gm200_gr_load, &gv100_gr, &gp108_gr_fecs_acr, &gp108_gr_gpccs_acr },
139b9c246adSBen Skeggs 	{ -1, gm200_gr_nofw },
140ef16dc27SBen Skeggs 	{}
141ef16dc27SBen Skeggs };
142ef16dc27SBen Skeggs 
143d521097fSBen Skeggs int
144*864d37c3SBen Skeggs gv100_gr_new(struct nvkm_device *device, enum nvkm_subdev_type type, int inst, struct nvkm_gr **pgr)
145d521097fSBen Skeggs {
146*864d37c3SBen Skeggs 	return gf100_gr_new_(gv100_gr_fwif, device, type, inst, pgr);
147d521097fSBen Skeggs }
148