1 /*
2  * Copyright 2012 Red Hat Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: Ben Skeggs
23  */
24 
25 #include <linux/console.h>
26 #include <linux/delay.h>
27 #include <linux/module.h>
28 #include <linux/pci.h>
29 #include <linux/pm_runtime.h>
30 #include <linux/vga_switcheroo.h>
31 #include <linux/mmu_notifier.h>
32 
33 #include <drm/drm_aperture.h>
34 #include <drm/drm_crtc_helper.h>
35 #include <drm/drm_gem_ttm_helper.h>
36 #include <drm/drm_ioctl.h>
37 #include <drm/drm_vblank.h>
38 
39 #include <core/gpuobj.h>
40 #include <core/option.h>
41 #include <core/pci.h>
42 #include <core/tegra.h>
43 
44 #include <nvif/driver.h>
45 #include <nvif/fifo.h>
46 #include <nvif/push006c.h>
47 #include <nvif/user.h>
48 
49 #include <nvif/class.h>
50 #include <nvif/cl0002.h>
51 #include <nvif/cla06f.h>
52 
53 #include "nouveau_drv.h"
54 #include "nouveau_dma.h"
55 #include "nouveau_ttm.h"
56 #include "nouveau_gem.h"
57 #include "nouveau_vga.h"
58 #include "nouveau_led.h"
59 #include "nouveau_hwmon.h"
60 #include "nouveau_acpi.h"
61 #include "nouveau_bios.h"
62 #include "nouveau_ioctl.h"
63 #include "nouveau_abi16.h"
64 #include "nouveau_fbcon.h"
65 #include "nouveau_fence.h"
66 #include "nouveau_debugfs.h"
67 #include "nouveau_usif.h"
68 #include "nouveau_connector.h"
69 #include "nouveau_platform.h"
70 #include "nouveau_svm.h"
71 #include "nouveau_dmem.h"
72 
73 MODULE_PARM_DESC(config, "option string to pass to driver core");
74 static char *nouveau_config;
75 module_param_named(config, nouveau_config, charp, 0400);
76 
77 MODULE_PARM_DESC(debug, "debug string to pass to driver core");
78 static char *nouveau_debug;
79 module_param_named(debug, nouveau_debug, charp, 0400);
80 
81 MODULE_PARM_DESC(noaccel, "disable kernel/abi16 acceleration");
82 static int nouveau_noaccel = 0;
83 module_param_named(noaccel, nouveau_noaccel, int, 0400);
84 
85 MODULE_PARM_DESC(modeset, "enable driver (default: auto, "
86 		          "0 = disabled, 1 = enabled, 2 = headless)");
87 int nouveau_modeset = -1;
88 module_param_named(modeset, nouveau_modeset, int, 0400);
89 
90 MODULE_PARM_DESC(atomic, "Expose atomic ioctl (default: disabled)");
91 static int nouveau_atomic = 0;
92 module_param_named(atomic, nouveau_atomic, int, 0400);
93 
94 MODULE_PARM_DESC(runpm, "disable (0), force enable (1), optimus only default (-1)");
95 static int nouveau_runtime_pm = -1;
96 module_param_named(runpm, nouveau_runtime_pm, int, 0400);
97 
98 static struct drm_driver driver_stub;
99 static struct drm_driver driver_pci;
100 static struct drm_driver driver_platform;
101 
102 static u64
103 nouveau_pci_name(struct pci_dev *pdev)
104 {
105 	u64 name = (u64)pci_domain_nr(pdev->bus) << 32;
106 	name |= pdev->bus->number << 16;
107 	name |= PCI_SLOT(pdev->devfn) << 8;
108 	return name | PCI_FUNC(pdev->devfn);
109 }
110 
111 static u64
112 nouveau_platform_name(struct platform_device *platformdev)
113 {
114 	return platformdev->id;
115 }
116 
117 static u64
118 nouveau_name(struct drm_device *dev)
119 {
120 	if (dev_is_pci(dev->dev))
121 		return nouveau_pci_name(to_pci_dev(dev->dev));
122 	else
123 		return nouveau_platform_name(to_platform_device(dev->dev));
124 }
125 
126 static inline bool
127 nouveau_cli_work_ready(struct dma_fence *fence)
128 {
129 	if (!dma_fence_is_signaled(fence))
130 		return false;
131 	dma_fence_put(fence);
132 	return true;
133 }
134 
135 static void
136 nouveau_cli_work(struct work_struct *w)
137 {
138 	struct nouveau_cli *cli = container_of(w, typeof(*cli), work);
139 	struct nouveau_cli_work *work, *wtmp;
140 	mutex_lock(&cli->lock);
141 	list_for_each_entry_safe(work, wtmp, &cli->worker, head) {
142 		if (!work->fence || nouveau_cli_work_ready(work->fence)) {
143 			list_del(&work->head);
144 			work->func(work);
145 		}
146 	}
147 	mutex_unlock(&cli->lock);
148 }
149 
150 static void
151 nouveau_cli_work_fence(struct dma_fence *fence, struct dma_fence_cb *cb)
152 {
153 	struct nouveau_cli_work *work = container_of(cb, typeof(*work), cb);
154 	schedule_work(&work->cli->work);
155 }
156 
157 void
158 nouveau_cli_work_queue(struct nouveau_cli *cli, struct dma_fence *fence,
159 		       struct nouveau_cli_work *work)
160 {
161 	work->fence = dma_fence_get(fence);
162 	work->cli = cli;
163 	mutex_lock(&cli->lock);
164 	list_add_tail(&work->head, &cli->worker);
165 	if (dma_fence_add_callback(fence, &work->cb, nouveau_cli_work_fence))
166 		nouveau_cli_work_fence(fence, &work->cb);
167 	mutex_unlock(&cli->lock);
168 }
169 
170 static void
171 nouveau_cli_fini(struct nouveau_cli *cli)
172 {
173 	/* All our channels are dead now, which means all the fences they
174 	 * own are signalled, and all callback functions have been called.
175 	 *
176 	 * So, after flushing the workqueue, there should be nothing left.
177 	 */
178 	flush_work(&cli->work);
179 	WARN_ON(!list_empty(&cli->worker));
180 
181 	usif_client_fini(cli);
182 	nouveau_vmm_fini(&cli->svm);
183 	nouveau_vmm_fini(&cli->vmm);
184 	nvif_mmu_dtor(&cli->mmu);
185 	nvif_device_dtor(&cli->device);
186 	mutex_lock(&cli->drm->master.lock);
187 	nvif_client_dtor(&cli->base);
188 	mutex_unlock(&cli->drm->master.lock);
189 }
190 
191 static int
192 nouveau_cli_init(struct nouveau_drm *drm, const char *sname,
193 		 struct nouveau_cli *cli)
194 {
195 	static const struct nvif_mclass
196 	mems[] = {
197 		{ NVIF_CLASS_MEM_GF100, -1 },
198 		{ NVIF_CLASS_MEM_NV50 , -1 },
199 		{ NVIF_CLASS_MEM_NV04 , -1 },
200 		{}
201 	};
202 	static const struct nvif_mclass
203 	mmus[] = {
204 		{ NVIF_CLASS_MMU_GF100, -1 },
205 		{ NVIF_CLASS_MMU_NV50 , -1 },
206 		{ NVIF_CLASS_MMU_NV04 , -1 },
207 		{}
208 	};
209 	static const struct nvif_mclass
210 	vmms[] = {
211 		{ NVIF_CLASS_VMM_GP100, -1 },
212 		{ NVIF_CLASS_VMM_GM200, -1 },
213 		{ NVIF_CLASS_VMM_GF100, -1 },
214 		{ NVIF_CLASS_VMM_NV50 , -1 },
215 		{ NVIF_CLASS_VMM_NV04 , -1 },
216 		{}
217 	};
218 	u64 device = nouveau_name(drm->dev);
219 	int ret;
220 
221 	snprintf(cli->name, sizeof(cli->name), "%s", sname);
222 	cli->drm = drm;
223 	mutex_init(&cli->mutex);
224 	usif_client_init(cli);
225 
226 	INIT_WORK(&cli->work, nouveau_cli_work);
227 	INIT_LIST_HEAD(&cli->worker);
228 	mutex_init(&cli->lock);
229 
230 	if (cli == &drm->master) {
231 		ret = nvif_driver_init(NULL, nouveau_config, nouveau_debug,
232 				       cli->name, device, &cli->base);
233 	} else {
234 		mutex_lock(&drm->master.lock);
235 		ret = nvif_client_ctor(&drm->master.base, cli->name, device,
236 				       &cli->base);
237 		mutex_unlock(&drm->master.lock);
238 	}
239 	if (ret) {
240 		NV_PRINTK(err, cli, "Client allocation failed: %d\n", ret);
241 		goto done;
242 	}
243 
244 	ret = nvif_device_ctor(&cli->base.object, "drmDevice", 0, NV_DEVICE,
245 			       &(struct nv_device_v0) {
246 					.device = ~0,
247 			       }, sizeof(struct nv_device_v0),
248 			       &cli->device);
249 	if (ret) {
250 		NV_PRINTK(err, cli, "Device allocation failed: %d\n", ret);
251 		goto done;
252 	}
253 
254 	ret = nvif_mclass(&cli->device.object, mmus);
255 	if (ret < 0) {
256 		NV_PRINTK(err, cli, "No supported MMU class\n");
257 		goto done;
258 	}
259 
260 	ret = nvif_mmu_ctor(&cli->device.object, "drmMmu", mmus[ret].oclass,
261 			    &cli->mmu);
262 	if (ret) {
263 		NV_PRINTK(err, cli, "MMU allocation failed: %d\n", ret);
264 		goto done;
265 	}
266 
267 	ret = nvif_mclass(&cli->mmu.object, vmms);
268 	if (ret < 0) {
269 		NV_PRINTK(err, cli, "No supported VMM class\n");
270 		goto done;
271 	}
272 
273 	ret = nouveau_vmm_init(cli, vmms[ret].oclass, &cli->vmm);
274 	if (ret) {
275 		NV_PRINTK(err, cli, "VMM allocation failed: %d\n", ret);
276 		goto done;
277 	}
278 
279 	ret = nvif_mclass(&cli->mmu.object, mems);
280 	if (ret < 0) {
281 		NV_PRINTK(err, cli, "No supported MEM class\n");
282 		goto done;
283 	}
284 
285 	cli->mem = &mems[ret];
286 	return 0;
287 done:
288 	if (ret)
289 		nouveau_cli_fini(cli);
290 	return ret;
291 }
292 
293 static void
294 nouveau_accel_ce_fini(struct nouveau_drm *drm)
295 {
296 	nouveau_channel_idle(drm->cechan);
297 	nvif_object_dtor(&drm->ttm.copy);
298 	nouveau_channel_del(&drm->cechan);
299 }
300 
301 static void
302 nouveau_accel_ce_init(struct nouveau_drm *drm)
303 {
304 	struct nvif_device *device = &drm->client.device;
305 	int ret = 0;
306 
307 	/* Allocate channel that has access to a (preferably async) copy
308 	 * engine, to use for TTM buffer moves.
309 	 */
310 	if (device->info.family >= NV_DEVICE_INFO_V0_KEPLER) {
311 		ret = nouveau_channel_new(drm, device,
312 					  nvif_fifo_runlist_ce(device), 0,
313 					  true, &drm->cechan);
314 	} else
315 	if (device->info.chipset >= 0xa3 &&
316 	    device->info.chipset != 0xaa &&
317 	    device->info.chipset != 0xac) {
318 		/* Prior to Kepler, there's only a single runlist, so all
319 		 * engines can be accessed from any channel.
320 		 *
321 		 * We still want to use a separate channel though.
322 		 */
323 		ret = nouveau_channel_new(drm, device, NvDmaFB, NvDmaTT, false,
324 					  &drm->cechan);
325 	}
326 
327 	if (ret)
328 		NV_ERROR(drm, "failed to create ce channel, %d\n", ret);
329 }
330 
331 static void
332 nouveau_accel_gr_fini(struct nouveau_drm *drm)
333 {
334 	nouveau_channel_idle(drm->channel);
335 	nvif_object_dtor(&drm->ntfy);
336 	nvkm_gpuobj_del(&drm->notify);
337 	nouveau_channel_del(&drm->channel);
338 }
339 
340 static void
341 nouveau_accel_gr_init(struct nouveau_drm *drm)
342 {
343 	struct nvif_device *device = &drm->client.device;
344 	u32 arg0, arg1;
345 	int ret;
346 
347 	/* Allocate channel that has access to the graphics engine. */
348 	if (device->info.family >= NV_DEVICE_INFO_V0_KEPLER) {
349 		arg0 = nvif_fifo_runlist(device, NV_DEVICE_HOST_RUNLIST_ENGINES_GR);
350 		arg1 = 1;
351 	} else {
352 		arg0 = NvDmaFB;
353 		arg1 = NvDmaTT;
354 	}
355 
356 	ret = nouveau_channel_new(drm, device, arg0, arg1, false,
357 				  &drm->channel);
358 	if (ret) {
359 		NV_ERROR(drm, "failed to create kernel channel, %d\n", ret);
360 		nouveau_accel_gr_fini(drm);
361 		return;
362 	}
363 
364 	/* A SW class is used on pre-NV50 HW to assist with handling the
365 	 * synchronisation of page flips, as well as to implement fences
366 	 * on TNT/TNT2 HW that lacks any kind of support in host.
367 	 */
368 	if (!drm->channel->nvsw.client && device->info.family < NV_DEVICE_INFO_V0_TESLA) {
369 		ret = nvif_object_ctor(&drm->channel->user, "drmNvsw",
370 				       NVDRM_NVSW, nouveau_abi16_swclass(drm),
371 				       NULL, 0, &drm->channel->nvsw);
372 		if (ret == 0) {
373 			struct nvif_push *push = drm->channel->chan.push;
374 			ret = PUSH_WAIT(push, 2);
375 			if (ret == 0)
376 				PUSH_NVSQ(push, NV_SW, 0x0000, drm->channel->nvsw.handle);
377 		}
378 
379 		if (ret) {
380 			NV_ERROR(drm, "failed to allocate sw class, %d\n", ret);
381 			nouveau_accel_gr_fini(drm);
382 			return;
383 		}
384 	}
385 
386 	/* NvMemoryToMemoryFormat requires a notifier ctxdma for some reason,
387 	 * even if notification is never requested, so, allocate a ctxdma on
388 	 * any GPU where it's possible we'll end up using M2MF for BO moves.
389 	 */
390 	if (device->info.family < NV_DEVICE_INFO_V0_FERMI) {
391 		ret = nvkm_gpuobj_new(nvxx_device(device), 32, 0, false, NULL,
392 				      &drm->notify);
393 		if (ret) {
394 			NV_ERROR(drm, "failed to allocate notifier, %d\n", ret);
395 			nouveau_accel_gr_fini(drm);
396 			return;
397 		}
398 
399 		ret = nvif_object_ctor(&drm->channel->user, "drmM2mfNtfy",
400 				       NvNotify0, NV_DMA_IN_MEMORY,
401 				       &(struct nv_dma_v0) {
402 						.target = NV_DMA_V0_TARGET_VRAM,
403 						.access = NV_DMA_V0_ACCESS_RDWR,
404 						.start = drm->notify->addr,
405 						.limit = drm->notify->addr + 31
406 				       }, sizeof(struct nv_dma_v0),
407 				       &drm->ntfy);
408 		if (ret) {
409 			nouveau_accel_gr_fini(drm);
410 			return;
411 		}
412 	}
413 }
414 
415 static void
416 nouveau_accel_fini(struct nouveau_drm *drm)
417 {
418 	nouveau_accel_ce_fini(drm);
419 	nouveau_accel_gr_fini(drm);
420 	if (drm->fence)
421 		nouveau_fence(drm)->dtor(drm);
422 }
423 
424 static void
425 nouveau_accel_init(struct nouveau_drm *drm)
426 {
427 	struct nvif_device *device = &drm->client.device;
428 	struct nvif_sclass *sclass;
429 	int ret, i, n;
430 
431 	if (nouveau_noaccel)
432 		return;
433 
434 	/* Initialise global support for channels, and synchronisation. */
435 	ret = nouveau_channels_init(drm);
436 	if (ret)
437 		return;
438 
439 	/*XXX: this is crap, but the fence/channel stuff is a little
440 	 *     backwards in some places.  this will be fixed.
441 	 */
442 	ret = n = nvif_object_sclass_get(&device->object, &sclass);
443 	if (ret < 0)
444 		return;
445 
446 	for (ret = -ENOSYS, i = 0; i < n; i++) {
447 		switch (sclass[i].oclass) {
448 		case NV03_CHANNEL_DMA:
449 			ret = nv04_fence_create(drm);
450 			break;
451 		case NV10_CHANNEL_DMA:
452 			ret = nv10_fence_create(drm);
453 			break;
454 		case NV17_CHANNEL_DMA:
455 		case NV40_CHANNEL_DMA:
456 			ret = nv17_fence_create(drm);
457 			break;
458 		case NV50_CHANNEL_GPFIFO:
459 			ret = nv50_fence_create(drm);
460 			break;
461 		case G82_CHANNEL_GPFIFO:
462 			ret = nv84_fence_create(drm);
463 			break;
464 		case FERMI_CHANNEL_GPFIFO:
465 		case KEPLER_CHANNEL_GPFIFO_A:
466 		case KEPLER_CHANNEL_GPFIFO_B:
467 		case MAXWELL_CHANNEL_GPFIFO_A:
468 		case PASCAL_CHANNEL_GPFIFO_A:
469 		case VOLTA_CHANNEL_GPFIFO_A:
470 		case TURING_CHANNEL_GPFIFO_A:
471 			ret = nvc0_fence_create(drm);
472 			break;
473 		default:
474 			break;
475 		}
476 	}
477 
478 	nvif_object_sclass_put(&sclass);
479 	if (ret) {
480 		NV_ERROR(drm, "failed to initialise sync subsystem, %d\n", ret);
481 		nouveau_accel_fini(drm);
482 		return;
483 	}
484 
485 	/* Volta requires access to a doorbell register for kickoff. */
486 	if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_VOLTA) {
487 		ret = nvif_user_ctor(device, "drmUsermode");
488 		if (ret)
489 			return;
490 	}
491 
492 	/* Allocate channels we need to support various functions. */
493 	nouveau_accel_gr_init(drm);
494 	nouveau_accel_ce_init(drm);
495 
496 	/* Initialise accelerated TTM buffer moves. */
497 	nouveau_bo_move_init(drm);
498 }
499 
500 static void __printf(2, 3)
501 nouveau_drm_errorf(struct nvif_object *object, const char *fmt, ...)
502 {
503 	struct nouveau_drm *drm = container_of(object->parent, typeof(*drm), parent);
504 	struct va_format vaf;
505 	va_list va;
506 
507 	va_start(va, fmt);
508 	vaf.fmt = fmt;
509 	vaf.va = &va;
510 	NV_ERROR(drm, "%pV", &vaf);
511 	va_end(va);
512 }
513 
514 static void __printf(2, 3)
515 nouveau_drm_debugf(struct nvif_object *object, const char *fmt, ...)
516 {
517 	struct nouveau_drm *drm = container_of(object->parent, typeof(*drm), parent);
518 	struct va_format vaf;
519 	va_list va;
520 
521 	va_start(va, fmt);
522 	vaf.fmt = fmt;
523 	vaf.va = &va;
524 	NV_DEBUG(drm, "%pV", &vaf);
525 	va_end(va);
526 }
527 
528 static const struct nvif_parent_func
529 nouveau_parent = {
530 	.debugf = nouveau_drm_debugf,
531 	.errorf = nouveau_drm_errorf,
532 };
533 
534 static int
535 nouveau_drm_device_init(struct drm_device *dev)
536 {
537 	struct nouveau_drm *drm;
538 	int ret;
539 
540 	if (!(drm = kzalloc(sizeof(*drm), GFP_KERNEL)))
541 		return -ENOMEM;
542 	dev->dev_private = drm;
543 	drm->dev = dev;
544 
545 	nvif_parent_ctor(&nouveau_parent, &drm->parent);
546 	drm->master.base.object.parent = &drm->parent;
547 
548 	ret = nouveau_cli_init(drm, "DRM-master", &drm->master);
549 	if (ret)
550 		goto fail_alloc;
551 
552 	ret = nouveau_cli_init(drm, "DRM", &drm->client);
553 	if (ret)
554 		goto fail_master;
555 
556 	nvxx_client(&drm->client.base)->debug =
557 		nvkm_dbgopt(nouveau_debug, "DRM");
558 
559 	INIT_LIST_HEAD(&drm->clients);
560 	spin_lock_init(&drm->tile.lock);
561 
562 	/* workaround an odd issue on nvc1 by disabling the device's
563 	 * nosnoop capability.  hopefully won't cause issues until a
564 	 * better fix is found - assuming there is one...
565 	 */
566 	if (drm->client.device.info.chipset == 0xc1)
567 		nvif_mask(&drm->client.device.object, 0x00088080, 0x00000800, 0x00000000);
568 
569 	nouveau_vga_init(drm);
570 
571 	ret = nouveau_ttm_init(drm);
572 	if (ret)
573 		goto fail_ttm;
574 
575 	ret = nouveau_bios_init(dev);
576 	if (ret)
577 		goto fail_bios;
578 
579 	nouveau_accel_init(drm);
580 
581 	ret = nouveau_display_create(dev);
582 	if (ret)
583 		goto fail_dispctor;
584 
585 	if (dev->mode_config.num_crtc) {
586 		ret = nouveau_display_init(dev, false, false);
587 		if (ret)
588 			goto fail_dispinit;
589 	}
590 
591 	nouveau_debugfs_init(drm);
592 	nouveau_hwmon_init(dev);
593 	nouveau_svm_init(drm);
594 	nouveau_dmem_init(drm);
595 	nouveau_fbcon_init(dev);
596 	nouveau_led_init(dev);
597 
598 	if (nouveau_pmops_runtime()) {
599 		pm_runtime_use_autosuspend(dev->dev);
600 		pm_runtime_set_autosuspend_delay(dev->dev, 5000);
601 		pm_runtime_set_active(dev->dev);
602 		pm_runtime_allow(dev->dev);
603 		pm_runtime_mark_last_busy(dev->dev);
604 		pm_runtime_put(dev->dev);
605 	}
606 
607 	return 0;
608 
609 fail_dispinit:
610 	nouveau_display_destroy(dev);
611 fail_dispctor:
612 	nouveau_accel_fini(drm);
613 	nouveau_bios_takedown(dev);
614 fail_bios:
615 	nouveau_ttm_fini(drm);
616 fail_ttm:
617 	nouveau_vga_fini(drm);
618 	nouveau_cli_fini(&drm->client);
619 fail_master:
620 	nouveau_cli_fini(&drm->master);
621 fail_alloc:
622 	nvif_parent_dtor(&drm->parent);
623 	kfree(drm);
624 	return ret;
625 }
626 
627 static void
628 nouveau_drm_device_fini(struct drm_device *dev)
629 {
630 	struct nouveau_drm *drm = nouveau_drm(dev);
631 
632 	if (nouveau_pmops_runtime()) {
633 		pm_runtime_get_sync(dev->dev);
634 		pm_runtime_forbid(dev->dev);
635 	}
636 
637 	nouveau_led_fini(dev);
638 	nouveau_fbcon_fini(dev);
639 	nouveau_dmem_fini(drm);
640 	nouveau_svm_fini(drm);
641 	nouveau_hwmon_fini(dev);
642 	nouveau_debugfs_fini(drm);
643 
644 	if (dev->mode_config.num_crtc)
645 		nouveau_display_fini(dev, false, false);
646 	nouveau_display_destroy(dev);
647 
648 	nouveau_accel_fini(drm);
649 	nouveau_bios_takedown(dev);
650 
651 	nouveau_ttm_fini(drm);
652 	nouveau_vga_fini(drm);
653 
654 	nouveau_cli_fini(&drm->client);
655 	nouveau_cli_fini(&drm->master);
656 	nvif_parent_dtor(&drm->parent);
657 	kfree(drm);
658 }
659 
660 /*
661  * On some Intel PCIe bridge controllers doing a
662  * D0 -> D3hot -> D3cold -> D0 sequence causes Nvidia GPUs to not reappear.
663  * Skipping the intermediate D3hot step seems to make it work again. This is
664  * probably caused by not meeting the expectation the involved AML code has
665  * when the GPU is put into D3hot state before invoking it.
666  *
667  * This leads to various manifestations of this issue:
668  *  - AML code execution to power on the GPU hits an infinite loop (as the
669  *    code waits on device memory to change).
670  *  - kernel crashes, as all PCI reads return -1, which most code isn't able
671  *    to handle well enough.
672  *
673  * In all cases dmesg will contain at least one line like this:
674  * 'nouveau 0000:01:00.0: Refused to change power state, currently in D3'
675  * followed by a lot of nouveau timeouts.
676  *
677  * In the \_SB.PCI0.PEG0.PG00._OFF code deeper down writes bit 0x80 to the not
678  * documented PCI config space register 0x248 of the Intel PCIe bridge
679  * controller (0x1901) in order to change the state of the PCIe link between
680  * the PCIe port and the GPU. There are alternative code paths using other
681  * registers, which seem to work fine (executed pre Windows 8):
682  *  - 0xbc bit 0x20 (publicly available documentation claims 'reserved')
683  *  - 0xb0 bit 0x10 (link disable)
684  * Changing the conditions inside the firmware by poking into the relevant
685  * addresses does resolve the issue, but it seemed to be ACPI private memory
686  * and not any device accessible memory at all, so there is no portable way of
687  * changing the conditions.
688  * On a XPS 9560 that means bits [0,3] on \CPEX need to be cleared.
689  *
690  * The only systems where this behavior can be seen are hybrid graphics laptops
691  * with a secondary Nvidia Maxwell, Pascal or Turing GPU. It's unclear whether
692  * this issue only occurs in combination with listed Intel PCIe bridge
693  * controllers and the mentioned GPUs or other devices as well.
694  *
695  * documentation on the PCIe bridge controller can be found in the
696  * "7th Generation Intel® Processor Families for H Platforms Datasheet Volume 2"
697  * Section "12 PCI Express* Controller (x16) Registers"
698  */
699 
700 static void quirk_broken_nv_runpm(struct pci_dev *pdev)
701 {
702 	struct drm_device *dev = pci_get_drvdata(pdev);
703 	struct nouveau_drm *drm = nouveau_drm(dev);
704 	struct pci_dev *bridge = pci_upstream_bridge(pdev);
705 
706 	if (!bridge || bridge->vendor != PCI_VENDOR_ID_INTEL)
707 		return;
708 
709 	switch (bridge->device) {
710 	case 0x1901:
711 		drm->old_pm_cap = pdev->pm_cap;
712 		pdev->pm_cap = 0;
713 		NV_INFO(drm, "Disabling PCI power management to avoid bug\n");
714 		break;
715 	}
716 }
717 
718 static int nouveau_drm_probe(struct pci_dev *pdev,
719 			     const struct pci_device_id *pent)
720 {
721 	struct nvkm_device *device;
722 	struct drm_device *drm_dev;
723 	int ret;
724 
725 	if (vga_switcheroo_client_probe_defer(pdev))
726 		return -EPROBE_DEFER;
727 
728 	/* We need to check that the chipset is supported before booting
729 	 * fbdev off the hardware, as there's no way to put it back.
730 	 */
731 	ret = nvkm_device_pci_new(pdev, nouveau_config, "error",
732 				  true, false, 0, &device);
733 	if (ret)
734 		return ret;
735 
736 	nvkm_device_del(&device);
737 
738 	/* Remove conflicting drivers (vesafb, efifb etc). */
739 	ret = drm_aperture_remove_conflicting_pci_framebuffers(pdev, &driver_pci);
740 	if (ret)
741 		return ret;
742 
743 	ret = nvkm_device_pci_new(pdev, nouveau_config, nouveau_debug,
744 				  true, true, ~0ULL, &device);
745 	if (ret)
746 		return ret;
747 
748 	pci_set_master(pdev);
749 
750 	if (nouveau_atomic)
751 		driver_pci.driver_features |= DRIVER_ATOMIC;
752 
753 	drm_dev = drm_dev_alloc(&driver_pci, &pdev->dev);
754 	if (IS_ERR(drm_dev)) {
755 		ret = PTR_ERR(drm_dev);
756 		goto fail_nvkm;
757 	}
758 
759 	ret = pci_enable_device(pdev);
760 	if (ret)
761 		goto fail_drm;
762 
763 	pci_set_drvdata(pdev, drm_dev);
764 
765 	ret = nouveau_drm_device_init(drm_dev);
766 	if (ret)
767 		goto fail_pci;
768 
769 	ret = drm_dev_register(drm_dev, pent->driver_data);
770 	if (ret)
771 		goto fail_drm_dev_init;
772 
773 	quirk_broken_nv_runpm(pdev);
774 	return 0;
775 
776 fail_drm_dev_init:
777 	nouveau_drm_device_fini(drm_dev);
778 fail_pci:
779 	pci_disable_device(pdev);
780 fail_drm:
781 	drm_dev_put(drm_dev);
782 fail_nvkm:
783 	nvkm_device_del(&device);
784 	return ret;
785 }
786 
787 void
788 nouveau_drm_device_remove(struct drm_device *dev)
789 {
790 	struct nouveau_drm *drm = nouveau_drm(dev);
791 	struct nvkm_client *client;
792 	struct nvkm_device *device;
793 
794 	drm_dev_unregister(dev);
795 
796 	client = nvxx_client(&drm->client.base);
797 	device = nvkm_device_find(client->device);
798 
799 	nouveau_drm_device_fini(dev);
800 	drm_dev_put(dev);
801 	nvkm_device_del(&device);
802 }
803 
804 static void
805 nouveau_drm_remove(struct pci_dev *pdev)
806 {
807 	struct drm_device *dev = pci_get_drvdata(pdev);
808 	struct nouveau_drm *drm = nouveau_drm(dev);
809 
810 	/* revert our workaround */
811 	if (drm->old_pm_cap)
812 		pdev->pm_cap = drm->old_pm_cap;
813 	nouveau_drm_device_remove(dev);
814 	pci_disable_device(pdev);
815 }
816 
817 static int
818 nouveau_do_suspend(struct drm_device *dev, bool runtime)
819 {
820 	struct nouveau_drm *drm = nouveau_drm(dev);
821 	struct ttm_resource_manager *man;
822 	int ret;
823 
824 	nouveau_svm_suspend(drm);
825 	nouveau_dmem_suspend(drm);
826 	nouveau_led_suspend(dev);
827 
828 	if (dev->mode_config.num_crtc) {
829 		NV_DEBUG(drm, "suspending console...\n");
830 		nouveau_fbcon_set_suspend(dev, 1);
831 		NV_DEBUG(drm, "suspending display...\n");
832 		ret = nouveau_display_suspend(dev, runtime);
833 		if (ret)
834 			return ret;
835 	}
836 
837 	NV_DEBUG(drm, "evicting buffers...\n");
838 
839 	man = ttm_manager_type(&drm->ttm.bdev, TTM_PL_VRAM);
840 	ttm_resource_manager_evict_all(&drm->ttm.bdev, man);
841 
842 	NV_DEBUG(drm, "waiting for kernel channels to go idle...\n");
843 	if (drm->cechan) {
844 		ret = nouveau_channel_idle(drm->cechan);
845 		if (ret)
846 			goto fail_display;
847 	}
848 
849 	if (drm->channel) {
850 		ret = nouveau_channel_idle(drm->channel);
851 		if (ret)
852 			goto fail_display;
853 	}
854 
855 	NV_DEBUG(drm, "suspending fence...\n");
856 	if (drm->fence && nouveau_fence(drm)->suspend) {
857 		if (!nouveau_fence(drm)->suspend(drm)) {
858 			ret = -ENOMEM;
859 			goto fail_display;
860 		}
861 	}
862 
863 	NV_DEBUG(drm, "suspending object tree...\n");
864 	ret = nvif_client_suspend(&drm->master.base);
865 	if (ret)
866 		goto fail_client;
867 
868 	return 0;
869 
870 fail_client:
871 	if (drm->fence && nouveau_fence(drm)->resume)
872 		nouveau_fence(drm)->resume(drm);
873 
874 fail_display:
875 	if (dev->mode_config.num_crtc) {
876 		NV_DEBUG(drm, "resuming display...\n");
877 		nouveau_display_resume(dev, runtime);
878 	}
879 	return ret;
880 }
881 
882 static int
883 nouveau_do_resume(struct drm_device *dev, bool runtime)
884 {
885 	int ret = 0;
886 	struct nouveau_drm *drm = nouveau_drm(dev);
887 
888 	NV_DEBUG(drm, "resuming object tree...\n");
889 	ret = nvif_client_resume(&drm->master.base);
890 	if (ret) {
891 		NV_ERROR(drm, "Client resume failed with error: %d\n", ret);
892 		return ret;
893 	}
894 
895 	NV_DEBUG(drm, "resuming fence...\n");
896 	if (drm->fence && nouveau_fence(drm)->resume)
897 		nouveau_fence(drm)->resume(drm);
898 
899 	nouveau_run_vbios_init(dev);
900 
901 	if (dev->mode_config.num_crtc) {
902 		NV_DEBUG(drm, "resuming display...\n");
903 		nouveau_display_resume(dev, runtime);
904 		NV_DEBUG(drm, "resuming console...\n");
905 		nouveau_fbcon_set_suspend(dev, 0);
906 	}
907 
908 	nouveau_led_resume(dev);
909 	nouveau_dmem_resume(drm);
910 	nouveau_svm_resume(drm);
911 	return 0;
912 }
913 
914 int
915 nouveau_pmops_suspend(struct device *dev)
916 {
917 	struct pci_dev *pdev = to_pci_dev(dev);
918 	struct drm_device *drm_dev = pci_get_drvdata(pdev);
919 	int ret;
920 
921 	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF ||
922 	    drm_dev->switch_power_state == DRM_SWITCH_POWER_DYNAMIC_OFF)
923 		return 0;
924 
925 	ret = nouveau_do_suspend(drm_dev, false);
926 	if (ret)
927 		return ret;
928 
929 	pci_save_state(pdev);
930 	pci_disable_device(pdev);
931 	pci_set_power_state(pdev, PCI_D3hot);
932 	udelay(200);
933 	return 0;
934 }
935 
936 int
937 nouveau_pmops_resume(struct device *dev)
938 {
939 	struct pci_dev *pdev = to_pci_dev(dev);
940 	struct drm_device *drm_dev = pci_get_drvdata(pdev);
941 	int ret;
942 
943 	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF ||
944 	    drm_dev->switch_power_state == DRM_SWITCH_POWER_DYNAMIC_OFF)
945 		return 0;
946 
947 	pci_set_power_state(pdev, PCI_D0);
948 	pci_restore_state(pdev);
949 	ret = pci_enable_device(pdev);
950 	if (ret)
951 		return ret;
952 	pci_set_master(pdev);
953 
954 	ret = nouveau_do_resume(drm_dev, false);
955 
956 	/* Monitors may have been connected / disconnected during suspend */
957 	nouveau_display_hpd_resume(drm_dev);
958 
959 	return ret;
960 }
961 
962 static int
963 nouveau_pmops_freeze(struct device *dev)
964 {
965 	struct pci_dev *pdev = to_pci_dev(dev);
966 	struct drm_device *drm_dev = pci_get_drvdata(pdev);
967 	return nouveau_do_suspend(drm_dev, false);
968 }
969 
970 static int
971 nouveau_pmops_thaw(struct device *dev)
972 {
973 	struct pci_dev *pdev = to_pci_dev(dev);
974 	struct drm_device *drm_dev = pci_get_drvdata(pdev);
975 	return nouveau_do_resume(drm_dev, false);
976 }
977 
978 bool
979 nouveau_pmops_runtime(void)
980 {
981 	if (nouveau_runtime_pm == -1)
982 		return nouveau_is_optimus() || nouveau_is_v1_dsm();
983 	return nouveau_runtime_pm == 1;
984 }
985 
986 static int
987 nouveau_pmops_runtime_suspend(struct device *dev)
988 {
989 	struct pci_dev *pdev = to_pci_dev(dev);
990 	struct drm_device *drm_dev = pci_get_drvdata(pdev);
991 	int ret;
992 
993 	if (!nouveau_pmops_runtime()) {
994 		pm_runtime_forbid(dev);
995 		return -EBUSY;
996 	}
997 
998 	nouveau_switcheroo_optimus_dsm();
999 	ret = nouveau_do_suspend(drm_dev, true);
1000 	pci_save_state(pdev);
1001 	pci_disable_device(pdev);
1002 	pci_ignore_hotplug(pdev);
1003 	pci_set_power_state(pdev, PCI_D3cold);
1004 	drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
1005 	return ret;
1006 }
1007 
1008 static int
1009 nouveau_pmops_runtime_resume(struct device *dev)
1010 {
1011 	struct pci_dev *pdev = to_pci_dev(dev);
1012 	struct drm_device *drm_dev = pci_get_drvdata(pdev);
1013 	struct nouveau_drm *drm = nouveau_drm(drm_dev);
1014 	struct nvif_device *device = &nouveau_drm(drm_dev)->client.device;
1015 	int ret;
1016 
1017 	if (!nouveau_pmops_runtime()) {
1018 		pm_runtime_forbid(dev);
1019 		return -EBUSY;
1020 	}
1021 
1022 	pci_set_power_state(pdev, PCI_D0);
1023 	pci_restore_state(pdev);
1024 	ret = pci_enable_device(pdev);
1025 	if (ret)
1026 		return ret;
1027 	pci_set_master(pdev);
1028 
1029 	ret = nouveau_do_resume(drm_dev, true);
1030 	if (ret) {
1031 		NV_ERROR(drm, "resume failed with: %d\n", ret);
1032 		return ret;
1033 	}
1034 
1035 	/* do magic */
1036 	nvif_mask(&device->object, 0x088488, (1 << 25), (1 << 25));
1037 	drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
1038 
1039 	/* Monitors may have been connected / disconnected during suspend */
1040 	nouveau_display_hpd_resume(drm_dev);
1041 
1042 	return ret;
1043 }
1044 
1045 static int
1046 nouveau_pmops_runtime_idle(struct device *dev)
1047 {
1048 	if (!nouveau_pmops_runtime()) {
1049 		pm_runtime_forbid(dev);
1050 		return -EBUSY;
1051 	}
1052 
1053 	pm_runtime_mark_last_busy(dev);
1054 	pm_runtime_autosuspend(dev);
1055 	/* we don't want the main rpm_idle to call suspend - we want to autosuspend */
1056 	return 1;
1057 }
1058 
1059 static int
1060 nouveau_drm_open(struct drm_device *dev, struct drm_file *fpriv)
1061 {
1062 	struct nouveau_drm *drm = nouveau_drm(dev);
1063 	struct nouveau_cli *cli;
1064 	char name[32], tmpname[TASK_COMM_LEN];
1065 	int ret;
1066 
1067 	/* need to bring up power immediately if opening device */
1068 	ret = pm_runtime_get_sync(dev->dev);
1069 	if (ret < 0 && ret != -EACCES) {
1070 		pm_runtime_put_autosuspend(dev->dev);
1071 		return ret;
1072 	}
1073 
1074 	get_task_comm(tmpname, current);
1075 	snprintf(name, sizeof(name), "%s[%d]", tmpname, pid_nr(fpriv->pid));
1076 
1077 	if (!(cli = kzalloc(sizeof(*cli), GFP_KERNEL))) {
1078 		ret = -ENOMEM;
1079 		goto done;
1080 	}
1081 
1082 	ret = nouveau_cli_init(drm, name, cli);
1083 	if (ret)
1084 		goto done;
1085 
1086 	cli->base.super = false;
1087 
1088 	fpriv->driver_priv = cli;
1089 
1090 	mutex_lock(&drm->client.mutex);
1091 	list_add(&cli->head, &drm->clients);
1092 	mutex_unlock(&drm->client.mutex);
1093 
1094 done:
1095 	if (ret && cli) {
1096 		nouveau_cli_fini(cli);
1097 		kfree(cli);
1098 	}
1099 
1100 	pm_runtime_mark_last_busy(dev->dev);
1101 	pm_runtime_put_autosuspend(dev->dev);
1102 	return ret;
1103 }
1104 
1105 static void
1106 nouveau_drm_postclose(struct drm_device *dev, struct drm_file *fpriv)
1107 {
1108 	struct nouveau_cli *cli = nouveau_cli(fpriv);
1109 	struct nouveau_drm *drm = nouveau_drm(dev);
1110 
1111 	pm_runtime_get_sync(dev->dev);
1112 
1113 	mutex_lock(&cli->mutex);
1114 	if (cli->abi16)
1115 		nouveau_abi16_fini(cli->abi16);
1116 	mutex_unlock(&cli->mutex);
1117 
1118 	mutex_lock(&drm->client.mutex);
1119 	list_del(&cli->head);
1120 	mutex_unlock(&drm->client.mutex);
1121 
1122 	nouveau_cli_fini(cli);
1123 	kfree(cli);
1124 	pm_runtime_mark_last_busy(dev->dev);
1125 	pm_runtime_put_autosuspend(dev->dev);
1126 }
1127 
1128 static const struct drm_ioctl_desc
1129 nouveau_ioctls[] = {
1130 	DRM_IOCTL_DEF_DRV(NOUVEAU_GETPARAM, nouveau_abi16_ioctl_getparam, DRM_RENDER_ALLOW),
1131 	DRM_IOCTL_DEF_DRV(NOUVEAU_SETPARAM, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1132 	DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_ALLOC, nouveau_abi16_ioctl_channel_alloc, DRM_RENDER_ALLOW),
1133 	DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_FREE, nouveau_abi16_ioctl_channel_free, DRM_RENDER_ALLOW),
1134 	DRM_IOCTL_DEF_DRV(NOUVEAU_GROBJ_ALLOC, nouveau_abi16_ioctl_grobj_alloc, DRM_RENDER_ALLOW),
1135 	DRM_IOCTL_DEF_DRV(NOUVEAU_NOTIFIEROBJ_ALLOC, nouveau_abi16_ioctl_notifierobj_alloc, DRM_RENDER_ALLOW),
1136 	DRM_IOCTL_DEF_DRV(NOUVEAU_GPUOBJ_FREE, nouveau_abi16_ioctl_gpuobj_free, DRM_RENDER_ALLOW),
1137 	DRM_IOCTL_DEF_DRV(NOUVEAU_SVM_INIT, nouveau_svmm_init, DRM_RENDER_ALLOW),
1138 	DRM_IOCTL_DEF_DRV(NOUVEAU_SVM_BIND, nouveau_svmm_bind, DRM_RENDER_ALLOW),
1139 	DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_NEW, nouveau_gem_ioctl_new, DRM_RENDER_ALLOW),
1140 	DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_PUSHBUF, nouveau_gem_ioctl_pushbuf, DRM_RENDER_ALLOW),
1141 	DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_PREP, nouveau_gem_ioctl_cpu_prep, DRM_RENDER_ALLOW),
1142 	DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_FINI, nouveau_gem_ioctl_cpu_fini, DRM_RENDER_ALLOW),
1143 	DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_INFO, nouveau_gem_ioctl_info, DRM_RENDER_ALLOW),
1144 };
1145 
1146 long
1147 nouveau_drm_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
1148 {
1149 	struct drm_file *filp = file->private_data;
1150 	struct drm_device *dev = filp->minor->dev;
1151 	long ret;
1152 
1153 	ret = pm_runtime_get_sync(dev->dev);
1154 	if (ret < 0 && ret != -EACCES) {
1155 		pm_runtime_put_autosuspend(dev->dev);
1156 		return ret;
1157 	}
1158 
1159 	switch (_IOC_NR(cmd) - DRM_COMMAND_BASE) {
1160 	case DRM_NOUVEAU_NVIF:
1161 		ret = usif_ioctl(filp, (void __user *)arg, _IOC_SIZE(cmd));
1162 		break;
1163 	default:
1164 		ret = drm_ioctl(file, cmd, arg);
1165 		break;
1166 	}
1167 
1168 	pm_runtime_mark_last_busy(dev->dev);
1169 	pm_runtime_put_autosuspend(dev->dev);
1170 	return ret;
1171 }
1172 
1173 static const struct file_operations
1174 nouveau_driver_fops = {
1175 	.owner = THIS_MODULE,
1176 	.open = drm_open,
1177 	.release = drm_release,
1178 	.unlocked_ioctl = nouveau_drm_ioctl,
1179 	.mmap = drm_gem_mmap,
1180 	.poll = drm_poll,
1181 	.read = drm_read,
1182 #if defined(CONFIG_COMPAT)
1183 	.compat_ioctl = nouveau_compat_ioctl,
1184 #endif
1185 	.llseek = noop_llseek,
1186 };
1187 
1188 static struct drm_driver
1189 driver_stub = {
1190 	.driver_features =
1191 		DRIVER_GEM | DRIVER_MODESET | DRIVER_RENDER
1192 #if defined(CONFIG_NOUVEAU_LEGACY_CTX_SUPPORT)
1193 		| DRIVER_KMS_LEGACY_CONTEXT
1194 #endif
1195 		,
1196 
1197 	.open = nouveau_drm_open,
1198 	.postclose = nouveau_drm_postclose,
1199 	.lastclose = nouveau_vga_lastclose,
1200 
1201 #if defined(CONFIG_DEBUG_FS)
1202 	.debugfs_init = nouveau_drm_debugfs_init,
1203 #endif
1204 
1205 	.ioctls = nouveau_ioctls,
1206 	.num_ioctls = ARRAY_SIZE(nouveau_ioctls),
1207 	.fops = &nouveau_driver_fops,
1208 
1209 	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1210 	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1211 	.gem_prime_import_sg_table = nouveau_gem_prime_import_sg_table,
1212 	.gem_prime_mmap = drm_gem_prime_mmap,
1213 
1214 	.dumb_create = nouveau_display_dumb_create,
1215 	.dumb_map_offset = drm_gem_ttm_dumb_map_offset,
1216 
1217 	.name = DRIVER_NAME,
1218 	.desc = DRIVER_DESC,
1219 #ifdef GIT_REVISION
1220 	.date = GIT_REVISION,
1221 #else
1222 	.date = DRIVER_DATE,
1223 #endif
1224 	.major = DRIVER_MAJOR,
1225 	.minor = DRIVER_MINOR,
1226 	.patchlevel = DRIVER_PATCHLEVEL,
1227 };
1228 
1229 static struct pci_device_id
1230 nouveau_drm_pci_table[] = {
1231 	{
1232 		PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
1233 		.class = PCI_BASE_CLASS_DISPLAY << 16,
1234 		.class_mask  = 0xff << 16,
1235 	},
1236 	{
1237 		PCI_DEVICE(PCI_VENDOR_ID_NVIDIA_SGS, PCI_ANY_ID),
1238 		.class = PCI_BASE_CLASS_DISPLAY << 16,
1239 		.class_mask  = 0xff << 16,
1240 	},
1241 	{}
1242 };
1243 
1244 static void nouveau_display_options(void)
1245 {
1246 	DRM_DEBUG_DRIVER("Loading Nouveau with parameters:\n");
1247 
1248 	DRM_DEBUG_DRIVER("... tv_disable   : %d\n", nouveau_tv_disable);
1249 	DRM_DEBUG_DRIVER("... ignorelid    : %d\n", nouveau_ignorelid);
1250 	DRM_DEBUG_DRIVER("... duallink     : %d\n", nouveau_duallink);
1251 	DRM_DEBUG_DRIVER("... nofbaccel    : %d\n", nouveau_nofbaccel);
1252 	DRM_DEBUG_DRIVER("... config       : %s\n", nouveau_config);
1253 	DRM_DEBUG_DRIVER("... debug        : %s\n", nouveau_debug);
1254 	DRM_DEBUG_DRIVER("... noaccel      : %d\n", nouveau_noaccel);
1255 	DRM_DEBUG_DRIVER("... modeset      : %d\n", nouveau_modeset);
1256 	DRM_DEBUG_DRIVER("... runpm        : %d\n", nouveau_runtime_pm);
1257 	DRM_DEBUG_DRIVER("... vram_pushbuf : %d\n", nouveau_vram_pushbuf);
1258 	DRM_DEBUG_DRIVER("... hdmimhz      : %d\n", nouveau_hdmimhz);
1259 }
1260 
1261 static const struct dev_pm_ops nouveau_pm_ops = {
1262 	.suspend = nouveau_pmops_suspend,
1263 	.resume = nouveau_pmops_resume,
1264 	.freeze = nouveau_pmops_freeze,
1265 	.thaw = nouveau_pmops_thaw,
1266 	.poweroff = nouveau_pmops_freeze,
1267 	.restore = nouveau_pmops_resume,
1268 	.runtime_suspend = nouveau_pmops_runtime_suspend,
1269 	.runtime_resume = nouveau_pmops_runtime_resume,
1270 	.runtime_idle = nouveau_pmops_runtime_idle,
1271 };
1272 
1273 static struct pci_driver
1274 nouveau_drm_pci_driver = {
1275 	.name = "nouveau",
1276 	.id_table = nouveau_drm_pci_table,
1277 	.probe = nouveau_drm_probe,
1278 	.remove = nouveau_drm_remove,
1279 	.driver.pm = &nouveau_pm_ops,
1280 };
1281 
1282 struct drm_device *
1283 nouveau_platform_device_create(const struct nvkm_device_tegra_func *func,
1284 			       struct platform_device *pdev,
1285 			       struct nvkm_device **pdevice)
1286 {
1287 	struct drm_device *drm;
1288 	int err;
1289 
1290 	err = nvkm_device_tegra_new(func, pdev, nouveau_config, nouveau_debug,
1291 				    true, true, ~0ULL, pdevice);
1292 	if (err)
1293 		goto err_free;
1294 
1295 	drm = drm_dev_alloc(&driver_platform, &pdev->dev);
1296 	if (IS_ERR(drm)) {
1297 		err = PTR_ERR(drm);
1298 		goto err_free;
1299 	}
1300 
1301 	err = nouveau_drm_device_init(drm);
1302 	if (err)
1303 		goto err_put;
1304 
1305 	platform_set_drvdata(pdev, drm);
1306 
1307 	return drm;
1308 
1309 err_put:
1310 	drm_dev_put(drm);
1311 err_free:
1312 	nvkm_device_del(pdevice);
1313 
1314 	return ERR_PTR(err);
1315 }
1316 
1317 static int __init
1318 nouveau_drm_init(void)
1319 {
1320 	driver_pci = driver_stub;
1321 	driver_platform = driver_stub;
1322 
1323 	nouveau_display_options();
1324 
1325 	if (nouveau_modeset == -1) {
1326 		if (vgacon_text_force())
1327 			nouveau_modeset = 0;
1328 	}
1329 
1330 	if (!nouveau_modeset)
1331 		return 0;
1332 
1333 #ifdef CONFIG_NOUVEAU_PLATFORM_DRIVER
1334 	platform_driver_register(&nouveau_platform_driver);
1335 #endif
1336 
1337 	nouveau_register_dsm_handler();
1338 	nouveau_backlight_ctor();
1339 
1340 #ifdef CONFIG_PCI
1341 	return pci_register_driver(&nouveau_drm_pci_driver);
1342 #else
1343 	return 0;
1344 #endif
1345 }
1346 
1347 static void __exit
1348 nouveau_drm_exit(void)
1349 {
1350 	if (!nouveau_modeset)
1351 		return;
1352 
1353 #ifdef CONFIG_PCI
1354 	pci_unregister_driver(&nouveau_drm_pci_driver);
1355 #endif
1356 	nouveau_backlight_dtor();
1357 	nouveau_unregister_dsm_handler();
1358 
1359 #ifdef CONFIG_NOUVEAU_PLATFORM_DRIVER
1360 	platform_driver_unregister(&nouveau_platform_driver);
1361 #endif
1362 	if (IS_ENABLED(CONFIG_DRM_NOUVEAU_SVM))
1363 		mmu_notifier_synchronize();
1364 }
1365 
1366 module_init(nouveau_drm_init);
1367 module_exit(nouveau_drm_exit);
1368 
1369 MODULE_DEVICE_TABLE(pci, nouveau_drm_pci_table);
1370 MODULE_AUTHOR(DRIVER_AUTHOR);
1371 MODULE_DESCRIPTION(DRIVER_DESC);
1372 MODULE_LICENSE("GPL and additional rights");
1373