1 /* 2 * Copyright 2012 Red Hat Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: Ben Skeggs 23 */ 24 25 #include <linux/console.h> 26 #include <linux/delay.h> 27 #include <linux/module.h> 28 #include <linux/pci.h> 29 #include <linux/pm_runtime.h> 30 #include <linux/vga_switcheroo.h> 31 #include <linux/mmu_notifier.h> 32 33 #include <drm/drm_aperture.h> 34 #include <drm/drm_crtc_helper.h> 35 #include <drm/drm_gem_ttm_helper.h> 36 #include <drm/drm_ioctl.h> 37 #include <drm/drm_vblank.h> 38 39 #include <core/gpuobj.h> 40 #include <core/option.h> 41 #include <core/pci.h> 42 #include <core/tegra.h> 43 44 #include <nvif/driver.h> 45 #include <nvif/fifo.h> 46 #include <nvif/push006c.h> 47 #include <nvif/user.h> 48 49 #include <nvif/class.h> 50 #include <nvif/cl0002.h> 51 #include <nvif/cla06f.h> 52 53 #include "nouveau_drv.h" 54 #include "nouveau_dma.h" 55 #include "nouveau_ttm.h" 56 #include "nouveau_gem.h" 57 #include "nouveau_vga.h" 58 #include "nouveau_led.h" 59 #include "nouveau_hwmon.h" 60 #include "nouveau_acpi.h" 61 #include "nouveau_bios.h" 62 #include "nouveau_ioctl.h" 63 #include "nouveau_abi16.h" 64 #include "nouveau_fbcon.h" 65 #include "nouveau_fence.h" 66 #include "nouveau_debugfs.h" 67 #include "nouveau_usif.h" 68 #include "nouveau_connector.h" 69 #include "nouveau_platform.h" 70 #include "nouveau_svm.h" 71 #include "nouveau_dmem.h" 72 73 MODULE_PARM_DESC(config, "option string to pass to driver core"); 74 static char *nouveau_config; 75 module_param_named(config, nouveau_config, charp, 0400); 76 77 MODULE_PARM_DESC(debug, "debug string to pass to driver core"); 78 static char *nouveau_debug; 79 module_param_named(debug, nouveau_debug, charp, 0400); 80 81 MODULE_PARM_DESC(noaccel, "disable kernel/abi16 acceleration"); 82 static int nouveau_noaccel = 0; 83 module_param_named(noaccel, nouveau_noaccel, int, 0400); 84 85 MODULE_PARM_DESC(modeset, "enable driver (default: auto, " 86 "0 = disabled, 1 = enabled, 2 = headless)"); 87 int nouveau_modeset = -1; 88 module_param_named(modeset, nouveau_modeset, int, 0400); 89 90 MODULE_PARM_DESC(atomic, "Expose atomic ioctl (default: disabled)"); 91 static int nouveau_atomic = 0; 92 module_param_named(atomic, nouveau_atomic, int, 0400); 93 94 MODULE_PARM_DESC(runpm, "disable (0), force enable (1), optimus only default (-1)"); 95 static int nouveau_runtime_pm = -1; 96 module_param_named(runpm, nouveau_runtime_pm, int, 0400); 97 98 static struct drm_driver driver_stub; 99 static struct drm_driver driver_pci; 100 static struct drm_driver driver_platform; 101 102 static u64 103 nouveau_pci_name(struct pci_dev *pdev) 104 { 105 u64 name = (u64)pci_domain_nr(pdev->bus) << 32; 106 name |= pdev->bus->number << 16; 107 name |= PCI_SLOT(pdev->devfn) << 8; 108 return name | PCI_FUNC(pdev->devfn); 109 } 110 111 static u64 112 nouveau_platform_name(struct platform_device *platformdev) 113 { 114 return platformdev->id; 115 } 116 117 static u64 118 nouveau_name(struct drm_device *dev) 119 { 120 if (dev_is_pci(dev->dev)) 121 return nouveau_pci_name(to_pci_dev(dev->dev)); 122 else 123 return nouveau_platform_name(to_platform_device(dev->dev)); 124 } 125 126 static inline bool 127 nouveau_cli_work_ready(struct dma_fence *fence) 128 { 129 if (!dma_fence_is_signaled(fence)) 130 return false; 131 dma_fence_put(fence); 132 return true; 133 } 134 135 static void 136 nouveau_cli_work(struct work_struct *w) 137 { 138 struct nouveau_cli *cli = container_of(w, typeof(*cli), work); 139 struct nouveau_cli_work *work, *wtmp; 140 mutex_lock(&cli->lock); 141 list_for_each_entry_safe(work, wtmp, &cli->worker, head) { 142 if (!work->fence || nouveau_cli_work_ready(work->fence)) { 143 list_del(&work->head); 144 work->func(work); 145 } 146 } 147 mutex_unlock(&cli->lock); 148 } 149 150 static void 151 nouveau_cli_work_fence(struct dma_fence *fence, struct dma_fence_cb *cb) 152 { 153 struct nouveau_cli_work *work = container_of(cb, typeof(*work), cb); 154 schedule_work(&work->cli->work); 155 } 156 157 void 158 nouveau_cli_work_queue(struct nouveau_cli *cli, struct dma_fence *fence, 159 struct nouveau_cli_work *work) 160 { 161 work->fence = dma_fence_get(fence); 162 work->cli = cli; 163 mutex_lock(&cli->lock); 164 list_add_tail(&work->head, &cli->worker); 165 if (dma_fence_add_callback(fence, &work->cb, nouveau_cli_work_fence)) 166 nouveau_cli_work_fence(fence, &work->cb); 167 mutex_unlock(&cli->lock); 168 } 169 170 static void 171 nouveau_cli_fini(struct nouveau_cli *cli) 172 { 173 /* All our channels are dead now, which means all the fences they 174 * own are signalled, and all callback functions have been called. 175 * 176 * So, after flushing the workqueue, there should be nothing left. 177 */ 178 flush_work(&cli->work); 179 WARN_ON(!list_empty(&cli->worker)); 180 181 usif_client_fini(cli); 182 nouveau_vmm_fini(&cli->svm); 183 nouveau_vmm_fini(&cli->vmm); 184 nvif_mmu_dtor(&cli->mmu); 185 nvif_device_dtor(&cli->device); 186 mutex_lock(&cli->drm->master.lock); 187 nvif_client_dtor(&cli->base); 188 mutex_unlock(&cli->drm->master.lock); 189 } 190 191 static int 192 nouveau_cli_init(struct nouveau_drm *drm, const char *sname, 193 struct nouveau_cli *cli) 194 { 195 static const struct nvif_mclass 196 mems[] = { 197 { NVIF_CLASS_MEM_GF100, -1 }, 198 { NVIF_CLASS_MEM_NV50 , -1 }, 199 { NVIF_CLASS_MEM_NV04 , -1 }, 200 {} 201 }; 202 static const struct nvif_mclass 203 mmus[] = { 204 { NVIF_CLASS_MMU_GF100, -1 }, 205 { NVIF_CLASS_MMU_NV50 , -1 }, 206 { NVIF_CLASS_MMU_NV04 , -1 }, 207 {} 208 }; 209 static const struct nvif_mclass 210 vmms[] = { 211 { NVIF_CLASS_VMM_GP100, -1 }, 212 { NVIF_CLASS_VMM_GM200, -1 }, 213 { NVIF_CLASS_VMM_GF100, -1 }, 214 { NVIF_CLASS_VMM_NV50 , -1 }, 215 { NVIF_CLASS_VMM_NV04 , -1 }, 216 {} 217 }; 218 u64 device = nouveau_name(drm->dev); 219 int ret; 220 221 snprintf(cli->name, sizeof(cli->name), "%s", sname); 222 cli->drm = drm; 223 mutex_init(&cli->mutex); 224 usif_client_init(cli); 225 226 INIT_WORK(&cli->work, nouveau_cli_work); 227 INIT_LIST_HEAD(&cli->worker); 228 mutex_init(&cli->lock); 229 230 if (cli == &drm->master) { 231 ret = nvif_driver_init(NULL, nouveau_config, nouveau_debug, 232 cli->name, device, &cli->base); 233 } else { 234 mutex_lock(&drm->master.lock); 235 ret = nvif_client_ctor(&drm->master.base, cli->name, device, 236 &cli->base); 237 mutex_unlock(&drm->master.lock); 238 } 239 if (ret) { 240 NV_PRINTK(err, cli, "Client allocation failed: %d\n", ret); 241 goto done; 242 } 243 244 ret = nvif_device_ctor(&cli->base.object, "drmDevice", 0, NV_DEVICE, 245 &(struct nv_device_v0) { 246 .device = ~0, 247 .priv = true, 248 }, sizeof(struct nv_device_v0), 249 &cli->device); 250 if (ret) { 251 NV_PRINTK(err, cli, "Device allocation failed: %d\n", ret); 252 goto done; 253 } 254 255 ret = nvif_mclass(&cli->device.object, mmus); 256 if (ret < 0) { 257 NV_PRINTK(err, cli, "No supported MMU class\n"); 258 goto done; 259 } 260 261 ret = nvif_mmu_ctor(&cli->device.object, "drmMmu", mmus[ret].oclass, 262 &cli->mmu); 263 if (ret) { 264 NV_PRINTK(err, cli, "MMU allocation failed: %d\n", ret); 265 goto done; 266 } 267 268 ret = nvif_mclass(&cli->mmu.object, vmms); 269 if (ret < 0) { 270 NV_PRINTK(err, cli, "No supported VMM class\n"); 271 goto done; 272 } 273 274 ret = nouveau_vmm_init(cli, vmms[ret].oclass, &cli->vmm); 275 if (ret) { 276 NV_PRINTK(err, cli, "VMM allocation failed: %d\n", ret); 277 goto done; 278 } 279 280 ret = nvif_mclass(&cli->mmu.object, mems); 281 if (ret < 0) { 282 NV_PRINTK(err, cli, "No supported MEM class\n"); 283 goto done; 284 } 285 286 cli->mem = &mems[ret]; 287 return 0; 288 done: 289 if (ret) 290 nouveau_cli_fini(cli); 291 return ret; 292 } 293 294 static void 295 nouveau_accel_ce_fini(struct nouveau_drm *drm) 296 { 297 nouveau_channel_idle(drm->cechan); 298 nvif_object_dtor(&drm->ttm.copy); 299 nouveau_channel_del(&drm->cechan); 300 } 301 302 static void 303 nouveau_accel_ce_init(struct nouveau_drm *drm) 304 { 305 struct nvif_device *device = &drm->client.device; 306 int ret = 0; 307 308 /* Allocate channel that has access to a (preferably async) copy 309 * engine, to use for TTM buffer moves. 310 */ 311 if (device->info.family >= NV_DEVICE_INFO_V0_KEPLER) { 312 ret = nouveau_channel_new(drm, device, 313 nvif_fifo_runlist_ce(device), 0, 314 true, &drm->cechan); 315 } else 316 if (device->info.chipset >= 0xa3 && 317 device->info.chipset != 0xaa && 318 device->info.chipset != 0xac) { 319 /* Prior to Kepler, there's only a single runlist, so all 320 * engines can be accessed from any channel. 321 * 322 * We still want to use a separate channel though. 323 */ 324 ret = nouveau_channel_new(drm, device, NvDmaFB, NvDmaTT, false, 325 &drm->cechan); 326 } 327 328 if (ret) 329 NV_ERROR(drm, "failed to create ce channel, %d\n", ret); 330 } 331 332 static void 333 nouveau_accel_gr_fini(struct nouveau_drm *drm) 334 { 335 nouveau_channel_idle(drm->channel); 336 nvif_object_dtor(&drm->ntfy); 337 nvkm_gpuobj_del(&drm->notify); 338 nouveau_channel_del(&drm->channel); 339 } 340 341 static void 342 nouveau_accel_gr_init(struct nouveau_drm *drm) 343 { 344 struct nvif_device *device = &drm->client.device; 345 u32 arg0, arg1; 346 int ret; 347 348 /* Allocate channel that has access to the graphics engine. */ 349 if (device->info.family >= NV_DEVICE_INFO_V0_KEPLER) { 350 arg0 = nvif_fifo_runlist(device, NV_DEVICE_HOST_RUNLIST_ENGINES_GR); 351 arg1 = 1; 352 } else { 353 arg0 = NvDmaFB; 354 arg1 = NvDmaTT; 355 } 356 357 ret = nouveau_channel_new(drm, device, arg0, arg1, false, 358 &drm->channel); 359 if (ret) { 360 NV_ERROR(drm, "failed to create kernel channel, %d\n", ret); 361 nouveau_accel_gr_fini(drm); 362 return; 363 } 364 365 /* A SW class is used on pre-NV50 HW to assist with handling the 366 * synchronisation of page flips, as well as to implement fences 367 * on TNT/TNT2 HW that lacks any kind of support in host. 368 */ 369 if (!drm->channel->nvsw.client && device->info.family < NV_DEVICE_INFO_V0_TESLA) { 370 ret = nvif_object_ctor(&drm->channel->user, "drmNvsw", 371 NVDRM_NVSW, nouveau_abi16_swclass(drm), 372 NULL, 0, &drm->channel->nvsw); 373 if (ret == 0) { 374 struct nvif_push *push = drm->channel->chan.push; 375 ret = PUSH_WAIT(push, 2); 376 if (ret == 0) 377 PUSH_NVSQ(push, NV_SW, 0x0000, drm->channel->nvsw.handle); 378 } 379 380 if (ret) { 381 NV_ERROR(drm, "failed to allocate sw class, %d\n", ret); 382 nouveau_accel_gr_fini(drm); 383 return; 384 } 385 } 386 387 /* NvMemoryToMemoryFormat requires a notifier ctxdma for some reason, 388 * even if notification is never requested, so, allocate a ctxdma on 389 * any GPU where it's possible we'll end up using M2MF for BO moves. 390 */ 391 if (device->info.family < NV_DEVICE_INFO_V0_FERMI) { 392 ret = nvkm_gpuobj_new(nvxx_device(device), 32, 0, false, NULL, 393 &drm->notify); 394 if (ret) { 395 NV_ERROR(drm, "failed to allocate notifier, %d\n", ret); 396 nouveau_accel_gr_fini(drm); 397 return; 398 } 399 400 ret = nvif_object_ctor(&drm->channel->user, "drmM2mfNtfy", 401 NvNotify0, NV_DMA_IN_MEMORY, 402 &(struct nv_dma_v0) { 403 .target = NV_DMA_V0_TARGET_VRAM, 404 .access = NV_DMA_V0_ACCESS_RDWR, 405 .start = drm->notify->addr, 406 .limit = drm->notify->addr + 31 407 }, sizeof(struct nv_dma_v0), 408 &drm->ntfy); 409 if (ret) { 410 nouveau_accel_gr_fini(drm); 411 return; 412 } 413 } 414 } 415 416 static void 417 nouveau_accel_fini(struct nouveau_drm *drm) 418 { 419 nouveau_accel_ce_fini(drm); 420 nouveau_accel_gr_fini(drm); 421 if (drm->fence) 422 nouveau_fence(drm)->dtor(drm); 423 } 424 425 static void 426 nouveau_accel_init(struct nouveau_drm *drm) 427 { 428 struct nvif_device *device = &drm->client.device; 429 struct nvif_sclass *sclass; 430 int ret, i, n; 431 432 if (nouveau_noaccel) 433 return; 434 435 /* Initialise global support for channels, and synchronisation. */ 436 ret = nouveau_channels_init(drm); 437 if (ret) 438 return; 439 440 /*XXX: this is crap, but the fence/channel stuff is a little 441 * backwards in some places. this will be fixed. 442 */ 443 ret = n = nvif_object_sclass_get(&device->object, &sclass); 444 if (ret < 0) 445 return; 446 447 for (ret = -ENOSYS, i = 0; i < n; i++) { 448 switch (sclass[i].oclass) { 449 case NV03_CHANNEL_DMA: 450 ret = nv04_fence_create(drm); 451 break; 452 case NV10_CHANNEL_DMA: 453 ret = nv10_fence_create(drm); 454 break; 455 case NV17_CHANNEL_DMA: 456 case NV40_CHANNEL_DMA: 457 ret = nv17_fence_create(drm); 458 break; 459 case NV50_CHANNEL_GPFIFO: 460 ret = nv50_fence_create(drm); 461 break; 462 case G82_CHANNEL_GPFIFO: 463 ret = nv84_fence_create(drm); 464 break; 465 case FERMI_CHANNEL_GPFIFO: 466 case KEPLER_CHANNEL_GPFIFO_A: 467 case KEPLER_CHANNEL_GPFIFO_B: 468 case MAXWELL_CHANNEL_GPFIFO_A: 469 case PASCAL_CHANNEL_GPFIFO_A: 470 case VOLTA_CHANNEL_GPFIFO_A: 471 case TURING_CHANNEL_GPFIFO_A: 472 ret = nvc0_fence_create(drm); 473 break; 474 default: 475 break; 476 } 477 } 478 479 nvif_object_sclass_put(&sclass); 480 if (ret) { 481 NV_ERROR(drm, "failed to initialise sync subsystem, %d\n", ret); 482 nouveau_accel_fini(drm); 483 return; 484 } 485 486 /* Volta requires access to a doorbell register for kickoff. */ 487 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_VOLTA) { 488 ret = nvif_user_ctor(device, "drmUsermode"); 489 if (ret) 490 return; 491 } 492 493 /* Allocate channels we need to support various functions. */ 494 nouveau_accel_gr_init(drm); 495 nouveau_accel_ce_init(drm); 496 497 /* Initialise accelerated TTM buffer moves. */ 498 nouveau_bo_move_init(drm); 499 } 500 501 static void __printf(2, 3) 502 nouveau_drm_errorf(struct nvif_object *object, const char *fmt, ...) 503 { 504 struct nouveau_drm *drm = container_of(object->parent, typeof(*drm), parent); 505 struct va_format vaf; 506 va_list va; 507 508 va_start(va, fmt); 509 vaf.fmt = fmt; 510 vaf.va = &va; 511 NV_ERROR(drm, "%pV", &vaf); 512 va_end(va); 513 } 514 515 static void __printf(2, 3) 516 nouveau_drm_debugf(struct nvif_object *object, const char *fmt, ...) 517 { 518 struct nouveau_drm *drm = container_of(object->parent, typeof(*drm), parent); 519 struct va_format vaf; 520 va_list va; 521 522 va_start(va, fmt); 523 vaf.fmt = fmt; 524 vaf.va = &va; 525 NV_DEBUG(drm, "%pV", &vaf); 526 va_end(va); 527 } 528 529 static const struct nvif_parent_func 530 nouveau_parent = { 531 .debugf = nouveau_drm_debugf, 532 .errorf = nouveau_drm_errorf, 533 }; 534 535 static int 536 nouveau_drm_device_init(struct drm_device *dev) 537 { 538 struct nouveau_drm *drm; 539 int ret; 540 541 if (!(drm = kzalloc(sizeof(*drm), GFP_KERNEL))) 542 return -ENOMEM; 543 dev->dev_private = drm; 544 drm->dev = dev; 545 546 nvif_parent_ctor(&nouveau_parent, &drm->parent); 547 drm->master.base.object.parent = &drm->parent; 548 549 ret = nouveau_cli_init(drm, "DRM-master", &drm->master); 550 if (ret) 551 goto fail_alloc; 552 553 ret = nouveau_cli_init(drm, "DRM", &drm->client); 554 if (ret) 555 goto fail_master; 556 557 nvxx_client(&drm->client.base)->debug = 558 nvkm_dbgopt(nouveau_debug, "DRM"); 559 560 INIT_LIST_HEAD(&drm->clients); 561 spin_lock_init(&drm->tile.lock); 562 563 /* workaround an odd issue on nvc1 by disabling the device's 564 * nosnoop capability. hopefully won't cause issues until a 565 * better fix is found - assuming there is one... 566 */ 567 if (drm->client.device.info.chipset == 0xc1) 568 nvif_mask(&drm->client.device.object, 0x00088080, 0x00000800, 0x00000000); 569 570 nouveau_vga_init(drm); 571 572 ret = nouveau_ttm_init(drm); 573 if (ret) 574 goto fail_ttm; 575 576 ret = nouveau_bios_init(dev); 577 if (ret) 578 goto fail_bios; 579 580 nouveau_accel_init(drm); 581 582 ret = nouveau_display_create(dev); 583 if (ret) 584 goto fail_dispctor; 585 586 if (dev->mode_config.num_crtc) { 587 ret = nouveau_display_init(dev, false, false); 588 if (ret) 589 goto fail_dispinit; 590 } 591 592 nouveau_debugfs_init(drm); 593 nouveau_hwmon_init(dev); 594 nouveau_svm_init(drm); 595 nouveau_dmem_init(drm); 596 nouveau_fbcon_init(dev); 597 nouveau_led_init(dev); 598 599 if (nouveau_pmops_runtime()) { 600 pm_runtime_use_autosuspend(dev->dev); 601 pm_runtime_set_autosuspend_delay(dev->dev, 5000); 602 pm_runtime_set_active(dev->dev); 603 pm_runtime_allow(dev->dev); 604 pm_runtime_mark_last_busy(dev->dev); 605 pm_runtime_put(dev->dev); 606 } 607 608 return 0; 609 610 fail_dispinit: 611 nouveau_display_destroy(dev); 612 fail_dispctor: 613 nouveau_accel_fini(drm); 614 nouveau_bios_takedown(dev); 615 fail_bios: 616 nouveau_ttm_fini(drm); 617 fail_ttm: 618 nouveau_vga_fini(drm); 619 nouveau_cli_fini(&drm->client); 620 fail_master: 621 nouveau_cli_fini(&drm->master); 622 fail_alloc: 623 nvif_parent_dtor(&drm->parent); 624 kfree(drm); 625 return ret; 626 } 627 628 static void 629 nouveau_drm_device_fini(struct drm_device *dev) 630 { 631 struct nouveau_drm *drm = nouveau_drm(dev); 632 633 if (nouveau_pmops_runtime()) { 634 pm_runtime_get_sync(dev->dev); 635 pm_runtime_forbid(dev->dev); 636 } 637 638 nouveau_led_fini(dev); 639 nouveau_fbcon_fini(dev); 640 nouveau_dmem_fini(drm); 641 nouveau_svm_fini(drm); 642 nouveau_hwmon_fini(dev); 643 nouveau_debugfs_fini(drm); 644 645 if (dev->mode_config.num_crtc) 646 nouveau_display_fini(dev, false, false); 647 nouveau_display_destroy(dev); 648 649 nouveau_accel_fini(drm); 650 nouveau_bios_takedown(dev); 651 652 nouveau_ttm_fini(drm); 653 nouveau_vga_fini(drm); 654 655 nouveau_cli_fini(&drm->client); 656 nouveau_cli_fini(&drm->master); 657 nvif_parent_dtor(&drm->parent); 658 kfree(drm); 659 } 660 661 /* 662 * On some Intel PCIe bridge controllers doing a 663 * D0 -> D3hot -> D3cold -> D0 sequence causes Nvidia GPUs to not reappear. 664 * Skipping the intermediate D3hot step seems to make it work again. This is 665 * probably caused by not meeting the expectation the involved AML code has 666 * when the GPU is put into D3hot state before invoking it. 667 * 668 * This leads to various manifestations of this issue: 669 * - AML code execution to power on the GPU hits an infinite loop (as the 670 * code waits on device memory to change). 671 * - kernel crashes, as all PCI reads return -1, which most code isn't able 672 * to handle well enough. 673 * 674 * In all cases dmesg will contain at least one line like this: 675 * 'nouveau 0000:01:00.0: Refused to change power state, currently in D3' 676 * followed by a lot of nouveau timeouts. 677 * 678 * In the \_SB.PCI0.PEG0.PG00._OFF code deeper down writes bit 0x80 to the not 679 * documented PCI config space register 0x248 of the Intel PCIe bridge 680 * controller (0x1901) in order to change the state of the PCIe link between 681 * the PCIe port and the GPU. There are alternative code paths using other 682 * registers, which seem to work fine (executed pre Windows 8): 683 * - 0xbc bit 0x20 (publicly available documentation claims 'reserved') 684 * - 0xb0 bit 0x10 (link disable) 685 * Changing the conditions inside the firmware by poking into the relevant 686 * addresses does resolve the issue, but it seemed to be ACPI private memory 687 * and not any device accessible memory at all, so there is no portable way of 688 * changing the conditions. 689 * On a XPS 9560 that means bits [0,3] on \CPEX need to be cleared. 690 * 691 * The only systems where this behavior can be seen are hybrid graphics laptops 692 * with a secondary Nvidia Maxwell, Pascal or Turing GPU. It's unclear whether 693 * this issue only occurs in combination with listed Intel PCIe bridge 694 * controllers and the mentioned GPUs or other devices as well. 695 * 696 * documentation on the PCIe bridge controller can be found in the 697 * "7th Generation Intel® Processor Families for H Platforms Datasheet Volume 2" 698 * Section "12 PCI Express* Controller (x16) Registers" 699 */ 700 701 static void quirk_broken_nv_runpm(struct pci_dev *pdev) 702 { 703 struct drm_device *dev = pci_get_drvdata(pdev); 704 struct nouveau_drm *drm = nouveau_drm(dev); 705 struct pci_dev *bridge = pci_upstream_bridge(pdev); 706 707 if (!bridge || bridge->vendor != PCI_VENDOR_ID_INTEL) 708 return; 709 710 switch (bridge->device) { 711 case 0x1901: 712 drm->old_pm_cap = pdev->pm_cap; 713 pdev->pm_cap = 0; 714 NV_INFO(drm, "Disabling PCI power management to avoid bug\n"); 715 break; 716 } 717 } 718 719 static int nouveau_drm_probe(struct pci_dev *pdev, 720 const struct pci_device_id *pent) 721 { 722 struct nvkm_device *device; 723 struct drm_device *drm_dev; 724 int ret; 725 726 if (vga_switcheroo_client_probe_defer(pdev)) 727 return -EPROBE_DEFER; 728 729 /* We need to check that the chipset is supported before booting 730 * fbdev off the hardware, as there's no way to put it back. 731 */ 732 ret = nvkm_device_pci_new(pdev, nouveau_config, "error", 733 true, false, 0, &device); 734 if (ret) 735 return ret; 736 737 nvkm_device_del(&device); 738 739 /* Remove conflicting drivers (vesafb, efifb etc). */ 740 ret = drm_aperture_remove_conflicting_pci_framebuffers(pdev, &driver_pci); 741 if (ret) 742 return ret; 743 744 ret = nvkm_device_pci_new(pdev, nouveau_config, nouveau_debug, 745 true, true, ~0ULL, &device); 746 if (ret) 747 return ret; 748 749 pci_set_master(pdev); 750 751 if (nouveau_atomic) 752 driver_pci.driver_features |= DRIVER_ATOMIC; 753 754 drm_dev = drm_dev_alloc(&driver_pci, &pdev->dev); 755 if (IS_ERR(drm_dev)) { 756 ret = PTR_ERR(drm_dev); 757 goto fail_nvkm; 758 } 759 760 ret = pci_enable_device(pdev); 761 if (ret) 762 goto fail_drm; 763 764 pci_set_drvdata(pdev, drm_dev); 765 766 ret = nouveau_drm_device_init(drm_dev); 767 if (ret) 768 goto fail_pci; 769 770 ret = drm_dev_register(drm_dev, pent->driver_data); 771 if (ret) 772 goto fail_drm_dev_init; 773 774 quirk_broken_nv_runpm(pdev); 775 return 0; 776 777 fail_drm_dev_init: 778 nouveau_drm_device_fini(drm_dev); 779 fail_pci: 780 pci_disable_device(pdev); 781 fail_drm: 782 drm_dev_put(drm_dev); 783 fail_nvkm: 784 nvkm_device_del(&device); 785 return ret; 786 } 787 788 void 789 nouveau_drm_device_remove(struct drm_device *dev) 790 { 791 struct nouveau_drm *drm = nouveau_drm(dev); 792 struct nvkm_client *client; 793 struct nvkm_device *device; 794 795 drm_dev_unregister(dev); 796 797 client = nvxx_client(&drm->client.base); 798 device = nvkm_device_find(client->device); 799 800 nouveau_drm_device_fini(dev); 801 drm_dev_put(dev); 802 nvkm_device_del(&device); 803 } 804 805 static void 806 nouveau_drm_remove(struct pci_dev *pdev) 807 { 808 struct drm_device *dev = pci_get_drvdata(pdev); 809 struct nouveau_drm *drm = nouveau_drm(dev); 810 811 /* revert our workaround */ 812 if (drm->old_pm_cap) 813 pdev->pm_cap = drm->old_pm_cap; 814 nouveau_drm_device_remove(dev); 815 pci_disable_device(pdev); 816 } 817 818 static int 819 nouveau_do_suspend(struct drm_device *dev, bool runtime) 820 { 821 struct nouveau_drm *drm = nouveau_drm(dev); 822 struct ttm_resource_manager *man; 823 int ret; 824 825 nouveau_svm_suspend(drm); 826 nouveau_dmem_suspend(drm); 827 nouveau_led_suspend(dev); 828 829 if (dev->mode_config.num_crtc) { 830 NV_DEBUG(drm, "suspending console...\n"); 831 nouveau_fbcon_set_suspend(dev, 1); 832 NV_DEBUG(drm, "suspending display...\n"); 833 ret = nouveau_display_suspend(dev, runtime); 834 if (ret) 835 return ret; 836 } 837 838 NV_DEBUG(drm, "evicting buffers...\n"); 839 840 man = ttm_manager_type(&drm->ttm.bdev, TTM_PL_VRAM); 841 ttm_resource_manager_evict_all(&drm->ttm.bdev, man); 842 843 NV_DEBUG(drm, "waiting for kernel channels to go idle...\n"); 844 if (drm->cechan) { 845 ret = nouveau_channel_idle(drm->cechan); 846 if (ret) 847 goto fail_display; 848 } 849 850 if (drm->channel) { 851 ret = nouveau_channel_idle(drm->channel); 852 if (ret) 853 goto fail_display; 854 } 855 856 NV_DEBUG(drm, "suspending fence...\n"); 857 if (drm->fence && nouveau_fence(drm)->suspend) { 858 if (!nouveau_fence(drm)->suspend(drm)) { 859 ret = -ENOMEM; 860 goto fail_display; 861 } 862 } 863 864 NV_DEBUG(drm, "suspending object tree...\n"); 865 ret = nvif_client_suspend(&drm->master.base); 866 if (ret) 867 goto fail_client; 868 869 return 0; 870 871 fail_client: 872 if (drm->fence && nouveau_fence(drm)->resume) 873 nouveau_fence(drm)->resume(drm); 874 875 fail_display: 876 if (dev->mode_config.num_crtc) { 877 NV_DEBUG(drm, "resuming display...\n"); 878 nouveau_display_resume(dev, runtime); 879 } 880 return ret; 881 } 882 883 static int 884 nouveau_do_resume(struct drm_device *dev, bool runtime) 885 { 886 int ret = 0; 887 struct nouveau_drm *drm = nouveau_drm(dev); 888 889 NV_DEBUG(drm, "resuming object tree...\n"); 890 ret = nvif_client_resume(&drm->master.base); 891 if (ret) { 892 NV_ERROR(drm, "Client resume failed with error: %d\n", ret); 893 return ret; 894 } 895 896 NV_DEBUG(drm, "resuming fence...\n"); 897 if (drm->fence && nouveau_fence(drm)->resume) 898 nouveau_fence(drm)->resume(drm); 899 900 nouveau_run_vbios_init(dev); 901 902 if (dev->mode_config.num_crtc) { 903 NV_DEBUG(drm, "resuming display...\n"); 904 nouveau_display_resume(dev, runtime); 905 NV_DEBUG(drm, "resuming console...\n"); 906 nouveau_fbcon_set_suspend(dev, 0); 907 } 908 909 nouveau_led_resume(dev); 910 nouveau_dmem_resume(drm); 911 nouveau_svm_resume(drm); 912 return 0; 913 } 914 915 int 916 nouveau_pmops_suspend(struct device *dev) 917 { 918 struct pci_dev *pdev = to_pci_dev(dev); 919 struct drm_device *drm_dev = pci_get_drvdata(pdev); 920 int ret; 921 922 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF || 923 drm_dev->switch_power_state == DRM_SWITCH_POWER_DYNAMIC_OFF) 924 return 0; 925 926 ret = nouveau_do_suspend(drm_dev, false); 927 if (ret) 928 return ret; 929 930 pci_save_state(pdev); 931 pci_disable_device(pdev); 932 pci_set_power_state(pdev, PCI_D3hot); 933 udelay(200); 934 return 0; 935 } 936 937 int 938 nouveau_pmops_resume(struct device *dev) 939 { 940 struct pci_dev *pdev = to_pci_dev(dev); 941 struct drm_device *drm_dev = pci_get_drvdata(pdev); 942 int ret; 943 944 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF || 945 drm_dev->switch_power_state == DRM_SWITCH_POWER_DYNAMIC_OFF) 946 return 0; 947 948 pci_set_power_state(pdev, PCI_D0); 949 pci_restore_state(pdev); 950 ret = pci_enable_device(pdev); 951 if (ret) 952 return ret; 953 pci_set_master(pdev); 954 955 ret = nouveau_do_resume(drm_dev, false); 956 957 /* Monitors may have been connected / disconnected during suspend */ 958 nouveau_display_hpd_resume(drm_dev); 959 960 return ret; 961 } 962 963 static int 964 nouveau_pmops_freeze(struct device *dev) 965 { 966 struct pci_dev *pdev = to_pci_dev(dev); 967 struct drm_device *drm_dev = pci_get_drvdata(pdev); 968 return nouveau_do_suspend(drm_dev, false); 969 } 970 971 static int 972 nouveau_pmops_thaw(struct device *dev) 973 { 974 struct pci_dev *pdev = to_pci_dev(dev); 975 struct drm_device *drm_dev = pci_get_drvdata(pdev); 976 return nouveau_do_resume(drm_dev, false); 977 } 978 979 bool 980 nouveau_pmops_runtime(void) 981 { 982 if (nouveau_runtime_pm == -1) 983 return nouveau_is_optimus() || nouveau_is_v1_dsm(); 984 return nouveau_runtime_pm == 1; 985 } 986 987 static int 988 nouveau_pmops_runtime_suspend(struct device *dev) 989 { 990 struct pci_dev *pdev = to_pci_dev(dev); 991 struct drm_device *drm_dev = pci_get_drvdata(pdev); 992 int ret; 993 994 if (!nouveau_pmops_runtime()) { 995 pm_runtime_forbid(dev); 996 return -EBUSY; 997 } 998 999 nouveau_switcheroo_optimus_dsm(); 1000 ret = nouveau_do_suspend(drm_dev, true); 1001 pci_save_state(pdev); 1002 pci_disable_device(pdev); 1003 pci_ignore_hotplug(pdev); 1004 pci_set_power_state(pdev, PCI_D3cold); 1005 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF; 1006 return ret; 1007 } 1008 1009 static int 1010 nouveau_pmops_runtime_resume(struct device *dev) 1011 { 1012 struct pci_dev *pdev = to_pci_dev(dev); 1013 struct drm_device *drm_dev = pci_get_drvdata(pdev); 1014 struct nouveau_drm *drm = nouveau_drm(drm_dev); 1015 struct nvif_device *device = &nouveau_drm(drm_dev)->client.device; 1016 int ret; 1017 1018 if (!nouveau_pmops_runtime()) { 1019 pm_runtime_forbid(dev); 1020 return -EBUSY; 1021 } 1022 1023 pci_set_power_state(pdev, PCI_D0); 1024 pci_restore_state(pdev); 1025 ret = pci_enable_device(pdev); 1026 if (ret) 1027 return ret; 1028 pci_set_master(pdev); 1029 1030 ret = nouveau_do_resume(drm_dev, true); 1031 if (ret) { 1032 NV_ERROR(drm, "resume failed with: %d\n", ret); 1033 return ret; 1034 } 1035 1036 /* do magic */ 1037 nvif_mask(&device->object, 0x088488, (1 << 25), (1 << 25)); 1038 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON; 1039 1040 /* Monitors may have been connected / disconnected during suspend */ 1041 nouveau_display_hpd_resume(drm_dev); 1042 1043 return ret; 1044 } 1045 1046 static int 1047 nouveau_pmops_runtime_idle(struct device *dev) 1048 { 1049 if (!nouveau_pmops_runtime()) { 1050 pm_runtime_forbid(dev); 1051 return -EBUSY; 1052 } 1053 1054 pm_runtime_mark_last_busy(dev); 1055 pm_runtime_autosuspend(dev); 1056 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */ 1057 return 1; 1058 } 1059 1060 static int 1061 nouveau_drm_open(struct drm_device *dev, struct drm_file *fpriv) 1062 { 1063 struct nouveau_drm *drm = nouveau_drm(dev); 1064 struct nouveau_cli *cli; 1065 char name[32], tmpname[TASK_COMM_LEN]; 1066 int ret; 1067 1068 /* need to bring up power immediately if opening device */ 1069 ret = pm_runtime_get_sync(dev->dev); 1070 if (ret < 0 && ret != -EACCES) { 1071 pm_runtime_put_autosuspend(dev->dev); 1072 return ret; 1073 } 1074 1075 get_task_comm(tmpname, current); 1076 snprintf(name, sizeof(name), "%s[%d]", tmpname, pid_nr(fpriv->pid)); 1077 1078 if (!(cli = kzalloc(sizeof(*cli), GFP_KERNEL))) { 1079 ret = -ENOMEM; 1080 goto done; 1081 } 1082 1083 ret = nouveau_cli_init(drm, name, cli); 1084 if (ret) 1085 goto done; 1086 1087 fpriv->driver_priv = cli; 1088 1089 mutex_lock(&drm->client.mutex); 1090 list_add(&cli->head, &drm->clients); 1091 mutex_unlock(&drm->client.mutex); 1092 1093 done: 1094 if (ret && cli) { 1095 nouveau_cli_fini(cli); 1096 kfree(cli); 1097 } 1098 1099 pm_runtime_mark_last_busy(dev->dev); 1100 pm_runtime_put_autosuspend(dev->dev); 1101 return ret; 1102 } 1103 1104 static void 1105 nouveau_drm_postclose(struct drm_device *dev, struct drm_file *fpriv) 1106 { 1107 struct nouveau_cli *cli = nouveau_cli(fpriv); 1108 struct nouveau_drm *drm = nouveau_drm(dev); 1109 1110 pm_runtime_get_sync(dev->dev); 1111 1112 mutex_lock(&cli->mutex); 1113 if (cli->abi16) 1114 nouveau_abi16_fini(cli->abi16); 1115 mutex_unlock(&cli->mutex); 1116 1117 mutex_lock(&drm->client.mutex); 1118 list_del(&cli->head); 1119 mutex_unlock(&drm->client.mutex); 1120 1121 nouveau_cli_fini(cli); 1122 kfree(cli); 1123 pm_runtime_mark_last_busy(dev->dev); 1124 pm_runtime_put_autosuspend(dev->dev); 1125 } 1126 1127 static const struct drm_ioctl_desc 1128 nouveau_ioctls[] = { 1129 DRM_IOCTL_DEF_DRV(NOUVEAU_GETPARAM, nouveau_abi16_ioctl_getparam, DRM_RENDER_ALLOW), 1130 DRM_IOCTL_DEF_DRV(NOUVEAU_SETPARAM, drm_invalid_op, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), 1131 DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_ALLOC, nouveau_abi16_ioctl_channel_alloc, DRM_RENDER_ALLOW), 1132 DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_FREE, nouveau_abi16_ioctl_channel_free, DRM_RENDER_ALLOW), 1133 DRM_IOCTL_DEF_DRV(NOUVEAU_GROBJ_ALLOC, nouveau_abi16_ioctl_grobj_alloc, DRM_RENDER_ALLOW), 1134 DRM_IOCTL_DEF_DRV(NOUVEAU_NOTIFIEROBJ_ALLOC, nouveau_abi16_ioctl_notifierobj_alloc, DRM_RENDER_ALLOW), 1135 DRM_IOCTL_DEF_DRV(NOUVEAU_GPUOBJ_FREE, nouveau_abi16_ioctl_gpuobj_free, DRM_RENDER_ALLOW), 1136 DRM_IOCTL_DEF_DRV(NOUVEAU_SVM_INIT, nouveau_svmm_init, DRM_RENDER_ALLOW), 1137 DRM_IOCTL_DEF_DRV(NOUVEAU_SVM_BIND, nouveau_svmm_bind, DRM_RENDER_ALLOW), 1138 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_NEW, nouveau_gem_ioctl_new, DRM_RENDER_ALLOW), 1139 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_PUSHBUF, nouveau_gem_ioctl_pushbuf, DRM_RENDER_ALLOW), 1140 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_PREP, nouveau_gem_ioctl_cpu_prep, DRM_RENDER_ALLOW), 1141 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_FINI, nouveau_gem_ioctl_cpu_fini, DRM_RENDER_ALLOW), 1142 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_INFO, nouveau_gem_ioctl_info, DRM_RENDER_ALLOW), 1143 }; 1144 1145 long 1146 nouveau_drm_ioctl(struct file *file, unsigned int cmd, unsigned long arg) 1147 { 1148 struct drm_file *filp = file->private_data; 1149 struct drm_device *dev = filp->minor->dev; 1150 long ret; 1151 1152 ret = pm_runtime_get_sync(dev->dev); 1153 if (ret < 0 && ret != -EACCES) { 1154 pm_runtime_put_autosuspend(dev->dev); 1155 return ret; 1156 } 1157 1158 switch (_IOC_NR(cmd) - DRM_COMMAND_BASE) { 1159 case DRM_NOUVEAU_NVIF: 1160 ret = usif_ioctl(filp, (void __user *)arg, _IOC_SIZE(cmd)); 1161 break; 1162 default: 1163 ret = drm_ioctl(file, cmd, arg); 1164 break; 1165 } 1166 1167 pm_runtime_mark_last_busy(dev->dev); 1168 pm_runtime_put_autosuspend(dev->dev); 1169 return ret; 1170 } 1171 1172 static const struct file_operations 1173 nouveau_driver_fops = { 1174 .owner = THIS_MODULE, 1175 .open = drm_open, 1176 .release = drm_release, 1177 .unlocked_ioctl = nouveau_drm_ioctl, 1178 .mmap = drm_gem_mmap, 1179 .poll = drm_poll, 1180 .read = drm_read, 1181 #if defined(CONFIG_COMPAT) 1182 .compat_ioctl = nouveau_compat_ioctl, 1183 #endif 1184 .llseek = noop_llseek, 1185 }; 1186 1187 static struct drm_driver 1188 driver_stub = { 1189 .driver_features = 1190 DRIVER_GEM | DRIVER_MODESET | DRIVER_RENDER 1191 #if defined(CONFIG_NOUVEAU_LEGACY_CTX_SUPPORT) 1192 | DRIVER_KMS_LEGACY_CONTEXT 1193 #endif 1194 , 1195 1196 .open = nouveau_drm_open, 1197 .postclose = nouveau_drm_postclose, 1198 .lastclose = nouveau_vga_lastclose, 1199 1200 #if defined(CONFIG_DEBUG_FS) 1201 .debugfs_init = nouveau_drm_debugfs_init, 1202 #endif 1203 1204 .ioctls = nouveau_ioctls, 1205 .num_ioctls = ARRAY_SIZE(nouveau_ioctls), 1206 .fops = &nouveau_driver_fops, 1207 1208 .prime_handle_to_fd = drm_gem_prime_handle_to_fd, 1209 .prime_fd_to_handle = drm_gem_prime_fd_to_handle, 1210 .gem_prime_import_sg_table = nouveau_gem_prime_import_sg_table, 1211 .gem_prime_mmap = drm_gem_prime_mmap, 1212 1213 .dumb_create = nouveau_display_dumb_create, 1214 .dumb_map_offset = drm_gem_ttm_dumb_map_offset, 1215 1216 .name = DRIVER_NAME, 1217 .desc = DRIVER_DESC, 1218 #ifdef GIT_REVISION 1219 .date = GIT_REVISION, 1220 #else 1221 .date = DRIVER_DATE, 1222 #endif 1223 .major = DRIVER_MAJOR, 1224 .minor = DRIVER_MINOR, 1225 .patchlevel = DRIVER_PATCHLEVEL, 1226 }; 1227 1228 static struct pci_device_id 1229 nouveau_drm_pci_table[] = { 1230 { 1231 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID), 1232 .class = PCI_BASE_CLASS_DISPLAY << 16, 1233 .class_mask = 0xff << 16, 1234 }, 1235 { 1236 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA_SGS, PCI_ANY_ID), 1237 .class = PCI_BASE_CLASS_DISPLAY << 16, 1238 .class_mask = 0xff << 16, 1239 }, 1240 {} 1241 }; 1242 1243 static void nouveau_display_options(void) 1244 { 1245 DRM_DEBUG_DRIVER("Loading Nouveau with parameters:\n"); 1246 1247 DRM_DEBUG_DRIVER("... tv_disable : %d\n", nouveau_tv_disable); 1248 DRM_DEBUG_DRIVER("... ignorelid : %d\n", nouveau_ignorelid); 1249 DRM_DEBUG_DRIVER("... duallink : %d\n", nouveau_duallink); 1250 DRM_DEBUG_DRIVER("... nofbaccel : %d\n", nouveau_nofbaccel); 1251 DRM_DEBUG_DRIVER("... config : %s\n", nouveau_config); 1252 DRM_DEBUG_DRIVER("... debug : %s\n", nouveau_debug); 1253 DRM_DEBUG_DRIVER("... noaccel : %d\n", nouveau_noaccel); 1254 DRM_DEBUG_DRIVER("... modeset : %d\n", nouveau_modeset); 1255 DRM_DEBUG_DRIVER("... runpm : %d\n", nouveau_runtime_pm); 1256 DRM_DEBUG_DRIVER("... vram_pushbuf : %d\n", nouveau_vram_pushbuf); 1257 DRM_DEBUG_DRIVER("... hdmimhz : %d\n", nouveau_hdmimhz); 1258 } 1259 1260 static const struct dev_pm_ops nouveau_pm_ops = { 1261 .suspend = nouveau_pmops_suspend, 1262 .resume = nouveau_pmops_resume, 1263 .freeze = nouveau_pmops_freeze, 1264 .thaw = nouveau_pmops_thaw, 1265 .poweroff = nouveau_pmops_freeze, 1266 .restore = nouveau_pmops_resume, 1267 .runtime_suspend = nouveau_pmops_runtime_suspend, 1268 .runtime_resume = nouveau_pmops_runtime_resume, 1269 .runtime_idle = nouveau_pmops_runtime_idle, 1270 }; 1271 1272 static struct pci_driver 1273 nouveau_drm_pci_driver = { 1274 .name = "nouveau", 1275 .id_table = nouveau_drm_pci_table, 1276 .probe = nouveau_drm_probe, 1277 .remove = nouveau_drm_remove, 1278 .driver.pm = &nouveau_pm_ops, 1279 }; 1280 1281 struct drm_device * 1282 nouveau_platform_device_create(const struct nvkm_device_tegra_func *func, 1283 struct platform_device *pdev, 1284 struct nvkm_device **pdevice) 1285 { 1286 struct drm_device *drm; 1287 int err; 1288 1289 err = nvkm_device_tegra_new(func, pdev, nouveau_config, nouveau_debug, 1290 true, true, ~0ULL, pdevice); 1291 if (err) 1292 goto err_free; 1293 1294 drm = drm_dev_alloc(&driver_platform, &pdev->dev); 1295 if (IS_ERR(drm)) { 1296 err = PTR_ERR(drm); 1297 goto err_free; 1298 } 1299 1300 err = nouveau_drm_device_init(drm); 1301 if (err) 1302 goto err_put; 1303 1304 platform_set_drvdata(pdev, drm); 1305 1306 return drm; 1307 1308 err_put: 1309 drm_dev_put(drm); 1310 err_free: 1311 nvkm_device_del(pdevice); 1312 1313 return ERR_PTR(err); 1314 } 1315 1316 static int __init 1317 nouveau_drm_init(void) 1318 { 1319 driver_pci = driver_stub; 1320 driver_platform = driver_stub; 1321 1322 nouveau_display_options(); 1323 1324 if (nouveau_modeset == -1) { 1325 if (vgacon_text_force()) 1326 nouveau_modeset = 0; 1327 } 1328 1329 if (!nouveau_modeset) 1330 return 0; 1331 1332 #ifdef CONFIG_NOUVEAU_PLATFORM_DRIVER 1333 platform_driver_register(&nouveau_platform_driver); 1334 #endif 1335 1336 nouveau_register_dsm_handler(); 1337 nouveau_backlight_ctor(); 1338 1339 #ifdef CONFIG_PCI 1340 return pci_register_driver(&nouveau_drm_pci_driver); 1341 #else 1342 return 0; 1343 #endif 1344 } 1345 1346 static void __exit 1347 nouveau_drm_exit(void) 1348 { 1349 if (!nouveau_modeset) 1350 return; 1351 1352 #ifdef CONFIG_PCI 1353 pci_unregister_driver(&nouveau_drm_pci_driver); 1354 #endif 1355 nouveau_backlight_dtor(); 1356 nouveau_unregister_dsm_handler(); 1357 1358 #ifdef CONFIG_NOUVEAU_PLATFORM_DRIVER 1359 platform_driver_unregister(&nouveau_platform_driver); 1360 #endif 1361 if (IS_ENABLED(CONFIG_DRM_NOUVEAU_SVM)) 1362 mmu_notifier_synchronize(); 1363 } 1364 1365 module_init(nouveau_drm_init); 1366 module_exit(nouveau_drm_exit); 1367 1368 MODULE_DEVICE_TABLE(pci, nouveau_drm_pci_table); 1369 MODULE_AUTHOR(DRIVER_AUTHOR); 1370 MODULE_DESCRIPTION(DRIVER_DESC); 1371 MODULE_LICENSE("GPL and additional rights"); 1372