1 /* 2 * Copyright (C) 2013 Red Hat 3 * Author: Rob Clark <robdclark@gmail.com> 4 * 5 * This program is free software; you can redistribute it and/or modify it 6 * under the terms of the GNU General Public License version 2 as published by 7 * the Free Software Foundation. 8 * 9 * This program is distributed in the hope that it will be useful, but WITHOUT 10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 12 * more details. 13 * 14 * You should have received a copy of the GNU General Public License along with 15 * this program. If not, see <http://www.gnu.org/licenses/>. 16 */ 17 18 #ifndef __MSM_DRV_H__ 19 #define __MSM_DRV_H__ 20 21 #include <linux/kernel.h> 22 #include <linux/clk.h> 23 #include <linux/cpufreq.h> 24 #include <linux/module.h> 25 #include <linux/component.h> 26 #include <linux/platform_device.h> 27 #include <linux/pm.h> 28 #include <linux/pm_runtime.h> 29 #include <linux/slab.h> 30 #include <linux/list.h> 31 #include <linux/iommu.h> 32 #include <linux/types.h> 33 #include <asm/sizes.h> 34 35 #ifndef CONFIG_OF 36 #include <mach/board.h> 37 #include <mach/socinfo.h> 38 #include <mach/iommu_domains.h> 39 #endif 40 41 #include <drm/drmP.h> 42 #include <drm/drm_atomic.h> 43 #include <drm/drm_atomic_helper.h> 44 #include <drm/drm_crtc_helper.h> 45 #include <drm/drm_plane_helper.h> 46 #include <drm/drm_fb_helper.h> 47 #include <drm/msm_drm.h> 48 #include <drm/drm_gem.h> 49 50 struct msm_kms; 51 struct msm_gpu; 52 struct msm_mmu; 53 struct msm_rd_state; 54 struct msm_perf_state; 55 struct msm_gem_submit; 56 57 #define NUM_DOMAINS 2 /* one for KMS, then one per gpu core (?) */ 58 59 struct msm_file_private { 60 /* currently we don't do anything useful with this.. but when 61 * per-context address spaces are supported we'd keep track of 62 * the context's page-tables here. 63 */ 64 int dummy; 65 }; 66 67 struct msm_drm_private { 68 69 struct msm_kms *kms; 70 71 /* subordinate devices, if present: */ 72 struct platform_device *gpu_pdev; 73 74 /* possibly this should be in the kms component, but it is 75 * shared by both mdp4 and mdp5.. 76 */ 77 struct hdmi *hdmi; 78 79 /* eDP is for mdp5 only, but kms has not been created 80 * when edp_bind() and edp_init() are called. Here is the only 81 * place to keep the edp instance. 82 */ 83 struct msm_edp *edp; 84 85 /* when we have more than one 'msm_gpu' these need to be an array: */ 86 struct msm_gpu *gpu; 87 struct msm_file_private *lastctx; 88 89 struct drm_fb_helper *fbdev; 90 91 uint32_t next_fence, completed_fence; 92 wait_queue_head_t fence_event; 93 94 struct msm_rd_state *rd; 95 struct msm_perf_state *perf; 96 97 /* list of GEM objects: */ 98 struct list_head inactive_list; 99 100 struct workqueue_struct *wq; 101 102 /* callbacks deferred until bo is inactive: */ 103 struct list_head fence_cbs; 104 105 /* crtcs pending async atomic updates: */ 106 uint32_t pending_crtcs; 107 wait_queue_head_t pending_crtcs_event; 108 109 /* registered MMUs: */ 110 unsigned int num_mmus; 111 struct msm_mmu *mmus[NUM_DOMAINS]; 112 113 unsigned int num_planes; 114 struct drm_plane *planes[8]; 115 116 unsigned int num_crtcs; 117 struct drm_crtc *crtcs[8]; 118 119 unsigned int num_encoders; 120 struct drm_encoder *encoders[8]; 121 122 unsigned int num_bridges; 123 struct drm_bridge *bridges[8]; 124 125 unsigned int num_connectors; 126 struct drm_connector *connectors[8]; 127 128 /* VRAM carveout, used when no IOMMU: */ 129 struct { 130 unsigned long size; 131 dma_addr_t paddr; 132 /* NOTE: mm managed at the page level, size is in # of pages 133 * and position mm_node->start is in # of pages: 134 */ 135 struct drm_mm mm; 136 } vram; 137 }; 138 139 struct msm_format { 140 uint32_t pixel_format; 141 }; 142 143 /* callback from wq once fence has passed: */ 144 struct msm_fence_cb { 145 struct work_struct work; 146 uint32_t fence; 147 void (*func)(struct msm_fence_cb *cb); 148 }; 149 150 void __msm_fence_worker(struct work_struct *work); 151 152 #define INIT_FENCE_CB(_cb, _func) do { \ 153 INIT_WORK(&(_cb)->work, __msm_fence_worker); \ 154 (_cb)->func = _func; \ 155 } while (0) 156 157 int msm_atomic_check(struct drm_device *dev, 158 struct drm_atomic_state *state); 159 int msm_atomic_commit(struct drm_device *dev, 160 struct drm_atomic_state *state, bool async); 161 162 int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu); 163 164 int msm_wait_fence_interruptable(struct drm_device *dev, uint32_t fence, 165 struct timespec *timeout); 166 int msm_queue_fence_cb(struct drm_device *dev, 167 struct msm_fence_cb *cb, uint32_t fence); 168 void msm_update_fence(struct drm_device *dev, uint32_t fence); 169 170 int msm_ioctl_gem_submit(struct drm_device *dev, void *data, 171 struct drm_file *file); 172 173 int msm_gem_mmap_obj(struct drm_gem_object *obj, 174 struct vm_area_struct *vma); 175 int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma); 176 int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf); 177 uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj); 178 int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id, 179 uint32_t *iova); 180 int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint32_t *iova); 181 uint32_t msm_gem_iova(struct drm_gem_object *obj, int id); 182 struct page **msm_gem_get_pages(struct drm_gem_object *obj); 183 void msm_gem_put_pages(struct drm_gem_object *obj); 184 void msm_gem_put_iova(struct drm_gem_object *obj, int id); 185 int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev, 186 struct drm_mode_create_dumb *args); 187 int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev, 188 uint32_t handle, uint64_t *offset); 189 struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj); 190 void *msm_gem_prime_vmap(struct drm_gem_object *obj); 191 void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr); 192 int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma); 193 struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev, 194 struct dma_buf_attachment *attach, struct sg_table *sg); 195 int msm_gem_prime_pin(struct drm_gem_object *obj); 196 void msm_gem_prime_unpin(struct drm_gem_object *obj); 197 void *msm_gem_vaddr_locked(struct drm_gem_object *obj); 198 void *msm_gem_vaddr(struct drm_gem_object *obj); 199 int msm_gem_queue_inactive_cb(struct drm_gem_object *obj, 200 struct msm_fence_cb *cb); 201 void msm_gem_move_to_active(struct drm_gem_object *obj, 202 struct msm_gpu *gpu, bool write, uint32_t fence); 203 void msm_gem_move_to_inactive(struct drm_gem_object *obj); 204 int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, 205 struct timespec *timeout); 206 int msm_gem_cpu_fini(struct drm_gem_object *obj); 207 void msm_gem_free_object(struct drm_gem_object *obj); 208 int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file, 209 uint32_t size, uint32_t flags, uint32_t *handle); 210 struct drm_gem_object *msm_gem_new(struct drm_device *dev, 211 uint32_t size, uint32_t flags); 212 struct drm_gem_object *msm_gem_import(struct drm_device *dev, 213 uint32_t size, struct sg_table *sgt); 214 215 int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id); 216 void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id); 217 uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane); 218 struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane); 219 const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb); 220 struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev, 221 struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos); 222 struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev, 223 struct drm_file *file, struct drm_mode_fb_cmd2 *mode_cmd); 224 225 struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev); 226 227 struct hdmi; 228 int hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev, 229 struct drm_encoder *encoder); 230 void __init hdmi_register(void); 231 void __exit hdmi_unregister(void); 232 233 struct msm_edp; 234 void __init msm_edp_register(void); 235 void __exit msm_edp_unregister(void); 236 int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev, 237 struct drm_encoder *encoder); 238 239 #ifdef CONFIG_DEBUG_FS 240 void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m); 241 void msm_gem_describe_objects(struct list_head *list, struct seq_file *m); 242 void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m); 243 int msm_debugfs_late_init(struct drm_device *dev); 244 int msm_rd_debugfs_init(struct drm_minor *minor); 245 void msm_rd_debugfs_cleanup(struct drm_minor *minor); 246 void msm_rd_dump_submit(struct msm_gem_submit *submit); 247 int msm_perf_debugfs_init(struct drm_minor *minor); 248 void msm_perf_debugfs_cleanup(struct drm_minor *minor); 249 #else 250 static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; } 251 static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {} 252 #endif 253 254 void __iomem *msm_ioremap(struct platform_device *pdev, const char *name, 255 const char *dbgname); 256 void msm_writel(u32 data, void __iomem *addr); 257 u32 msm_readl(const void __iomem *addr); 258 259 #define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__) 260 #define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__) 261 262 static inline bool fence_completed(struct drm_device *dev, uint32_t fence) 263 { 264 struct msm_drm_private *priv = dev->dev_private; 265 return priv->completed_fence >= fence; 266 } 267 268 static inline int align_pitch(int width, int bpp) 269 { 270 int bytespp = (bpp + 7) / 8; 271 /* adreno needs pitch aligned to 32 pixels: */ 272 return bytespp * ALIGN(width, 32); 273 } 274 275 /* for the generated headers: */ 276 #define INVALID_IDX(idx) ({BUG(); 0;}) 277 #define fui(x) ({BUG(); 0;}) 278 #define util_float_to_half(x) ({BUG(); 0;}) 279 280 281 #define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT) 282 283 /* for conditionally setting boolean flag(s): */ 284 #define COND(bool, val) ((bool) ? (val) : 0) 285 286 287 #endif /* __MSM_DRV_H__ */ 288