1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * Copyright (c) 2015, The Linux Foundation. All rights reserved. 4 */ 5 6 #include <linux/clk.h> 7 #include <linux/delay.h> 8 #include <linux/dma-mapping.h> 9 #include <linux/err.h> 10 #include <linux/gpio/consumer.h> 11 #include <linux/interrupt.h> 12 #include <linux/mfd/syscon.h> 13 #include <linux/of.h> 14 #include <linux/of_graph.h> 15 #include <linux/of_irq.h> 16 #include <linux/pinctrl/consumer.h> 17 #include <linux/pm_opp.h> 18 #include <linux/regmap.h> 19 #include <linux/regulator/consumer.h> 20 #include <linux/spinlock.h> 21 22 #include <video/mipi_display.h> 23 24 #include <drm/display/drm_dsc_helper.h> 25 #include <drm/drm_of.h> 26 27 #include "dsi.h" 28 #include "dsi.xml.h" 29 #include "sfpb.xml.h" 30 #include "dsi_cfg.h" 31 #include "msm_dsc_helper.h" 32 #include "msm_kms.h" 33 #include "msm_gem.h" 34 #include "phy/dsi_phy.h" 35 36 #define DSI_RESET_TOGGLE_DELAY_MS 20 37 38 static int dsi_populate_dsc_params(struct msm_dsi_host *msm_host, struct drm_dsc_config *dsc); 39 40 static int dsi_get_version(const void __iomem *base, u32 *major, u32 *minor) 41 { 42 u32 ver; 43 44 if (!major || !minor) 45 return -EINVAL; 46 47 /* 48 * From DSI6G(v3), addition of a 6G_HW_VERSION register at offset 0 49 * makes all other registers 4-byte shifted down. 50 * 51 * In order to identify between DSI6G(v3) and beyond, and DSIv2 and 52 * older, we read the DSI_VERSION register without any shift(offset 53 * 0x1f0). In the case of DSIv2, this hast to be a non-zero value. In 54 * the case of DSI6G, this has to be zero (the offset points to a 55 * scratch register which we never touch) 56 */ 57 58 ver = msm_readl(base + REG_DSI_VERSION); 59 if (ver) { 60 /* older dsi host, there is no register shift */ 61 ver = FIELD(ver, DSI_VERSION_MAJOR); 62 if (ver <= MSM_DSI_VER_MAJOR_V2) { 63 /* old versions */ 64 *major = ver; 65 *minor = 0; 66 return 0; 67 } else { 68 return -EINVAL; 69 } 70 } else { 71 /* 72 * newer host, offset 0 has 6G_HW_VERSION, the rest of the 73 * registers are shifted down, read DSI_VERSION again with 74 * the shifted offset 75 */ 76 ver = msm_readl(base + DSI_6G_REG_SHIFT + REG_DSI_VERSION); 77 ver = FIELD(ver, DSI_VERSION_MAJOR); 78 if (ver == MSM_DSI_VER_MAJOR_6G) { 79 /* 6G version */ 80 *major = ver; 81 *minor = msm_readl(base + REG_DSI_6G_HW_VERSION); 82 return 0; 83 } else { 84 return -EINVAL; 85 } 86 } 87 } 88 89 #define DSI_ERR_STATE_ACK 0x0000 90 #define DSI_ERR_STATE_TIMEOUT 0x0001 91 #define DSI_ERR_STATE_DLN0_PHY 0x0002 92 #define DSI_ERR_STATE_FIFO 0x0004 93 #define DSI_ERR_STATE_MDP_FIFO_UNDERFLOW 0x0008 94 #define DSI_ERR_STATE_INTERLEAVE_OP_CONTENTION 0x0010 95 #define DSI_ERR_STATE_PLL_UNLOCKED 0x0020 96 97 #define DSI_CLK_CTRL_ENABLE_CLKS \ 98 (DSI_CLK_CTRL_AHBS_HCLK_ON | DSI_CLK_CTRL_AHBM_SCLK_ON | \ 99 DSI_CLK_CTRL_PCLK_ON | DSI_CLK_CTRL_DSICLK_ON | \ 100 DSI_CLK_CTRL_BYTECLK_ON | DSI_CLK_CTRL_ESCCLK_ON | \ 101 DSI_CLK_CTRL_FORCE_ON_DYN_AHBM_HCLK) 102 103 struct msm_dsi_host { 104 struct mipi_dsi_host base; 105 106 struct platform_device *pdev; 107 struct drm_device *dev; 108 109 int id; 110 111 void __iomem *ctrl_base; 112 phys_addr_t ctrl_size; 113 struct regulator_bulk_data *supplies; 114 115 int num_bus_clks; 116 struct clk_bulk_data bus_clks[DSI_BUS_CLK_MAX]; 117 118 struct clk *byte_clk; 119 struct clk *esc_clk; 120 struct clk *pixel_clk; 121 struct clk *byte_intf_clk; 122 123 unsigned long byte_clk_rate; 124 unsigned long byte_intf_clk_rate; 125 unsigned long pixel_clk_rate; 126 unsigned long esc_clk_rate; 127 128 /* DSI v2 specific clocks */ 129 struct clk *src_clk; 130 131 unsigned long src_clk_rate; 132 133 struct gpio_desc *disp_en_gpio; 134 struct gpio_desc *te_gpio; 135 136 const struct msm_dsi_cfg_handler *cfg_hnd; 137 138 struct completion dma_comp; 139 struct completion video_comp; 140 struct mutex dev_mutex; 141 struct mutex cmd_mutex; 142 spinlock_t intr_lock; /* Protect interrupt ctrl register */ 143 144 u32 err_work_state; 145 struct work_struct err_work; 146 struct workqueue_struct *workqueue; 147 148 /* DSI 6G TX buffer*/ 149 struct drm_gem_object *tx_gem_obj; 150 struct msm_gem_address_space *aspace; 151 152 /* DSI v2 TX buffer */ 153 void *tx_buf; 154 dma_addr_t tx_buf_paddr; 155 156 int tx_size; 157 158 u8 *rx_buf; 159 160 struct regmap *sfpb; 161 162 struct drm_display_mode *mode; 163 struct drm_dsc_config *dsc; 164 165 /* connected device info */ 166 unsigned int channel; 167 unsigned int lanes; 168 enum mipi_dsi_pixel_format format; 169 unsigned long mode_flags; 170 171 /* lane data parsed via DT */ 172 int dlane_swap; 173 int num_data_lanes; 174 175 /* from phy DT */ 176 bool cphy_mode; 177 178 u32 dma_cmd_ctrl_restore; 179 180 bool registered; 181 bool power_on; 182 bool enabled; 183 int irq; 184 }; 185 186 static u32 dsi_get_bpp(const enum mipi_dsi_pixel_format fmt) 187 { 188 switch (fmt) { 189 case MIPI_DSI_FMT_RGB565: return 16; 190 case MIPI_DSI_FMT_RGB666_PACKED: return 18; 191 case MIPI_DSI_FMT_RGB666: 192 case MIPI_DSI_FMT_RGB888: 193 default: return 24; 194 } 195 } 196 197 static inline u32 dsi_read(struct msm_dsi_host *msm_host, u32 reg) 198 { 199 return msm_readl(msm_host->ctrl_base + reg); 200 } 201 static inline void dsi_write(struct msm_dsi_host *msm_host, u32 reg, u32 data) 202 { 203 msm_writel(data, msm_host->ctrl_base + reg); 204 } 205 206 static const struct msm_dsi_cfg_handler *dsi_get_config( 207 struct msm_dsi_host *msm_host) 208 { 209 const struct msm_dsi_cfg_handler *cfg_hnd = NULL; 210 struct device *dev = &msm_host->pdev->dev; 211 struct clk *ahb_clk; 212 int ret; 213 u32 major = 0, minor = 0; 214 215 ahb_clk = msm_clk_get(msm_host->pdev, "iface"); 216 if (IS_ERR(ahb_clk)) { 217 pr_err("%s: cannot get interface clock\n", __func__); 218 goto exit; 219 } 220 221 pm_runtime_get_sync(dev); 222 223 ret = clk_prepare_enable(ahb_clk); 224 if (ret) { 225 pr_err("%s: unable to enable ahb_clk\n", __func__); 226 goto runtime_put; 227 } 228 229 ret = dsi_get_version(msm_host->ctrl_base, &major, &minor); 230 if (ret) { 231 pr_err("%s: Invalid version\n", __func__); 232 goto disable_clks; 233 } 234 235 cfg_hnd = msm_dsi_cfg_get(major, minor); 236 237 DBG("%s: Version %x:%x\n", __func__, major, minor); 238 239 disable_clks: 240 clk_disable_unprepare(ahb_clk); 241 runtime_put: 242 pm_runtime_put_sync(dev); 243 exit: 244 return cfg_hnd; 245 } 246 247 static inline struct msm_dsi_host *to_msm_dsi_host(struct mipi_dsi_host *host) 248 { 249 return container_of(host, struct msm_dsi_host, base); 250 } 251 252 int dsi_clk_init_v2(struct msm_dsi_host *msm_host) 253 { 254 struct platform_device *pdev = msm_host->pdev; 255 int ret = 0; 256 257 msm_host->src_clk = msm_clk_get(pdev, "src"); 258 259 if (IS_ERR(msm_host->src_clk)) { 260 ret = PTR_ERR(msm_host->src_clk); 261 pr_err("%s: can't find src clock. ret=%d\n", 262 __func__, ret); 263 msm_host->src_clk = NULL; 264 return ret; 265 } 266 267 return ret; 268 } 269 270 int dsi_clk_init_6g_v2(struct msm_dsi_host *msm_host) 271 { 272 struct platform_device *pdev = msm_host->pdev; 273 int ret = 0; 274 275 msm_host->byte_intf_clk = msm_clk_get(pdev, "byte_intf"); 276 if (IS_ERR(msm_host->byte_intf_clk)) { 277 ret = PTR_ERR(msm_host->byte_intf_clk); 278 pr_err("%s: can't find byte_intf clock. ret=%d\n", 279 __func__, ret); 280 } 281 282 return ret; 283 } 284 285 static int dsi_clk_init(struct msm_dsi_host *msm_host) 286 { 287 struct platform_device *pdev = msm_host->pdev; 288 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 289 const struct msm_dsi_config *cfg = cfg_hnd->cfg; 290 int i, ret = 0; 291 292 /* get bus clocks */ 293 for (i = 0; i < cfg->num_bus_clks; i++) 294 msm_host->bus_clks[i].id = cfg->bus_clk_names[i]; 295 msm_host->num_bus_clks = cfg->num_bus_clks; 296 297 ret = devm_clk_bulk_get(&pdev->dev, msm_host->num_bus_clks, msm_host->bus_clks); 298 if (ret < 0) { 299 dev_err(&pdev->dev, "Unable to get clocks, ret = %d\n", ret); 300 goto exit; 301 } 302 303 /* get link and source clocks */ 304 msm_host->byte_clk = msm_clk_get(pdev, "byte"); 305 if (IS_ERR(msm_host->byte_clk)) { 306 ret = PTR_ERR(msm_host->byte_clk); 307 pr_err("%s: can't find dsi_byte clock. ret=%d\n", 308 __func__, ret); 309 msm_host->byte_clk = NULL; 310 goto exit; 311 } 312 313 msm_host->pixel_clk = msm_clk_get(pdev, "pixel"); 314 if (IS_ERR(msm_host->pixel_clk)) { 315 ret = PTR_ERR(msm_host->pixel_clk); 316 pr_err("%s: can't find dsi_pixel clock. ret=%d\n", 317 __func__, ret); 318 msm_host->pixel_clk = NULL; 319 goto exit; 320 } 321 322 msm_host->esc_clk = msm_clk_get(pdev, "core"); 323 if (IS_ERR(msm_host->esc_clk)) { 324 ret = PTR_ERR(msm_host->esc_clk); 325 pr_err("%s: can't find dsi_esc clock. ret=%d\n", 326 __func__, ret); 327 msm_host->esc_clk = NULL; 328 goto exit; 329 } 330 331 if (cfg_hnd->ops->clk_init_ver) 332 ret = cfg_hnd->ops->clk_init_ver(msm_host); 333 exit: 334 return ret; 335 } 336 337 int msm_dsi_runtime_suspend(struct device *dev) 338 { 339 struct platform_device *pdev = to_platform_device(dev); 340 struct msm_dsi *msm_dsi = platform_get_drvdata(pdev); 341 struct mipi_dsi_host *host = msm_dsi->host; 342 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 343 344 if (!msm_host->cfg_hnd) 345 return 0; 346 347 clk_bulk_disable_unprepare(msm_host->num_bus_clks, msm_host->bus_clks); 348 349 return 0; 350 } 351 352 int msm_dsi_runtime_resume(struct device *dev) 353 { 354 struct platform_device *pdev = to_platform_device(dev); 355 struct msm_dsi *msm_dsi = platform_get_drvdata(pdev); 356 struct mipi_dsi_host *host = msm_dsi->host; 357 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 358 359 if (!msm_host->cfg_hnd) 360 return 0; 361 362 return clk_bulk_prepare_enable(msm_host->num_bus_clks, msm_host->bus_clks); 363 } 364 365 int dsi_link_clk_set_rate_6g(struct msm_dsi_host *msm_host) 366 { 367 int ret; 368 369 DBG("Set clk rates: pclk=%lu, byteclk=%lu", 370 msm_host->pixel_clk_rate, msm_host->byte_clk_rate); 371 372 ret = dev_pm_opp_set_rate(&msm_host->pdev->dev, 373 msm_host->byte_clk_rate); 374 if (ret) { 375 pr_err("%s: dev_pm_opp_set_rate failed %d\n", __func__, ret); 376 return ret; 377 } 378 379 ret = clk_set_rate(msm_host->pixel_clk, msm_host->pixel_clk_rate); 380 if (ret) { 381 pr_err("%s: Failed to set rate pixel clk, %d\n", __func__, ret); 382 return ret; 383 } 384 385 if (msm_host->byte_intf_clk) { 386 ret = clk_set_rate(msm_host->byte_intf_clk, msm_host->byte_intf_clk_rate); 387 if (ret) { 388 pr_err("%s: Failed to set rate byte intf clk, %d\n", 389 __func__, ret); 390 return ret; 391 } 392 } 393 394 return 0; 395 } 396 397 398 int dsi_link_clk_enable_6g(struct msm_dsi_host *msm_host) 399 { 400 int ret; 401 402 ret = clk_prepare_enable(msm_host->esc_clk); 403 if (ret) { 404 pr_err("%s: Failed to enable dsi esc clk\n", __func__); 405 goto error; 406 } 407 408 ret = clk_prepare_enable(msm_host->byte_clk); 409 if (ret) { 410 pr_err("%s: Failed to enable dsi byte clk\n", __func__); 411 goto byte_clk_err; 412 } 413 414 ret = clk_prepare_enable(msm_host->pixel_clk); 415 if (ret) { 416 pr_err("%s: Failed to enable dsi pixel clk\n", __func__); 417 goto pixel_clk_err; 418 } 419 420 ret = clk_prepare_enable(msm_host->byte_intf_clk); 421 if (ret) { 422 pr_err("%s: Failed to enable byte intf clk\n", 423 __func__); 424 goto byte_intf_clk_err; 425 } 426 427 return 0; 428 429 byte_intf_clk_err: 430 clk_disable_unprepare(msm_host->pixel_clk); 431 pixel_clk_err: 432 clk_disable_unprepare(msm_host->byte_clk); 433 byte_clk_err: 434 clk_disable_unprepare(msm_host->esc_clk); 435 error: 436 return ret; 437 } 438 439 int dsi_link_clk_set_rate_v2(struct msm_dsi_host *msm_host) 440 { 441 int ret; 442 443 DBG("Set clk rates: pclk=%lu, byteclk=%lu, esc_clk=%lu, dsi_src_clk=%lu", 444 msm_host->pixel_clk_rate, msm_host->byte_clk_rate, 445 msm_host->esc_clk_rate, msm_host->src_clk_rate); 446 447 ret = clk_set_rate(msm_host->byte_clk, msm_host->byte_clk_rate); 448 if (ret) { 449 pr_err("%s: Failed to set rate byte clk, %d\n", __func__, ret); 450 return ret; 451 } 452 453 ret = clk_set_rate(msm_host->esc_clk, msm_host->esc_clk_rate); 454 if (ret) { 455 pr_err("%s: Failed to set rate esc clk, %d\n", __func__, ret); 456 return ret; 457 } 458 459 ret = clk_set_rate(msm_host->src_clk, msm_host->src_clk_rate); 460 if (ret) { 461 pr_err("%s: Failed to set rate src clk, %d\n", __func__, ret); 462 return ret; 463 } 464 465 ret = clk_set_rate(msm_host->pixel_clk, msm_host->pixel_clk_rate); 466 if (ret) { 467 pr_err("%s: Failed to set rate pixel clk, %d\n", __func__, ret); 468 return ret; 469 } 470 471 return 0; 472 } 473 474 int dsi_link_clk_enable_v2(struct msm_dsi_host *msm_host) 475 { 476 int ret; 477 478 ret = clk_prepare_enable(msm_host->byte_clk); 479 if (ret) { 480 pr_err("%s: Failed to enable dsi byte clk\n", __func__); 481 goto error; 482 } 483 484 ret = clk_prepare_enable(msm_host->esc_clk); 485 if (ret) { 486 pr_err("%s: Failed to enable dsi esc clk\n", __func__); 487 goto esc_clk_err; 488 } 489 490 ret = clk_prepare_enable(msm_host->src_clk); 491 if (ret) { 492 pr_err("%s: Failed to enable dsi src clk\n", __func__); 493 goto src_clk_err; 494 } 495 496 ret = clk_prepare_enable(msm_host->pixel_clk); 497 if (ret) { 498 pr_err("%s: Failed to enable dsi pixel clk\n", __func__); 499 goto pixel_clk_err; 500 } 501 502 return 0; 503 504 pixel_clk_err: 505 clk_disable_unprepare(msm_host->src_clk); 506 src_clk_err: 507 clk_disable_unprepare(msm_host->esc_clk); 508 esc_clk_err: 509 clk_disable_unprepare(msm_host->byte_clk); 510 error: 511 return ret; 512 } 513 514 void dsi_link_clk_disable_6g(struct msm_dsi_host *msm_host) 515 { 516 /* Drop the performance state vote */ 517 dev_pm_opp_set_rate(&msm_host->pdev->dev, 0); 518 clk_disable_unprepare(msm_host->esc_clk); 519 clk_disable_unprepare(msm_host->pixel_clk); 520 clk_disable_unprepare(msm_host->byte_intf_clk); 521 clk_disable_unprepare(msm_host->byte_clk); 522 } 523 524 void dsi_link_clk_disable_v2(struct msm_dsi_host *msm_host) 525 { 526 clk_disable_unprepare(msm_host->pixel_clk); 527 clk_disable_unprepare(msm_host->src_clk); 528 clk_disable_unprepare(msm_host->esc_clk); 529 clk_disable_unprepare(msm_host->byte_clk); 530 } 531 532 static unsigned long dsi_adjust_pclk_for_compression(const struct drm_display_mode *mode, 533 const struct drm_dsc_config *dsc) 534 { 535 int new_hdisplay = DIV_ROUND_UP(mode->hdisplay * drm_dsc_get_bpp_int(dsc), 536 dsc->bits_per_component * 3); 537 538 int new_htotal = mode->htotal - mode->hdisplay + new_hdisplay; 539 540 return new_htotal * mode->vtotal * drm_mode_vrefresh(mode); 541 } 542 543 static unsigned long dsi_get_pclk_rate(const struct drm_display_mode *mode, 544 const struct drm_dsc_config *dsc, bool is_bonded_dsi) 545 { 546 unsigned long pclk_rate; 547 548 pclk_rate = mode->clock * 1000; 549 550 if (dsc) 551 pclk_rate = dsi_adjust_pclk_for_compression(mode, dsc); 552 553 /* 554 * For bonded DSI mode, the current DRM mode has the complete width of the 555 * panel. Since, the complete panel is driven by two DSI controllers, 556 * the clock rates have to be split between the two dsi controllers. 557 * Adjust the byte and pixel clock rates for each dsi host accordingly. 558 */ 559 if (is_bonded_dsi) 560 pclk_rate /= 2; 561 562 return pclk_rate; 563 } 564 565 unsigned long dsi_byte_clk_get_rate(struct mipi_dsi_host *host, bool is_bonded_dsi, 566 const struct drm_display_mode *mode) 567 { 568 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 569 u8 lanes = msm_host->lanes; 570 u32 bpp = dsi_get_bpp(msm_host->format); 571 unsigned long pclk_rate = dsi_get_pclk_rate(mode, msm_host->dsc, is_bonded_dsi); 572 unsigned long pclk_bpp; 573 574 if (lanes == 0) { 575 pr_err("%s: forcing mdss_dsi lanes to 1\n", __func__); 576 lanes = 1; 577 } 578 579 /* CPHY "byte_clk" is in units of 16 bits */ 580 if (msm_host->cphy_mode) 581 pclk_bpp = mult_frac(pclk_rate, bpp, 16 * lanes); 582 else 583 pclk_bpp = mult_frac(pclk_rate, bpp, 8 * lanes); 584 585 return pclk_bpp; 586 } 587 588 static void dsi_calc_pclk(struct msm_dsi_host *msm_host, bool is_bonded_dsi) 589 { 590 msm_host->pixel_clk_rate = dsi_get_pclk_rate(msm_host->mode, msm_host->dsc, is_bonded_dsi); 591 msm_host->byte_clk_rate = dsi_byte_clk_get_rate(&msm_host->base, is_bonded_dsi, 592 msm_host->mode); 593 594 DBG("pclk=%lu, bclk=%lu", msm_host->pixel_clk_rate, 595 msm_host->byte_clk_rate); 596 597 } 598 599 int dsi_calc_clk_rate_6g(struct msm_dsi_host *msm_host, bool is_bonded_dsi) 600 { 601 if (!msm_host->mode) { 602 pr_err("%s: mode not set\n", __func__); 603 return -EINVAL; 604 } 605 606 dsi_calc_pclk(msm_host, is_bonded_dsi); 607 msm_host->esc_clk_rate = clk_get_rate(msm_host->esc_clk); 608 return 0; 609 } 610 611 int dsi_calc_clk_rate_v2(struct msm_dsi_host *msm_host, bool is_bonded_dsi) 612 { 613 u32 bpp = dsi_get_bpp(msm_host->format); 614 unsigned int esc_mhz, esc_div; 615 unsigned long byte_mhz; 616 617 dsi_calc_pclk(msm_host, is_bonded_dsi); 618 619 msm_host->src_clk_rate = mult_frac(msm_host->pixel_clk_rate, bpp, 8); 620 621 /* 622 * esc clock is byte clock followed by a 4 bit divider, 623 * we need to find an escape clock frequency within the 624 * mipi DSI spec range within the maximum divider limit 625 * We iterate here between an escape clock frequencey 626 * between 20 Mhz to 5 Mhz and pick up the first one 627 * that can be supported by our divider 628 */ 629 630 byte_mhz = msm_host->byte_clk_rate / 1000000; 631 632 for (esc_mhz = 20; esc_mhz >= 5; esc_mhz--) { 633 esc_div = DIV_ROUND_UP(byte_mhz, esc_mhz); 634 635 /* 636 * TODO: Ideally, we shouldn't know what sort of divider 637 * is available in mmss_cc, we're just assuming that 638 * it'll always be a 4 bit divider. Need to come up with 639 * a better way here. 640 */ 641 if (esc_div >= 1 && esc_div <= 16) 642 break; 643 } 644 645 if (esc_mhz < 5) 646 return -EINVAL; 647 648 msm_host->esc_clk_rate = msm_host->byte_clk_rate / esc_div; 649 650 DBG("esc=%lu, src=%lu", msm_host->esc_clk_rate, 651 msm_host->src_clk_rate); 652 653 return 0; 654 } 655 656 static void dsi_intr_ctrl(struct msm_dsi_host *msm_host, u32 mask, int enable) 657 { 658 u32 intr; 659 unsigned long flags; 660 661 spin_lock_irqsave(&msm_host->intr_lock, flags); 662 intr = dsi_read(msm_host, REG_DSI_INTR_CTRL); 663 664 if (enable) 665 intr |= mask; 666 else 667 intr &= ~mask; 668 669 DBG("intr=%x enable=%d", intr, enable); 670 671 dsi_write(msm_host, REG_DSI_INTR_CTRL, intr); 672 spin_unlock_irqrestore(&msm_host->intr_lock, flags); 673 } 674 675 static inline enum dsi_traffic_mode dsi_get_traffic_mode(const u32 mode_flags) 676 { 677 if (mode_flags & MIPI_DSI_MODE_VIDEO_BURST) 678 return BURST_MODE; 679 else if (mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE) 680 return NON_BURST_SYNCH_PULSE; 681 682 return NON_BURST_SYNCH_EVENT; 683 } 684 685 static inline enum dsi_vid_dst_format dsi_get_vid_fmt( 686 const enum mipi_dsi_pixel_format mipi_fmt) 687 { 688 switch (mipi_fmt) { 689 case MIPI_DSI_FMT_RGB888: return VID_DST_FORMAT_RGB888; 690 case MIPI_DSI_FMT_RGB666: return VID_DST_FORMAT_RGB666_LOOSE; 691 case MIPI_DSI_FMT_RGB666_PACKED: return VID_DST_FORMAT_RGB666; 692 case MIPI_DSI_FMT_RGB565: return VID_DST_FORMAT_RGB565; 693 default: return VID_DST_FORMAT_RGB888; 694 } 695 } 696 697 static inline enum dsi_cmd_dst_format dsi_get_cmd_fmt( 698 const enum mipi_dsi_pixel_format mipi_fmt) 699 { 700 switch (mipi_fmt) { 701 case MIPI_DSI_FMT_RGB888: return CMD_DST_FORMAT_RGB888; 702 case MIPI_DSI_FMT_RGB666_PACKED: 703 case MIPI_DSI_FMT_RGB666: return CMD_DST_FORMAT_RGB666; 704 case MIPI_DSI_FMT_RGB565: return CMD_DST_FORMAT_RGB565; 705 default: return CMD_DST_FORMAT_RGB888; 706 } 707 } 708 709 static void dsi_ctrl_disable(struct msm_dsi_host *msm_host) 710 { 711 dsi_write(msm_host, REG_DSI_CTRL, 0); 712 } 713 714 static void dsi_ctrl_enable(struct msm_dsi_host *msm_host, 715 struct msm_dsi_phy_shared_timings *phy_shared_timings, struct msm_dsi_phy *phy) 716 { 717 u32 flags = msm_host->mode_flags; 718 enum mipi_dsi_pixel_format mipi_fmt = msm_host->format; 719 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 720 u32 data = 0, lane_ctrl = 0; 721 722 if (flags & MIPI_DSI_MODE_VIDEO) { 723 if (flags & MIPI_DSI_MODE_VIDEO_HSE) 724 data |= DSI_VID_CFG0_PULSE_MODE_HSA_HE; 725 if (flags & MIPI_DSI_MODE_VIDEO_NO_HFP) 726 data |= DSI_VID_CFG0_HFP_POWER_STOP; 727 if (flags & MIPI_DSI_MODE_VIDEO_NO_HBP) 728 data |= DSI_VID_CFG0_HBP_POWER_STOP; 729 if (flags & MIPI_DSI_MODE_VIDEO_NO_HSA) 730 data |= DSI_VID_CFG0_HSA_POWER_STOP; 731 /* Always set low power stop mode for BLLP 732 * to let command engine send packets 733 */ 734 data |= DSI_VID_CFG0_EOF_BLLP_POWER_STOP | 735 DSI_VID_CFG0_BLLP_POWER_STOP; 736 data |= DSI_VID_CFG0_TRAFFIC_MODE(dsi_get_traffic_mode(flags)); 737 data |= DSI_VID_CFG0_DST_FORMAT(dsi_get_vid_fmt(mipi_fmt)); 738 data |= DSI_VID_CFG0_VIRT_CHANNEL(msm_host->channel); 739 dsi_write(msm_host, REG_DSI_VID_CFG0, data); 740 741 /* Do not swap RGB colors */ 742 data = DSI_VID_CFG1_RGB_SWAP(SWAP_RGB); 743 dsi_write(msm_host, REG_DSI_VID_CFG1, 0); 744 } else { 745 /* Do not swap RGB colors */ 746 data = DSI_CMD_CFG0_RGB_SWAP(SWAP_RGB); 747 data |= DSI_CMD_CFG0_DST_FORMAT(dsi_get_cmd_fmt(mipi_fmt)); 748 dsi_write(msm_host, REG_DSI_CMD_CFG0, data); 749 750 data = DSI_CMD_CFG1_WR_MEM_START(MIPI_DCS_WRITE_MEMORY_START) | 751 DSI_CMD_CFG1_WR_MEM_CONTINUE( 752 MIPI_DCS_WRITE_MEMORY_CONTINUE); 753 /* Always insert DCS command */ 754 data |= DSI_CMD_CFG1_INSERT_DCS_COMMAND; 755 dsi_write(msm_host, REG_DSI_CMD_CFG1, data); 756 757 if (msm_host->cfg_hnd->major == MSM_DSI_VER_MAJOR_6G && 758 msm_host->cfg_hnd->minor >= MSM_DSI_6G_VER_MINOR_V1_3) { 759 data = dsi_read(msm_host, REG_DSI_CMD_MODE_MDP_CTRL2); 760 data |= DSI_CMD_MODE_MDP_CTRL2_BURST_MODE; 761 dsi_write(msm_host, REG_DSI_CMD_MODE_MDP_CTRL2, data); 762 } 763 } 764 765 dsi_write(msm_host, REG_DSI_CMD_DMA_CTRL, 766 DSI_CMD_DMA_CTRL_FROM_FRAME_BUFFER | 767 DSI_CMD_DMA_CTRL_LOW_POWER); 768 769 data = 0; 770 /* Always assume dedicated TE pin */ 771 data |= DSI_TRIG_CTRL_TE; 772 data |= DSI_TRIG_CTRL_MDP_TRIGGER(TRIGGER_NONE); 773 data |= DSI_TRIG_CTRL_DMA_TRIGGER(TRIGGER_SW); 774 data |= DSI_TRIG_CTRL_STREAM(msm_host->channel); 775 if ((cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) && 776 (cfg_hnd->minor >= MSM_DSI_6G_VER_MINOR_V1_2)) 777 data |= DSI_TRIG_CTRL_BLOCK_DMA_WITHIN_FRAME; 778 dsi_write(msm_host, REG_DSI_TRIG_CTRL, data); 779 780 data = DSI_CLKOUT_TIMING_CTRL_T_CLK_POST(phy_shared_timings->clk_post) | 781 DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE(phy_shared_timings->clk_pre); 782 dsi_write(msm_host, REG_DSI_CLKOUT_TIMING_CTRL, data); 783 784 if ((cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) && 785 (cfg_hnd->minor > MSM_DSI_6G_VER_MINOR_V1_0) && 786 phy_shared_timings->clk_pre_inc_by_2) 787 dsi_write(msm_host, REG_DSI_T_CLK_PRE_EXTEND, 788 DSI_T_CLK_PRE_EXTEND_INC_BY_2_BYTECLK); 789 790 data = 0; 791 if (!(flags & MIPI_DSI_MODE_NO_EOT_PACKET)) 792 data |= DSI_EOT_PACKET_CTRL_TX_EOT_APPEND; 793 dsi_write(msm_host, REG_DSI_EOT_PACKET_CTRL, data); 794 795 /* allow only ack-err-status to generate interrupt */ 796 dsi_write(msm_host, REG_DSI_ERR_INT_MASK0, 0x13ff3fe0); 797 798 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 1); 799 800 dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS); 801 802 data = DSI_CTRL_CLK_EN; 803 804 DBG("lane number=%d", msm_host->lanes); 805 data |= ((DSI_CTRL_LANE0 << msm_host->lanes) - DSI_CTRL_LANE0); 806 807 dsi_write(msm_host, REG_DSI_LANE_SWAP_CTRL, 808 DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL(msm_host->dlane_swap)); 809 810 if (!(flags & MIPI_DSI_CLOCK_NON_CONTINUOUS)) { 811 lane_ctrl = dsi_read(msm_host, REG_DSI_LANE_CTRL); 812 813 if (msm_dsi_phy_set_continuous_clock(phy, true)) 814 lane_ctrl &= ~DSI_LANE_CTRL_HS_REQ_SEL_PHY; 815 816 dsi_write(msm_host, REG_DSI_LANE_CTRL, 817 lane_ctrl | DSI_LANE_CTRL_CLKLN_HS_FORCE_REQUEST); 818 } 819 820 data |= DSI_CTRL_ENABLE; 821 822 dsi_write(msm_host, REG_DSI_CTRL, data); 823 824 if (msm_host->cphy_mode) 825 dsi_write(msm_host, REG_DSI_CPHY_MODE_CTRL, BIT(0)); 826 } 827 828 static void dsi_update_dsc_timing(struct msm_dsi_host *msm_host, bool is_cmd_mode, u32 hdisplay) 829 { 830 struct drm_dsc_config *dsc = msm_host->dsc; 831 u32 reg, reg_ctrl, reg_ctrl2; 832 u32 slice_per_intf, total_bytes_per_intf; 833 u32 pkt_per_line; 834 u32 eol_byte_num; 835 u32 bytes_per_pkt; 836 837 /* first calculate dsc parameters and then program 838 * compress mode registers 839 */ 840 slice_per_intf = msm_dsc_get_slices_per_intf(dsc, hdisplay); 841 842 total_bytes_per_intf = dsc->slice_chunk_size * slice_per_intf; 843 bytes_per_pkt = dsc->slice_chunk_size; /* * slice_per_pkt; */ 844 845 eol_byte_num = total_bytes_per_intf % 3; 846 847 /* 848 * Typically, pkt_per_line = slice_per_intf * slice_per_pkt. 849 * 850 * Since the current driver only supports slice_per_pkt = 1, 851 * pkt_per_line will be equal to slice per intf for now. 852 */ 853 pkt_per_line = slice_per_intf; 854 855 if (is_cmd_mode) /* packet data type */ 856 reg = DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM0_DATATYPE(MIPI_DSI_DCS_LONG_WRITE); 857 else 858 reg = DSI_VIDEO_COMPRESSION_MODE_CTRL_DATATYPE(MIPI_DSI_COMPRESSED_PIXEL_STREAM); 859 860 /* DSI_VIDEO_COMPRESSION_MODE & DSI_COMMAND_COMPRESSION_MODE 861 * registers have similar offsets, so for below common code use 862 * DSI_VIDEO_COMPRESSION_MODE_XXXX for setting bits 863 */ 864 reg |= DSI_VIDEO_COMPRESSION_MODE_CTRL_PKT_PER_LINE(pkt_per_line >> 1); 865 reg |= DSI_VIDEO_COMPRESSION_MODE_CTRL_EOL_BYTE_NUM(eol_byte_num); 866 reg |= DSI_VIDEO_COMPRESSION_MODE_CTRL_EN; 867 868 if (is_cmd_mode) { 869 reg_ctrl = dsi_read(msm_host, REG_DSI_COMMAND_COMPRESSION_MODE_CTRL); 870 reg_ctrl2 = dsi_read(msm_host, REG_DSI_COMMAND_COMPRESSION_MODE_CTRL2); 871 872 reg_ctrl &= ~0xffff; 873 reg_ctrl |= reg; 874 875 reg_ctrl2 &= ~DSI_COMMAND_COMPRESSION_MODE_CTRL2_STREAM0_SLICE_WIDTH__MASK; 876 reg_ctrl2 |= DSI_COMMAND_COMPRESSION_MODE_CTRL2_STREAM0_SLICE_WIDTH(dsc->slice_chunk_size); 877 878 dsi_write(msm_host, REG_DSI_COMMAND_COMPRESSION_MODE_CTRL, reg_ctrl); 879 dsi_write(msm_host, REG_DSI_COMMAND_COMPRESSION_MODE_CTRL2, reg_ctrl2); 880 } else { 881 reg |= DSI_VIDEO_COMPRESSION_MODE_CTRL_WC(bytes_per_pkt); 882 dsi_write(msm_host, REG_DSI_VIDEO_COMPRESSION_MODE_CTRL, reg); 883 } 884 } 885 886 static void dsi_timing_setup(struct msm_dsi_host *msm_host, bool is_bonded_dsi) 887 { 888 struct drm_display_mode *mode = msm_host->mode; 889 u32 hs_start = 0, vs_start = 0; /* take sync start as 0 */ 890 u32 h_total = mode->htotal; 891 u32 v_total = mode->vtotal; 892 u32 hs_end = mode->hsync_end - mode->hsync_start; 893 u32 vs_end = mode->vsync_end - mode->vsync_start; 894 u32 ha_start = h_total - mode->hsync_start; 895 u32 ha_end = ha_start + mode->hdisplay; 896 u32 va_start = v_total - mode->vsync_start; 897 u32 va_end = va_start + mode->vdisplay; 898 u32 hdisplay = mode->hdisplay; 899 u32 wc; 900 int ret; 901 902 DBG(""); 903 904 /* 905 * For bonded DSI mode, the current DRM mode has 906 * the complete width of the panel. Since, the complete 907 * panel is driven by two DSI controllers, the horizontal 908 * timings have to be split between the two dsi controllers. 909 * Adjust the DSI host timing values accordingly. 910 */ 911 if (is_bonded_dsi) { 912 h_total /= 2; 913 hs_end /= 2; 914 ha_start /= 2; 915 ha_end /= 2; 916 hdisplay /= 2; 917 } 918 919 if (msm_host->dsc) { 920 struct drm_dsc_config *dsc = msm_host->dsc; 921 922 /* update dsc params with timing params */ 923 if (!dsc || !mode->hdisplay || !mode->vdisplay) { 924 pr_err("DSI: invalid input: pic_width: %d pic_height: %d\n", 925 mode->hdisplay, mode->vdisplay); 926 return; 927 } 928 929 dsc->pic_width = mode->hdisplay; 930 dsc->pic_height = mode->vdisplay; 931 DBG("Mode %dx%d\n", dsc->pic_width, dsc->pic_height); 932 933 /* we do the calculations for dsc parameters here so that 934 * panel can use these parameters 935 */ 936 ret = dsi_populate_dsc_params(msm_host, dsc); 937 if (ret) 938 return; 939 940 /* Divide the display by 3 but keep back/font porch and 941 * pulse width same 942 */ 943 h_total -= hdisplay; 944 hdisplay = DIV_ROUND_UP(msm_dsc_get_bytes_per_line(msm_host->dsc), 3); 945 h_total += hdisplay; 946 ha_end = ha_start + hdisplay; 947 } 948 949 if (msm_host->mode_flags & MIPI_DSI_MODE_VIDEO) { 950 if (msm_host->dsc) 951 dsi_update_dsc_timing(msm_host, false, mode->hdisplay); 952 953 dsi_write(msm_host, REG_DSI_ACTIVE_H, 954 DSI_ACTIVE_H_START(ha_start) | 955 DSI_ACTIVE_H_END(ha_end)); 956 dsi_write(msm_host, REG_DSI_ACTIVE_V, 957 DSI_ACTIVE_V_START(va_start) | 958 DSI_ACTIVE_V_END(va_end)); 959 dsi_write(msm_host, REG_DSI_TOTAL, 960 DSI_TOTAL_H_TOTAL(h_total - 1) | 961 DSI_TOTAL_V_TOTAL(v_total - 1)); 962 963 dsi_write(msm_host, REG_DSI_ACTIVE_HSYNC, 964 DSI_ACTIVE_HSYNC_START(hs_start) | 965 DSI_ACTIVE_HSYNC_END(hs_end)); 966 dsi_write(msm_host, REG_DSI_ACTIVE_VSYNC_HPOS, 0); 967 dsi_write(msm_host, REG_DSI_ACTIVE_VSYNC_VPOS, 968 DSI_ACTIVE_VSYNC_VPOS_START(vs_start) | 969 DSI_ACTIVE_VSYNC_VPOS_END(vs_end)); 970 } else { /* command mode */ 971 if (msm_host->dsc) 972 dsi_update_dsc_timing(msm_host, true, mode->hdisplay); 973 974 /* image data and 1 byte write_memory_start cmd */ 975 if (!msm_host->dsc) 976 wc = hdisplay * dsi_get_bpp(msm_host->format) / 8 + 1; 977 else 978 /* 979 * When DSC is enabled, WC = slice_chunk_size * slice_per_pkt + 1. 980 * Currently, the driver only supports default value of slice_per_pkt = 1 981 * 982 * TODO: Expand mipi_dsi_device struct to hold slice_per_pkt info 983 * and adjust DSC math to account for slice_per_pkt. 984 */ 985 wc = msm_host->dsc->slice_chunk_size + 1; 986 987 dsi_write(msm_host, REG_DSI_CMD_MDP_STREAM0_CTRL, 988 DSI_CMD_MDP_STREAM0_CTRL_WORD_COUNT(wc) | 989 DSI_CMD_MDP_STREAM0_CTRL_VIRTUAL_CHANNEL( 990 msm_host->channel) | 991 DSI_CMD_MDP_STREAM0_CTRL_DATA_TYPE( 992 MIPI_DSI_DCS_LONG_WRITE)); 993 994 dsi_write(msm_host, REG_DSI_CMD_MDP_STREAM0_TOTAL, 995 DSI_CMD_MDP_STREAM0_TOTAL_H_TOTAL(hdisplay) | 996 DSI_CMD_MDP_STREAM0_TOTAL_V_TOTAL(mode->vdisplay)); 997 } 998 } 999 1000 static void dsi_sw_reset(struct msm_dsi_host *msm_host) 1001 { 1002 u32 ctrl; 1003 1004 ctrl = dsi_read(msm_host, REG_DSI_CTRL); 1005 1006 if (ctrl & DSI_CTRL_ENABLE) { 1007 dsi_write(msm_host, REG_DSI_CTRL, ctrl & ~DSI_CTRL_ENABLE); 1008 /* 1009 * dsi controller need to be disabled before 1010 * clocks turned on 1011 */ 1012 wmb(); 1013 } 1014 1015 dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS); 1016 wmb(); /* clocks need to be enabled before reset */ 1017 1018 /* dsi controller can only be reset while clocks are running */ 1019 dsi_write(msm_host, REG_DSI_RESET, 1); 1020 msleep(DSI_RESET_TOGGLE_DELAY_MS); /* make sure reset happen */ 1021 dsi_write(msm_host, REG_DSI_RESET, 0); 1022 wmb(); /* controller out of reset */ 1023 1024 if (ctrl & DSI_CTRL_ENABLE) { 1025 dsi_write(msm_host, REG_DSI_CTRL, ctrl); 1026 wmb(); /* make sure dsi controller enabled again */ 1027 } 1028 } 1029 1030 static void dsi_op_mode_config(struct msm_dsi_host *msm_host, 1031 bool video_mode, bool enable) 1032 { 1033 u32 dsi_ctrl; 1034 1035 dsi_ctrl = dsi_read(msm_host, REG_DSI_CTRL); 1036 1037 if (!enable) { 1038 dsi_ctrl &= ~(DSI_CTRL_ENABLE | DSI_CTRL_VID_MODE_EN | 1039 DSI_CTRL_CMD_MODE_EN); 1040 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_MDP_DONE | 1041 DSI_IRQ_MASK_VIDEO_DONE, 0); 1042 } else { 1043 if (video_mode) { 1044 dsi_ctrl |= DSI_CTRL_VID_MODE_EN; 1045 } else { /* command mode */ 1046 dsi_ctrl |= DSI_CTRL_CMD_MODE_EN; 1047 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_MDP_DONE, 1); 1048 } 1049 dsi_ctrl |= DSI_CTRL_ENABLE; 1050 } 1051 1052 dsi_write(msm_host, REG_DSI_CTRL, dsi_ctrl); 1053 } 1054 1055 static void dsi_set_tx_power_mode(int mode, struct msm_dsi_host *msm_host) 1056 { 1057 u32 data; 1058 1059 data = dsi_read(msm_host, REG_DSI_CMD_DMA_CTRL); 1060 1061 if (mode == 0) 1062 data &= ~DSI_CMD_DMA_CTRL_LOW_POWER; 1063 else 1064 data |= DSI_CMD_DMA_CTRL_LOW_POWER; 1065 1066 dsi_write(msm_host, REG_DSI_CMD_DMA_CTRL, data); 1067 } 1068 1069 static void dsi_wait4video_done(struct msm_dsi_host *msm_host) 1070 { 1071 u32 ret = 0; 1072 struct device *dev = &msm_host->pdev->dev; 1073 1074 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_VIDEO_DONE, 1); 1075 1076 reinit_completion(&msm_host->video_comp); 1077 1078 ret = wait_for_completion_timeout(&msm_host->video_comp, 1079 msecs_to_jiffies(70)); 1080 1081 if (ret == 0) 1082 DRM_DEV_ERROR(dev, "wait for video done timed out\n"); 1083 1084 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_VIDEO_DONE, 0); 1085 } 1086 1087 static void dsi_wait4video_eng_busy(struct msm_dsi_host *msm_host) 1088 { 1089 u32 data; 1090 1091 if (!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO)) 1092 return; 1093 1094 data = dsi_read(msm_host, REG_DSI_STATUS0); 1095 1096 /* if video mode engine is not busy, its because 1097 * either timing engine was not turned on or the 1098 * DSI controller has finished transmitting the video 1099 * data already, so no need to wait in those cases 1100 */ 1101 if (!(data & DSI_STATUS0_VIDEO_MODE_ENGINE_BUSY)) 1102 return; 1103 1104 if (msm_host->power_on && msm_host->enabled) { 1105 dsi_wait4video_done(msm_host); 1106 /* delay 4 ms to skip BLLP */ 1107 usleep_range(2000, 4000); 1108 } 1109 } 1110 1111 int dsi_tx_buf_alloc_6g(struct msm_dsi_host *msm_host, int size) 1112 { 1113 struct drm_device *dev = msm_host->dev; 1114 struct msm_drm_private *priv = dev->dev_private; 1115 uint64_t iova; 1116 u8 *data; 1117 1118 msm_host->aspace = msm_gem_address_space_get(priv->kms->aspace); 1119 1120 data = msm_gem_kernel_new(dev, size, MSM_BO_WC, 1121 msm_host->aspace, 1122 &msm_host->tx_gem_obj, &iova); 1123 1124 if (IS_ERR(data)) { 1125 msm_host->tx_gem_obj = NULL; 1126 return PTR_ERR(data); 1127 } 1128 1129 msm_gem_object_set_name(msm_host->tx_gem_obj, "tx_gem"); 1130 1131 msm_host->tx_size = msm_host->tx_gem_obj->size; 1132 1133 return 0; 1134 } 1135 1136 int dsi_tx_buf_alloc_v2(struct msm_dsi_host *msm_host, int size) 1137 { 1138 struct drm_device *dev = msm_host->dev; 1139 1140 msm_host->tx_buf = dma_alloc_coherent(dev->dev, size, 1141 &msm_host->tx_buf_paddr, GFP_KERNEL); 1142 if (!msm_host->tx_buf) 1143 return -ENOMEM; 1144 1145 msm_host->tx_size = size; 1146 1147 return 0; 1148 } 1149 1150 void msm_dsi_tx_buf_free(struct mipi_dsi_host *host) 1151 { 1152 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 1153 struct drm_device *dev = msm_host->dev; 1154 1155 /* 1156 * This is possible if we're tearing down before we've had a chance to 1157 * fully initialize. A very real possibility if our probe is deferred, 1158 * in which case we'll hit msm_dsi_host_destroy() without having run 1159 * through the dsi_tx_buf_alloc(). 1160 */ 1161 if (!dev) 1162 return; 1163 1164 if (msm_host->tx_gem_obj) { 1165 msm_gem_kernel_put(msm_host->tx_gem_obj, msm_host->aspace); 1166 msm_gem_address_space_put(msm_host->aspace); 1167 msm_host->tx_gem_obj = NULL; 1168 msm_host->aspace = NULL; 1169 } 1170 1171 if (msm_host->tx_buf) 1172 dma_free_coherent(dev->dev, msm_host->tx_size, msm_host->tx_buf, 1173 msm_host->tx_buf_paddr); 1174 } 1175 1176 void *dsi_tx_buf_get_6g(struct msm_dsi_host *msm_host) 1177 { 1178 return msm_gem_get_vaddr(msm_host->tx_gem_obj); 1179 } 1180 1181 void *dsi_tx_buf_get_v2(struct msm_dsi_host *msm_host) 1182 { 1183 return msm_host->tx_buf; 1184 } 1185 1186 void dsi_tx_buf_put_6g(struct msm_dsi_host *msm_host) 1187 { 1188 msm_gem_put_vaddr(msm_host->tx_gem_obj); 1189 } 1190 1191 /* 1192 * prepare cmd buffer to be txed 1193 */ 1194 static int dsi_cmd_dma_add(struct msm_dsi_host *msm_host, 1195 const struct mipi_dsi_msg *msg) 1196 { 1197 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 1198 struct mipi_dsi_packet packet; 1199 int len; 1200 int ret; 1201 u8 *data; 1202 1203 ret = mipi_dsi_create_packet(&packet, msg); 1204 if (ret) { 1205 pr_err("%s: create packet failed, %d\n", __func__, ret); 1206 return ret; 1207 } 1208 len = (packet.size + 3) & (~0x3); 1209 1210 if (len > msm_host->tx_size) { 1211 pr_err("%s: packet size is too big\n", __func__); 1212 return -EINVAL; 1213 } 1214 1215 data = cfg_hnd->ops->tx_buf_get(msm_host); 1216 if (IS_ERR(data)) { 1217 ret = PTR_ERR(data); 1218 pr_err("%s: get vaddr failed, %d\n", __func__, ret); 1219 return ret; 1220 } 1221 1222 /* MSM specific command format in memory */ 1223 data[0] = packet.header[1]; 1224 data[1] = packet.header[2]; 1225 data[2] = packet.header[0]; 1226 data[3] = BIT(7); /* Last packet */ 1227 if (mipi_dsi_packet_format_is_long(msg->type)) 1228 data[3] |= BIT(6); 1229 if (msg->rx_buf && msg->rx_len) 1230 data[3] |= BIT(5); 1231 1232 /* Long packet */ 1233 if (packet.payload && packet.payload_length) 1234 memcpy(data + 4, packet.payload, packet.payload_length); 1235 1236 /* Append 0xff to the end */ 1237 if (packet.size < len) 1238 memset(data + packet.size, 0xff, len - packet.size); 1239 1240 if (cfg_hnd->ops->tx_buf_put) 1241 cfg_hnd->ops->tx_buf_put(msm_host); 1242 1243 return len; 1244 } 1245 1246 /* 1247 * dsi_short_read1_resp: 1 parameter 1248 */ 1249 static int dsi_short_read1_resp(u8 *buf, const struct mipi_dsi_msg *msg) 1250 { 1251 u8 *data = msg->rx_buf; 1252 if (data && (msg->rx_len >= 1)) { 1253 *data = buf[1]; /* strip out dcs type */ 1254 return 1; 1255 } else { 1256 pr_err("%s: read data does not match with rx_buf len %zu\n", 1257 __func__, msg->rx_len); 1258 return -EINVAL; 1259 } 1260 } 1261 1262 /* 1263 * dsi_short_read2_resp: 2 parameter 1264 */ 1265 static int dsi_short_read2_resp(u8 *buf, const struct mipi_dsi_msg *msg) 1266 { 1267 u8 *data = msg->rx_buf; 1268 if (data && (msg->rx_len >= 2)) { 1269 data[0] = buf[1]; /* strip out dcs type */ 1270 data[1] = buf[2]; 1271 return 2; 1272 } else { 1273 pr_err("%s: read data does not match with rx_buf len %zu\n", 1274 __func__, msg->rx_len); 1275 return -EINVAL; 1276 } 1277 } 1278 1279 static int dsi_long_read_resp(u8 *buf, const struct mipi_dsi_msg *msg) 1280 { 1281 /* strip out 4 byte dcs header */ 1282 if (msg->rx_buf && msg->rx_len) 1283 memcpy(msg->rx_buf, buf + 4, msg->rx_len); 1284 1285 return msg->rx_len; 1286 } 1287 1288 int dsi_dma_base_get_6g(struct msm_dsi_host *msm_host, uint64_t *dma_base) 1289 { 1290 struct drm_device *dev = msm_host->dev; 1291 struct msm_drm_private *priv = dev->dev_private; 1292 1293 if (!dma_base) 1294 return -EINVAL; 1295 1296 return msm_gem_get_and_pin_iova(msm_host->tx_gem_obj, 1297 priv->kms->aspace, dma_base); 1298 } 1299 1300 int dsi_dma_base_get_v2(struct msm_dsi_host *msm_host, uint64_t *dma_base) 1301 { 1302 if (!dma_base) 1303 return -EINVAL; 1304 1305 *dma_base = msm_host->tx_buf_paddr; 1306 return 0; 1307 } 1308 1309 static int dsi_cmd_dma_tx(struct msm_dsi_host *msm_host, int len) 1310 { 1311 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 1312 int ret; 1313 uint64_t dma_base; 1314 bool triggered; 1315 1316 ret = cfg_hnd->ops->dma_base_get(msm_host, &dma_base); 1317 if (ret) { 1318 pr_err("%s: failed to get iova: %d\n", __func__, ret); 1319 return ret; 1320 } 1321 1322 reinit_completion(&msm_host->dma_comp); 1323 1324 dsi_wait4video_eng_busy(msm_host); 1325 1326 triggered = msm_dsi_manager_cmd_xfer_trigger( 1327 msm_host->id, dma_base, len); 1328 if (triggered) { 1329 ret = wait_for_completion_timeout(&msm_host->dma_comp, 1330 msecs_to_jiffies(200)); 1331 DBG("ret=%d", ret); 1332 if (ret == 0) 1333 ret = -ETIMEDOUT; 1334 else 1335 ret = len; 1336 } else 1337 ret = len; 1338 1339 return ret; 1340 } 1341 1342 static int dsi_cmd_dma_rx(struct msm_dsi_host *msm_host, 1343 u8 *buf, int rx_byte, int pkt_size) 1344 { 1345 u32 *temp, data; 1346 int i, j = 0, cnt; 1347 u32 read_cnt; 1348 u8 reg[16]; 1349 int repeated_bytes = 0; 1350 int buf_offset = buf - msm_host->rx_buf; 1351 1352 temp = (u32 *)reg; 1353 cnt = (rx_byte + 3) >> 2; 1354 if (cnt > 4) 1355 cnt = 4; /* 4 x 32 bits registers only */ 1356 1357 if (rx_byte == 4) 1358 read_cnt = 4; 1359 else 1360 read_cnt = pkt_size + 6; 1361 1362 /* 1363 * In case of multiple reads from the panel, after the first read, there 1364 * is possibility that there are some bytes in the payload repeating in 1365 * the RDBK_DATA registers. Since we read all the parameters from the 1366 * panel right from the first byte for every pass. We need to skip the 1367 * repeating bytes and then append the new parameters to the rx buffer. 1368 */ 1369 if (read_cnt > 16) { 1370 int bytes_shifted; 1371 /* Any data more than 16 bytes will be shifted out. 1372 * The temp read buffer should already contain these bytes. 1373 * The remaining bytes in read buffer are the repeated bytes. 1374 */ 1375 bytes_shifted = read_cnt - 16; 1376 repeated_bytes = buf_offset - bytes_shifted; 1377 } 1378 1379 for (i = cnt - 1; i >= 0; i--) { 1380 data = dsi_read(msm_host, REG_DSI_RDBK_DATA(i)); 1381 *temp++ = ntohl(data); /* to host byte order */ 1382 DBG("data = 0x%x and ntohl(data) = 0x%x", data, ntohl(data)); 1383 } 1384 1385 for (i = repeated_bytes; i < 16; i++) 1386 buf[j++] = reg[i]; 1387 1388 return j; 1389 } 1390 1391 static int dsi_cmds2buf_tx(struct msm_dsi_host *msm_host, 1392 const struct mipi_dsi_msg *msg) 1393 { 1394 int len, ret; 1395 int bllp_len = msm_host->mode->hdisplay * 1396 dsi_get_bpp(msm_host->format) / 8; 1397 1398 len = dsi_cmd_dma_add(msm_host, msg); 1399 if (len < 0) { 1400 pr_err("%s: failed to add cmd type = 0x%x\n", 1401 __func__, msg->type); 1402 return len; 1403 } 1404 1405 /* for video mode, do not send cmds more than 1406 * one pixel line, since it only transmit it 1407 * during BLLP. 1408 */ 1409 /* TODO: if the command is sent in LP mode, the bit rate is only 1410 * half of esc clk rate. In this case, if the video is already 1411 * actively streaming, we need to check more carefully if the 1412 * command can be fit into one BLLP. 1413 */ 1414 if ((msm_host->mode_flags & MIPI_DSI_MODE_VIDEO) && (len > bllp_len)) { 1415 pr_err("%s: cmd cannot fit into BLLP period, len=%d\n", 1416 __func__, len); 1417 return -EINVAL; 1418 } 1419 1420 ret = dsi_cmd_dma_tx(msm_host, len); 1421 if (ret < 0) { 1422 pr_err("%s: cmd dma tx failed, type=0x%x, data0=0x%x, len=%d, ret=%d\n", 1423 __func__, msg->type, (*(u8 *)(msg->tx_buf)), len, ret); 1424 return ret; 1425 } else if (ret < len) { 1426 pr_err("%s: cmd dma tx failed, type=0x%x, data0=0x%x, ret=%d len=%d\n", 1427 __func__, msg->type, (*(u8 *)(msg->tx_buf)), ret, len); 1428 return -EIO; 1429 } 1430 1431 return len; 1432 } 1433 1434 static void dsi_err_worker(struct work_struct *work) 1435 { 1436 struct msm_dsi_host *msm_host = 1437 container_of(work, struct msm_dsi_host, err_work); 1438 u32 status = msm_host->err_work_state; 1439 1440 pr_err_ratelimited("%s: status=%x\n", __func__, status); 1441 if (status & DSI_ERR_STATE_MDP_FIFO_UNDERFLOW) 1442 dsi_sw_reset(msm_host); 1443 1444 /* It is safe to clear here because error irq is disabled. */ 1445 msm_host->err_work_state = 0; 1446 1447 /* enable dsi error interrupt */ 1448 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 1); 1449 } 1450 1451 static void dsi_ack_err_status(struct msm_dsi_host *msm_host) 1452 { 1453 u32 status; 1454 1455 status = dsi_read(msm_host, REG_DSI_ACK_ERR_STATUS); 1456 1457 if (status) { 1458 dsi_write(msm_host, REG_DSI_ACK_ERR_STATUS, status); 1459 /* Writing of an extra 0 needed to clear error bits */ 1460 dsi_write(msm_host, REG_DSI_ACK_ERR_STATUS, 0); 1461 msm_host->err_work_state |= DSI_ERR_STATE_ACK; 1462 } 1463 } 1464 1465 static void dsi_timeout_status(struct msm_dsi_host *msm_host) 1466 { 1467 u32 status; 1468 1469 status = dsi_read(msm_host, REG_DSI_TIMEOUT_STATUS); 1470 1471 if (status) { 1472 dsi_write(msm_host, REG_DSI_TIMEOUT_STATUS, status); 1473 msm_host->err_work_state |= DSI_ERR_STATE_TIMEOUT; 1474 } 1475 } 1476 1477 static void dsi_dln0_phy_err(struct msm_dsi_host *msm_host) 1478 { 1479 u32 status; 1480 1481 status = dsi_read(msm_host, REG_DSI_DLN0_PHY_ERR); 1482 1483 if (status & (DSI_DLN0_PHY_ERR_DLN0_ERR_ESC | 1484 DSI_DLN0_PHY_ERR_DLN0_ERR_SYNC_ESC | 1485 DSI_DLN0_PHY_ERR_DLN0_ERR_CONTROL | 1486 DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP0 | 1487 DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP1)) { 1488 dsi_write(msm_host, REG_DSI_DLN0_PHY_ERR, status); 1489 msm_host->err_work_state |= DSI_ERR_STATE_DLN0_PHY; 1490 } 1491 } 1492 1493 static void dsi_fifo_status(struct msm_dsi_host *msm_host) 1494 { 1495 u32 status; 1496 1497 status = dsi_read(msm_host, REG_DSI_FIFO_STATUS); 1498 1499 /* fifo underflow, overflow */ 1500 if (status) { 1501 dsi_write(msm_host, REG_DSI_FIFO_STATUS, status); 1502 msm_host->err_work_state |= DSI_ERR_STATE_FIFO; 1503 if (status & DSI_FIFO_STATUS_CMD_MDP_FIFO_UNDERFLOW) 1504 msm_host->err_work_state |= 1505 DSI_ERR_STATE_MDP_FIFO_UNDERFLOW; 1506 } 1507 } 1508 1509 static void dsi_status(struct msm_dsi_host *msm_host) 1510 { 1511 u32 status; 1512 1513 status = dsi_read(msm_host, REG_DSI_STATUS0); 1514 1515 if (status & DSI_STATUS0_INTERLEAVE_OP_CONTENTION) { 1516 dsi_write(msm_host, REG_DSI_STATUS0, status); 1517 msm_host->err_work_state |= 1518 DSI_ERR_STATE_INTERLEAVE_OP_CONTENTION; 1519 } 1520 } 1521 1522 static void dsi_clk_status(struct msm_dsi_host *msm_host) 1523 { 1524 u32 status; 1525 1526 status = dsi_read(msm_host, REG_DSI_CLK_STATUS); 1527 1528 if (status & DSI_CLK_STATUS_PLL_UNLOCKED) { 1529 dsi_write(msm_host, REG_DSI_CLK_STATUS, status); 1530 msm_host->err_work_state |= DSI_ERR_STATE_PLL_UNLOCKED; 1531 } 1532 } 1533 1534 static void dsi_error(struct msm_dsi_host *msm_host) 1535 { 1536 /* disable dsi error interrupt */ 1537 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 0); 1538 1539 dsi_clk_status(msm_host); 1540 dsi_fifo_status(msm_host); 1541 dsi_ack_err_status(msm_host); 1542 dsi_timeout_status(msm_host); 1543 dsi_status(msm_host); 1544 dsi_dln0_phy_err(msm_host); 1545 1546 queue_work(msm_host->workqueue, &msm_host->err_work); 1547 } 1548 1549 static irqreturn_t dsi_host_irq(int irq, void *ptr) 1550 { 1551 struct msm_dsi_host *msm_host = ptr; 1552 u32 isr; 1553 unsigned long flags; 1554 1555 if (!msm_host->ctrl_base) 1556 return IRQ_HANDLED; 1557 1558 spin_lock_irqsave(&msm_host->intr_lock, flags); 1559 isr = dsi_read(msm_host, REG_DSI_INTR_CTRL); 1560 dsi_write(msm_host, REG_DSI_INTR_CTRL, isr); 1561 spin_unlock_irqrestore(&msm_host->intr_lock, flags); 1562 1563 DBG("isr=0x%x, id=%d", isr, msm_host->id); 1564 1565 if (isr & DSI_IRQ_ERROR) 1566 dsi_error(msm_host); 1567 1568 if (isr & DSI_IRQ_VIDEO_DONE) 1569 complete(&msm_host->video_comp); 1570 1571 if (isr & DSI_IRQ_CMD_DMA_DONE) 1572 complete(&msm_host->dma_comp); 1573 1574 return IRQ_HANDLED; 1575 } 1576 1577 static int dsi_host_init_panel_gpios(struct msm_dsi_host *msm_host, 1578 struct device *panel_device) 1579 { 1580 msm_host->disp_en_gpio = devm_gpiod_get_optional(panel_device, 1581 "disp-enable", 1582 GPIOD_OUT_LOW); 1583 if (IS_ERR(msm_host->disp_en_gpio)) { 1584 DBG("cannot get disp-enable-gpios %ld", 1585 PTR_ERR(msm_host->disp_en_gpio)); 1586 return PTR_ERR(msm_host->disp_en_gpio); 1587 } 1588 1589 msm_host->te_gpio = devm_gpiod_get_optional(panel_device, "disp-te", 1590 GPIOD_IN); 1591 if (IS_ERR(msm_host->te_gpio)) { 1592 DBG("cannot get disp-te-gpios %ld", PTR_ERR(msm_host->te_gpio)); 1593 return PTR_ERR(msm_host->te_gpio); 1594 } 1595 1596 return 0; 1597 } 1598 1599 static int dsi_host_attach(struct mipi_dsi_host *host, 1600 struct mipi_dsi_device *dsi) 1601 { 1602 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 1603 int ret; 1604 1605 if (dsi->lanes > msm_host->num_data_lanes) 1606 return -EINVAL; 1607 1608 msm_host->channel = dsi->channel; 1609 msm_host->lanes = dsi->lanes; 1610 msm_host->format = dsi->format; 1611 msm_host->mode_flags = dsi->mode_flags; 1612 if (dsi->dsc) 1613 msm_host->dsc = dsi->dsc; 1614 1615 /* Some gpios defined in panel DT need to be controlled by host */ 1616 ret = dsi_host_init_panel_gpios(msm_host, &dsi->dev); 1617 if (ret) 1618 return ret; 1619 1620 ret = dsi_dev_attach(msm_host->pdev); 1621 if (ret) 1622 return ret; 1623 1624 DBG("id=%d", msm_host->id); 1625 1626 return 0; 1627 } 1628 1629 static int dsi_host_detach(struct mipi_dsi_host *host, 1630 struct mipi_dsi_device *dsi) 1631 { 1632 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 1633 1634 dsi_dev_detach(msm_host->pdev); 1635 1636 DBG("id=%d", msm_host->id); 1637 1638 return 0; 1639 } 1640 1641 static ssize_t dsi_host_transfer(struct mipi_dsi_host *host, 1642 const struct mipi_dsi_msg *msg) 1643 { 1644 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 1645 int ret; 1646 1647 if (!msg || !msm_host->power_on) 1648 return -EINVAL; 1649 1650 mutex_lock(&msm_host->cmd_mutex); 1651 ret = msm_dsi_manager_cmd_xfer(msm_host->id, msg); 1652 mutex_unlock(&msm_host->cmd_mutex); 1653 1654 return ret; 1655 } 1656 1657 static const struct mipi_dsi_host_ops dsi_host_ops = { 1658 .attach = dsi_host_attach, 1659 .detach = dsi_host_detach, 1660 .transfer = dsi_host_transfer, 1661 }; 1662 1663 /* 1664 * List of supported physical to logical lane mappings. 1665 * For example, the 2nd entry represents the following mapping: 1666 * 1667 * "3012": Logic 3->Phys 0; Logic 0->Phys 1; Logic 1->Phys 2; Logic 2->Phys 3; 1668 */ 1669 static const int supported_data_lane_swaps[][4] = { 1670 { 0, 1, 2, 3 }, 1671 { 3, 0, 1, 2 }, 1672 { 2, 3, 0, 1 }, 1673 { 1, 2, 3, 0 }, 1674 { 0, 3, 2, 1 }, 1675 { 1, 0, 3, 2 }, 1676 { 2, 1, 0, 3 }, 1677 { 3, 2, 1, 0 }, 1678 }; 1679 1680 static int dsi_host_parse_lane_data(struct msm_dsi_host *msm_host, 1681 struct device_node *ep) 1682 { 1683 struct device *dev = &msm_host->pdev->dev; 1684 struct property *prop; 1685 u32 lane_map[4]; 1686 int ret, i, len, num_lanes; 1687 1688 prop = of_find_property(ep, "data-lanes", &len); 1689 if (!prop) { 1690 DRM_DEV_DEBUG(dev, 1691 "failed to find data lane mapping, using default\n"); 1692 /* Set the number of date lanes to 4 by default. */ 1693 msm_host->num_data_lanes = 4; 1694 return 0; 1695 } 1696 1697 num_lanes = drm_of_get_data_lanes_count(ep, 1, 4); 1698 if (num_lanes < 0) { 1699 DRM_DEV_ERROR(dev, "bad number of data lanes\n"); 1700 return num_lanes; 1701 } 1702 1703 msm_host->num_data_lanes = num_lanes; 1704 1705 ret = of_property_read_u32_array(ep, "data-lanes", lane_map, 1706 num_lanes); 1707 if (ret) { 1708 DRM_DEV_ERROR(dev, "failed to read lane data\n"); 1709 return ret; 1710 } 1711 1712 /* 1713 * compare DT specified physical-logical lane mappings with the ones 1714 * supported by hardware 1715 */ 1716 for (i = 0; i < ARRAY_SIZE(supported_data_lane_swaps); i++) { 1717 const int *swap = supported_data_lane_swaps[i]; 1718 int j; 1719 1720 /* 1721 * the data-lanes array we get from DT has a logical->physical 1722 * mapping. The "data lane swap" register field represents 1723 * supported configurations in a physical->logical mapping. 1724 * Translate the DT mapping to what we understand and find a 1725 * configuration that works. 1726 */ 1727 for (j = 0; j < num_lanes; j++) { 1728 if (lane_map[j] < 0 || lane_map[j] > 3) 1729 DRM_DEV_ERROR(dev, "bad physical lane entry %u\n", 1730 lane_map[j]); 1731 1732 if (swap[lane_map[j]] != j) 1733 break; 1734 } 1735 1736 if (j == num_lanes) { 1737 msm_host->dlane_swap = i; 1738 return 0; 1739 } 1740 } 1741 1742 return -EINVAL; 1743 } 1744 1745 static int dsi_populate_dsc_params(struct msm_dsi_host *msm_host, struct drm_dsc_config *dsc) 1746 { 1747 int ret; 1748 1749 if (dsc->bits_per_pixel & 0xf) { 1750 DRM_DEV_ERROR(&msm_host->pdev->dev, "DSI does not support fractional bits_per_pixel\n"); 1751 return -EINVAL; 1752 } 1753 1754 if (dsc->bits_per_component != 8) { 1755 DRM_DEV_ERROR(&msm_host->pdev->dev, "DSI does not support bits_per_component != 8 yet\n"); 1756 return -EOPNOTSUPP; 1757 } 1758 1759 dsc->simple_422 = 0; 1760 dsc->convert_rgb = 1; 1761 dsc->vbr_enable = 0; 1762 1763 drm_dsc_set_const_params(dsc); 1764 drm_dsc_set_rc_buf_thresh(dsc); 1765 1766 /* handle only bpp = bpc = 8, pre-SCR panels */ 1767 ret = drm_dsc_setup_rc_params(dsc, DRM_DSC_1_1_PRE_SCR); 1768 if (ret) { 1769 DRM_DEV_ERROR(&msm_host->pdev->dev, "could not find DSC RC parameters\n"); 1770 return ret; 1771 } 1772 1773 dsc->initial_scale_value = drm_dsc_initial_scale_value(dsc); 1774 dsc->line_buf_depth = dsc->bits_per_component + 1; 1775 1776 return drm_dsc_compute_rc_parameters(dsc); 1777 } 1778 1779 static int dsi_host_parse_dt(struct msm_dsi_host *msm_host) 1780 { 1781 struct device *dev = &msm_host->pdev->dev; 1782 struct device_node *np = dev->of_node; 1783 struct device_node *endpoint; 1784 int ret = 0; 1785 1786 /* 1787 * Get the endpoint of the output port of the DSI host. In our case, 1788 * this is mapped to port number with reg = 1. Don't return an error if 1789 * the remote endpoint isn't defined. It's possible that there is 1790 * nothing connected to the dsi output. 1791 */ 1792 endpoint = of_graph_get_endpoint_by_regs(np, 1, -1); 1793 if (!endpoint) { 1794 DRM_DEV_DEBUG(dev, "%s: no endpoint\n", __func__); 1795 return 0; 1796 } 1797 1798 ret = dsi_host_parse_lane_data(msm_host, endpoint); 1799 if (ret) { 1800 DRM_DEV_ERROR(dev, "%s: invalid lane configuration %d\n", 1801 __func__, ret); 1802 ret = -EINVAL; 1803 goto err; 1804 } 1805 1806 if (of_property_read_bool(np, "syscon-sfpb")) { 1807 msm_host->sfpb = syscon_regmap_lookup_by_phandle(np, 1808 "syscon-sfpb"); 1809 if (IS_ERR(msm_host->sfpb)) { 1810 DRM_DEV_ERROR(dev, "%s: failed to get sfpb regmap\n", 1811 __func__); 1812 ret = PTR_ERR(msm_host->sfpb); 1813 } 1814 } 1815 1816 err: 1817 of_node_put(endpoint); 1818 1819 return ret; 1820 } 1821 1822 static int dsi_host_get_id(struct msm_dsi_host *msm_host) 1823 { 1824 struct platform_device *pdev = msm_host->pdev; 1825 const struct msm_dsi_config *cfg = msm_host->cfg_hnd->cfg; 1826 struct resource *res; 1827 int i, j; 1828 1829 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dsi_ctrl"); 1830 if (!res) 1831 return -EINVAL; 1832 1833 for (i = 0; i < VARIANTS_MAX; i++) 1834 for (j = 0; j < DSI_MAX; j++) 1835 if (cfg->io_start[i][j] == res->start) 1836 return j; 1837 1838 return -EINVAL; 1839 } 1840 1841 int msm_dsi_host_init(struct msm_dsi *msm_dsi) 1842 { 1843 struct msm_dsi_host *msm_host = NULL; 1844 struct platform_device *pdev = msm_dsi->pdev; 1845 const struct msm_dsi_config *cfg; 1846 int ret; 1847 1848 msm_host = devm_kzalloc(&pdev->dev, sizeof(*msm_host), GFP_KERNEL); 1849 if (!msm_host) { 1850 return -ENOMEM; 1851 } 1852 1853 msm_host->pdev = pdev; 1854 msm_dsi->host = &msm_host->base; 1855 1856 ret = dsi_host_parse_dt(msm_host); 1857 if (ret) { 1858 pr_err("%s: failed to parse dt\n", __func__); 1859 return ret; 1860 } 1861 1862 msm_host->ctrl_base = msm_ioremap_size(pdev, "dsi_ctrl", &msm_host->ctrl_size); 1863 if (IS_ERR(msm_host->ctrl_base)) { 1864 pr_err("%s: unable to map Dsi ctrl base\n", __func__); 1865 return PTR_ERR(msm_host->ctrl_base); 1866 } 1867 1868 pm_runtime_enable(&pdev->dev); 1869 1870 msm_host->cfg_hnd = dsi_get_config(msm_host); 1871 if (!msm_host->cfg_hnd) { 1872 pr_err("%s: get config failed\n", __func__); 1873 return -EINVAL; 1874 } 1875 cfg = msm_host->cfg_hnd->cfg; 1876 1877 msm_host->id = dsi_host_get_id(msm_host); 1878 if (msm_host->id < 0) { 1879 pr_err("%s: unable to identify DSI host index\n", __func__); 1880 return msm_host->id; 1881 } 1882 1883 /* fixup base address by io offset */ 1884 msm_host->ctrl_base += cfg->io_offset; 1885 1886 ret = devm_regulator_bulk_get_const(&pdev->dev, cfg->num_regulators, 1887 cfg->regulator_data, 1888 &msm_host->supplies); 1889 if (ret) 1890 return ret; 1891 1892 ret = dsi_clk_init(msm_host); 1893 if (ret) { 1894 pr_err("%s: unable to initialize dsi clks\n", __func__); 1895 return ret; 1896 } 1897 1898 msm_host->rx_buf = devm_kzalloc(&pdev->dev, SZ_4K, GFP_KERNEL); 1899 if (!msm_host->rx_buf) { 1900 pr_err("%s: alloc rx temp buf failed\n", __func__); 1901 return -ENOMEM; 1902 } 1903 1904 ret = devm_pm_opp_set_clkname(&pdev->dev, "byte"); 1905 if (ret) 1906 return ret; 1907 /* OPP table is optional */ 1908 ret = devm_pm_opp_of_add_table(&pdev->dev); 1909 if (ret && ret != -ENODEV) { 1910 dev_err(&pdev->dev, "invalid OPP table in device tree\n"); 1911 return ret; 1912 } 1913 1914 msm_host->irq = irq_of_parse_and_map(pdev->dev.of_node, 0); 1915 if (!msm_host->irq) { 1916 dev_err(&pdev->dev, "failed to get irq\n"); 1917 return -EINVAL; 1918 } 1919 1920 /* do not autoenable, will be enabled later */ 1921 ret = devm_request_irq(&pdev->dev, msm_host->irq, dsi_host_irq, 1922 IRQF_TRIGGER_HIGH | IRQF_NO_AUTOEN, 1923 "dsi_isr", msm_host); 1924 if (ret < 0) { 1925 dev_err(&pdev->dev, "failed to request IRQ%u: %d\n", 1926 msm_host->irq, ret); 1927 return ret; 1928 } 1929 1930 init_completion(&msm_host->dma_comp); 1931 init_completion(&msm_host->video_comp); 1932 mutex_init(&msm_host->dev_mutex); 1933 mutex_init(&msm_host->cmd_mutex); 1934 spin_lock_init(&msm_host->intr_lock); 1935 1936 /* setup workqueue */ 1937 msm_host->workqueue = alloc_ordered_workqueue("dsi_drm_work", 0); 1938 if (!msm_host->workqueue) 1939 return -ENOMEM; 1940 1941 INIT_WORK(&msm_host->err_work, dsi_err_worker); 1942 1943 msm_dsi->id = msm_host->id; 1944 1945 DBG("Dsi Host %d initialized", msm_host->id); 1946 return 0; 1947 } 1948 1949 void msm_dsi_host_destroy(struct mipi_dsi_host *host) 1950 { 1951 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 1952 1953 DBG(""); 1954 if (msm_host->workqueue) { 1955 destroy_workqueue(msm_host->workqueue); 1956 msm_host->workqueue = NULL; 1957 } 1958 1959 mutex_destroy(&msm_host->cmd_mutex); 1960 mutex_destroy(&msm_host->dev_mutex); 1961 1962 pm_runtime_disable(&msm_host->pdev->dev); 1963 } 1964 1965 int msm_dsi_host_modeset_init(struct mipi_dsi_host *host, 1966 struct drm_device *dev) 1967 { 1968 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 1969 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 1970 int ret; 1971 1972 msm_host->dev = dev; 1973 1974 ret = cfg_hnd->ops->tx_buf_alloc(msm_host, SZ_4K); 1975 if (ret) { 1976 pr_err("%s: alloc tx gem obj failed, %d\n", __func__, ret); 1977 return ret; 1978 } 1979 1980 return 0; 1981 } 1982 1983 int msm_dsi_host_register(struct mipi_dsi_host *host) 1984 { 1985 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 1986 int ret; 1987 1988 /* Register mipi dsi host */ 1989 if (!msm_host->registered) { 1990 host->dev = &msm_host->pdev->dev; 1991 host->ops = &dsi_host_ops; 1992 ret = mipi_dsi_host_register(host); 1993 if (ret) 1994 return ret; 1995 1996 msm_host->registered = true; 1997 } 1998 1999 return 0; 2000 } 2001 2002 void msm_dsi_host_unregister(struct mipi_dsi_host *host) 2003 { 2004 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 2005 2006 if (msm_host->registered) { 2007 mipi_dsi_host_unregister(host); 2008 host->dev = NULL; 2009 host->ops = NULL; 2010 msm_host->registered = false; 2011 } 2012 } 2013 2014 int msm_dsi_host_xfer_prepare(struct mipi_dsi_host *host, 2015 const struct mipi_dsi_msg *msg) 2016 { 2017 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 2018 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 2019 2020 /* TODO: make sure dsi_cmd_mdp is idle. 2021 * Since DSI6G v1.2.0, we can set DSI_TRIG_CTRL.BLOCK_DMA_WITHIN_FRAME 2022 * to ask H/W to wait until cmd mdp is idle. S/W wait is not needed. 2023 * How to handle the old versions? Wait for mdp cmd done? 2024 */ 2025 2026 /* 2027 * mdss interrupt is generated in mdp core clock domain 2028 * mdp clock need to be enabled to receive dsi interrupt 2029 */ 2030 pm_runtime_get_sync(&msm_host->pdev->dev); 2031 cfg_hnd->ops->link_clk_set_rate(msm_host); 2032 cfg_hnd->ops->link_clk_enable(msm_host); 2033 2034 /* TODO: vote for bus bandwidth */ 2035 2036 if (!(msg->flags & MIPI_DSI_MSG_USE_LPM)) 2037 dsi_set_tx_power_mode(0, msm_host); 2038 2039 msm_host->dma_cmd_ctrl_restore = dsi_read(msm_host, REG_DSI_CTRL); 2040 dsi_write(msm_host, REG_DSI_CTRL, 2041 msm_host->dma_cmd_ctrl_restore | 2042 DSI_CTRL_CMD_MODE_EN | 2043 DSI_CTRL_ENABLE); 2044 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_DMA_DONE, 1); 2045 2046 return 0; 2047 } 2048 2049 void msm_dsi_host_xfer_restore(struct mipi_dsi_host *host, 2050 const struct mipi_dsi_msg *msg) 2051 { 2052 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 2053 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 2054 2055 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_DMA_DONE, 0); 2056 dsi_write(msm_host, REG_DSI_CTRL, msm_host->dma_cmd_ctrl_restore); 2057 2058 if (!(msg->flags & MIPI_DSI_MSG_USE_LPM)) 2059 dsi_set_tx_power_mode(1, msm_host); 2060 2061 /* TODO: unvote for bus bandwidth */ 2062 2063 cfg_hnd->ops->link_clk_disable(msm_host); 2064 pm_runtime_put(&msm_host->pdev->dev); 2065 } 2066 2067 int msm_dsi_host_cmd_tx(struct mipi_dsi_host *host, 2068 const struct mipi_dsi_msg *msg) 2069 { 2070 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 2071 2072 return dsi_cmds2buf_tx(msm_host, msg); 2073 } 2074 2075 int msm_dsi_host_cmd_rx(struct mipi_dsi_host *host, 2076 const struct mipi_dsi_msg *msg) 2077 { 2078 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 2079 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 2080 int data_byte, rx_byte, dlen, end; 2081 int short_response, diff, pkt_size, ret = 0; 2082 char cmd; 2083 int rlen = msg->rx_len; 2084 u8 *buf; 2085 2086 if (rlen <= 2) { 2087 short_response = 1; 2088 pkt_size = rlen; 2089 rx_byte = 4; 2090 } else { 2091 short_response = 0; 2092 data_byte = 10; /* first read */ 2093 if (rlen < data_byte) 2094 pkt_size = rlen; 2095 else 2096 pkt_size = data_byte; 2097 rx_byte = data_byte + 6; /* 4 header + 2 crc */ 2098 } 2099 2100 buf = msm_host->rx_buf; 2101 end = 0; 2102 while (!end) { 2103 u8 tx[2] = {pkt_size & 0xff, pkt_size >> 8}; 2104 struct mipi_dsi_msg max_pkt_size_msg = { 2105 .channel = msg->channel, 2106 .type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, 2107 .tx_len = 2, 2108 .tx_buf = tx, 2109 }; 2110 2111 DBG("rlen=%d pkt_size=%d rx_byte=%d", 2112 rlen, pkt_size, rx_byte); 2113 2114 ret = dsi_cmds2buf_tx(msm_host, &max_pkt_size_msg); 2115 if (ret < 2) { 2116 pr_err("%s: Set max pkt size failed, %d\n", 2117 __func__, ret); 2118 return -EINVAL; 2119 } 2120 2121 if ((cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) && 2122 (cfg_hnd->minor >= MSM_DSI_6G_VER_MINOR_V1_1)) { 2123 /* Clear the RDBK_DATA registers */ 2124 dsi_write(msm_host, REG_DSI_RDBK_DATA_CTRL, 2125 DSI_RDBK_DATA_CTRL_CLR); 2126 wmb(); /* make sure the RDBK registers are cleared */ 2127 dsi_write(msm_host, REG_DSI_RDBK_DATA_CTRL, 0); 2128 wmb(); /* release cleared status before transfer */ 2129 } 2130 2131 ret = dsi_cmds2buf_tx(msm_host, msg); 2132 if (ret < 0) { 2133 pr_err("%s: Read cmd Tx failed, %d\n", __func__, ret); 2134 return ret; 2135 } else if (ret < msg->tx_len) { 2136 pr_err("%s: Read cmd Tx failed, too short: %d\n", __func__, ret); 2137 return -ECOMM; 2138 } 2139 2140 /* 2141 * once cmd_dma_done interrupt received, 2142 * return data from client is ready and stored 2143 * at RDBK_DATA register already 2144 * since rx fifo is 16 bytes, dcs header is kept at first loop, 2145 * after that dcs header lost during shift into registers 2146 */ 2147 dlen = dsi_cmd_dma_rx(msm_host, buf, rx_byte, pkt_size); 2148 2149 if (dlen <= 0) 2150 return 0; 2151 2152 if (short_response) 2153 break; 2154 2155 if (rlen <= data_byte) { 2156 diff = data_byte - rlen; 2157 end = 1; 2158 } else { 2159 diff = 0; 2160 rlen -= data_byte; 2161 } 2162 2163 if (!end) { 2164 dlen -= 2; /* 2 crc */ 2165 dlen -= diff; 2166 buf += dlen; /* next start position */ 2167 data_byte = 14; /* NOT first read */ 2168 if (rlen < data_byte) 2169 pkt_size += rlen; 2170 else 2171 pkt_size += data_byte; 2172 DBG("buf=%p dlen=%d diff=%d", buf, dlen, diff); 2173 } 2174 } 2175 2176 /* 2177 * For single Long read, if the requested rlen < 10, 2178 * we need to shift the start position of rx 2179 * data buffer to skip the bytes which are not 2180 * updated. 2181 */ 2182 if (pkt_size < 10 && !short_response) 2183 buf = msm_host->rx_buf + (10 - rlen); 2184 else 2185 buf = msm_host->rx_buf; 2186 2187 cmd = buf[0]; 2188 switch (cmd) { 2189 case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT: 2190 pr_err("%s: rx ACK_ERR_PACLAGE\n", __func__); 2191 ret = 0; 2192 break; 2193 case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE: 2194 case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE: 2195 ret = dsi_short_read1_resp(buf, msg); 2196 break; 2197 case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE: 2198 case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE: 2199 ret = dsi_short_read2_resp(buf, msg); 2200 break; 2201 case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE: 2202 case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE: 2203 ret = dsi_long_read_resp(buf, msg); 2204 break; 2205 default: 2206 pr_warn("%s:Invalid response cmd\n", __func__); 2207 ret = 0; 2208 } 2209 2210 return ret; 2211 } 2212 2213 void msm_dsi_host_cmd_xfer_commit(struct mipi_dsi_host *host, u32 dma_base, 2214 u32 len) 2215 { 2216 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 2217 2218 dsi_write(msm_host, REG_DSI_DMA_BASE, dma_base); 2219 dsi_write(msm_host, REG_DSI_DMA_LEN, len); 2220 dsi_write(msm_host, REG_DSI_TRIG_DMA, 1); 2221 2222 /* Make sure trigger happens */ 2223 wmb(); 2224 } 2225 2226 void msm_dsi_host_set_phy_mode(struct mipi_dsi_host *host, 2227 struct msm_dsi_phy *src_phy) 2228 { 2229 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 2230 2231 msm_host->cphy_mode = src_phy->cphy_mode; 2232 } 2233 2234 void msm_dsi_host_reset_phy(struct mipi_dsi_host *host) 2235 { 2236 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 2237 2238 DBG(""); 2239 dsi_write(msm_host, REG_DSI_PHY_RESET, DSI_PHY_RESET_RESET); 2240 /* Make sure fully reset */ 2241 wmb(); 2242 udelay(1000); 2243 dsi_write(msm_host, REG_DSI_PHY_RESET, 0); 2244 udelay(100); 2245 } 2246 2247 void msm_dsi_host_get_phy_clk_req(struct mipi_dsi_host *host, 2248 struct msm_dsi_phy_clk_request *clk_req, 2249 bool is_bonded_dsi) 2250 { 2251 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 2252 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 2253 int ret; 2254 2255 ret = cfg_hnd->ops->calc_clk_rate(msm_host, is_bonded_dsi); 2256 if (ret) { 2257 pr_err("%s: unable to calc clk rate, %d\n", __func__, ret); 2258 return; 2259 } 2260 2261 /* CPHY transmits 16 bits over 7 clock cycles 2262 * "byte_clk" is in units of 16-bits (see dsi_calc_pclk), 2263 * so multiply by 7 to get the "bitclk rate" 2264 */ 2265 if (msm_host->cphy_mode) 2266 clk_req->bitclk_rate = msm_host->byte_clk_rate * 7; 2267 else 2268 clk_req->bitclk_rate = msm_host->byte_clk_rate * 8; 2269 clk_req->escclk_rate = msm_host->esc_clk_rate; 2270 } 2271 2272 void msm_dsi_host_enable_irq(struct mipi_dsi_host *host) 2273 { 2274 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 2275 2276 enable_irq(msm_host->irq); 2277 } 2278 2279 void msm_dsi_host_disable_irq(struct mipi_dsi_host *host) 2280 { 2281 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 2282 2283 disable_irq(msm_host->irq); 2284 } 2285 2286 int msm_dsi_host_enable(struct mipi_dsi_host *host) 2287 { 2288 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 2289 2290 dsi_op_mode_config(msm_host, 2291 !!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO), true); 2292 2293 /* TODO: clock should be turned off for command mode, 2294 * and only turned on before MDP START. 2295 * This part of code should be enabled once mdp driver support it. 2296 */ 2297 /* if (msm_panel->mode == MSM_DSI_CMD_MODE) { 2298 * dsi_link_clk_disable(msm_host); 2299 * pm_runtime_put(&msm_host->pdev->dev); 2300 * } 2301 */ 2302 msm_host->enabled = true; 2303 return 0; 2304 } 2305 2306 int msm_dsi_host_disable(struct mipi_dsi_host *host) 2307 { 2308 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 2309 2310 msm_host->enabled = false; 2311 dsi_op_mode_config(msm_host, 2312 !!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO), false); 2313 2314 /* Since we have disabled INTF, the video engine won't stop so that 2315 * the cmd engine will be blocked. 2316 * Reset to disable video engine so that we can send off cmd. 2317 */ 2318 dsi_sw_reset(msm_host); 2319 2320 return 0; 2321 } 2322 2323 static void msm_dsi_sfpb_config(struct msm_dsi_host *msm_host, bool enable) 2324 { 2325 enum sfpb_ahb_arb_master_port_en en; 2326 2327 if (!msm_host->sfpb) 2328 return; 2329 2330 en = enable ? SFPB_MASTER_PORT_ENABLE : SFPB_MASTER_PORT_DISABLE; 2331 2332 regmap_update_bits(msm_host->sfpb, REG_SFPB_GPREG, 2333 SFPB_GPREG_MASTER_PORT_EN__MASK, 2334 SFPB_GPREG_MASTER_PORT_EN(en)); 2335 } 2336 2337 int msm_dsi_host_power_on(struct mipi_dsi_host *host, 2338 struct msm_dsi_phy_shared_timings *phy_shared_timings, 2339 bool is_bonded_dsi, struct msm_dsi_phy *phy) 2340 { 2341 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 2342 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 2343 int ret = 0; 2344 2345 mutex_lock(&msm_host->dev_mutex); 2346 if (msm_host->power_on) { 2347 DBG("dsi host already on"); 2348 goto unlock_ret; 2349 } 2350 2351 msm_host->byte_intf_clk_rate = msm_host->byte_clk_rate; 2352 if (phy_shared_timings->byte_intf_clk_div_2) 2353 msm_host->byte_intf_clk_rate /= 2; 2354 2355 msm_dsi_sfpb_config(msm_host, true); 2356 2357 ret = regulator_bulk_enable(msm_host->cfg_hnd->cfg->num_regulators, 2358 msm_host->supplies); 2359 if (ret) { 2360 pr_err("%s:Failed to enable vregs.ret=%d\n", 2361 __func__, ret); 2362 goto unlock_ret; 2363 } 2364 2365 pm_runtime_get_sync(&msm_host->pdev->dev); 2366 ret = cfg_hnd->ops->link_clk_set_rate(msm_host); 2367 if (!ret) 2368 ret = cfg_hnd->ops->link_clk_enable(msm_host); 2369 if (ret) { 2370 pr_err("%s: failed to enable link clocks. ret=%d\n", 2371 __func__, ret); 2372 goto fail_disable_reg; 2373 } 2374 2375 ret = pinctrl_pm_select_default_state(&msm_host->pdev->dev); 2376 if (ret) { 2377 pr_err("%s: failed to set pinctrl default state, %d\n", 2378 __func__, ret); 2379 goto fail_disable_clk; 2380 } 2381 2382 dsi_timing_setup(msm_host, is_bonded_dsi); 2383 dsi_sw_reset(msm_host); 2384 dsi_ctrl_enable(msm_host, phy_shared_timings, phy); 2385 2386 if (msm_host->disp_en_gpio) 2387 gpiod_set_value(msm_host->disp_en_gpio, 1); 2388 2389 msm_host->power_on = true; 2390 mutex_unlock(&msm_host->dev_mutex); 2391 2392 return 0; 2393 2394 fail_disable_clk: 2395 cfg_hnd->ops->link_clk_disable(msm_host); 2396 pm_runtime_put(&msm_host->pdev->dev); 2397 fail_disable_reg: 2398 regulator_bulk_disable(msm_host->cfg_hnd->cfg->num_regulators, 2399 msm_host->supplies); 2400 unlock_ret: 2401 mutex_unlock(&msm_host->dev_mutex); 2402 return ret; 2403 } 2404 2405 int msm_dsi_host_power_off(struct mipi_dsi_host *host) 2406 { 2407 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 2408 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd; 2409 2410 mutex_lock(&msm_host->dev_mutex); 2411 if (!msm_host->power_on) { 2412 DBG("dsi host already off"); 2413 goto unlock_ret; 2414 } 2415 2416 dsi_ctrl_disable(msm_host); 2417 2418 if (msm_host->disp_en_gpio) 2419 gpiod_set_value(msm_host->disp_en_gpio, 0); 2420 2421 pinctrl_pm_select_sleep_state(&msm_host->pdev->dev); 2422 2423 cfg_hnd->ops->link_clk_disable(msm_host); 2424 pm_runtime_put(&msm_host->pdev->dev); 2425 2426 regulator_bulk_disable(msm_host->cfg_hnd->cfg->num_regulators, 2427 msm_host->supplies); 2428 2429 msm_dsi_sfpb_config(msm_host, false); 2430 2431 DBG("-"); 2432 2433 msm_host->power_on = false; 2434 2435 unlock_ret: 2436 mutex_unlock(&msm_host->dev_mutex); 2437 return 0; 2438 } 2439 2440 int msm_dsi_host_set_display_mode(struct mipi_dsi_host *host, 2441 const struct drm_display_mode *mode) 2442 { 2443 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 2444 2445 if (msm_host->mode) { 2446 drm_mode_destroy(msm_host->dev, msm_host->mode); 2447 msm_host->mode = NULL; 2448 } 2449 2450 msm_host->mode = drm_mode_duplicate(msm_host->dev, mode); 2451 if (!msm_host->mode) { 2452 pr_err("%s: cannot duplicate mode\n", __func__); 2453 return -ENOMEM; 2454 } 2455 2456 return 0; 2457 } 2458 2459 enum drm_mode_status msm_dsi_host_check_dsc(struct mipi_dsi_host *host, 2460 const struct drm_display_mode *mode) 2461 { 2462 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 2463 struct drm_dsc_config *dsc = msm_host->dsc; 2464 int pic_width = mode->hdisplay; 2465 int pic_height = mode->vdisplay; 2466 2467 if (!msm_host->dsc) 2468 return MODE_OK; 2469 2470 if (pic_width % dsc->slice_width) { 2471 pr_err("DSI: pic_width %d has to be multiple of slice %d\n", 2472 pic_width, dsc->slice_width); 2473 return MODE_H_ILLEGAL; 2474 } 2475 2476 if (pic_height % dsc->slice_height) { 2477 pr_err("DSI: pic_height %d has to be multiple of slice %d\n", 2478 pic_height, dsc->slice_height); 2479 return MODE_V_ILLEGAL; 2480 } 2481 2482 return MODE_OK; 2483 } 2484 2485 unsigned long msm_dsi_host_get_mode_flags(struct mipi_dsi_host *host) 2486 { 2487 return to_msm_dsi_host(host)->mode_flags; 2488 } 2489 2490 void msm_dsi_host_snapshot(struct msm_disp_state *disp_state, struct mipi_dsi_host *host) 2491 { 2492 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 2493 2494 pm_runtime_get_sync(&msm_host->pdev->dev); 2495 2496 msm_disp_snapshot_add_block(disp_state, msm_host->ctrl_size, 2497 msm_host->ctrl_base, "dsi%d_ctrl", msm_host->id); 2498 2499 pm_runtime_put_sync(&msm_host->pdev->dev); 2500 } 2501 2502 static void msm_dsi_host_video_test_pattern_setup(struct msm_dsi_host *msm_host) 2503 { 2504 u32 reg; 2505 2506 reg = dsi_read(msm_host, REG_DSI_TEST_PATTERN_GEN_CTRL); 2507 2508 dsi_write(msm_host, REG_DSI_TEST_PATTERN_GEN_VIDEO_INIT_VAL, 0xff); 2509 /* draw checkered rectangle pattern */ 2510 dsi_write(msm_host, REG_DSI_TPG_MAIN_CONTROL, 2511 DSI_TPG_MAIN_CONTROL_CHECKERED_RECTANGLE_PATTERN); 2512 /* use 24-bit RGB test pttern */ 2513 dsi_write(msm_host, REG_DSI_TPG_VIDEO_CONFIG, 2514 DSI_TPG_VIDEO_CONFIG_BPP(VIDEO_CONFIG_24BPP) | 2515 DSI_TPG_VIDEO_CONFIG_RGB); 2516 2517 reg |= DSI_TEST_PATTERN_GEN_CTRL_VIDEO_PATTERN_SEL(VID_MDSS_GENERAL_PATTERN); 2518 dsi_write(msm_host, REG_DSI_TEST_PATTERN_GEN_CTRL, reg); 2519 2520 DBG("Video test pattern setup done\n"); 2521 } 2522 2523 static void msm_dsi_host_cmd_test_pattern_setup(struct msm_dsi_host *msm_host) 2524 { 2525 u32 reg; 2526 2527 reg = dsi_read(msm_host, REG_DSI_TEST_PATTERN_GEN_CTRL); 2528 2529 /* initial value for test pattern */ 2530 dsi_write(msm_host, REG_DSI_TEST_PATTERN_GEN_CMD_MDP_INIT_VAL0, 0xff); 2531 2532 reg |= DSI_TEST_PATTERN_GEN_CTRL_CMD_MDP_STREAM0_PATTERN_SEL(CMD_MDP_MDSS_GENERAL_PATTERN); 2533 2534 dsi_write(msm_host, REG_DSI_TEST_PATTERN_GEN_CTRL, reg); 2535 /* draw checkered rectangle pattern */ 2536 dsi_write(msm_host, REG_DSI_TPG_MAIN_CONTROL2, 2537 DSI_TPG_MAIN_CONTROL2_CMD_MDP0_CHECKERED_RECTANGLE_PATTERN); 2538 2539 DBG("Cmd test pattern setup done\n"); 2540 } 2541 2542 void msm_dsi_host_test_pattern_en(struct mipi_dsi_host *host) 2543 { 2544 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 2545 bool is_video_mode = !!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO); 2546 u32 reg; 2547 2548 if (is_video_mode) 2549 msm_dsi_host_video_test_pattern_setup(msm_host); 2550 else 2551 msm_dsi_host_cmd_test_pattern_setup(msm_host); 2552 2553 reg = dsi_read(msm_host, REG_DSI_TEST_PATTERN_GEN_CTRL); 2554 /* enable the test pattern generator */ 2555 dsi_write(msm_host, REG_DSI_TEST_PATTERN_GEN_CTRL, (reg | DSI_TEST_PATTERN_GEN_CTRL_EN)); 2556 2557 /* for command mode need to trigger one frame from tpg */ 2558 if (!is_video_mode) 2559 dsi_write(msm_host, REG_DSI_TEST_PATTERN_GEN_CMD_STREAM0_TRIGGER, 2560 DSI_TEST_PATTERN_GEN_CMD_STREAM0_TRIGGER_SW_TRIGGER); 2561 } 2562 2563 struct drm_dsc_config *msm_dsi_host_get_dsc_config(struct mipi_dsi_host *host) 2564 { 2565 struct msm_dsi_host *msm_host = to_msm_dsi_host(host); 2566 2567 return msm_host->dsc; 2568 } 2569