xref: /openbmc/linux/drivers/gpu/drm/msm/dsi/dsi_host.c (revision 01d8692b)
197fb5e8dSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2a689554bSHai Li /*
3a689554bSHai Li  * Copyright (c) 2015, The Linux Foundation. All rights reserved.
4a689554bSHai Li  */
5a689554bSHai Li 
6a689554bSHai Li #include <linux/clk.h>
7a689554bSHai Li #include <linux/delay.h>
8feea39a8SSam Ravnborg #include <linux/dma-mapping.h>
9a689554bSHai Li #include <linux/err.h>
10964a0754SBrian Norris #include <linux/gpio/consumer.h>
11a689554bSHai Li #include <linux/interrupt.h>
12feea39a8SSam Ravnborg #include <linux/mfd/syscon.h>
13722d4f06SRob Herring #include <linux/of.h>
14feea39a8SSam Ravnborg #include <linux/of_graph.h>
15a689554bSHai Li #include <linux/of_irq.h>
16ab8909b0SHai Li #include <linux/pinctrl/consumer.h>
1732d3e0feSRajendra Nayak #include <linux/pm_opp.h>
18feea39a8SSam Ravnborg #include <linux/regmap.h>
19a689554bSHai Li #include <linux/regulator/consumer.h>
20a689554bSHai Li #include <linux/spinlock.h>
21feea39a8SSam Ravnborg 
22a689554bSHai Li #include <video/mipi_display.h>
23a689554bSHai Li 
24c3a1aabcSMarijn Suijten #include <drm/display/drm_dsc_helper.h>
2553b93c0fSMarek Vasut #include <drm/drm_of.h>
2653b93c0fSMarek Vasut 
27a689554bSHai Li #include "dsi.h"
28a689554bSHai Li #include "dsi.xml.h"
290c7df47fSArchit Taneja #include "sfpb.xml.h"
30d248b61fSHai Li #include "dsi_cfg.h"
31ed1498f7SJessica Zhang #include "msm_dsc_helper.h"
32f59f62d5SRob Clark #include "msm_kms.h"
338f642378SRob Clark #include "msm_gem.h"
345ac17838SJonathan Marek #include "phy/dsi_phy.h"
35a689554bSHai Li 
3678e31c42SJeffrey Hugo #define DSI_RESET_TOGGLE_DELAY_MS 20
3778e31c42SJeffrey Hugo 
38d2c277c6SMarijn Suijten static int dsi_populate_dsc_params(struct msm_dsi_host *msm_host, struct drm_dsc_config *dsc);
39b9080324SVinod Koul 
dsi_get_version(const void __iomem * base,u32 * major,u32 * minor)40a689554bSHai Li static int dsi_get_version(const void __iomem *base, u32 *major, u32 *minor)
41a689554bSHai Li {
42a689554bSHai Li 	u32 ver;
43a689554bSHai Li 
44a689554bSHai Li 	if (!major || !minor)
45a689554bSHai Li 		return -EINVAL;
46a689554bSHai Li 
47648d5063SArchit Taneja 	/*
48648d5063SArchit Taneja 	 * From DSI6G(v3), addition of a 6G_HW_VERSION register at offset 0
49a689554bSHai Li 	 * makes all other registers 4-byte shifted down.
50648d5063SArchit Taneja 	 *
51648d5063SArchit Taneja 	 * In order to identify between DSI6G(v3) and beyond, and DSIv2 and
52648d5063SArchit Taneja 	 * older, we read the DSI_VERSION register without any shift(offset
53648d5063SArchit Taneja 	 * 0x1f0). In the case of DSIv2, this hast to be a non-zero value. In
54648d5063SArchit Taneja 	 * the case of DSI6G, this has to be zero (the offset points to a
55648d5063SArchit Taneja 	 * scratch register which we never touch)
56a689554bSHai Li 	 */
57648d5063SArchit Taneja 
58a689554bSHai Li 	ver = msm_readl(base + REG_DSI_VERSION);
59648d5063SArchit Taneja 	if (ver) {
60648d5063SArchit Taneja 		/* older dsi host, there is no register shift */
61a689554bSHai Li 		ver = FIELD(ver, DSI_VERSION_MAJOR);
62a689554bSHai Li 		if (ver <= MSM_DSI_VER_MAJOR_V2) {
63a689554bSHai Li 			/* old versions */
64a689554bSHai Li 			*major = ver;
65a689554bSHai Li 			*minor = 0;
66a689554bSHai Li 			return 0;
67a689554bSHai Li 		} else {
68a689554bSHai Li 			return -EINVAL;
69a689554bSHai Li 		}
70a689554bSHai Li 	} else {
71648d5063SArchit Taneja 		/*
72648d5063SArchit Taneja 		 * newer host, offset 0 has 6G_HW_VERSION, the rest of the
73648d5063SArchit Taneja 		 * registers are shifted down, read DSI_VERSION again with
74648d5063SArchit Taneja 		 * the shifted offset
75648d5063SArchit Taneja 		 */
76a689554bSHai Li 		ver = msm_readl(base + DSI_6G_REG_SHIFT + REG_DSI_VERSION);
77a689554bSHai Li 		ver = FIELD(ver, DSI_VERSION_MAJOR);
78a689554bSHai Li 		if (ver == MSM_DSI_VER_MAJOR_6G) {
79a689554bSHai Li 			/* 6G version */
80a689554bSHai Li 			*major = ver;
81648d5063SArchit Taneja 			*minor = msm_readl(base + REG_DSI_6G_HW_VERSION);
82a689554bSHai Li 			return 0;
83a689554bSHai Li 		} else {
84a689554bSHai Li 			return -EINVAL;
85a689554bSHai Li 		}
86a689554bSHai Li 	}
87a689554bSHai Li }
88a689554bSHai Li 
89a689554bSHai Li #define DSI_ERR_STATE_ACK			0x0000
90a689554bSHai Li #define DSI_ERR_STATE_TIMEOUT			0x0001
91a689554bSHai Li #define DSI_ERR_STATE_DLN0_PHY			0x0002
92a689554bSHai Li #define DSI_ERR_STATE_FIFO			0x0004
93a689554bSHai Li #define DSI_ERR_STATE_MDP_FIFO_UNDERFLOW	0x0008
94a689554bSHai Li #define DSI_ERR_STATE_INTERLEAVE_OP_CONTENTION	0x0010
95a689554bSHai Li #define DSI_ERR_STATE_PLL_UNLOCKED		0x0020
96a689554bSHai Li 
97a689554bSHai Li #define DSI_CLK_CTRL_ENABLE_CLKS	\
98a689554bSHai Li 		(DSI_CLK_CTRL_AHBS_HCLK_ON | DSI_CLK_CTRL_AHBM_SCLK_ON | \
99a689554bSHai Li 		DSI_CLK_CTRL_PCLK_ON | DSI_CLK_CTRL_DSICLK_ON | \
100a689554bSHai Li 		DSI_CLK_CTRL_BYTECLK_ON | DSI_CLK_CTRL_ESCCLK_ON | \
101a689554bSHai Li 		DSI_CLK_CTRL_FORCE_ON_DYN_AHBM_HCLK)
102a689554bSHai Li 
103a689554bSHai Li struct msm_dsi_host {
104a689554bSHai Li 	struct mipi_dsi_host base;
105a689554bSHai Li 
106a689554bSHai Li 	struct platform_device *pdev;
107a689554bSHai Li 	struct drm_device *dev;
108a689554bSHai Li 
109a689554bSHai Li 	int id;
110a689554bSHai Li 
111a689554bSHai Li 	void __iomem *ctrl_base;
112bac2c6a6SDmitry Baryshkov 	phys_addr_t ctrl_size;
113d8810a66SDouglas Anderson 	struct regulator_bulk_data *supplies;
1146e0eb52eSArchit Taneja 
115d9fbb54dSDmitry Baryshkov 	int num_bus_clks;
116d9fbb54dSDmitry Baryshkov 	struct clk_bulk_data bus_clks[DSI_BUS_CLK_MAX];
1176e0eb52eSArchit Taneja 
118a689554bSHai Li 	struct clk *byte_clk;
119a689554bSHai Li 	struct clk *esc_clk;
120a689554bSHai Li 	struct clk *pixel_clk;
121c1d97083SArchit Taneja 	struct clk *byte_intf_clk;
1229d32c498SHai Li 
123409af447SJessica Zhang 	unsigned long byte_clk_rate;
1241d5e01dfSDmitry Baryshkov 	unsigned long byte_intf_clk_rate;
125409af447SJessica Zhang 	unsigned long pixel_clk_rate;
126409af447SJessica Zhang 	unsigned long esc_clk_rate;
1274bfa9748SArchit Taneja 
1284bfa9748SArchit Taneja 	/* DSI v2 specific clocks */
1294bfa9748SArchit Taneja 	struct clk *src_clk;
1304bfa9748SArchit Taneja 
131409af447SJessica Zhang 	unsigned long src_clk_rate;
132a689554bSHai Li 
133a689554bSHai Li 	struct gpio_desc *disp_en_gpio;
134a689554bSHai Li 	struct gpio_desc *te_gpio;
135a689554bSHai Li 
136d248b61fSHai Li 	const struct msm_dsi_cfg_handler *cfg_hnd;
137a689554bSHai Li 
138a689554bSHai Li 	struct completion dma_comp;
139a689554bSHai Li 	struct completion video_comp;
140a689554bSHai Li 	struct mutex dev_mutex;
141a689554bSHai Li 	struct mutex cmd_mutex;
142a689554bSHai Li 	spinlock_t intr_lock; /* Protect interrupt ctrl register */
143a689554bSHai Li 
144a689554bSHai Li 	u32 err_work_state;
145a689554bSHai Li 	struct work_struct err_work;
146a689554bSHai Li 	struct workqueue_struct *workqueue;
147a689554bSHai Li 
1484ff9d4cbSArchit Taneja 	/* DSI 6G TX buffer*/
149a689554bSHai Li 	struct drm_gem_object *tx_gem_obj;
1500d3ec0a1SDmitry Baryshkov 	struct msm_gem_address_space *aspace;
1514ff9d4cbSArchit Taneja 
1524ff9d4cbSArchit Taneja 	/* DSI v2 TX buffer */
1534ff9d4cbSArchit Taneja 	void *tx_buf;
1544ff9d4cbSArchit Taneja 	dma_addr_t tx_buf_paddr;
1554ff9d4cbSArchit Taneja 
1564ff9d4cbSArchit Taneja 	int tx_size;
1574ff9d4cbSArchit Taneja 
158a689554bSHai Li 	u8 *rx_buf;
159a689554bSHai Li 
1600c7df47fSArchit Taneja 	struct regmap *sfpb;
1610c7df47fSArchit Taneja 
162a689554bSHai Li 	struct drm_display_mode *mode;
1634b2b1b36SDmitry Baryshkov 	struct drm_dsc_config *dsc;
164a689554bSHai Li 
165a9ddac9cSArchit Taneja 	/* connected device info */
166a689554bSHai Li 	unsigned int channel;
167a689554bSHai Li 	unsigned int lanes;
168a689554bSHai Li 	enum mipi_dsi_pixel_format format;
169a689554bSHai Li 	unsigned long mode_flags;
170a689554bSHai Li 
17126f7d1f4SArchit Taneja 	/* lane data parsed via DT */
17226f7d1f4SArchit Taneja 	int dlane_swap;
17326f7d1f4SArchit Taneja 	int num_data_lanes;
17426f7d1f4SArchit Taneja 
1755ac17838SJonathan Marek 	/* from phy DT */
1765ac17838SJonathan Marek 	bool cphy_mode;
1775ac17838SJonathan Marek 
178a689554bSHai Li 	u32 dma_cmd_ctrl_restore;
179a689554bSHai Li 
180a689554bSHai Li 	bool registered;
181a689554bSHai Li 	bool power_on;
1829c5638d7SAbhinav Kumar 	bool enabled;
183a689554bSHai Li 	int irq;
184a689554bSHai Li };
185a689554bSHai Li 
dsi_get_bpp(const enum mipi_dsi_pixel_format fmt)186a689554bSHai Li static u32 dsi_get_bpp(const enum mipi_dsi_pixel_format fmt)
187a689554bSHai Li {
188a689554bSHai Li 	switch (fmt) {
189a689554bSHai Li 	case MIPI_DSI_FMT_RGB565:		return 16;
190a689554bSHai Li 	case MIPI_DSI_FMT_RGB666_PACKED:	return 18;
191a689554bSHai Li 	case MIPI_DSI_FMT_RGB666:
192a689554bSHai Li 	case MIPI_DSI_FMT_RGB888:
193a689554bSHai Li 	default:				return 24;
194a689554bSHai Li 	}
195a689554bSHai Li }
196a689554bSHai Li 
dsi_read(struct msm_dsi_host * msm_host,u32 reg)197a689554bSHai Li static inline u32 dsi_read(struct msm_dsi_host *msm_host, u32 reg)
198a689554bSHai Li {
199d248b61fSHai Li 	return msm_readl(msm_host->ctrl_base + reg);
200a689554bSHai Li }
dsi_write(struct msm_dsi_host * msm_host,u32 reg,u32 data)201a689554bSHai Li static inline void dsi_write(struct msm_dsi_host *msm_host, u32 reg, u32 data)
202a689554bSHai Li {
203d248b61fSHai Li 	msm_writel(data, msm_host->ctrl_base + reg);
204a689554bSHai Li }
205a689554bSHai Li 
dsi_get_config(struct msm_dsi_host * msm_host)206d248b61fSHai Li static const struct msm_dsi_cfg_handler *dsi_get_config(
207d248b61fSHai Li 						struct msm_dsi_host *msm_host)
208a689554bSHai Li {
209d248b61fSHai Li 	const struct msm_dsi_cfg_handler *cfg_hnd = NULL;
21031c92767SArchit Taneja 	struct device *dev = &msm_host->pdev->dev;
21131c92767SArchit Taneja 	struct clk *ahb_clk;
212d248b61fSHai Li 	int ret;
213a689554bSHai Li 	u32 major = 0, minor = 0;
214a689554bSHai Li 
21529a1157cSArchit Taneja 	ahb_clk = msm_clk_get(msm_host->pdev, "iface");
21631c92767SArchit Taneja 	if (IS_ERR(ahb_clk)) {
21731c92767SArchit Taneja 		pr_err("%s: cannot get interface clock\n", __func__);
218b93cc4b2SDmitry Baryshkov 		goto exit;
21931c92767SArchit Taneja 	}
22031c92767SArchit Taneja 
221f6be1121SArchit Taneja 	pm_runtime_get_sync(dev);
222f6be1121SArchit Taneja 
22331c92767SArchit Taneja 	ret = clk_prepare_enable(ahb_clk);
224a689554bSHai Li 	if (ret) {
225a689554bSHai Li 		pr_err("%s: unable to enable ahb_clk\n", __func__);
226b93cc4b2SDmitry Baryshkov 		goto runtime_put;
227a689554bSHai Li 	}
228a689554bSHai Li 
229a689554bSHai Li 	ret = dsi_get_version(msm_host->ctrl_base, &major, &minor);
230a689554bSHai Li 	if (ret) {
231a689554bSHai Li 		pr_err("%s: Invalid version\n", __func__);
232d248b61fSHai Li 		goto disable_clks;
233a689554bSHai Li 	}
234a689554bSHai Li 
235d248b61fSHai Li 	cfg_hnd = msm_dsi_cfg_get(major, minor);
236a689554bSHai Li 
237d248b61fSHai Li 	DBG("%s: Version %x:%x\n", __func__, major, minor);
238d248b61fSHai Li 
239d248b61fSHai Li disable_clks:
24031c92767SArchit Taneja 	clk_disable_unprepare(ahb_clk);
241b93cc4b2SDmitry Baryshkov runtime_put:
242a18a0ea0SArchit Taneja 	pm_runtime_put_sync(dev);
243d248b61fSHai Li exit:
244d248b61fSHai Li 	return cfg_hnd;
245a689554bSHai Li }
246a689554bSHai Li 
to_msm_dsi_host(struct mipi_dsi_host * host)247a689554bSHai Li static inline struct msm_dsi_host *to_msm_dsi_host(struct mipi_dsi_host *host)
248a689554bSHai Li {
249a689554bSHai Li 	return container_of(host, struct msm_dsi_host, base);
250a689554bSHai Li }
251a689554bSHai Li 
dsi_clk_init_v2(struct msm_dsi_host * msm_host)252c4d8cfe5SSibi Sankar int dsi_clk_init_v2(struct msm_dsi_host *msm_host)
253c4d8cfe5SSibi Sankar {
254c4d8cfe5SSibi Sankar 	struct platform_device *pdev = msm_host->pdev;
255c4d8cfe5SSibi Sankar 	int ret = 0;
256c4d8cfe5SSibi Sankar 
257c4d8cfe5SSibi Sankar 	msm_host->src_clk = msm_clk_get(pdev, "src");
258c4d8cfe5SSibi Sankar 
259c4d8cfe5SSibi Sankar 	if (IS_ERR(msm_host->src_clk)) {
260c4d8cfe5SSibi Sankar 		ret = PTR_ERR(msm_host->src_clk);
261c4d8cfe5SSibi Sankar 		pr_err("%s: can't find src clock. ret=%d\n",
262c4d8cfe5SSibi Sankar 			__func__, ret);
263c4d8cfe5SSibi Sankar 		msm_host->src_clk = NULL;
264c4d8cfe5SSibi Sankar 		return ret;
265c4d8cfe5SSibi Sankar 	}
266c4d8cfe5SSibi Sankar 
267c4d8cfe5SSibi Sankar 	return ret;
268c4d8cfe5SSibi Sankar }
269c4d8cfe5SSibi Sankar 
dsi_clk_init_6g_v2(struct msm_dsi_host * msm_host)270c4d8cfe5SSibi Sankar int dsi_clk_init_6g_v2(struct msm_dsi_host *msm_host)
271c4d8cfe5SSibi Sankar {
272c4d8cfe5SSibi Sankar 	struct platform_device *pdev = msm_host->pdev;
273c4d8cfe5SSibi Sankar 	int ret = 0;
274c4d8cfe5SSibi Sankar 
275c4d8cfe5SSibi Sankar 	msm_host->byte_intf_clk = msm_clk_get(pdev, "byte_intf");
276c4d8cfe5SSibi Sankar 	if (IS_ERR(msm_host->byte_intf_clk)) {
277c4d8cfe5SSibi Sankar 		ret = PTR_ERR(msm_host->byte_intf_clk);
278c4d8cfe5SSibi Sankar 		pr_err("%s: can't find byte_intf clock. ret=%d\n",
279c4d8cfe5SSibi Sankar 			__func__, ret);
280c4d8cfe5SSibi Sankar 	}
281c4d8cfe5SSibi Sankar 
282c4d8cfe5SSibi Sankar 	return ret;
283c4d8cfe5SSibi Sankar }
284c4d8cfe5SSibi Sankar 
dsi_clk_init(struct msm_dsi_host * msm_host)285a689554bSHai Li static int dsi_clk_init(struct msm_dsi_host *msm_host)
286a689554bSHai Li {
287db9a3750SRob Clark 	struct platform_device *pdev = msm_host->pdev;
2884bfa9748SArchit Taneja 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
2894bfa9748SArchit Taneja 	const struct msm_dsi_config *cfg = cfg_hnd->cfg;
2906e0eb52eSArchit Taneja 	int i, ret = 0;
291a689554bSHai Li 
2926e0eb52eSArchit Taneja 	/* get bus clocks */
293d9fbb54dSDmitry Baryshkov 	for (i = 0; i < cfg->num_bus_clks; i++)
294d9fbb54dSDmitry Baryshkov 		msm_host->bus_clks[i].id = cfg->bus_clk_names[i];
295d9fbb54dSDmitry Baryshkov 	msm_host->num_bus_clks = cfg->num_bus_clks;
296d9fbb54dSDmitry Baryshkov 
297d9fbb54dSDmitry Baryshkov 	ret = devm_clk_bulk_get(&pdev->dev, msm_host->num_bus_clks, msm_host->bus_clks);
298d9fbb54dSDmitry Baryshkov 	if (ret < 0) {
299d9fbb54dSDmitry Baryshkov 		dev_err(&pdev->dev, "Unable to get clocks, ret = %d\n", ret);
300a689554bSHai Li 		goto exit;
301a689554bSHai Li 	}
302a689554bSHai Li 
3036e0eb52eSArchit Taneja 	/* get link and source clocks */
304db9a3750SRob Clark 	msm_host->byte_clk = msm_clk_get(pdev, "byte");
305a689554bSHai Li 	if (IS_ERR(msm_host->byte_clk)) {
306a689554bSHai Li 		ret = PTR_ERR(msm_host->byte_clk);
307db9a3750SRob Clark 		pr_err("%s: can't find dsi_byte clock. ret=%d\n",
308a689554bSHai Li 			__func__, ret);
309a689554bSHai Li 		msm_host->byte_clk = NULL;
310a689554bSHai Li 		goto exit;
311a689554bSHai Li 	}
312a689554bSHai Li 
313db9a3750SRob Clark 	msm_host->pixel_clk = msm_clk_get(pdev, "pixel");
314a689554bSHai Li 	if (IS_ERR(msm_host->pixel_clk)) {
315a689554bSHai Li 		ret = PTR_ERR(msm_host->pixel_clk);
316db9a3750SRob Clark 		pr_err("%s: can't find dsi_pixel clock. ret=%d\n",
317a689554bSHai Li 			__func__, ret);
318a689554bSHai Li 		msm_host->pixel_clk = NULL;
319a689554bSHai Li 		goto exit;
320a689554bSHai Li 	}
321a689554bSHai Li 
322db9a3750SRob Clark 	msm_host->esc_clk = msm_clk_get(pdev, "core");
323a689554bSHai Li 	if (IS_ERR(msm_host->esc_clk)) {
324a689554bSHai Li 		ret = PTR_ERR(msm_host->esc_clk);
325db9a3750SRob Clark 		pr_err("%s: can't find dsi_esc clock. ret=%d\n",
326a689554bSHai Li 			__func__, ret);
327a689554bSHai Li 		msm_host->esc_clk = NULL;
328a689554bSHai Li 		goto exit;
329a689554bSHai Li 	}
330a689554bSHai Li 
3318f7ca540SSibi Sankar 	if (cfg_hnd->ops->clk_init_ver)
3328f7ca540SSibi Sankar 		ret = cfg_hnd->ops->clk_init_ver(msm_host);
333a689554bSHai Li exit:
334a689554bSHai Li 	return ret;
335a689554bSHai Li }
336a689554bSHai Li 
msm_dsi_runtime_suspend(struct device * dev)337f54ca1a0SArchit Taneja int msm_dsi_runtime_suspend(struct device *dev)
338f54ca1a0SArchit Taneja {
339f54ca1a0SArchit Taneja 	struct platform_device *pdev = to_platform_device(dev);
340f54ca1a0SArchit Taneja 	struct msm_dsi *msm_dsi = platform_get_drvdata(pdev);
341f54ca1a0SArchit Taneja 	struct mipi_dsi_host *host = msm_dsi->host;
342f54ca1a0SArchit Taneja 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
343f54ca1a0SArchit Taneja 
344f54ca1a0SArchit Taneja 	if (!msm_host->cfg_hnd)
345f54ca1a0SArchit Taneja 		return 0;
346f54ca1a0SArchit Taneja 
347d9fbb54dSDmitry Baryshkov 	clk_bulk_disable_unprepare(msm_host->num_bus_clks, msm_host->bus_clks);
348f54ca1a0SArchit Taneja 
349f54ca1a0SArchit Taneja 	return 0;
350f54ca1a0SArchit Taneja }
351f54ca1a0SArchit Taneja 
msm_dsi_runtime_resume(struct device * dev)352f54ca1a0SArchit Taneja int msm_dsi_runtime_resume(struct device *dev)
353f54ca1a0SArchit Taneja {
354f54ca1a0SArchit Taneja 	struct platform_device *pdev = to_platform_device(dev);
355f54ca1a0SArchit Taneja 	struct msm_dsi *msm_dsi = platform_get_drvdata(pdev);
356f54ca1a0SArchit Taneja 	struct mipi_dsi_host *host = msm_dsi->host;
357f54ca1a0SArchit Taneja 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
358f54ca1a0SArchit Taneja 
359f54ca1a0SArchit Taneja 	if (!msm_host->cfg_hnd)
360f54ca1a0SArchit Taneja 		return 0;
361f54ca1a0SArchit Taneja 
362d9fbb54dSDmitry Baryshkov 	return clk_bulk_prepare_enable(msm_host->num_bus_clks, msm_host->bus_clks);
363f54ca1a0SArchit Taneja }
364f54ca1a0SArchit Taneja 
dsi_link_clk_set_rate_6g(struct msm_dsi_host * msm_host)3656b16f05aSRob Clark int dsi_link_clk_set_rate_6g(struct msm_dsi_host *msm_host)
366a689554bSHai Li {
367a689554bSHai Li 	int ret;
368a689554bSHai Li 
36901d8692bSMarijn Suijten 	DBG("Set clk rates: pclk=%lu, byteclk=%lu",
37001d8692bSMarijn Suijten 	    msm_host->pixel_clk_rate, msm_host->byte_clk_rate);
371a689554bSHai Li 
37232d3e0feSRajendra Nayak 	ret = dev_pm_opp_set_rate(&msm_host->pdev->dev,
37332d3e0feSRajendra Nayak 				  msm_host->byte_clk_rate);
374a689554bSHai Li 	if (ret) {
37532d3e0feSRajendra Nayak 		pr_err("%s: dev_pm_opp_set_rate failed %d\n", __func__, ret);
3766b16f05aSRob Clark 		return ret;
377a689554bSHai Li 	}
378a689554bSHai Li 
379ed9976a0SChandan Uddaraju 	ret = clk_set_rate(msm_host->pixel_clk, msm_host->pixel_clk_rate);
380a689554bSHai Li 	if (ret) {
381a689554bSHai Li 		pr_err("%s: Failed to set rate pixel clk, %d\n", __func__, ret);
3826b16f05aSRob Clark 		return ret;
383a689554bSHai Li 	}
384a689554bSHai Li 
385c1d97083SArchit Taneja 	if (msm_host->byte_intf_clk) {
3861d5e01dfSDmitry Baryshkov 		ret = clk_set_rate(msm_host->byte_intf_clk, msm_host->byte_intf_clk_rate);
387c1d97083SArchit Taneja 		if (ret) {
388c1d97083SArchit Taneja 			pr_err("%s: Failed to set rate byte intf clk, %d\n",
389c1d97083SArchit Taneja 			       __func__, ret);
3906b16f05aSRob Clark 			return ret;
391c1d97083SArchit Taneja 		}
392c1d97083SArchit Taneja 	}
393c1d97083SArchit Taneja 
3946b16f05aSRob Clark 	return 0;
3956b16f05aSRob Clark }
3966b16f05aSRob Clark 
3976b16f05aSRob Clark 
dsi_link_clk_enable_6g(struct msm_dsi_host * msm_host)3986b16f05aSRob Clark int dsi_link_clk_enable_6g(struct msm_dsi_host *msm_host)
3996b16f05aSRob Clark {
4006b16f05aSRob Clark 	int ret;
4016b16f05aSRob Clark 
402a689554bSHai Li 	ret = clk_prepare_enable(msm_host->esc_clk);
403a689554bSHai Li 	if (ret) {
404a689554bSHai Li 		pr_err("%s: Failed to enable dsi esc clk\n", __func__);
405a689554bSHai Li 		goto error;
406a689554bSHai Li 	}
407a689554bSHai Li 
408a689554bSHai Li 	ret = clk_prepare_enable(msm_host->byte_clk);
409a689554bSHai Li 	if (ret) {
410a689554bSHai Li 		pr_err("%s: Failed to enable dsi byte clk\n", __func__);
411a689554bSHai Li 		goto byte_clk_err;
412a689554bSHai Li 	}
413a689554bSHai Li 
414a689554bSHai Li 	ret = clk_prepare_enable(msm_host->pixel_clk);
415a689554bSHai Li 	if (ret) {
416a689554bSHai Li 		pr_err("%s: Failed to enable dsi pixel clk\n", __func__);
417a689554bSHai Li 		goto pixel_clk_err;
418a689554bSHai Li 	}
419a689554bSHai Li 
420c1d97083SArchit Taneja 	ret = clk_prepare_enable(msm_host->byte_intf_clk);
421c1d97083SArchit Taneja 	if (ret) {
422c1d97083SArchit Taneja 		pr_err("%s: Failed to enable byte intf clk\n",
423c1d97083SArchit Taneja 			   __func__);
424c1d97083SArchit Taneja 		goto byte_intf_clk_err;
425c1d97083SArchit Taneja 	}
426c1d97083SArchit Taneja 
427a689554bSHai Li 	return 0;
428a689554bSHai Li 
429c1d97083SArchit Taneja byte_intf_clk_err:
430c1d97083SArchit Taneja 	clk_disable_unprepare(msm_host->pixel_clk);
431a689554bSHai Li pixel_clk_err:
432a689554bSHai Li 	clk_disable_unprepare(msm_host->byte_clk);
433a689554bSHai Li byte_clk_err:
434a689554bSHai Li 	clk_disable_unprepare(msm_host->esc_clk);
435a689554bSHai Li error:
436a689554bSHai Li 	return ret;
437a689554bSHai Li }
438a689554bSHai Li 
dsi_link_clk_set_rate_v2(struct msm_dsi_host * msm_host)4396b16f05aSRob Clark int dsi_link_clk_set_rate_v2(struct msm_dsi_host *msm_host)
4404bfa9748SArchit Taneja {
4414bfa9748SArchit Taneja 	int ret;
4424bfa9748SArchit Taneja 
44301d8692bSMarijn Suijten 	DBG("Set clk rates: pclk=%lu, byteclk=%lu, esc_clk=%lu, dsi_src_clk=%lu",
44401d8692bSMarijn Suijten 	    msm_host->pixel_clk_rate, msm_host->byte_clk_rate,
4454bfa9748SArchit Taneja 	    msm_host->esc_clk_rate, msm_host->src_clk_rate);
4464bfa9748SArchit Taneja 
4474bfa9748SArchit Taneja 	ret = clk_set_rate(msm_host->byte_clk, msm_host->byte_clk_rate);
4484bfa9748SArchit Taneja 	if (ret) {
4494bfa9748SArchit Taneja 		pr_err("%s: Failed to set rate byte clk, %d\n", __func__, ret);
4506b16f05aSRob Clark 		return ret;
4514bfa9748SArchit Taneja 	}
4524bfa9748SArchit Taneja 
4534bfa9748SArchit Taneja 	ret = clk_set_rate(msm_host->esc_clk, msm_host->esc_clk_rate);
4544bfa9748SArchit Taneja 	if (ret) {
4554bfa9748SArchit Taneja 		pr_err("%s: Failed to set rate esc clk, %d\n", __func__, ret);
4566b16f05aSRob Clark 		return ret;
4574bfa9748SArchit Taneja 	}
4584bfa9748SArchit Taneja 
4594bfa9748SArchit Taneja 	ret = clk_set_rate(msm_host->src_clk, msm_host->src_clk_rate);
4604bfa9748SArchit Taneja 	if (ret) {
4614bfa9748SArchit Taneja 		pr_err("%s: Failed to set rate src clk, %d\n", __func__, ret);
4626b16f05aSRob Clark 		return ret;
4634bfa9748SArchit Taneja 	}
4644bfa9748SArchit Taneja 
465ed9976a0SChandan Uddaraju 	ret = clk_set_rate(msm_host->pixel_clk, msm_host->pixel_clk_rate);
4664bfa9748SArchit Taneja 	if (ret) {
4674bfa9748SArchit Taneja 		pr_err("%s: Failed to set rate pixel clk, %d\n", __func__, ret);
4686b16f05aSRob Clark 		return ret;
4694bfa9748SArchit Taneja 	}
4704bfa9748SArchit Taneja 
4716b16f05aSRob Clark 	return 0;
4726b16f05aSRob Clark }
4736b16f05aSRob Clark 
dsi_link_clk_enable_v2(struct msm_dsi_host * msm_host)4746b16f05aSRob Clark int dsi_link_clk_enable_v2(struct msm_dsi_host *msm_host)
4756b16f05aSRob Clark {
4766b16f05aSRob Clark 	int ret;
4776b16f05aSRob Clark 
4784bfa9748SArchit Taneja 	ret = clk_prepare_enable(msm_host->byte_clk);
4794bfa9748SArchit Taneja 	if (ret) {
4804bfa9748SArchit Taneja 		pr_err("%s: Failed to enable dsi byte clk\n", __func__);
4814bfa9748SArchit Taneja 		goto error;
4824bfa9748SArchit Taneja 	}
4834bfa9748SArchit Taneja 
4844bfa9748SArchit Taneja 	ret = clk_prepare_enable(msm_host->esc_clk);
4854bfa9748SArchit Taneja 	if (ret) {
4864bfa9748SArchit Taneja 		pr_err("%s: Failed to enable dsi esc clk\n", __func__);
4874bfa9748SArchit Taneja 		goto esc_clk_err;
4884bfa9748SArchit Taneja 	}
4894bfa9748SArchit Taneja 
4904bfa9748SArchit Taneja 	ret = clk_prepare_enable(msm_host->src_clk);
4914bfa9748SArchit Taneja 	if (ret) {
4924bfa9748SArchit Taneja 		pr_err("%s: Failed to enable dsi src clk\n", __func__);
4934bfa9748SArchit Taneja 		goto src_clk_err;
4944bfa9748SArchit Taneja 	}
4954bfa9748SArchit Taneja 
4964bfa9748SArchit Taneja 	ret = clk_prepare_enable(msm_host->pixel_clk);
4974bfa9748SArchit Taneja 	if (ret) {
4984bfa9748SArchit Taneja 		pr_err("%s: Failed to enable dsi pixel clk\n", __func__);
4994bfa9748SArchit Taneja 		goto pixel_clk_err;
5004bfa9748SArchit Taneja 	}
5014bfa9748SArchit Taneja 
5024bfa9748SArchit Taneja 	return 0;
5034bfa9748SArchit Taneja 
5044bfa9748SArchit Taneja pixel_clk_err:
5054bfa9748SArchit Taneja 	clk_disable_unprepare(msm_host->src_clk);
5064bfa9748SArchit Taneja src_clk_err:
5074bfa9748SArchit Taneja 	clk_disable_unprepare(msm_host->esc_clk);
5084bfa9748SArchit Taneja esc_clk_err:
5094bfa9748SArchit Taneja 	clk_disable_unprepare(msm_host->byte_clk);
5104bfa9748SArchit Taneja error:
5114bfa9748SArchit Taneja 	return ret;
5124bfa9748SArchit Taneja }
5134bfa9748SArchit Taneja 
dsi_link_clk_disable_6g(struct msm_dsi_host * msm_host)514c4d8cfe5SSibi Sankar void dsi_link_clk_disable_6g(struct msm_dsi_host *msm_host)
515c4d8cfe5SSibi Sankar {
51632d3e0feSRajendra Nayak 	/* Drop the performance state vote */
51732d3e0feSRajendra Nayak 	dev_pm_opp_set_rate(&msm_host->pdev->dev, 0);
518c4d8cfe5SSibi Sankar 	clk_disable_unprepare(msm_host->esc_clk);
519c4d8cfe5SSibi Sankar 	clk_disable_unprepare(msm_host->pixel_clk);
520c4d8cfe5SSibi Sankar 	clk_disable_unprepare(msm_host->byte_intf_clk);
521c4d8cfe5SSibi Sankar 	clk_disable_unprepare(msm_host->byte_clk);
522c4d8cfe5SSibi Sankar }
523c4d8cfe5SSibi Sankar 
dsi_link_clk_disable_v2(struct msm_dsi_host * msm_host)524c4d8cfe5SSibi Sankar void dsi_link_clk_disable_v2(struct msm_dsi_host *msm_host)
525c4d8cfe5SSibi Sankar {
526c4d8cfe5SSibi Sankar 	clk_disable_unprepare(msm_host->pixel_clk);
527c4d8cfe5SSibi Sankar 	clk_disable_unprepare(msm_host->src_clk);
528c4d8cfe5SSibi Sankar 	clk_disable_unprepare(msm_host->esc_clk);
529c4d8cfe5SSibi Sankar 	clk_disable_unprepare(msm_host->byte_clk);
530c4d8cfe5SSibi Sankar }
531c4d8cfe5SSibi Sankar 
dsi_adjust_pclk_for_compression(const struct drm_display_mode * mode,const struct drm_dsc_config * dsc)5327c9e4a55SJessica Zhang static unsigned long dsi_adjust_pclk_for_compression(const struct drm_display_mode *mode,
5337c9e4a55SJessica Zhang 		const struct drm_dsc_config *dsc)
5347c9e4a55SJessica Zhang {
5357c9e4a55SJessica Zhang 	int new_hdisplay = DIV_ROUND_UP(mode->hdisplay * drm_dsc_get_bpp_int(dsc),
5367c9e4a55SJessica Zhang 			dsc->bits_per_component * 3);
5377c9e4a55SJessica Zhang 
5387c9e4a55SJessica Zhang 	int new_htotal = mode->htotal - mode->hdisplay + new_hdisplay;
5397c9e4a55SJessica Zhang 
5407c9e4a55SJessica Zhang 	return new_htotal * mode->vtotal * drm_mode_vrefresh(mode);
5417c9e4a55SJessica Zhang }
5427c9e4a55SJessica Zhang 
dsi_get_pclk_rate(const struct drm_display_mode * mode,const struct drm_dsc_config * dsc,bool is_bonded_dsi)5437c9e4a55SJessica Zhang static unsigned long dsi_get_pclk_rate(const struct drm_display_mode *mode,
5447c9e4a55SJessica Zhang 		const struct drm_dsc_config *dsc, bool is_bonded_dsi)
545c4d8cfe5SSibi Sankar {
546409af447SJessica Zhang 	unsigned long pclk_rate;
547c4d8cfe5SSibi Sankar 
548c4d8cfe5SSibi Sankar 	pclk_rate = mode->clock * 1000;
549ed9976a0SChandan Uddaraju 
5507c9e4a55SJessica Zhang 	if (dsc)
5517c9e4a55SJessica Zhang 		pclk_rate = dsi_adjust_pclk_for_compression(mode, dsc);
5527c9e4a55SJessica Zhang 
553ed9976a0SChandan Uddaraju 	/*
5546183606dSDmitry Baryshkov 	 * For bonded DSI mode, the current DRM mode has the complete width of the
555ed9976a0SChandan Uddaraju 	 * panel. Since, the complete panel is driven by two DSI controllers,
556ed9976a0SChandan Uddaraju 	 * the clock rates have to be split between the two dsi controllers.
557ed9976a0SChandan Uddaraju 	 * Adjust the byte and pixel clock rates for each dsi host accordingly.
558ed9976a0SChandan Uddaraju 	 */
5596183606dSDmitry Baryshkov 	if (is_bonded_dsi)
560ed9976a0SChandan Uddaraju 		pclk_rate /= 2;
561ed9976a0SChandan Uddaraju 
562a6bcddbcSSean Paul 	return pclk_rate;
563a6bcddbcSSean Paul }
564a6bcddbcSSean Paul 
dsi_byte_clk_get_rate(struct mipi_dsi_host * host,bool is_bonded_dsi,const struct drm_display_mode * mode)56503f7b782SAbhinav Kumar unsigned long dsi_byte_clk_get_rate(struct mipi_dsi_host *host, bool is_bonded_dsi,
56603f7b782SAbhinav Kumar 				    const struct drm_display_mode *mode)
567a6bcddbcSSean Paul {
56803f7b782SAbhinav Kumar 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
569a6bcddbcSSean Paul 	u8 lanes = msm_host->lanes;
570a6bcddbcSSean Paul 	u32 bpp = dsi_get_bpp(msm_host->format);
5717c9e4a55SJessica Zhang 	unsigned long pclk_rate = dsi_get_pclk_rate(mode, msm_host->dsc, is_bonded_dsi);
572374918d2SDmitry Baryshkov 	unsigned long pclk_bpp;
573a6bcddbcSSean Paul 
574a6bcddbcSSean Paul 	if (lanes == 0) {
575c4d8cfe5SSibi Sankar 		pr_err("%s: forcing mdss_dsi lanes to 1\n", __func__);
576a6bcddbcSSean Paul 		lanes = 1;
577c4d8cfe5SSibi Sankar 	}
578c4d8cfe5SSibi Sankar 
5795ac17838SJonathan Marek 	/* CPHY "byte_clk" is in units of 16 bits */
5805ac17838SJonathan Marek 	if (msm_host->cphy_mode)
581374918d2SDmitry Baryshkov 		pclk_bpp = mult_frac(pclk_rate, bpp, 16 * lanes);
5825ac17838SJonathan Marek 	else
583374918d2SDmitry Baryshkov 		pclk_bpp = mult_frac(pclk_rate, bpp, 8 * lanes);
584a6bcddbcSSean Paul 
58503f7b782SAbhinav Kumar 	return pclk_bpp;
58603f7b782SAbhinav Kumar }
58703f7b782SAbhinav Kumar 
dsi_calc_pclk(struct msm_dsi_host * msm_host,bool is_bonded_dsi)58803f7b782SAbhinav Kumar static void dsi_calc_pclk(struct msm_dsi_host *msm_host, bool is_bonded_dsi)
58903f7b782SAbhinav Kumar {
5907c9e4a55SJessica Zhang 	msm_host->pixel_clk_rate = dsi_get_pclk_rate(msm_host->mode, msm_host->dsc, is_bonded_dsi);
59103f7b782SAbhinav Kumar 	msm_host->byte_clk_rate = dsi_byte_clk_get_rate(&msm_host->base, is_bonded_dsi,
59203f7b782SAbhinav Kumar 							msm_host->mode);
593c4d8cfe5SSibi Sankar 
594409af447SJessica Zhang 	DBG("pclk=%lu, bclk=%lu", msm_host->pixel_clk_rate,
595ed9976a0SChandan Uddaraju 				msm_host->byte_clk_rate);
596c4d8cfe5SSibi Sankar 
597a6bcddbcSSean Paul }
598a6bcddbcSSean Paul 
dsi_calc_clk_rate_6g(struct msm_dsi_host * msm_host,bool is_bonded_dsi)5996183606dSDmitry Baryshkov int dsi_calc_clk_rate_6g(struct msm_dsi_host *msm_host, bool is_bonded_dsi)
600a6bcddbcSSean Paul {
601a6bcddbcSSean Paul 	if (!msm_host->mode) {
602a6bcddbcSSean Paul 		pr_err("%s: mode not set\n", __func__);
603a6bcddbcSSean Paul 		return -EINVAL;
604a6bcddbcSSean Paul 	}
605a6bcddbcSSean Paul 
6066183606dSDmitry Baryshkov 	dsi_calc_pclk(msm_host, is_bonded_dsi);
607a6bcddbcSSean Paul 	msm_host->esc_clk_rate = clk_get_rate(msm_host->esc_clk);
608a6bcddbcSSean Paul 	return 0;
609a6bcddbcSSean Paul }
610a6bcddbcSSean Paul 
dsi_calc_clk_rate_v2(struct msm_dsi_host * msm_host,bool is_bonded_dsi)6116183606dSDmitry Baryshkov int dsi_calc_clk_rate_v2(struct msm_dsi_host *msm_host, bool is_bonded_dsi)
612a6bcddbcSSean Paul {
613a6bcddbcSSean Paul 	u32 bpp = dsi_get_bpp(msm_host->format);
614a6bcddbcSSean Paul 	unsigned int esc_mhz, esc_div;
615a6bcddbcSSean Paul 	unsigned long byte_mhz;
616a6bcddbcSSean Paul 
6176183606dSDmitry Baryshkov 	dsi_calc_pclk(msm_host, is_bonded_dsi);
618a6bcddbcSSean Paul 
619374918d2SDmitry Baryshkov 	msm_host->src_clk_rate = mult_frac(msm_host->pixel_clk_rate, bpp, 8);
620c4d8cfe5SSibi Sankar 
621c4d8cfe5SSibi Sankar 	/*
622c4d8cfe5SSibi Sankar 	 * esc clock is byte clock followed by a 4 bit divider,
623c4d8cfe5SSibi Sankar 	 * we need to find an escape clock frequency within the
624c4d8cfe5SSibi Sankar 	 * mipi DSI spec range within the maximum divider limit
625c4d8cfe5SSibi Sankar 	 * We iterate here between an escape clock frequencey
626c4d8cfe5SSibi Sankar 	 * between 20 Mhz to 5 Mhz and pick up the first one
627c4d8cfe5SSibi Sankar 	 * that can be supported by our divider
628c4d8cfe5SSibi Sankar 	 */
629c4d8cfe5SSibi Sankar 
630c4d8cfe5SSibi Sankar 	byte_mhz = msm_host->byte_clk_rate / 1000000;
631c4d8cfe5SSibi Sankar 
632c4d8cfe5SSibi Sankar 	for (esc_mhz = 20; esc_mhz >= 5; esc_mhz--) {
633c4d8cfe5SSibi Sankar 		esc_div = DIV_ROUND_UP(byte_mhz, esc_mhz);
634c4d8cfe5SSibi Sankar 
635c4d8cfe5SSibi Sankar 		/*
636c4d8cfe5SSibi Sankar 		 * TODO: Ideally, we shouldn't know what sort of divider
637c4d8cfe5SSibi Sankar 		 * is available in mmss_cc, we're just assuming that
638c4d8cfe5SSibi Sankar 		 * it'll always be a 4 bit divider. Need to come up with
639c4d8cfe5SSibi Sankar 		 * a better way here.
640c4d8cfe5SSibi Sankar 		 */
641c4d8cfe5SSibi Sankar 		if (esc_div >= 1 && esc_div <= 16)
642c4d8cfe5SSibi Sankar 			break;
643c4d8cfe5SSibi Sankar 	}
644c4d8cfe5SSibi Sankar 
645c4d8cfe5SSibi Sankar 	if (esc_mhz < 5)
646c4d8cfe5SSibi Sankar 		return -EINVAL;
647c4d8cfe5SSibi Sankar 
648c4d8cfe5SSibi Sankar 	msm_host->esc_clk_rate = msm_host->byte_clk_rate / esc_div;
649c4d8cfe5SSibi Sankar 
650409af447SJessica Zhang 	DBG("esc=%lu, src=%lu", msm_host->esc_clk_rate,
651c4d8cfe5SSibi Sankar 		msm_host->src_clk_rate);
652c4d8cfe5SSibi Sankar 
653c4d8cfe5SSibi Sankar 	return 0;
654c4d8cfe5SSibi Sankar }
655c4d8cfe5SSibi Sankar 
dsi_intr_ctrl(struct msm_dsi_host * msm_host,u32 mask,int enable)656a689554bSHai Li static void dsi_intr_ctrl(struct msm_dsi_host *msm_host, u32 mask, int enable)
657a689554bSHai Li {
658a689554bSHai Li 	u32 intr;
659a689554bSHai Li 	unsigned long flags;
660a689554bSHai Li 
661a689554bSHai Li 	spin_lock_irqsave(&msm_host->intr_lock, flags);
662a689554bSHai Li 	intr = dsi_read(msm_host, REG_DSI_INTR_CTRL);
663a689554bSHai Li 
664a689554bSHai Li 	if (enable)
665a689554bSHai Li 		intr |= mask;
666a689554bSHai Li 	else
667a689554bSHai Li 		intr &= ~mask;
668a689554bSHai Li 
669a689554bSHai Li 	DBG("intr=%x enable=%d", intr, enable);
670a689554bSHai Li 
671a689554bSHai Li 	dsi_write(msm_host, REG_DSI_INTR_CTRL, intr);
672a689554bSHai Li 	spin_unlock_irqrestore(&msm_host->intr_lock, flags);
673a689554bSHai Li }
674a689554bSHai Li 
dsi_get_traffic_mode(const u32 mode_flags)675a689554bSHai Li static inline enum dsi_traffic_mode dsi_get_traffic_mode(const u32 mode_flags)
676a689554bSHai Li {
677a689554bSHai Li 	if (mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
678a689554bSHai Li 		return BURST_MODE;
679a689554bSHai Li 	else if (mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
680a689554bSHai Li 		return NON_BURST_SYNCH_PULSE;
681a689554bSHai Li 
682a689554bSHai Li 	return NON_BURST_SYNCH_EVENT;
683a689554bSHai Li }
684a689554bSHai Li 
dsi_get_vid_fmt(const enum mipi_dsi_pixel_format mipi_fmt)685a689554bSHai Li static inline enum dsi_vid_dst_format dsi_get_vid_fmt(
686a689554bSHai Li 				const enum mipi_dsi_pixel_format mipi_fmt)
687a689554bSHai Li {
688a689554bSHai Li 	switch (mipi_fmt) {
689a689554bSHai Li 	case MIPI_DSI_FMT_RGB888:	return VID_DST_FORMAT_RGB888;
690a689554bSHai Li 	case MIPI_DSI_FMT_RGB666:	return VID_DST_FORMAT_RGB666_LOOSE;
691a689554bSHai Li 	case MIPI_DSI_FMT_RGB666_PACKED:	return VID_DST_FORMAT_RGB666;
692a689554bSHai Li 	case MIPI_DSI_FMT_RGB565:	return VID_DST_FORMAT_RGB565;
693a689554bSHai Li 	default:			return VID_DST_FORMAT_RGB888;
694a689554bSHai Li 	}
695a689554bSHai Li }
696a689554bSHai Li 
dsi_get_cmd_fmt(const enum mipi_dsi_pixel_format mipi_fmt)697a689554bSHai Li static inline enum dsi_cmd_dst_format dsi_get_cmd_fmt(
698a689554bSHai Li 				const enum mipi_dsi_pixel_format mipi_fmt)
699a689554bSHai Li {
700a689554bSHai Li 	switch (mipi_fmt) {
701a689554bSHai Li 	case MIPI_DSI_FMT_RGB888:	return CMD_DST_FORMAT_RGB888;
702a689554bSHai Li 	case MIPI_DSI_FMT_RGB666_PACKED:
703cf606fe3SStefan Agner 	case MIPI_DSI_FMT_RGB666:	return CMD_DST_FORMAT_RGB666;
704a689554bSHai Li 	case MIPI_DSI_FMT_RGB565:	return CMD_DST_FORMAT_RGB565;
705a689554bSHai Li 	default:			return CMD_DST_FORMAT_RGB888;
706a689554bSHai Li 	}
707a689554bSHai Li }
708a689554bSHai Li 
dsi_ctrl_disable(struct msm_dsi_host * msm_host)709452c46ccSDmitry Baryshkov static void dsi_ctrl_disable(struct msm_dsi_host *msm_host)
710452c46ccSDmitry Baryshkov {
711452c46ccSDmitry Baryshkov 	dsi_write(msm_host, REG_DSI_CTRL, 0);
712452c46ccSDmitry Baryshkov }
713452c46ccSDmitry Baryshkov 
dsi_ctrl_enable(struct msm_dsi_host * msm_host,struct msm_dsi_phy_shared_timings * phy_shared_timings,struct msm_dsi_phy * phy)714452c46ccSDmitry Baryshkov static void dsi_ctrl_enable(struct msm_dsi_host *msm_host,
715858c595aSDmitry Baryshkov 			struct msm_dsi_phy_shared_timings *phy_shared_timings, struct msm_dsi_phy *phy)
716a689554bSHai Li {
717a689554bSHai Li 	u32 flags = msm_host->mode_flags;
718a689554bSHai Li 	enum mipi_dsi_pixel_format mipi_fmt = msm_host->format;
719d248b61fSHai Li 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
720e3ff6881SHarigovindan P 	u32 data = 0, lane_ctrl = 0;
721a689554bSHai Li 
722a689554bSHai Li 	if (flags & MIPI_DSI_MODE_VIDEO) {
723a689554bSHai Li 		if (flags & MIPI_DSI_MODE_VIDEO_HSE)
724a689554bSHai Li 			data |= DSI_VID_CFG0_PULSE_MODE_HSA_HE;
7250f3b68b6SNicolas Boichat 		if (flags & MIPI_DSI_MODE_VIDEO_NO_HFP)
726a689554bSHai Li 			data |= DSI_VID_CFG0_HFP_POWER_STOP;
7270f3b68b6SNicolas Boichat 		if (flags & MIPI_DSI_MODE_VIDEO_NO_HBP)
728a689554bSHai Li 			data |= DSI_VID_CFG0_HBP_POWER_STOP;
7290f3b68b6SNicolas Boichat 		if (flags & MIPI_DSI_MODE_VIDEO_NO_HSA)
730a689554bSHai Li 			data |= DSI_VID_CFG0_HSA_POWER_STOP;
731a689554bSHai Li 		/* Always set low power stop mode for BLLP
732a689554bSHai Li 		 * to let command engine send packets
733a689554bSHai Li 		 */
734a689554bSHai Li 		data |= DSI_VID_CFG0_EOF_BLLP_POWER_STOP |
735a689554bSHai Li 			DSI_VID_CFG0_BLLP_POWER_STOP;
736a689554bSHai Li 		data |= DSI_VID_CFG0_TRAFFIC_MODE(dsi_get_traffic_mode(flags));
737a689554bSHai Li 		data |= DSI_VID_CFG0_DST_FORMAT(dsi_get_vid_fmt(mipi_fmt));
738a689554bSHai Li 		data |= DSI_VID_CFG0_VIRT_CHANNEL(msm_host->channel);
739a689554bSHai Li 		dsi_write(msm_host, REG_DSI_VID_CFG0, data);
740a689554bSHai Li 
741a689554bSHai Li 		/* Do not swap RGB colors */
742a689554bSHai Li 		data = DSI_VID_CFG1_RGB_SWAP(SWAP_RGB);
743a689554bSHai Li 		dsi_write(msm_host, REG_DSI_VID_CFG1, 0);
744a689554bSHai Li 	} else {
745a689554bSHai Li 		/* Do not swap RGB colors */
746a689554bSHai Li 		data = DSI_CMD_CFG0_RGB_SWAP(SWAP_RGB);
747a689554bSHai Li 		data |= DSI_CMD_CFG0_DST_FORMAT(dsi_get_cmd_fmt(mipi_fmt));
748a689554bSHai Li 		dsi_write(msm_host, REG_DSI_CMD_CFG0, data);
749a689554bSHai Li 
750a689554bSHai Li 		data = DSI_CMD_CFG1_WR_MEM_START(MIPI_DCS_WRITE_MEMORY_START) |
751a689554bSHai Li 			DSI_CMD_CFG1_WR_MEM_CONTINUE(
752a689554bSHai Li 					MIPI_DCS_WRITE_MEMORY_CONTINUE);
753a689554bSHai Li 		/* Always insert DCS command */
754a689554bSHai Li 		data |= DSI_CMD_CFG1_INSERT_DCS_COMMAND;
755a689554bSHai Li 		dsi_write(msm_host, REG_DSI_CMD_CFG1, data);
756b173a7dcSJessica Zhang 
757b173a7dcSJessica Zhang 		if (msm_host->cfg_hnd->major == MSM_DSI_VER_MAJOR_6G &&
758b173a7dcSJessica Zhang 		    msm_host->cfg_hnd->minor >= MSM_DSI_6G_VER_MINOR_V1_3) {
759b173a7dcSJessica Zhang 			data = dsi_read(msm_host, REG_DSI_CMD_MODE_MDP_CTRL2);
760b173a7dcSJessica Zhang 			data |= DSI_CMD_MODE_MDP_CTRL2_BURST_MODE;
761b173a7dcSJessica Zhang 			dsi_write(msm_host, REG_DSI_CMD_MODE_MDP_CTRL2, data);
762b173a7dcSJessica Zhang 		}
763a689554bSHai Li 	}
764a689554bSHai Li 
765a689554bSHai Li 	dsi_write(msm_host, REG_DSI_CMD_DMA_CTRL,
766a689554bSHai Li 			DSI_CMD_DMA_CTRL_FROM_FRAME_BUFFER |
767a689554bSHai Li 			DSI_CMD_DMA_CTRL_LOW_POWER);
768a689554bSHai Li 
769a689554bSHai Li 	data = 0;
770a689554bSHai Li 	/* Always assume dedicated TE pin */
771a689554bSHai Li 	data |= DSI_TRIG_CTRL_TE;
772a689554bSHai Li 	data |= DSI_TRIG_CTRL_MDP_TRIGGER(TRIGGER_NONE);
773a689554bSHai Li 	data |= DSI_TRIG_CTRL_DMA_TRIGGER(TRIGGER_SW);
774a689554bSHai Li 	data |= DSI_TRIG_CTRL_STREAM(msm_host->channel);
775d248b61fSHai Li 	if ((cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) &&
776d248b61fSHai Li 		(cfg_hnd->minor >= MSM_DSI_6G_VER_MINOR_V1_2))
777a689554bSHai Li 		data |= DSI_TRIG_CTRL_BLOCK_DMA_WITHIN_FRAME;
778a689554bSHai Li 	dsi_write(msm_host, REG_DSI_TRIG_CTRL, data);
779a689554bSHai Li 
780dceac340SHai Li 	data = DSI_CLKOUT_TIMING_CTRL_T_CLK_POST(phy_shared_timings->clk_post) |
781dceac340SHai Li 		DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE(phy_shared_timings->clk_pre);
782a689554bSHai Li 	dsi_write(msm_host, REG_DSI_CLKOUT_TIMING_CTRL, data);
783a689554bSHai Li 
784dceac340SHai Li 	if ((cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) &&
785dceac340SHai Li 	    (cfg_hnd->minor > MSM_DSI_6G_VER_MINOR_V1_0) &&
786dceac340SHai Li 	    phy_shared_timings->clk_pre_inc_by_2)
787dceac340SHai Li 		dsi_write(msm_host, REG_DSI_T_CLK_PRE_EXTEND,
788dceac340SHai Li 			  DSI_T_CLK_PRE_EXTEND_INC_BY_2_BYTECLK);
789dceac340SHai Li 
790a689554bSHai Li 	data = 0;
7910f3b68b6SNicolas Boichat 	if (!(flags & MIPI_DSI_MODE_NO_EOT_PACKET))
792a689554bSHai Li 		data |= DSI_EOT_PACKET_CTRL_TX_EOT_APPEND;
793a689554bSHai Li 	dsi_write(msm_host, REG_DSI_EOT_PACKET_CTRL, data);
794a689554bSHai Li 
795a689554bSHai Li 	/* allow only ack-err-status to generate interrupt */
796a689554bSHai Li 	dsi_write(msm_host, REG_DSI_ERR_INT_MASK0, 0x13ff3fe0);
797a689554bSHai Li 
798a689554bSHai Li 	dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 1);
799a689554bSHai Li 
800a689554bSHai Li 	dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS);
801a689554bSHai Li 
802a689554bSHai Li 	data = DSI_CTRL_CLK_EN;
803a689554bSHai Li 
804a689554bSHai Li 	DBG("lane number=%d", msm_host->lanes);
80526f7d1f4SArchit Taneja 	data |= ((DSI_CTRL_LANE0 << msm_host->lanes) - DSI_CTRL_LANE0);
80626f7d1f4SArchit Taneja 
807a689554bSHai Li 	dsi_write(msm_host, REG_DSI_LANE_SWAP_CTRL,
80826f7d1f4SArchit Taneja 		  DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL(msm_host->dlane_swap));
80965c5e542SArchit Taneja 
810e3ff6881SHarigovindan P 	if (!(flags & MIPI_DSI_CLOCK_NON_CONTINUOUS)) {
811e3ff6881SHarigovindan P 		lane_ctrl = dsi_read(msm_host, REG_DSI_LANE_CTRL);
812858c595aSDmitry Baryshkov 
813452c46ccSDmitry Baryshkov 		if (msm_dsi_phy_set_continuous_clock(phy, true))
814858c595aSDmitry Baryshkov 			lane_ctrl &= ~DSI_LANE_CTRL_HS_REQ_SEL_PHY;
815858c595aSDmitry Baryshkov 
81665c5e542SArchit Taneja 		dsi_write(msm_host, REG_DSI_LANE_CTRL,
817e3ff6881SHarigovindan P 			lane_ctrl | DSI_LANE_CTRL_CLKLN_HS_FORCE_REQUEST);
818e3ff6881SHarigovindan P 	}
81965c5e542SArchit Taneja 
820a689554bSHai Li 	data |= DSI_CTRL_ENABLE;
821a689554bSHai Li 
822a689554bSHai Li 	dsi_write(msm_host, REG_DSI_CTRL, data);
8235ac17838SJonathan Marek 
8245ac17838SJonathan Marek 	if (msm_host->cphy_mode)
8255ac17838SJonathan Marek 		dsi_write(msm_host, REG_DSI_CPHY_MODE_CTRL, BIT(0));
826a689554bSHai Li }
827a689554bSHai Li 
dsi_update_dsc_timing(struct msm_dsi_host * msm_host,bool is_cmd_mode,u32 hdisplay)82808802f51SVinod Koul static void dsi_update_dsc_timing(struct msm_dsi_host *msm_host, bool is_cmd_mode, u32 hdisplay)
82908802f51SVinod Koul {
8304b2b1b36SDmitry Baryshkov 	struct drm_dsc_config *dsc = msm_host->dsc;
831170ffca8SMarijn Suijten 	u32 reg, reg_ctrl, reg_ctrl2;
83208802f51SVinod Koul 	u32 slice_per_intf, total_bytes_per_intf;
83308802f51SVinod Koul 	u32 pkt_per_line;
83408802f51SVinod Koul 	u32 eol_byte_num;
83508802f51SVinod Koul 
83608802f51SVinod Koul 	/* first calculate dsc parameters and then program
83708802f51SVinod Koul 	 * compress mode registers
83808802f51SVinod Koul 	 */
839ed1498f7SJessica Zhang 	slice_per_intf = msm_dsc_get_slices_per_intf(dsc, hdisplay);
84008802f51SVinod Koul 
841e443459eSMarijn Suijten 	total_bytes_per_intf = dsc->slice_chunk_size * slice_per_intf;
84208802f51SVinod Koul 
84308802f51SVinod Koul 	eol_byte_num = total_bytes_per_intf % 3;
844155fa3a9SJessica Zhang 
845155fa3a9SJessica Zhang 	/*
846155fa3a9SJessica Zhang 	 * Typically, pkt_per_line = slice_per_intf * slice_per_pkt.
847155fa3a9SJessica Zhang 	 *
848155fa3a9SJessica Zhang 	 * Since the current driver only supports slice_per_pkt = 1,
849155fa3a9SJessica Zhang 	 * pkt_per_line will be equal to slice per intf for now.
850155fa3a9SJessica Zhang 	 */
851155fa3a9SJessica Zhang 	pkt_per_line = slice_per_intf;
85208802f51SVinod Koul 
85308802f51SVinod Koul 	if (is_cmd_mode) /* packet data type */
85408802f51SVinod Koul 		reg = DSI_COMMAND_COMPRESSION_MODE_CTRL_STREAM0_DATATYPE(MIPI_DSI_DCS_LONG_WRITE);
85508802f51SVinod Koul 	else
85608802f51SVinod Koul 		reg = DSI_VIDEO_COMPRESSION_MODE_CTRL_DATATYPE(MIPI_DSI_COMPRESSED_PIXEL_STREAM);
85708802f51SVinod Koul 
85808802f51SVinod Koul 	/* DSI_VIDEO_COMPRESSION_MODE & DSI_COMMAND_COMPRESSION_MODE
85908802f51SVinod Koul 	 * registers have similar offsets, so for below common code use
86008802f51SVinod Koul 	 * DSI_VIDEO_COMPRESSION_MODE_XXXX for setting bits
86108802f51SVinod Koul 	 */
86208802f51SVinod Koul 	reg |= DSI_VIDEO_COMPRESSION_MODE_CTRL_PKT_PER_LINE(pkt_per_line >> 1);
86308802f51SVinod Koul 	reg |= DSI_VIDEO_COMPRESSION_MODE_CTRL_EOL_BYTE_NUM(eol_byte_num);
86408802f51SVinod Koul 	reg |= DSI_VIDEO_COMPRESSION_MODE_CTRL_EN;
86508802f51SVinod Koul 
86608802f51SVinod Koul 	if (is_cmd_mode) {
86708802f51SVinod Koul 		reg_ctrl = dsi_read(msm_host, REG_DSI_COMMAND_COMPRESSION_MODE_CTRL);
86808802f51SVinod Koul 		reg_ctrl2 = dsi_read(msm_host, REG_DSI_COMMAND_COMPRESSION_MODE_CTRL2);
86908802f51SVinod Koul 
870666a68a7SDmitry Baryshkov 		reg_ctrl &= ~0xffff;
87108802f51SVinod Koul 		reg_ctrl |= reg;
872666a68a7SDmitry Baryshkov 
873666a68a7SDmitry Baryshkov 		reg_ctrl2 &= ~DSI_COMMAND_COMPRESSION_MODE_CTRL2_STREAM0_SLICE_WIDTH__MASK;
874e443459eSMarijn Suijten 		reg_ctrl2 |= DSI_COMMAND_COMPRESSION_MODE_CTRL2_STREAM0_SLICE_WIDTH(dsc->slice_chunk_size);
87508802f51SVinod Koul 
876666a68a7SDmitry Baryshkov 		dsi_write(msm_host, REG_DSI_COMMAND_COMPRESSION_MODE_CTRL, reg_ctrl);
87708802f51SVinod Koul 		dsi_write(msm_host, REG_DSI_COMMAND_COMPRESSION_MODE_CTRL2, reg_ctrl2);
87808802f51SVinod Koul 	} else {
87908802f51SVinod Koul 		dsi_write(msm_host, REG_DSI_VIDEO_COMPRESSION_MODE_CTRL, reg);
88008802f51SVinod Koul 	}
88108802f51SVinod Koul }
88208802f51SVinod Koul 
dsi_timing_setup(struct msm_dsi_host * msm_host,bool is_bonded_dsi)8836183606dSDmitry Baryshkov static void dsi_timing_setup(struct msm_dsi_host *msm_host, bool is_bonded_dsi)
884a689554bSHai Li {
885a689554bSHai Li 	struct drm_display_mode *mode = msm_host->mode;
886a689554bSHai Li 	u32 hs_start = 0, vs_start = 0; /* take sync start as 0 */
887a689554bSHai Li 	u32 h_total = mode->htotal;
888a689554bSHai Li 	u32 v_total = mode->vtotal;
889a689554bSHai Li 	u32 hs_end = mode->hsync_end - mode->hsync_start;
890a689554bSHai Li 	u32 vs_end = mode->vsync_end - mode->vsync_start;
891a689554bSHai Li 	u32 ha_start = h_total - mode->hsync_start;
892a689554bSHai Li 	u32 ha_end = ha_start + mode->hdisplay;
893a689554bSHai Li 	u32 va_start = v_total - mode->vsync_start;
894a689554bSHai Li 	u32 va_end = va_start + mode->vdisplay;
895ed9976a0SChandan Uddaraju 	u32 hdisplay = mode->hdisplay;
896a689554bSHai Li 	u32 wc;
897d2c277c6SMarijn Suijten 	int ret;
898a689554bSHai Li 
899a689554bSHai Li 	DBG("");
900a689554bSHai Li 
901ed9976a0SChandan Uddaraju 	/*
9026183606dSDmitry Baryshkov 	 * For bonded DSI mode, the current DRM mode has
903ed9976a0SChandan Uddaraju 	 * the complete width of the panel. Since, the complete
904ed9976a0SChandan Uddaraju 	 * panel is driven by two DSI controllers, the horizontal
905ed9976a0SChandan Uddaraju 	 * timings have to be split between the two dsi controllers.
906ed9976a0SChandan Uddaraju 	 * Adjust the DSI host timing values accordingly.
907ed9976a0SChandan Uddaraju 	 */
9086183606dSDmitry Baryshkov 	if (is_bonded_dsi) {
909ed9976a0SChandan Uddaraju 		h_total /= 2;
910ed9976a0SChandan Uddaraju 		hs_end /= 2;
911ed9976a0SChandan Uddaraju 		ha_start /= 2;
912ed9976a0SChandan Uddaraju 		ha_end /= 2;
913ed9976a0SChandan Uddaraju 		hdisplay /= 2;
914ed9976a0SChandan Uddaraju 	}
915ed9976a0SChandan Uddaraju 
91608802f51SVinod Koul 	if (msm_host->dsc) {
9174b2b1b36SDmitry Baryshkov 		struct drm_dsc_config *dsc = msm_host->dsc;
91808802f51SVinod Koul 
91908802f51SVinod Koul 		/* update dsc params with timing params */
92008802f51SVinod Koul 		if (!dsc || !mode->hdisplay || !mode->vdisplay) {
92108802f51SVinod Koul 			pr_err("DSI: invalid input: pic_width: %d pic_height: %d\n",
92208802f51SVinod Koul 			       mode->hdisplay, mode->vdisplay);
92308802f51SVinod Koul 			return;
92408802f51SVinod Koul 		}
92508802f51SVinod Koul 
9264b2b1b36SDmitry Baryshkov 		dsc->pic_width = mode->hdisplay;
9274b2b1b36SDmitry Baryshkov 		dsc->pic_height = mode->vdisplay;
9284b2b1b36SDmitry Baryshkov 		DBG("Mode %dx%d\n", dsc->pic_width, dsc->pic_height);
92908802f51SVinod Koul 
93008802f51SVinod Koul 		/* we do the calculations for dsc parameters here so that
93108802f51SVinod Koul 		 * panel can use these parameters
93208802f51SVinod Koul 		 */
933d2c277c6SMarijn Suijten 		ret = dsi_populate_dsc_params(msm_host, dsc);
934d2c277c6SMarijn Suijten 		if (ret)
935d2c277c6SMarijn Suijten 			return;
93608802f51SVinod Koul 
93708802f51SVinod Koul 		/* Divide the display by 3 but keep back/font porch and
93808802f51SVinod Koul 		 * pulse width same
93908802f51SVinod Koul 		 */
94008802f51SVinod Koul 		h_total -= hdisplay;
94121bf6171SJessica Zhang 		hdisplay = DIV_ROUND_UP(msm_dsc_get_bytes_per_line(msm_host->dsc), 3);
94208802f51SVinod Koul 		h_total += hdisplay;
94308802f51SVinod Koul 		ha_end = ha_start + hdisplay;
94408802f51SVinod Koul 	}
94508802f51SVinod Koul 
946a689554bSHai Li 	if (msm_host->mode_flags & MIPI_DSI_MODE_VIDEO) {
94708802f51SVinod Koul 		if (msm_host->dsc)
94808802f51SVinod Koul 			dsi_update_dsc_timing(msm_host, false, mode->hdisplay);
94908802f51SVinod Koul 
950a689554bSHai Li 		dsi_write(msm_host, REG_DSI_ACTIVE_H,
951a689554bSHai Li 			DSI_ACTIVE_H_START(ha_start) |
952a689554bSHai Li 			DSI_ACTIVE_H_END(ha_end));
953a689554bSHai Li 		dsi_write(msm_host, REG_DSI_ACTIVE_V,
954a689554bSHai Li 			DSI_ACTIVE_V_START(va_start) |
955a689554bSHai Li 			DSI_ACTIVE_V_END(va_end));
956a689554bSHai Li 		dsi_write(msm_host, REG_DSI_TOTAL,
957a689554bSHai Li 			DSI_TOTAL_H_TOTAL(h_total - 1) |
958a689554bSHai Li 			DSI_TOTAL_V_TOTAL(v_total - 1));
959a689554bSHai Li 
960a689554bSHai Li 		dsi_write(msm_host, REG_DSI_ACTIVE_HSYNC,
961a689554bSHai Li 			DSI_ACTIVE_HSYNC_START(hs_start) |
962a689554bSHai Li 			DSI_ACTIVE_HSYNC_END(hs_end));
963a689554bSHai Li 		dsi_write(msm_host, REG_DSI_ACTIVE_VSYNC_HPOS, 0);
964a689554bSHai Li 		dsi_write(msm_host, REG_DSI_ACTIVE_VSYNC_VPOS,
965a689554bSHai Li 			DSI_ACTIVE_VSYNC_VPOS_START(vs_start) |
966a689554bSHai Li 			DSI_ACTIVE_VSYNC_VPOS_END(vs_end));
967a689554bSHai Li 	} else {		/* command mode */
96808802f51SVinod Koul 		if (msm_host->dsc)
96908802f51SVinod Koul 			dsi_update_dsc_timing(msm_host, true, mode->hdisplay);
97008802f51SVinod Koul 
971a689554bSHai Li 		/* image data and 1 byte write_memory_start cmd */
97208802f51SVinod Koul 		if (!msm_host->dsc)
973ed9976a0SChandan Uddaraju 			wc = hdisplay * dsi_get_bpp(msm_host->format) / 8 + 1;
97408802f51SVinod Koul 		else
975155fa3a9SJessica Zhang 			/*
976155fa3a9SJessica Zhang 			 * When DSC is enabled, WC = slice_chunk_size * slice_per_pkt + 1.
977155fa3a9SJessica Zhang 			 * Currently, the driver only supports default value of slice_per_pkt = 1
978155fa3a9SJessica Zhang 			 *
979155fa3a9SJessica Zhang 			 * TODO: Expand mipi_dsi_device struct to hold slice_per_pkt info
980155fa3a9SJessica Zhang 			 *       and adjust DSC math to account for slice_per_pkt.
981155fa3a9SJessica Zhang 			 */
982155fa3a9SJessica Zhang 			wc = msm_host->dsc->slice_chunk_size + 1;
983a689554bSHai Li 
984c28c82e9SRob Clark 		dsi_write(msm_host, REG_DSI_CMD_MDP_STREAM0_CTRL,
985c28c82e9SRob Clark 			DSI_CMD_MDP_STREAM0_CTRL_WORD_COUNT(wc) |
986c28c82e9SRob Clark 			DSI_CMD_MDP_STREAM0_CTRL_VIRTUAL_CHANNEL(
987a689554bSHai Li 					msm_host->channel) |
988c28c82e9SRob Clark 			DSI_CMD_MDP_STREAM0_CTRL_DATA_TYPE(
989a689554bSHai Li 					MIPI_DSI_DCS_LONG_WRITE));
990a689554bSHai Li 
991c28c82e9SRob Clark 		dsi_write(msm_host, REG_DSI_CMD_MDP_STREAM0_TOTAL,
992c28c82e9SRob Clark 			DSI_CMD_MDP_STREAM0_TOTAL_H_TOTAL(hdisplay) |
993c28c82e9SRob Clark 			DSI_CMD_MDP_STREAM0_TOTAL_V_TOTAL(mode->vdisplay));
994a689554bSHai Li 	}
995a689554bSHai Li }
996a689554bSHai Li 
dsi_sw_reset(struct msm_dsi_host * msm_host)997a689554bSHai Li static void dsi_sw_reset(struct msm_dsi_host *msm_host)
998a689554bSHai Li {
9994f0718bfSVladimir Lypak 	u32 ctrl;
10004f0718bfSVladimir Lypak 
10014f0718bfSVladimir Lypak 	ctrl = dsi_read(msm_host, REG_DSI_CTRL);
10024f0718bfSVladimir Lypak 
10034f0718bfSVladimir Lypak 	if (ctrl & DSI_CTRL_ENABLE) {
10044f0718bfSVladimir Lypak 		dsi_write(msm_host, REG_DSI_CTRL, ctrl & ~DSI_CTRL_ENABLE);
10054f0718bfSVladimir Lypak 		/*
10064f0718bfSVladimir Lypak 		 * dsi controller need to be disabled before
10074f0718bfSVladimir Lypak 		 * clocks turned on
10084f0718bfSVladimir Lypak 		 */
10094f0718bfSVladimir Lypak 		wmb();
10104f0718bfSVladimir Lypak 	}
10114f0718bfSVladimir Lypak 
1012a689554bSHai Li 	dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS);
1013a689554bSHai Li 	wmb(); /* clocks need to be enabled before reset */
1014a689554bSHai Li 
10154f0718bfSVladimir Lypak 	/* dsi controller can only be reset while clocks are running */
1016a689554bSHai Li 	dsi_write(msm_host, REG_DSI_RESET, 1);
101778e31c42SJeffrey Hugo 	msleep(DSI_RESET_TOGGLE_DELAY_MS); /* make sure reset happen */
1018a689554bSHai Li 	dsi_write(msm_host, REG_DSI_RESET, 0);
10194f0718bfSVladimir Lypak 	wmb(); /* controller out of reset */
10204f0718bfSVladimir Lypak 
10214f0718bfSVladimir Lypak 	if (ctrl & DSI_CTRL_ENABLE) {
10224f0718bfSVladimir Lypak 		dsi_write(msm_host, REG_DSI_CTRL, ctrl);
10234f0718bfSVladimir Lypak 		wmb();	/* make sure dsi controller enabled again */
10244f0718bfSVladimir Lypak 	}
1025a689554bSHai Li }
1026a689554bSHai Li 
dsi_op_mode_config(struct msm_dsi_host * msm_host,bool video_mode,bool enable)1027a689554bSHai Li static void dsi_op_mode_config(struct msm_dsi_host *msm_host,
1028a689554bSHai Li 					bool video_mode, bool enable)
1029a689554bSHai Li {
1030a689554bSHai Li 	u32 dsi_ctrl;
1031a689554bSHai Li 
1032a689554bSHai Li 	dsi_ctrl = dsi_read(msm_host, REG_DSI_CTRL);
1033a689554bSHai Li 
1034a689554bSHai Li 	if (!enable) {
1035a689554bSHai Li 		dsi_ctrl &= ~(DSI_CTRL_ENABLE | DSI_CTRL_VID_MODE_EN |
1036a689554bSHai Li 				DSI_CTRL_CMD_MODE_EN);
1037a689554bSHai Li 		dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_MDP_DONE |
1038a689554bSHai Li 					DSI_IRQ_MASK_VIDEO_DONE, 0);
1039a689554bSHai Li 	} else {
1040a689554bSHai Li 		if (video_mode) {
1041a689554bSHai Li 			dsi_ctrl |= DSI_CTRL_VID_MODE_EN;
1042a689554bSHai Li 		} else {		/* command mode */
1043a689554bSHai Li 			dsi_ctrl |= DSI_CTRL_CMD_MODE_EN;
1044a689554bSHai Li 			dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_MDP_DONE, 1);
1045a689554bSHai Li 		}
1046a689554bSHai Li 		dsi_ctrl |= DSI_CTRL_ENABLE;
1047a689554bSHai Li 	}
1048a689554bSHai Li 
1049a689554bSHai Li 	dsi_write(msm_host, REG_DSI_CTRL, dsi_ctrl);
1050a689554bSHai Li }
1051a689554bSHai Li 
dsi_set_tx_power_mode(int mode,struct msm_dsi_host * msm_host)1052a689554bSHai Li static void dsi_set_tx_power_mode(int mode, struct msm_dsi_host *msm_host)
1053a689554bSHai Li {
1054a689554bSHai Li 	u32 data;
1055a689554bSHai Li 
1056a689554bSHai Li 	data = dsi_read(msm_host, REG_DSI_CMD_DMA_CTRL);
1057a689554bSHai Li 
1058a689554bSHai Li 	if (mode == 0)
1059a689554bSHai Li 		data &= ~DSI_CMD_DMA_CTRL_LOW_POWER;
1060a689554bSHai Li 	else
1061a689554bSHai Li 		data |= DSI_CMD_DMA_CTRL_LOW_POWER;
1062a689554bSHai Li 
1063a689554bSHai Li 	dsi_write(msm_host, REG_DSI_CMD_DMA_CTRL, data);
1064a689554bSHai Li }
1065a689554bSHai Li 
dsi_wait4video_done(struct msm_dsi_host * msm_host)1066a689554bSHai Li static void dsi_wait4video_done(struct msm_dsi_host *msm_host)
1067a689554bSHai Li {
106879ebc86cSAbhinav Kumar 	u32 ret = 0;
106979ebc86cSAbhinav Kumar 	struct device *dev = &msm_host->pdev->dev;
107079ebc86cSAbhinav Kumar 
1071a689554bSHai Li 	dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_VIDEO_DONE, 1);
1072a689554bSHai Li 
1073a689554bSHai Li 	reinit_completion(&msm_host->video_comp);
1074a689554bSHai Li 
107579ebc86cSAbhinav Kumar 	ret = wait_for_completion_timeout(&msm_host->video_comp,
1076a689554bSHai Li 			msecs_to_jiffies(70));
1077a689554bSHai Li 
10789a4a153bSNicholas Mc Guire 	if (ret == 0)
10796a41da17SMamta Shukla 		DRM_DEV_ERROR(dev, "wait for video done timed out\n");
108079ebc86cSAbhinav Kumar 
1081a689554bSHai Li 	dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_VIDEO_DONE, 0);
1082a689554bSHai Li }
1083a689554bSHai Li 
dsi_wait4video_eng_busy(struct msm_dsi_host * msm_host)1084a689554bSHai Li static void dsi_wait4video_eng_busy(struct msm_dsi_host *msm_host)
1085a689554bSHai Li {
1086ab483e3aSAbhinav Kumar 	u32 data;
1087ab483e3aSAbhinav Kumar 
1088a689554bSHai Li 	if (!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO))
1089a689554bSHai Li 		return;
1090a689554bSHai Li 
1091ab483e3aSAbhinav Kumar 	data = dsi_read(msm_host, REG_DSI_STATUS0);
1092ab483e3aSAbhinav Kumar 
1093ab483e3aSAbhinav Kumar 	/* if video mode engine is not busy, its because
1094ab483e3aSAbhinav Kumar 	 * either timing engine was not turned on or the
1095ab483e3aSAbhinav Kumar 	 * DSI controller has finished transmitting the video
1096ab483e3aSAbhinav Kumar 	 * data already, so no need to wait in those cases
1097ab483e3aSAbhinav Kumar 	 */
1098ab483e3aSAbhinav Kumar 	if (!(data & DSI_STATUS0_VIDEO_MODE_ENGINE_BUSY))
1099ab483e3aSAbhinav Kumar 		return;
1100ab483e3aSAbhinav Kumar 
11019c5638d7SAbhinav Kumar 	if (msm_host->power_on && msm_host->enabled) {
1102a689554bSHai Li 		dsi_wait4video_done(msm_host);
1103a689554bSHai Li 		/* delay 4 ms to skip BLLP */
1104a689554bSHai Li 		usleep_range(2000, 4000);
1105a689554bSHai Li 	}
1106a689554bSHai Li }
1107a689554bSHai Li 
dsi_tx_buf_alloc_6g(struct msm_dsi_host * msm_host,int size)1108c4d8cfe5SSibi Sankar int dsi_tx_buf_alloc_6g(struct msm_dsi_host *msm_host, int size)
1109c4d8cfe5SSibi Sankar {
1110c4d8cfe5SSibi Sankar 	struct drm_device *dev = msm_host->dev;
1111c4d8cfe5SSibi Sankar 	struct msm_drm_private *priv = dev->dev_private;
1112c4d8cfe5SSibi Sankar 	uint64_t iova;
1113c4d8cfe5SSibi Sankar 	u8 *data;
1114c4d8cfe5SSibi Sankar 
11150d3ec0a1SDmitry Baryshkov 	msm_host->aspace = msm_gem_address_space_get(priv->kms->aspace);
11160d3ec0a1SDmitry Baryshkov 
1117a5fc7aa9SJonathan Marek 	data = msm_gem_kernel_new(dev, size, MSM_BO_WC,
11180d3ec0a1SDmitry Baryshkov 					msm_host->aspace,
1119c4d8cfe5SSibi Sankar 					&msm_host->tx_gem_obj, &iova);
1120c4d8cfe5SSibi Sankar 
1121c4d8cfe5SSibi Sankar 	if (IS_ERR(data)) {
1122c4d8cfe5SSibi Sankar 		msm_host->tx_gem_obj = NULL;
1123c4d8cfe5SSibi Sankar 		return PTR_ERR(data);
1124c4d8cfe5SSibi Sankar 	}
1125c4d8cfe5SSibi Sankar 
11260815d774SJordan Crouse 	msm_gem_object_set_name(msm_host->tx_gem_obj, "tx_gem");
11270815d774SJordan Crouse 
1128c4d8cfe5SSibi Sankar 	msm_host->tx_size = msm_host->tx_gem_obj->size;
1129c4d8cfe5SSibi Sankar 
1130c4d8cfe5SSibi Sankar 	return 0;
1131c4d8cfe5SSibi Sankar }
1132c4d8cfe5SSibi Sankar 
dsi_tx_buf_alloc_v2(struct msm_dsi_host * msm_host,int size)1133c4d8cfe5SSibi Sankar int dsi_tx_buf_alloc_v2(struct msm_dsi_host *msm_host, int size)
1134c4d8cfe5SSibi Sankar {
1135c4d8cfe5SSibi Sankar 	struct drm_device *dev = msm_host->dev;
1136c4d8cfe5SSibi Sankar 
1137c4d8cfe5SSibi Sankar 	msm_host->tx_buf = dma_alloc_coherent(dev->dev, size,
1138c4d8cfe5SSibi Sankar 					&msm_host->tx_buf_paddr, GFP_KERNEL);
1139c4d8cfe5SSibi Sankar 	if (!msm_host->tx_buf)
1140c4d8cfe5SSibi Sankar 		return -ENOMEM;
1141c4d8cfe5SSibi Sankar 
1142c4d8cfe5SSibi Sankar 	msm_host->tx_size = size;
1143c4d8cfe5SSibi Sankar 
1144c4d8cfe5SSibi Sankar 	return 0;
1145c4d8cfe5SSibi Sankar }
1146c4d8cfe5SSibi Sankar 
msm_dsi_tx_buf_free(struct mipi_dsi_host * host)11470d3ec0a1SDmitry Baryshkov void msm_dsi_tx_buf_free(struct mipi_dsi_host *host)
1148a689554bSHai Li {
11490d3ec0a1SDmitry Baryshkov 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1150a689554bSHai Li 	struct drm_device *dev = msm_host->dev;
1151a689554bSHai Li 
115274d3a3a7SSean Paul 	/*
115374d3a3a7SSean Paul 	 * This is possible if we're tearing down before we've had a chance to
115474d3a3a7SSean Paul 	 * fully initialize. A very real possibility if our probe is deferred,
115574d3a3a7SSean Paul 	 * in which case we'll hit msm_dsi_host_destroy() without having run
115674d3a3a7SSean Paul 	 * through the dsi_tx_buf_alloc().
115774d3a3a7SSean Paul 	 */
115874d3a3a7SSean Paul 	if (!dev)
115974d3a3a7SSean Paul 		return;
116074d3a3a7SSean Paul 
1161a689554bSHai Li 	if (msm_host->tx_gem_obj) {
11620d3ec0a1SDmitry Baryshkov 		msm_gem_kernel_put(msm_host->tx_gem_obj, msm_host->aspace);
11630d3ec0a1SDmitry Baryshkov 		msm_gem_address_space_put(msm_host->aspace);
1164a689554bSHai Li 		msm_host->tx_gem_obj = NULL;
11650d3ec0a1SDmitry Baryshkov 		msm_host->aspace = NULL;
1166a689554bSHai Li 	}
11674ff9d4cbSArchit Taneja 
11684ff9d4cbSArchit Taneja 	if (msm_host->tx_buf)
11694ff9d4cbSArchit Taneja 		dma_free_coherent(dev->dev, msm_host->tx_size, msm_host->tx_buf,
11704ff9d4cbSArchit Taneja 			msm_host->tx_buf_paddr);
1171a689554bSHai Li }
1172a689554bSHai Li 
dsi_tx_buf_get_6g(struct msm_dsi_host * msm_host)1173c4d8cfe5SSibi Sankar void *dsi_tx_buf_get_6g(struct msm_dsi_host *msm_host)
1174c4d8cfe5SSibi Sankar {
1175c4d8cfe5SSibi Sankar 	return msm_gem_get_vaddr(msm_host->tx_gem_obj);
1176c4d8cfe5SSibi Sankar }
1177c4d8cfe5SSibi Sankar 
dsi_tx_buf_get_v2(struct msm_dsi_host * msm_host)1178c4d8cfe5SSibi Sankar void *dsi_tx_buf_get_v2(struct msm_dsi_host *msm_host)
1179c4d8cfe5SSibi Sankar {
1180c4d8cfe5SSibi Sankar 	return msm_host->tx_buf;
1181c4d8cfe5SSibi Sankar }
1182c4d8cfe5SSibi Sankar 
dsi_tx_buf_put_6g(struct msm_dsi_host * msm_host)1183c4d8cfe5SSibi Sankar void dsi_tx_buf_put_6g(struct msm_dsi_host *msm_host)
1184c4d8cfe5SSibi Sankar {
1185c4d8cfe5SSibi Sankar 	msm_gem_put_vaddr(msm_host->tx_gem_obj);
1186c4d8cfe5SSibi Sankar }
1187c4d8cfe5SSibi Sankar 
1188a689554bSHai Li /*
1189a689554bSHai Li  * prepare cmd buffer to be txed
1190a689554bSHai Li  */
dsi_cmd_dma_add(struct msm_dsi_host * msm_host,const struct mipi_dsi_msg * msg)11914ff9d4cbSArchit Taneja static int dsi_cmd_dma_add(struct msm_dsi_host *msm_host,
1192a689554bSHai Li 			   const struct mipi_dsi_msg *msg)
1193a689554bSHai Li {
11944ff9d4cbSArchit Taneja 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
1195a689554bSHai Li 	struct mipi_dsi_packet packet;
1196a689554bSHai Li 	int len;
1197a689554bSHai Li 	int ret;
1198a689554bSHai Li 	u8 *data;
1199a689554bSHai Li 
1200a689554bSHai Li 	ret = mipi_dsi_create_packet(&packet, msg);
1201a689554bSHai Li 	if (ret) {
1202a689554bSHai Li 		pr_err("%s: create packet failed, %d\n", __func__, ret);
1203a689554bSHai Li 		return ret;
1204a689554bSHai Li 	}
1205a689554bSHai Li 	len = (packet.size + 3) & (~0x3);
1206a689554bSHai Li 
12074ff9d4cbSArchit Taneja 	if (len > msm_host->tx_size) {
1208a689554bSHai Li 		pr_err("%s: packet size is too big\n", __func__);
1209a689554bSHai Li 		return -EINVAL;
1210a689554bSHai Li 	}
1211a689554bSHai Li 
12128f7ca540SSibi Sankar 	data = cfg_hnd->ops->tx_buf_get(msm_host);
1213a689554bSHai Li 	if (IS_ERR(data)) {
1214a689554bSHai Li 		ret = PTR_ERR(data);
1215a689554bSHai Li 		pr_err("%s: get vaddr failed, %d\n", __func__, ret);
1216a689554bSHai Li 		return ret;
1217a689554bSHai Li 	}
1218a689554bSHai Li 
1219a689554bSHai Li 	/* MSM specific command format in memory */
1220a689554bSHai Li 	data[0] = packet.header[1];
1221a689554bSHai Li 	data[1] = packet.header[2];
1222a689554bSHai Li 	data[2] = packet.header[0];
1223a689554bSHai Li 	data[3] = BIT(7); /* Last packet */
1224a689554bSHai Li 	if (mipi_dsi_packet_format_is_long(msg->type))
1225a689554bSHai Li 		data[3] |= BIT(6);
1226a689554bSHai Li 	if (msg->rx_buf && msg->rx_len)
1227a689554bSHai Li 		data[3] |= BIT(5);
1228a689554bSHai Li 
1229a689554bSHai Li 	/* Long packet */
1230a689554bSHai Li 	if (packet.payload && packet.payload_length)
1231a689554bSHai Li 		memcpy(data + 4, packet.payload, packet.payload_length);
1232a689554bSHai Li 
1233a689554bSHai Li 	/* Append 0xff to the end */
1234a689554bSHai Li 	if (packet.size < len)
1235a689554bSHai Li 		memset(data + packet.size, 0xff, len - packet.size);
1236a689554bSHai Li 
12378f7ca540SSibi Sankar 	if (cfg_hnd->ops->tx_buf_put)
12388f7ca540SSibi Sankar 		cfg_hnd->ops->tx_buf_put(msm_host);
123918f23049SRob Clark 
1240a689554bSHai Li 	return len;
1241a689554bSHai Li }
1242a689554bSHai Li 
1243a689554bSHai Li /*
1244a689554bSHai Li  * dsi_short_read1_resp: 1 parameter
1245a689554bSHai Li  */
dsi_short_read1_resp(u8 * buf,const struct mipi_dsi_msg * msg)1246a689554bSHai Li static int dsi_short_read1_resp(u8 *buf, const struct mipi_dsi_msg *msg)
1247a689554bSHai Li {
1248a689554bSHai Li 	u8 *data = msg->rx_buf;
1249a689554bSHai Li 	if (data && (msg->rx_len >= 1)) {
1250a689554bSHai Li 		*data = buf[1]; /* strip out dcs type */
1251a689554bSHai Li 		return 1;
1252a689554bSHai Li 	} else {
1253981371f3SStephane Viau 		pr_err("%s: read data does not match with rx_buf len %zu\n",
1254a689554bSHai Li 			__func__, msg->rx_len);
1255a689554bSHai Li 		return -EINVAL;
1256a689554bSHai Li 	}
1257a689554bSHai Li }
1258a689554bSHai Li 
1259a689554bSHai Li /*
1260a689554bSHai Li  * dsi_short_read2_resp: 2 parameter
1261a689554bSHai Li  */
dsi_short_read2_resp(u8 * buf,const struct mipi_dsi_msg * msg)1262a689554bSHai Li static int dsi_short_read2_resp(u8 *buf, const struct mipi_dsi_msg *msg)
1263a689554bSHai Li {
1264a689554bSHai Li 	u8 *data = msg->rx_buf;
1265a689554bSHai Li 	if (data && (msg->rx_len >= 2)) {
1266a689554bSHai Li 		data[0] = buf[1]; /* strip out dcs type */
1267a689554bSHai Li 		data[1] = buf[2];
1268a689554bSHai Li 		return 2;
1269a689554bSHai Li 	} else {
1270981371f3SStephane Viau 		pr_err("%s: read data does not match with rx_buf len %zu\n",
1271a689554bSHai Li 			__func__, msg->rx_len);
1272a689554bSHai Li 		return -EINVAL;
1273a689554bSHai Li 	}
1274a689554bSHai Li }
1275a689554bSHai Li 
dsi_long_read_resp(u8 * buf,const struct mipi_dsi_msg * msg)1276a689554bSHai Li static int dsi_long_read_resp(u8 *buf, const struct mipi_dsi_msg *msg)
1277a689554bSHai Li {
1278a689554bSHai Li 	/* strip out 4 byte dcs header */
1279a689554bSHai Li 	if (msg->rx_buf && msg->rx_len)
1280a689554bSHai Li 		memcpy(msg->rx_buf, buf + 4, msg->rx_len);
1281a689554bSHai Li 
1282a689554bSHai Li 	return msg->rx_len;
1283a689554bSHai Li }
1284a689554bSHai Li 
dsi_dma_base_get_6g(struct msm_dsi_host * msm_host,uint64_t * dma_base)1285c4d8cfe5SSibi Sankar int dsi_dma_base_get_6g(struct msm_dsi_host *msm_host, uint64_t *dma_base)
1286c4d8cfe5SSibi Sankar {
1287c4d8cfe5SSibi Sankar 	struct drm_device *dev = msm_host->dev;
1288c4d8cfe5SSibi Sankar 	struct msm_drm_private *priv = dev->dev_private;
1289c4d8cfe5SSibi Sankar 
1290c4d8cfe5SSibi Sankar 	if (!dma_base)
1291c4d8cfe5SSibi Sankar 		return -EINVAL;
1292c4d8cfe5SSibi Sankar 
12939fe041f6SJordan Crouse 	return msm_gem_get_and_pin_iova(msm_host->tx_gem_obj,
1294c4d8cfe5SSibi Sankar 				priv->kms->aspace, dma_base);
1295c4d8cfe5SSibi Sankar }
1296c4d8cfe5SSibi Sankar 
dsi_dma_base_get_v2(struct msm_dsi_host * msm_host,uint64_t * dma_base)1297c4d8cfe5SSibi Sankar int dsi_dma_base_get_v2(struct msm_dsi_host *msm_host, uint64_t *dma_base)
1298c4d8cfe5SSibi Sankar {
1299c4d8cfe5SSibi Sankar 	if (!dma_base)
1300c4d8cfe5SSibi Sankar 		return -EINVAL;
1301c4d8cfe5SSibi Sankar 
1302c4d8cfe5SSibi Sankar 	*dma_base = msm_host->tx_buf_paddr;
1303c4d8cfe5SSibi Sankar 	return 0;
1304c4d8cfe5SSibi Sankar }
1305c4d8cfe5SSibi Sankar 
dsi_cmd_dma_tx(struct msm_dsi_host * msm_host,int len)1306a689554bSHai Li static int dsi_cmd_dma_tx(struct msm_dsi_host *msm_host, int len)
1307a689554bSHai Li {
13084ff9d4cbSArchit Taneja 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
1309a689554bSHai Li 	int ret;
131078babc16SRob Clark 	uint64_t dma_base;
1311a689554bSHai Li 	bool triggered;
1312a689554bSHai Li 
13138f7ca540SSibi Sankar 	ret = cfg_hnd->ops->dma_base_get(msm_host, &dma_base);
1314a689554bSHai Li 	if (ret) {
1315a689554bSHai Li 		pr_err("%s: failed to get iova: %d\n", __func__, ret);
1316a689554bSHai Li 		return ret;
1317a689554bSHai Li 	}
1318a689554bSHai Li 
1319a689554bSHai Li 	reinit_completion(&msm_host->dma_comp);
1320a689554bSHai Li 
1321a689554bSHai Li 	dsi_wait4video_eng_busy(msm_host);
1322a689554bSHai Li 
1323a689554bSHai Li 	triggered = msm_dsi_manager_cmd_xfer_trigger(
13244ff9d4cbSArchit Taneja 						msm_host->id, dma_base, len);
1325a689554bSHai Li 	if (triggered) {
1326a689554bSHai Li 		ret = wait_for_completion_timeout(&msm_host->dma_comp,
1327a689554bSHai Li 					msecs_to_jiffies(200));
1328a689554bSHai Li 		DBG("ret=%d", ret);
1329a689554bSHai Li 		if (ret == 0)
1330a689554bSHai Li 			ret = -ETIMEDOUT;
1331a689554bSHai Li 		else
1332a689554bSHai Li 			ret = len;
1333a689554bSHai Li 	} else
1334a689554bSHai Li 		ret = len;
1335a689554bSHai Li 
1336a689554bSHai Li 	return ret;
1337a689554bSHai Li }
1338a689554bSHai Li 
dsi_cmd_dma_rx(struct msm_dsi_host * msm_host,u8 * buf,int rx_byte,int pkt_size)1339a689554bSHai Li static int dsi_cmd_dma_rx(struct msm_dsi_host *msm_host,
1340a689554bSHai Li 			u8 *buf, int rx_byte, int pkt_size)
1341a689554bSHai Li {
13422e3cc607Szhengbin 	u32 *temp, data;
1343a689554bSHai Li 	int i, j = 0, cnt;
1344a689554bSHai Li 	u32 read_cnt;
1345a689554bSHai Li 	u8 reg[16];
1346a689554bSHai Li 	int repeated_bytes = 0;
1347a689554bSHai Li 	int buf_offset = buf - msm_host->rx_buf;
1348a689554bSHai Li 
1349a689554bSHai Li 	temp = (u32 *)reg;
1350a689554bSHai Li 	cnt = (rx_byte + 3) >> 2;
1351a689554bSHai Li 	if (cnt > 4)
1352a689554bSHai Li 		cnt = 4; /* 4 x 32 bits registers only */
1353a689554bSHai Li 
1354ec1936ebSHai Li 	if (rx_byte == 4)
1355ec1936ebSHai Li 		read_cnt = 4;
1356ec1936ebSHai Li 	else
1357ec1936ebSHai Li 		read_cnt = pkt_size + 6;
1358a689554bSHai Li 
1359a689554bSHai Li 	/*
1360a689554bSHai Li 	 * In case of multiple reads from the panel, after the first read, there
1361a689554bSHai Li 	 * is possibility that there are some bytes in the payload repeating in
1362a689554bSHai Li 	 * the RDBK_DATA registers. Since we read all the parameters from the
1363a689554bSHai Li 	 * panel right from the first byte for every pass. We need to skip the
1364a689554bSHai Li 	 * repeating bytes and then append the new parameters to the rx buffer.
1365a689554bSHai Li 	 */
1366a689554bSHai Li 	if (read_cnt > 16) {
1367a689554bSHai Li 		int bytes_shifted;
1368a689554bSHai Li 		/* Any data more than 16 bytes will be shifted out.
1369a689554bSHai Li 		 * The temp read buffer should already contain these bytes.
1370a689554bSHai Li 		 * The remaining bytes in read buffer are the repeated bytes.
1371a689554bSHai Li 		 */
1372a689554bSHai Li 		bytes_shifted = read_cnt - 16;
1373a689554bSHai Li 		repeated_bytes = buf_offset - bytes_shifted;
1374a689554bSHai Li 	}
1375a689554bSHai Li 
1376a689554bSHai Li 	for (i = cnt - 1; i >= 0; i--) {
1377a689554bSHai Li 		data = dsi_read(msm_host, REG_DSI_RDBK_DATA(i));
1378a689554bSHai Li 		*temp++ = ntohl(data); /* to host byte order */
1379a689554bSHai Li 		DBG("data = 0x%x and ntohl(data) = 0x%x", data, ntohl(data));
1380a689554bSHai Li 	}
1381a689554bSHai Li 
1382a689554bSHai Li 	for (i = repeated_bytes; i < 16; i++)
1383a689554bSHai Li 		buf[j++] = reg[i];
1384a689554bSHai Li 
1385a689554bSHai Li 	return j;
1386a689554bSHai Li }
1387a689554bSHai Li 
dsi_cmds2buf_tx(struct msm_dsi_host * msm_host,const struct mipi_dsi_msg * msg)1388a689554bSHai Li static int dsi_cmds2buf_tx(struct msm_dsi_host *msm_host,
1389a689554bSHai Li 				const struct mipi_dsi_msg *msg)
1390a689554bSHai Li {
1391a689554bSHai Li 	int len, ret;
1392a689554bSHai Li 	int bllp_len = msm_host->mode->hdisplay *
1393a689554bSHai Li 			dsi_get_bpp(msm_host->format) / 8;
1394a689554bSHai Li 
13954ff9d4cbSArchit Taneja 	len = dsi_cmd_dma_add(msm_host, msg);
1396f0e7e9edSDmitry Baryshkov 	if (len < 0) {
1397a689554bSHai Li 		pr_err("%s: failed to add cmd type = 0x%x\n",
1398a689554bSHai Li 			__func__,  msg->type);
1399f0e7e9edSDmitry Baryshkov 		return len;
1400a689554bSHai Li 	}
1401a689554bSHai Li 
1402a689554bSHai Li 	/* for video mode, do not send cmds more than
1403a689554bSHai Li 	* one pixel line, since it only transmit it
1404a689554bSHai Li 	* during BLLP.
1405a689554bSHai Li 	*/
1406a689554bSHai Li 	/* TODO: if the command is sent in LP mode, the bit rate is only
1407a689554bSHai Li 	 * half of esc clk rate. In this case, if the video is already
1408a689554bSHai Li 	 * actively streaming, we need to check more carefully if the
1409a689554bSHai Li 	 * command can be fit into one BLLP.
1410a689554bSHai Li 	 */
1411a689554bSHai Li 	if ((msm_host->mode_flags & MIPI_DSI_MODE_VIDEO) && (len > bllp_len)) {
1412a689554bSHai Li 		pr_err("%s: cmd cannot fit into BLLP period, len=%d\n",
1413a689554bSHai Li 			__func__, len);
1414a689554bSHai Li 		return -EINVAL;
1415a689554bSHai Li 	}
1416a689554bSHai Li 
1417a689554bSHai Li 	ret = dsi_cmd_dma_tx(msm_host, len);
1418f0e7e9edSDmitry Baryshkov 	if (ret < 0) {
1419f0e7e9edSDmitry Baryshkov 		pr_err("%s: cmd dma tx failed, type=0x%x, data0=0x%x, len=%d, ret=%d\n",
1420f0e7e9edSDmitry Baryshkov 			__func__, msg->type, (*(u8 *)(msg->tx_buf)), len, ret);
1421f0e7e9edSDmitry Baryshkov 		return ret;
1422f0e7e9edSDmitry Baryshkov 	} else if (ret < len) {
1423f0e7e9edSDmitry Baryshkov 		pr_err("%s: cmd dma tx failed, type=0x%x, data0=0x%x, ret=%d len=%d\n",
1424f0e7e9edSDmitry Baryshkov 			__func__, msg->type, (*(u8 *)(msg->tx_buf)), ret, len);
1425f0e7e9edSDmitry Baryshkov 		return -EIO;
1426a689554bSHai Li 	}
1427a689554bSHai Li 
1428a689554bSHai Li 	return len;
1429a689554bSHai Li }
1430a689554bSHai Li 
dsi_err_worker(struct work_struct * work)1431a689554bSHai Li static void dsi_err_worker(struct work_struct *work)
1432a689554bSHai Li {
1433a689554bSHai Li 	struct msm_dsi_host *msm_host =
1434a689554bSHai Li 		container_of(work, struct msm_dsi_host, err_work);
1435a689554bSHai Li 	u32 status = msm_host->err_work_state;
1436a689554bSHai Li 
1437ff431fa4SRob Clark 	pr_err_ratelimited("%s: status=%x\n", __func__, status);
1438a689554bSHai Li 	if (status & DSI_ERR_STATE_MDP_FIFO_UNDERFLOW)
14394f0718bfSVladimir Lypak 		dsi_sw_reset(msm_host);
1440a689554bSHai Li 
1441a689554bSHai Li 	/* It is safe to clear here because error irq is disabled. */
1442a689554bSHai Li 	msm_host->err_work_state = 0;
1443a689554bSHai Li 
1444a689554bSHai Li 	/* enable dsi error interrupt */
1445a689554bSHai Li 	dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 1);
1446a689554bSHai Li }
1447a689554bSHai Li 
dsi_ack_err_status(struct msm_dsi_host * msm_host)1448a689554bSHai Li static void dsi_ack_err_status(struct msm_dsi_host *msm_host)
1449a689554bSHai Li {
1450a689554bSHai Li 	u32 status;
1451a689554bSHai Li 
1452a689554bSHai Li 	status = dsi_read(msm_host, REG_DSI_ACK_ERR_STATUS);
1453a689554bSHai Li 
1454a689554bSHai Li 	if (status) {
1455a689554bSHai Li 		dsi_write(msm_host, REG_DSI_ACK_ERR_STATUS, status);
1456a689554bSHai Li 		/* Writing of an extra 0 needed to clear error bits */
1457a689554bSHai Li 		dsi_write(msm_host, REG_DSI_ACK_ERR_STATUS, 0);
1458a689554bSHai Li 		msm_host->err_work_state |= DSI_ERR_STATE_ACK;
1459a689554bSHai Li 	}
1460a689554bSHai Li }
1461a689554bSHai Li 
dsi_timeout_status(struct msm_dsi_host * msm_host)1462a689554bSHai Li static void dsi_timeout_status(struct msm_dsi_host *msm_host)
1463a689554bSHai Li {
1464a689554bSHai Li 	u32 status;
1465a689554bSHai Li 
1466a689554bSHai Li 	status = dsi_read(msm_host, REG_DSI_TIMEOUT_STATUS);
1467a689554bSHai Li 
1468a689554bSHai Li 	if (status) {
1469a689554bSHai Li 		dsi_write(msm_host, REG_DSI_TIMEOUT_STATUS, status);
1470a689554bSHai Li 		msm_host->err_work_state |= DSI_ERR_STATE_TIMEOUT;
1471a689554bSHai Li 	}
1472a689554bSHai Li }
1473a689554bSHai Li 
dsi_dln0_phy_err(struct msm_dsi_host * msm_host)1474a689554bSHai Li static void dsi_dln0_phy_err(struct msm_dsi_host *msm_host)
1475a689554bSHai Li {
1476a689554bSHai Li 	u32 status;
1477a689554bSHai Li 
1478a689554bSHai Li 	status = dsi_read(msm_host, REG_DSI_DLN0_PHY_ERR);
1479a689554bSHai Li 
148001199361SArchit Taneja 	if (status & (DSI_DLN0_PHY_ERR_DLN0_ERR_ESC |
148101199361SArchit Taneja 			DSI_DLN0_PHY_ERR_DLN0_ERR_SYNC_ESC |
148201199361SArchit Taneja 			DSI_DLN0_PHY_ERR_DLN0_ERR_CONTROL |
148301199361SArchit Taneja 			DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP0 |
148401199361SArchit Taneja 			DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP1)) {
1485a689554bSHai Li 		dsi_write(msm_host, REG_DSI_DLN0_PHY_ERR, status);
1486a689554bSHai Li 		msm_host->err_work_state |= DSI_ERR_STATE_DLN0_PHY;
1487a689554bSHai Li 	}
1488a689554bSHai Li }
1489a689554bSHai Li 
dsi_fifo_status(struct msm_dsi_host * msm_host)1490a689554bSHai Li static void dsi_fifo_status(struct msm_dsi_host *msm_host)
1491a689554bSHai Li {
1492a689554bSHai Li 	u32 status;
1493a689554bSHai Li 
1494a689554bSHai Li 	status = dsi_read(msm_host, REG_DSI_FIFO_STATUS);
1495a689554bSHai Li 
1496a689554bSHai Li 	/* fifo underflow, overflow */
1497a689554bSHai Li 	if (status) {
1498a689554bSHai Li 		dsi_write(msm_host, REG_DSI_FIFO_STATUS, status);
1499a689554bSHai Li 		msm_host->err_work_state |= DSI_ERR_STATE_FIFO;
1500a689554bSHai Li 		if (status & DSI_FIFO_STATUS_CMD_MDP_FIFO_UNDERFLOW)
1501a689554bSHai Li 			msm_host->err_work_state |=
1502a689554bSHai Li 					DSI_ERR_STATE_MDP_FIFO_UNDERFLOW;
1503a689554bSHai Li 	}
1504a689554bSHai Li }
1505a689554bSHai Li 
dsi_status(struct msm_dsi_host * msm_host)1506a689554bSHai Li static void dsi_status(struct msm_dsi_host *msm_host)
1507a689554bSHai Li {
1508a689554bSHai Li 	u32 status;
1509a689554bSHai Li 
1510a689554bSHai Li 	status = dsi_read(msm_host, REG_DSI_STATUS0);
1511a689554bSHai Li 
1512a689554bSHai Li 	if (status & DSI_STATUS0_INTERLEAVE_OP_CONTENTION) {
1513a689554bSHai Li 		dsi_write(msm_host, REG_DSI_STATUS0, status);
1514a689554bSHai Li 		msm_host->err_work_state |=
1515a689554bSHai Li 			DSI_ERR_STATE_INTERLEAVE_OP_CONTENTION;
1516a689554bSHai Li 	}
1517a689554bSHai Li }
1518a689554bSHai Li 
dsi_clk_status(struct msm_dsi_host * msm_host)1519a689554bSHai Li static void dsi_clk_status(struct msm_dsi_host *msm_host)
1520a689554bSHai Li {
1521a689554bSHai Li 	u32 status;
1522a689554bSHai Li 
1523a689554bSHai Li 	status = dsi_read(msm_host, REG_DSI_CLK_STATUS);
1524a689554bSHai Li 
1525a689554bSHai Li 	if (status & DSI_CLK_STATUS_PLL_UNLOCKED) {
1526a689554bSHai Li 		dsi_write(msm_host, REG_DSI_CLK_STATUS, status);
1527a689554bSHai Li 		msm_host->err_work_state |= DSI_ERR_STATE_PLL_UNLOCKED;
1528a689554bSHai Li 	}
1529a689554bSHai Li }
1530a689554bSHai Li 
dsi_error(struct msm_dsi_host * msm_host)1531a689554bSHai Li static void dsi_error(struct msm_dsi_host *msm_host)
1532a689554bSHai Li {
1533a689554bSHai Li 	/* disable dsi error interrupt */
1534a689554bSHai Li 	dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 0);
1535a689554bSHai Li 
1536a689554bSHai Li 	dsi_clk_status(msm_host);
1537a689554bSHai Li 	dsi_fifo_status(msm_host);
1538a689554bSHai Li 	dsi_ack_err_status(msm_host);
1539a689554bSHai Li 	dsi_timeout_status(msm_host);
1540a689554bSHai Li 	dsi_status(msm_host);
1541a689554bSHai Li 	dsi_dln0_phy_err(msm_host);
1542a689554bSHai Li 
1543a689554bSHai Li 	queue_work(msm_host->workqueue, &msm_host->err_work);
1544a689554bSHai Li }
1545a689554bSHai Li 
dsi_host_irq(int irq,void * ptr)1546a689554bSHai Li static irqreturn_t dsi_host_irq(int irq, void *ptr)
1547a689554bSHai Li {
1548a689554bSHai Li 	struct msm_dsi_host *msm_host = ptr;
1549a689554bSHai Li 	u32 isr;
1550a689554bSHai Li 	unsigned long flags;
1551a689554bSHai Li 
1552a689554bSHai Li 	if (!msm_host->ctrl_base)
1553a689554bSHai Li 		return IRQ_HANDLED;
1554a689554bSHai Li 
1555a689554bSHai Li 	spin_lock_irqsave(&msm_host->intr_lock, flags);
1556a689554bSHai Li 	isr = dsi_read(msm_host, REG_DSI_INTR_CTRL);
1557a689554bSHai Li 	dsi_write(msm_host, REG_DSI_INTR_CTRL, isr);
1558a689554bSHai Li 	spin_unlock_irqrestore(&msm_host->intr_lock, flags);
1559a689554bSHai Li 
1560a689554bSHai Li 	DBG("isr=0x%x, id=%d", isr, msm_host->id);
1561a689554bSHai Li 
1562a689554bSHai Li 	if (isr & DSI_IRQ_ERROR)
1563a689554bSHai Li 		dsi_error(msm_host);
1564a689554bSHai Li 
1565a689554bSHai Li 	if (isr & DSI_IRQ_VIDEO_DONE)
1566a689554bSHai Li 		complete(&msm_host->video_comp);
1567a689554bSHai Li 
1568a689554bSHai Li 	if (isr & DSI_IRQ_CMD_DMA_DONE)
1569a689554bSHai Li 		complete(&msm_host->dma_comp);
1570a689554bSHai Li 
1571a689554bSHai Li 	return IRQ_HANDLED;
1572a689554bSHai Li }
1573a689554bSHai Li 
dsi_host_init_panel_gpios(struct msm_dsi_host * msm_host,struct device * panel_device)1574a689554bSHai Li static int dsi_host_init_panel_gpios(struct msm_dsi_host *msm_host,
1575a689554bSHai Li 			struct device *panel_device)
1576a689554bSHai Li {
15779590e69dSUwe Kleine-König 	msm_host->disp_en_gpio = devm_gpiod_get_optional(panel_device,
15789590e69dSUwe Kleine-König 							 "disp-enable",
15799590e69dSUwe Kleine-König 							 GPIOD_OUT_LOW);
1580a689554bSHai Li 	if (IS_ERR(msm_host->disp_en_gpio)) {
1581a689554bSHai Li 		DBG("cannot get disp-enable-gpios %ld",
1582a689554bSHai Li 				PTR_ERR(msm_host->disp_en_gpio));
15839590e69dSUwe Kleine-König 		return PTR_ERR(msm_host->disp_en_gpio);
1584a689554bSHai Li 	}
1585a689554bSHai Li 
158660d05cb4SArchit Taneja 	msm_host->te_gpio = devm_gpiod_get_optional(panel_device, "disp-te",
158760d05cb4SArchit Taneja 								GPIOD_IN);
1588a689554bSHai Li 	if (IS_ERR(msm_host->te_gpio)) {
1589a689554bSHai Li 		DBG("cannot get disp-te-gpios %ld", PTR_ERR(msm_host->te_gpio));
15909590e69dSUwe Kleine-König 		return PTR_ERR(msm_host->te_gpio);
1591a689554bSHai Li 	}
1592a689554bSHai Li 
1593a689554bSHai Li 	return 0;
1594a689554bSHai Li }
1595a689554bSHai Li 
dsi_host_attach(struct mipi_dsi_host * host,struct mipi_dsi_device * dsi)1596a689554bSHai Li static int dsi_host_attach(struct mipi_dsi_host *host,
1597a689554bSHai Li 					struct mipi_dsi_device *dsi)
1598a689554bSHai Li {
1599a689554bSHai Li 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1600a689554bSHai Li 	int ret;
1601a689554bSHai Li 
160226f7d1f4SArchit Taneja 	if (dsi->lanes > msm_host->num_data_lanes)
160326f7d1f4SArchit Taneja 		return -EINVAL;
160426f7d1f4SArchit Taneja 
1605a689554bSHai Li 	msm_host->channel = dsi->channel;
1606a689554bSHai Li 	msm_host->lanes = dsi->lanes;
1607a689554bSHai Li 	msm_host->format = dsi->format;
1608a689554bSHai Li 	msm_host->mode_flags = dsi->mode_flags;
1609574922e6SDmitry Baryshkov 	if (dsi->dsc)
1610574922e6SDmitry Baryshkov 		msm_host->dsc = dsi->dsc;
1611a689554bSHai Li 
1612a689554bSHai Li 	/* Some gpios defined in panel DT need to be controlled by host */
1613a689554bSHai Li 	ret = dsi_host_init_panel_gpios(msm_host, &dsi->dev);
1614a689554bSHai Li 	if (ret)
1615a689554bSHai Li 		return ret;
1616a689554bSHai Li 
16178f59ee9aSRob Clark 	ret = dsi_dev_attach(msm_host->pdev);
16188f59ee9aSRob Clark 	if (ret)
16198f59ee9aSRob Clark 		return ret;
16208f59ee9aSRob Clark 
1621a689554bSHai Li 	DBG("id=%d", msm_host->id);
1622a689554bSHai Li 
1623a689554bSHai Li 	return 0;
1624a689554bSHai Li }
1625a689554bSHai Li 
dsi_host_detach(struct mipi_dsi_host * host,struct mipi_dsi_device * dsi)1626a689554bSHai Li static int dsi_host_detach(struct mipi_dsi_host *host,
1627a689554bSHai Li 					struct mipi_dsi_device *dsi)
1628a689554bSHai Li {
1629a689554bSHai Li 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1630a689554bSHai Li 
16318f59ee9aSRob Clark 	dsi_dev_detach(msm_host->pdev);
16328f59ee9aSRob Clark 
1633a689554bSHai Li 	DBG("id=%d", msm_host->id);
1634a689554bSHai Li 
1635a689554bSHai Li 	return 0;
1636a689554bSHai Li }
1637a689554bSHai Li 
dsi_host_transfer(struct mipi_dsi_host * host,const struct mipi_dsi_msg * msg)1638a689554bSHai Li static ssize_t dsi_host_transfer(struct mipi_dsi_host *host,
1639a689554bSHai Li 					const struct mipi_dsi_msg *msg)
1640a689554bSHai Li {
1641a689554bSHai Li 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1642a689554bSHai Li 	int ret;
1643a689554bSHai Li 
1644a689554bSHai Li 	if (!msg || !msm_host->power_on)
1645a689554bSHai Li 		return -EINVAL;
1646a689554bSHai Li 
1647a689554bSHai Li 	mutex_lock(&msm_host->cmd_mutex);
1648a689554bSHai Li 	ret = msm_dsi_manager_cmd_xfer(msm_host->id, msg);
1649a689554bSHai Li 	mutex_unlock(&msm_host->cmd_mutex);
1650a689554bSHai Li 
1651a689554bSHai Li 	return ret;
1652a689554bSHai Li }
1653a689554bSHai Li 
16548b6947a8SRikard Falkeborn static const struct mipi_dsi_host_ops dsi_host_ops = {
1655a689554bSHai Li 	.attach = dsi_host_attach,
1656a689554bSHai Li 	.detach = dsi_host_detach,
1657a689554bSHai Li 	.transfer = dsi_host_transfer,
1658a689554bSHai Li };
1659a689554bSHai Li 
166026f7d1f4SArchit Taneja /*
166126f7d1f4SArchit Taneja  * List of supported physical to logical lane mappings.
166226f7d1f4SArchit Taneja  * For example, the 2nd entry represents the following mapping:
166326f7d1f4SArchit Taneja  *
166426f7d1f4SArchit Taneja  * "3012": Logic 3->Phys 0; Logic 0->Phys 1; Logic 1->Phys 2; Logic 2->Phys 3;
166526f7d1f4SArchit Taneja  */
166626f7d1f4SArchit Taneja static const int supported_data_lane_swaps[][4] = {
166726f7d1f4SArchit Taneja 	{ 0, 1, 2, 3 },
166826f7d1f4SArchit Taneja 	{ 3, 0, 1, 2 },
166926f7d1f4SArchit Taneja 	{ 2, 3, 0, 1 },
167026f7d1f4SArchit Taneja 	{ 1, 2, 3, 0 },
167126f7d1f4SArchit Taneja 	{ 0, 3, 2, 1 },
167226f7d1f4SArchit Taneja 	{ 1, 0, 3, 2 },
167326f7d1f4SArchit Taneja 	{ 2, 1, 0, 3 },
167426f7d1f4SArchit Taneja 	{ 3, 2, 1, 0 },
167526f7d1f4SArchit Taneja };
167626f7d1f4SArchit Taneja 
dsi_host_parse_lane_data(struct msm_dsi_host * msm_host,struct device_node * ep)167726f7d1f4SArchit Taneja static int dsi_host_parse_lane_data(struct msm_dsi_host *msm_host,
167826f7d1f4SArchit Taneja 				    struct device_node *ep)
167926f7d1f4SArchit Taneja {
168026f7d1f4SArchit Taneja 	struct device *dev = &msm_host->pdev->dev;
168126f7d1f4SArchit Taneja 	struct property *prop;
168226f7d1f4SArchit Taneja 	u32 lane_map[4];
168326f7d1f4SArchit Taneja 	int ret, i, len, num_lanes;
168426f7d1f4SArchit Taneja 
168560282ceaSArchit Taneja 	prop = of_find_property(ep, "data-lanes", &len);
168626f7d1f4SArchit Taneja 	if (!prop) {
16876a41da17SMamta Shukla 		DRM_DEV_DEBUG(dev,
1688a1b1a4f7SArchit Taneja 			"failed to find data lane mapping, using default\n");
1689cd92cc18SPhilip Chen 		/* Set the number of date lanes to 4 by default. */
1690cd92cc18SPhilip Chen 		msm_host->num_data_lanes = 4;
1691a1b1a4f7SArchit Taneja 		return 0;
169226f7d1f4SArchit Taneja 	}
169326f7d1f4SArchit Taneja 
1694185443efSMarek Vasut 	num_lanes = drm_of_get_data_lanes_count(ep, 1, 4);
1695185443efSMarek Vasut 	if (num_lanes < 0) {
16966a41da17SMamta Shukla 		DRM_DEV_ERROR(dev, "bad number of data lanes\n");
1697185443efSMarek Vasut 		return num_lanes;
169826f7d1f4SArchit Taneja 	}
169926f7d1f4SArchit Taneja 
170026f7d1f4SArchit Taneja 	msm_host->num_data_lanes = num_lanes;
170126f7d1f4SArchit Taneja 
170260282ceaSArchit Taneja 	ret = of_property_read_u32_array(ep, "data-lanes", lane_map,
170326f7d1f4SArchit Taneja 					 num_lanes);
170426f7d1f4SArchit Taneja 	if (ret) {
17056a41da17SMamta Shukla 		DRM_DEV_ERROR(dev, "failed to read lane data\n");
170626f7d1f4SArchit Taneja 		return ret;
170726f7d1f4SArchit Taneja 	}
170826f7d1f4SArchit Taneja 
170926f7d1f4SArchit Taneja 	/*
171026f7d1f4SArchit Taneja 	 * compare DT specified physical-logical lane mappings with the ones
171126f7d1f4SArchit Taneja 	 * supported by hardware
171226f7d1f4SArchit Taneja 	 */
171326f7d1f4SArchit Taneja 	for (i = 0; i < ARRAY_SIZE(supported_data_lane_swaps); i++) {
171426f7d1f4SArchit Taneja 		const int *swap = supported_data_lane_swaps[i];
171526f7d1f4SArchit Taneja 		int j;
171626f7d1f4SArchit Taneja 
171760282ceaSArchit Taneja 		/*
171860282ceaSArchit Taneja 		 * the data-lanes array we get from DT has a logical->physical
171960282ceaSArchit Taneja 		 * mapping. The "data lane swap" register field represents
172060282ceaSArchit Taneja 		 * supported configurations in a physical->logical mapping.
172160282ceaSArchit Taneja 		 * Translate the DT mapping to what we understand and find a
172260282ceaSArchit Taneja 		 * configuration that works.
172360282ceaSArchit Taneja 		 */
172426f7d1f4SArchit Taneja 		for (j = 0; j < num_lanes; j++) {
172560282ceaSArchit Taneja 			if (lane_map[j] < 0 || lane_map[j] > 3)
17266a41da17SMamta Shukla 				DRM_DEV_ERROR(dev, "bad physical lane entry %u\n",
172760282ceaSArchit Taneja 					lane_map[j]);
172860282ceaSArchit Taneja 
172960282ceaSArchit Taneja 			if (swap[lane_map[j]] != j)
173026f7d1f4SArchit Taneja 				break;
173126f7d1f4SArchit Taneja 		}
173226f7d1f4SArchit Taneja 
173326f7d1f4SArchit Taneja 		if (j == num_lanes) {
173426f7d1f4SArchit Taneja 			msm_host->dlane_swap = i;
173526f7d1f4SArchit Taneja 			return 0;
173626f7d1f4SArchit Taneja 		}
173726f7d1f4SArchit Taneja 	}
173826f7d1f4SArchit Taneja 
173926f7d1f4SArchit Taneja 	return -EINVAL;
174026f7d1f4SArchit Taneja }
174126f7d1f4SArchit Taneja 
dsi_populate_dsc_params(struct msm_dsi_host * msm_host,struct drm_dsc_config * dsc)1742d2c277c6SMarijn Suijten static int dsi_populate_dsc_params(struct msm_dsi_host *msm_host, struct drm_dsc_config *dsc)
1743b9080324SVinod Koul {
174449fd30a7SDmitry Baryshkov 	int ret;
1745d2c277c6SMarijn Suijten 
1746d2c277c6SMarijn Suijten 	if (dsc->bits_per_pixel & 0xf) {
1747d2c277c6SMarijn Suijten 		DRM_DEV_ERROR(&msm_host->pdev->dev, "DSI does not support fractional bits_per_pixel\n");
1748d2c277c6SMarijn Suijten 		return -EINVAL;
1749d2c277c6SMarijn Suijten 	}
1750b9080324SVinod Koul 
1751d053fbc4SMarijn Suijten 	if (dsc->bits_per_component != 8) {
1752d053fbc4SMarijn Suijten 		DRM_DEV_ERROR(&msm_host->pdev->dev, "DSI does not support bits_per_component != 8 yet\n");
1753d053fbc4SMarijn Suijten 		return -EOPNOTSUPP;
1754d053fbc4SMarijn Suijten 	}
1755d053fbc4SMarijn Suijten 
17564b2b1b36SDmitry Baryshkov 	dsc->simple_422 = 0;
17574b2b1b36SDmitry Baryshkov 	dsc->convert_rgb = 1;
17584b2b1b36SDmitry Baryshkov 	dsc->vbr_enable = 0;
1759b9080324SVinod Koul 
176049fd30a7SDmitry Baryshkov 	drm_dsc_set_const_params(dsc);
176149fd30a7SDmitry Baryshkov 	drm_dsc_set_rc_buf_thresh(dsc);
1762b9080324SVinod Koul 
176349fd30a7SDmitry Baryshkov 	/* handle only bpp = bpc = 8, pre-SCR panels */
176449fd30a7SDmitry Baryshkov 	ret = drm_dsc_setup_rc_params(dsc, DRM_DSC_1_1_PRE_SCR);
176549fd30a7SDmitry Baryshkov 	if (ret) {
176649fd30a7SDmitry Baryshkov 		DRM_DEV_ERROR(&msm_host->pdev->dev, "could not find DSC RC parameters\n");
176749fd30a7SDmitry Baryshkov 		return ret;
1768b9080324SVinod Koul 	}
1769b9080324SVinod Koul 
1770ed1498f7SJessica Zhang 	dsc->initial_scale_value = drm_dsc_initial_scale_value(dsc);
17714b2b1b36SDmitry Baryshkov 	dsc->line_buf_depth = dsc->bits_per_component + 1;
1772b9080324SVinod Koul 
1773c3a1aabcSMarijn Suijten 	return drm_dsc_compute_rc_parameters(dsc);
1774b9080324SVinod Koul }
1775b9080324SVinod Koul 
dsi_host_parse_dt(struct msm_dsi_host * msm_host)1776f7009d26SArchit Taneja static int dsi_host_parse_dt(struct msm_dsi_host *msm_host)
1777f7009d26SArchit Taneja {
1778f7009d26SArchit Taneja 	struct device *dev = &msm_host->pdev->dev;
1779f7009d26SArchit Taneja 	struct device_node *np = dev->of_node;
1780682493e4SNathan Chancellor 	struct device_node *endpoint;
1781a1b1a4f7SArchit Taneja 	int ret = 0;
1782f7009d26SArchit Taneja 
1783f7009d26SArchit Taneja 	/*
1784b9ac76f6SArchit Taneja 	 * Get the endpoint of the output port of the DSI host. In our case,
1785b9ac76f6SArchit Taneja 	 * this is mapped to port number with reg = 1. Don't return an error if
1786b9ac76f6SArchit Taneja 	 * the remote endpoint isn't defined. It's possible that there is
1787b9ac76f6SArchit Taneja 	 * nothing connected to the dsi output.
1788f7009d26SArchit Taneja 	 */
1789b9ac76f6SArchit Taneja 	endpoint = of_graph_get_endpoint_by_regs(np, 1, -1);
1790f7009d26SArchit Taneja 	if (!endpoint) {
17916a41da17SMamta Shukla 		DRM_DEV_DEBUG(dev, "%s: no endpoint\n", __func__);
1792f7009d26SArchit Taneja 		return 0;
1793f7009d26SArchit Taneja 	}
1794f7009d26SArchit Taneja 
179526f7d1f4SArchit Taneja 	ret = dsi_host_parse_lane_data(msm_host, endpoint);
179626f7d1f4SArchit Taneja 	if (ret) {
17976a41da17SMamta Shukla 		DRM_DEV_ERROR(dev, "%s: invalid lane configuration %d\n",
179826f7d1f4SArchit Taneja 			__func__, ret);
1799feb085ecSSean Paul 		ret = -EINVAL;
180026f7d1f4SArchit Taneja 		goto err;
180126f7d1f4SArchit Taneja 	}
180226f7d1f4SArchit Taneja 
18030c7df47fSArchit Taneja 	if (of_property_read_bool(np, "syscon-sfpb")) {
18040c7df47fSArchit Taneja 		msm_host->sfpb = syscon_regmap_lookup_by_phandle(np,
18050c7df47fSArchit Taneja 					"syscon-sfpb");
18060c7df47fSArchit Taneja 		if (IS_ERR(msm_host->sfpb)) {
18076a41da17SMamta Shukla 			DRM_DEV_ERROR(dev, "%s: failed to get sfpb regmap\n",
18080c7df47fSArchit Taneja 				__func__);
180926f7d1f4SArchit Taneja 			ret = PTR_ERR(msm_host->sfpb);
18100c7df47fSArchit Taneja 		}
18110c7df47fSArchit Taneja 	}
18120c7df47fSArchit Taneja 
181326f7d1f4SArchit Taneja err:
181426f7d1f4SArchit Taneja 	of_node_put(endpoint);
181526f7d1f4SArchit Taneja 
181626f7d1f4SArchit Taneja 	return ret;
1817f7009d26SArchit Taneja }
1818f7009d26SArchit Taneja 
dsi_host_get_id(struct msm_dsi_host * msm_host)181932280d66SArchit Taneja static int dsi_host_get_id(struct msm_dsi_host *msm_host)
182032280d66SArchit Taneja {
182132280d66SArchit Taneja 	struct platform_device *pdev = msm_host->pdev;
182232280d66SArchit Taneja 	const struct msm_dsi_config *cfg = msm_host->cfg_hnd->cfg;
182332280d66SArchit Taneja 	struct resource *res;
1824ff83e76bSKonrad Dybcio 	int i, j;
182532280d66SArchit Taneja 
182632280d66SArchit Taneja 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dsi_ctrl");
182732280d66SArchit Taneja 	if (!res)
182832280d66SArchit Taneja 		return -EINVAL;
182932280d66SArchit Taneja 
1830ff83e76bSKonrad Dybcio 	for (i = 0; i < VARIANTS_MAX; i++)
1831ff83e76bSKonrad Dybcio 		for (j = 0; j < DSI_MAX; j++)
1832ff83e76bSKonrad Dybcio 			if (cfg->io_start[i][j] == res->start)
1833ff83e76bSKonrad Dybcio 				return j;
183432280d66SArchit Taneja 
183532280d66SArchit Taneja 	return -EINVAL;
183632280d66SArchit Taneja }
183732280d66SArchit Taneja 
msm_dsi_host_init(struct msm_dsi * msm_dsi)1838a689554bSHai Li int msm_dsi_host_init(struct msm_dsi *msm_dsi)
1839a689554bSHai Li {
1840a689554bSHai Li 	struct msm_dsi_host *msm_host = NULL;
1841a689554bSHai Li 	struct platform_device *pdev = msm_dsi->pdev;
1842d8810a66SDouglas Anderson 	const struct msm_dsi_config *cfg;
1843a689554bSHai Li 	int ret;
1844a689554bSHai Li 
1845a689554bSHai Li 	msm_host = devm_kzalloc(&pdev->dev, sizeof(*msm_host), GFP_KERNEL);
1846a689554bSHai Li 	if (!msm_host) {
1847d61980adSJiasheng Jiang 		return -ENOMEM;
1848a689554bSHai Li 	}
1849a689554bSHai Li 
1850f7009d26SArchit Taneja 	msm_host->pdev = pdev;
1851f54ca1a0SArchit Taneja 	msm_dsi->host = &msm_host->base;
1852f7009d26SArchit Taneja 
1853f7009d26SArchit Taneja 	ret = dsi_host_parse_dt(msm_host);
1854a689554bSHai Li 	if (ret) {
1855f7009d26SArchit Taneja 		pr_err("%s: failed to parse dt\n", __func__);
1856d61980adSJiasheng Jiang 		return ret;
1857a689554bSHai Li 	}
1858a689554bSHai Li 
1859c0e745d7SDmitry Baryshkov 	msm_host->ctrl_base = msm_ioremap_size(pdev, "dsi_ctrl", &msm_host->ctrl_size);
1860a689554bSHai Li 	if (IS_ERR(msm_host->ctrl_base)) {
1861a689554bSHai Li 		pr_err("%s: unable to map Dsi ctrl base\n", __func__);
1862d61980adSJiasheng Jiang 		return PTR_ERR(msm_host->ctrl_base);
1863a689554bSHai Li 	}
1864a689554bSHai Li 
1865f6be1121SArchit Taneja 	pm_runtime_enable(&pdev->dev);
1866f6be1121SArchit Taneja 
1867d248b61fSHai Li 	msm_host->cfg_hnd = dsi_get_config(msm_host);
1868d248b61fSHai Li 	if (!msm_host->cfg_hnd) {
1869a689554bSHai Li 		pr_err("%s: get config failed\n", __func__);
1870d61980adSJiasheng Jiang 		return -EINVAL;
1871a689554bSHai Li 	}
1872d8810a66SDouglas Anderson 	cfg = msm_host->cfg_hnd->cfg;
1873a689554bSHai Li 
187432280d66SArchit Taneja 	msm_host->id = dsi_host_get_id(msm_host);
187532280d66SArchit Taneja 	if (msm_host->id < 0) {
187632280d66SArchit Taneja 		pr_err("%s: unable to identify DSI host index\n", __func__);
1877d61980adSJiasheng Jiang 		return msm_host->id;
187832280d66SArchit Taneja 	}
187932280d66SArchit Taneja 
1880d248b61fSHai Li 	/* fixup base address by io offset */
1881d8810a66SDouglas Anderson 	msm_host->ctrl_base += cfg->io_offset;
1882d248b61fSHai Li 
1883d8810a66SDouglas Anderson 	ret = devm_regulator_bulk_get_const(&pdev->dev, cfg->num_regulators,
1884d8810a66SDouglas Anderson 					    cfg->regulator_data,
1885d8810a66SDouglas Anderson 					    &msm_host->supplies);
1886d8810a66SDouglas Anderson 	if (ret)
1887d61980adSJiasheng Jiang 		return ret;
1888a689554bSHai Li 
188931c92767SArchit Taneja 	ret = dsi_clk_init(msm_host);
189031c92767SArchit Taneja 	if (ret) {
189131c92767SArchit Taneja 		pr_err("%s: unable to initialize dsi clks\n", __func__);
1892d61980adSJiasheng Jiang 		return ret;
189331c92767SArchit Taneja 	}
189431c92767SArchit Taneja 
1895a689554bSHai Li 	msm_host->rx_buf = devm_kzalloc(&pdev->dev, SZ_4K, GFP_KERNEL);
1896a689554bSHai Li 	if (!msm_host->rx_buf) {
1897a689554bSHai Li 		pr_err("%s: alloc rx temp buf failed\n", __func__);
1898d61980adSJiasheng Jiang 		return -ENOMEM;
1899a689554bSHai Li 	}
1900a689554bSHai Li 
190111120e93SYangtao Li 	ret = devm_pm_opp_set_clkname(&pdev->dev, "byte");
190211120e93SYangtao Li 	if (ret)
190311120e93SYangtao Li 		return ret;
190432d3e0feSRajendra Nayak 	/* OPP table is optional */
190511120e93SYangtao Li 	ret = devm_pm_opp_of_add_table(&pdev->dev);
19066400a8e8SViresh Kumar 	if (ret && ret != -ENODEV) {
190732d3e0feSRajendra Nayak 		dev_err(&pdev->dev, "invalid OPP table in device tree\n");
190832d3e0feSRajendra Nayak 		return ret;
190932d3e0feSRajendra Nayak 	}
191032d3e0feSRajendra Nayak 
1911bf94ec09SDmitry Baryshkov 	msm_host->irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
19126a1d4c79SDan Carpenter 	if (!msm_host->irq) {
19136a1d4c79SDan Carpenter 		dev_err(&pdev->dev, "failed to get irq\n");
19146a1d4c79SDan Carpenter 		return -EINVAL;
1915bf94ec09SDmitry Baryshkov 	}
1916bf94ec09SDmitry Baryshkov 
1917bf94ec09SDmitry Baryshkov 	/* do not autoenable, will be enabled later */
1918bf94ec09SDmitry Baryshkov 	ret = devm_request_irq(&pdev->dev, msm_host->irq, dsi_host_irq,
191924b176d8SDaniel Thompson 			IRQF_TRIGGER_HIGH | IRQF_NO_AUTOEN,
1920bf94ec09SDmitry Baryshkov 			"dsi_isr", msm_host);
1921bf94ec09SDmitry Baryshkov 	if (ret < 0) {
1922bf94ec09SDmitry Baryshkov 		dev_err(&pdev->dev, "failed to request IRQ%u: %d\n",
1923bf94ec09SDmitry Baryshkov 				msm_host->irq, ret);
1924bf94ec09SDmitry Baryshkov 		return ret;
1925bf94ec09SDmitry Baryshkov 	}
1926bf94ec09SDmitry Baryshkov 
1927a689554bSHai Li 	init_completion(&msm_host->dma_comp);
1928a689554bSHai Li 	init_completion(&msm_host->video_comp);
1929a689554bSHai Li 	mutex_init(&msm_host->dev_mutex);
1930a689554bSHai Li 	mutex_init(&msm_host->cmd_mutex);
1931a689554bSHai Li 	spin_lock_init(&msm_host->intr_lock);
1932a689554bSHai Li 
1933a689554bSHai Li 	/* setup workqueue */
1934a689554bSHai Li 	msm_host->workqueue = alloc_ordered_workqueue("dsi_drm_work", 0);
1935115906caSJiasheng Jiang 	if (!msm_host->workqueue)
1936115906caSJiasheng Jiang 		return -ENOMEM;
1937115906caSJiasheng Jiang 
1938a689554bSHai Li 	INIT_WORK(&msm_host->err_work, dsi_err_worker);
1939a689554bSHai Li 
1940a689554bSHai Li 	msm_dsi->id = msm_host->id;
1941a689554bSHai Li 
1942a689554bSHai Li 	DBG("Dsi Host %d initialized", msm_host->id);
1943a689554bSHai Li 	return 0;
1944a689554bSHai Li }
1945a689554bSHai Li 
msm_dsi_host_destroy(struct mipi_dsi_host * host)1946a689554bSHai Li void msm_dsi_host_destroy(struct mipi_dsi_host *host)
1947a689554bSHai Li {
1948a689554bSHai Li 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1949a689554bSHai Li 
1950a689554bSHai Li 	DBG("");
1951a689554bSHai Li 	if (msm_host->workqueue) {
1952a689554bSHai Li 		destroy_workqueue(msm_host->workqueue);
1953a689554bSHai Li 		msm_host->workqueue = NULL;
1954a689554bSHai Li 	}
1955a689554bSHai Li 
1956a689554bSHai Li 	mutex_destroy(&msm_host->cmd_mutex);
1957a689554bSHai Li 	mutex_destroy(&msm_host->dev_mutex);
1958f6be1121SArchit Taneja 
1959f6be1121SArchit Taneja 	pm_runtime_disable(&msm_host->pdev->dev);
1960a689554bSHai Li }
1961a689554bSHai Li 
msm_dsi_host_modeset_init(struct mipi_dsi_host * host,struct drm_device * dev)1962a689554bSHai Li int msm_dsi_host_modeset_init(struct mipi_dsi_host *host,
1963a689554bSHai Li 					struct drm_device *dev)
1964a689554bSHai Li {
1965a689554bSHai Li 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
19668f7ca540SSibi Sankar 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
1967a689554bSHai Li 	int ret;
1968a689554bSHai Li 
1969a689554bSHai Li 	msm_host->dev = dev;
19700f40ba48SVinod Koul 
19718f7ca540SSibi Sankar 	ret = cfg_hnd->ops->tx_buf_alloc(msm_host, SZ_4K);
1972a689554bSHai Li 	if (ret) {
1973a689554bSHai Li 		pr_err("%s: alloc tx gem obj failed, %d\n", __func__, ret);
1974a689554bSHai Li 		return ret;
1975a689554bSHai Li 	}
1976a689554bSHai Li 
1977a689554bSHai Li 	return 0;
1978a689554bSHai Li }
1979a689554bSHai Li 
msm_dsi_host_register(struct mipi_dsi_host * host)19808f59ee9aSRob Clark int msm_dsi_host_register(struct mipi_dsi_host *host)
1981a689554bSHai Li {
1982a689554bSHai Li 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1983a689554bSHai Li 	int ret;
1984a689554bSHai Li 
1985a689554bSHai Li 	/* Register mipi dsi host */
1986a689554bSHai Li 	if (!msm_host->registered) {
1987a689554bSHai Li 		host->dev = &msm_host->pdev->dev;
1988a689554bSHai Li 		host->ops = &dsi_host_ops;
1989a689554bSHai Li 		ret = mipi_dsi_host_register(host);
1990a689554bSHai Li 		if (ret)
1991a689554bSHai Li 			return ret;
1992a689554bSHai Li 
1993a689554bSHai Li 		msm_host->registered = true;
1994a689554bSHai Li 	}
1995a689554bSHai Li 
1996a689554bSHai Li 	return 0;
1997a689554bSHai Li }
1998a689554bSHai Li 
msm_dsi_host_unregister(struct mipi_dsi_host * host)1999a689554bSHai Li void msm_dsi_host_unregister(struct mipi_dsi_host *host)
2000a689554bSHai Li {
2001a689554bSHai Li 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2002a689554bSHai Li 
2003a689554bSHai Li 	if (msm_host->registered) {
2004a689554bSHai Li 		mipi_dsi_host_unregister(host);
2005a689554bSHai Li 		host->dev = NULL;
2006a689554bSHai Li 		host->ops = NULL;
2007a689554bSHai Li 		msm_host->registered = false;
2008a689554bSHai Li 	}
2009a689554bSHai Li }
2010a689554bSHai Li 
msm_dsi_host_xfer_prepare(struct mipi_dsi_host * host,const struct mipi_dsi_msg * msg)2011a689554bSHai Li int msm_dsi_host_xfer_prepare(struct mipi_dsi_host *host,
2012a689554bSHai Li 				const struct mipi_dsi_msg *msg)
2013a689554bSHai Li {
2014a689554bSHai Li 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
20158f7ca540SSibi Sankar 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
2016a689554bSHai Li 
2017a689554bSHai Li 	/* TODO: make sure dsi_cmd_mdp is idle.
2018a689554bSHai Li 	 * Since DSI6G v1.2.0, we can set DSI_TRIG_CTRL.BLOCK_DMA_WITHIN_FRAME
2019a689554bSHai Li 	 * to ask H/W to wait until cmd mdp is idle. S/W wait is not needed.
2020a689554bSHai Li 	 * How to handle the old versions? Wait for mdp cmd done?
2021a689554bSHai Li 	 */
2022a689554bSHai Li 
2023a689554bSHai Li 	/*
2024a689554bSHai Li 	 * mdss interrupt is generated in mdp core clock domain
2025a689554bSHai Li 	 * mdp clock need to be enabled to receive dsi interrupt
2026a689554bSHai Li 	 */
2027f6be1121SArchit Taneja 	pm_runtime_get_sync(&msm_host->pdev->dev);
20286b16f05aSRob Clark 	cfg_hnd->ops->link_clk_set_rate(msm_host);
20298f7ca540SSibi Sankar 	cfg_hnd->ops->link_clk_enable(msm_host);
2030a689554bSHai Li 
2031a689554bSHai Li 	/* TODO: vote for bus bandwidth */
2032a689554bSHai Li 
2033a689554bSHai Li 	if (!(msg->flags & MIPI_DSI_MSG_USE_LPM))
2034a689554bSHai Li 		dsi_set_tx_power_mode(0, msm_host);
2035a689554bSHai Li 
2036a689554bSHai Li 	msm_host->dma_cmd_ctrl_restore = dsi_read(msm_host, REG_DSI_CTRL);
2037a689554bSHai Li 	dsi_write(msm_host, REG_DSI_CTRL,
2038a689554bSHai Li 		msm_host->dma_cmd_ctrl_restore |
2039a689554bSHai Li 		DSI_CTRL_CMD_MODE_EN |
2040a689554bSHai Li 		DSI_CTRL_ENABLE);
2041a689554bSHai Li 	dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_DMA_DONE, 1);
2042a689554bSHai Li 
2043a689554bSHai Li 	return 0;
2044a689554bSHai Li }
2045a689554bSHai Li 
msm_dsi_host_xfer_restore(struct mipi_dsi_host * host,const struct mipi_dsi_msg * msg)2046a689554bSHai Li void msm_dsi_host_xfer_restore(struct mipi_dsi_host *host,
2047a689554bSHai Li 				const struct mipi_dsi_msg *msg)
2048a689554bSHai Li {
2049a689554bSHai Li 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
20508f7ca540SSibi Sankar 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
2051a689554bSHai Li 
2052a689554bSHai Li 	dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_DMA_DONE, 0);
2053a689554bSHai Li 	dsi_write(msm_host, REG_DSI_CTRL, msm_host->dma_cmd_ctrl_restore);
2054a689554bSHai Li 
2055a689554bSHai Li 	if (!(msg->flags & MIPI_DSI_MSG_USE_LPM))
2056a689554bSHai Li 		dsi_set_tx_power_mode(1, msm_host);
2057a689554bSHai Li 
2058a689554bSHai Li 	/* TODO: unvote for bus bandwidth */
2059a689554bSHai Li 
20608f7ca540SSibi Sankar 	cfg_hnd->ops->link_clk_disable(msm_host);
2061f3d5d7ccSRob Clark 	pm_runtime_put(&msm_host->pdev->dev);
2062a689554bSHai Li }
2063a689554bSHai Li 
msm_dsi_host_cmd_tx(struct mipi_dsi_host * host,const struct mipi_dsi_msg * msg)2064a689554bSHai Li int msm_dsi_host_cmd_tx(struct mipi_dsi_host *host,
2065a689554bSHai Li 				const struct mipi_dsi_msg *msg)
2066a689554bSHai Li {
2067a689554bSHai Li 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2068a689554bSHai Li 
2069a689554bSHai Li 	return dsi_cmds2buf_tx(msm_host, msg);
2070a689554bSHai Li }
2071a689554bSHai Li 
msm_dsi_host_cmd_rx(struct mipi_dsi_host * host,const struct mipi_dsi_msg * msg)2072a689554bSHai Li int msm_dsi_host_cmd_rx(struct mipi_dsi_host *host,
2073a689554bSHai Li 				const struct mipi_dsi_msg *msg)
2074a689554bSHai Li {
2075a689554bSHai Li 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2076d248b61fSHai Li 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
2077a689554bSHai Li 	int data_byte, rx_byte, dlen, end;
2078a689554bSHai Li 	int short_response, diff, pkt_size, ret = 0;
2079a689554bSHai Li 	char cmd;
2080a689554bSHai Li 	int rlen = msg->rx_len;
2081a689554bSHai Li 	u8 *buf;
2082a689554bSHai Li 
2083a689554bSHai Li 	if (rlen <= 2) {
2084a689554bSHai Li 		short_response = 1;
2085a689554bSHai Li 		pkt_size = rlen;
2086a689554bSHai Li 		rx_byte = 4;
2087a689554bSHai Li 	} else {
2088a689554bSHai Li 		short_response = 0;
2089a689554bSHai Li 		data_byte = 10;	/* first read */
2090a689554bSHai Li 		if (rlen < data_byte)
2091a689554bSHai Li 			pkt_size = rlen;
2092a689554bSHai Li 		else
2093a689554bSHai Li 			pkt_size = data_byte;
2094a689554bSHai Li 		rx_byte = data_byte + 6; /* 4 header + 2 crc */
2095a689554bSHai Li 	}
2096a689554bSHai Li 
2097a689554bSHai Li 	buf = msm_host->rx_buf;
2098a689554bSHai Li 	end = 0;
2099a689554bSHai Li 	while (!end) {
2100a689554bSHai Li 		u8 tx[2] = {pkt_size & 0xff, pkt_size >> 8};
2101a689554bSHai Li 		struct mipi_dsi_msg max_pkt_size_msg = {
2102a689554bSHai Li 			.channel = msg->channel,
2103a689554bSHai Li 			.type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE,
2104a689554bSHai Li 			.tx_len = 2,
2105a689554bSHai Li 			.tx_buf = tx,
2106a689554bSHai Li 		};
2107a689554bSHai Li 
2108a689554bSHai Li 		DBG("rlen=%d pkt_size=%d rx_byte=%d",
2109a689554bSHai Li 			rlen, pkt_size, rx_byte);
2110a689554bSHai Li 
2111a689554bSHai Li 		ret = dsi_cmds2buf_tx(msm_host, &max_pkt_size_msg);
2112a689554bSHai Li 		if (ret < 2) {
2113a689554bSHai Li 			pr_err("%s: Set max pkt size failed, %d\n",
2114a689554bSHai Li 				__func__, ret);
2115a689554bSHai Li 			return -EINVAL;
2116a689554bSHai Li 		}
2117a689554bSHai Li 
2118d248b61fSHai Li 		if ((cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) &&
2119d248b61fSHai Li 			(cfg_hnd->minor >= MSM_DSI_6G_VER_MINOR_V1_1)) {
2120a689554bSHai Li 			/* Clear the RDBK_DATA registers */
2121a689554bSHai Li 			dsi_write(msm_host, REG_DSI_RDBK_DATA_CTRL,
2122a689554bSHai Li 					DSI_RDBK_DATA_CTRL_CLR);
2123a689554bSHai Li 			wmb(); /* make sure the RDBK registers are cleared */
2124a689554bSHai Li 			dsi_write(msm_host, REG_DSI_RDBK_DATA_CTRL, 0);
2125a689554bSHai Li 			wmb(); /* release cleared status before transfer */
2126a689554bSHai Li 		}
2127a689554bSHai Li 
2128a689554bSHai Li 		ret = dsi_cmds2buf_tx(msm_host, msg);
2129f0e7e9edSDmitry Baryshkov 		if (ret < 0) {
2130a689554bSHai Li 			pr_err("%s: Read cmd Tx failed, %d\n", __func__, ret);
2131a689554bSHai Li 			return ret;
2132f0e7e9edSDmitry Baryshkov 		} else if (ret < msg->tx_len) {
2133f0e7e9edSDmitry Baryshkov 			pr_err("%s: Read cmd Tx failed, too short: %d\n", __func__, ret);
2134f0e7e9edSDmitry Baryshkov 			return -ECOMM;
2135a689554bSHai Li 		}
2136a689554bSHai Li 
2137a689554bSHai Li 		/*
2138a689554bSHai Li 		 * once cmd_dma_done interrupt received,
2139a689554bSHai Li 		 * return data from client is ready and stored
2140a689554bSHai Li 		 * at RDBK_DATA register already
2141a689554bSHai Li 		 * since rx fifo is 16 bytes, dcs header is kept at first loop,
2142a689554bSHai Li 		 * after that dcs header lost during shift into registers
2143a689554bSHai Li 		 */
2144a689554bSHai Li 		dlen = dsi_cmd_dma_rx(msm_host, buf, rx_byte, pkt_size);
2145a689554bSHai Li 
2146a689554bSHai Li 		if (dlen <= 0)
2147a689554bSHai Li 			return 0;
2148a689554bSHai Li 
2149a689554bSHai Li 		if (short_response)
2150a689554bSHai Li 			break;
2151a689554bSHai Li 
2152a689554bSHai Li 		if (rlen <= data_byte) {
2153a689554bSHai Li 			diff = data_byte - rlen;
2154a689554bSHai Li 			end = 1;
2155a689554bSHai Li 		} else {
2156a689554bSHai Li 			diff = 0;
2157a689554bSHai Li 			rlen -= data_byte;
2158a689554bSHai Li 		}
2159a689554bSHai Li 
2160a689554bSHai Li 		if (!end) {
2161a689554bSHai Li 			dlen -= 2; /* 2 crc */
2162a689554bSHai Li 			dlen -= diff;
2163a689554bSHai Li 			buf += dlen;	/* next start position */
2164a689554bSHai Li 			data_byte = 14;	/* NOT first read */
2165a689554bSHai Li 			if (rlen < data_byte)
2166a689554bSHai Li 				pkt_size += rlen;
2167a689554bSHai Li 			else
2168a689554bSHai Li 				pkt_size += data_byte;
2169a689554bSHai Li 			DBG("buf=%p dlen=%d diff=%d", buf, dlen, diff);
2170a689554bSHai Li 		}
2171a689554bSHai Li 	}
2172a689554bSHai Li 
2173a689554bSHai Li 	/*
2174a689554bSHai Li 	 * For single Long read, if the requested rlen < 10,
2175a689554bSHai Li 	 * we need to shift the start position of rx
2176a689554bSHai Li 	 * data buffer to skip the bytes which are not
2177a689554bSHai Li 	 * updated.
2178a689554bSHai Li 	 */
2179a689554bSHai Li 	if (pkt_size < 10 && !short_response)
2180a689554bSHai Li 		buf = msm_host->rx_buf + (10 - rlen);
2181a689554bSHai Li 	else
2182a689554bSHai Li 		buf = msm_host->rx_buf;
2183a689554bSHai Li 
2184a689554bSHai Li 	cmd = buf[0];
2185a689554bSHai Li 	switch (cmd) {
2186a689554bSHai Li 	case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
2187a689554bSHai Li 		pr_err("%s: rx ACK_ERR_PACLAGE\n", __func__);
2188a689554bSHai Li 		ret = 0;
2189651ad3f5SHai Li 		break;
2190a689554bSHai Li 	case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
2191a689554bSHai Li 	case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
2192a689554bSHai Li 		ret = dsi_short_read1_resp(buf, msg);
2193a689554bSHai Li 		break;
2194a689554bSHai Li 	case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
2195a689554bSHai Li 	case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
2196a689554bSHai Li 		ret = dsi_short_read2_resp(buf, msg);
2197a689554bSHai Li 		break;
2198a689554bSHai Li 	case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
2199a689554bSHai Li 	case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
2200a689554bSHai Li 		ret = dsi_long_read_resp(buf, msg);
2201a689554bSHai Li 		break;
2202a689554bSHai Li 	default:
2203a689554bSHai Li 		pr_warn("%s:Invalid response cmd\n", __func__);
2204a689554bSHai Li 		ret = 0;
2205a689554bSHai Li 	}
2206a689554bSHai Li 
2207a689554bSHai Li 	return ret;
2208a689554bSHai Li }
2209a689554bSHai Li 
msm_dsi_host_cmd_xfer_commit(struct mipi_dsi_host * host,u32 dma_base,u32 len)22104ff9d4cbSArchit Taneja void msm_dsi_host_cmd_xfer_commit(struct mipi_dsi_host *host, u32 dma_base,
22114ff9d4cbSArchit Taneja 				  u32 len)
2212a689554bSHai Li {
2213a689554bSHai Li 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2214a689554bSHai Li 
22154ff9d4cbSArchit Taneja 	dsi_write(msm_host, REG_DSI_DMA_BASE, dma_base);
2216a689554bSHai Li 	dsi_write(msm_host, REG_DSI_DMA_LEN, len);
2217a689554bSHai Li 	dsi_write(msm_host, REG_DSI_TRIG_DMA, 1);
2218a689554bSHai Li 
2219a689554bSHai Li 	/* Make sure trigger happens */
2220a689554bSHai Li 	wmb();
2221a689554bSHai Li }
2222a689554bSHai Li 
msm_dsi_host_set_phy_mode(struct mipi_dsi_host * host,struct msm_dsi_phy * src_phy)2223a817a950SDmitry Baryshkov void msm_dsi_host_set_phy_mode(struct mipi_dsi_host *host,
2224a817a950SDmitry Baryshkov 	struct msm_dsi_phy *src_phy)
2225a817a950SDmitry Baryshkov {
2226a817a950SDmitry Baryshkov 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2227a817a950SDmitry Baryshkov 
2228a817a950SDmitry Baryshkov 	msm_host->cphy_mode = src_phy->cphy_mode;
2229a817a950SDmitry Baryshkov }
2230a817a950SDmitry Baryshkov 
msm_dsi_host_reset_phy(struct mipi_dsi_host * host)223134d9545bSArchit Taneja void msm_dsi_host_reset_phy(struct mipi_dsi_host *host)
223234d9545bSArchit Taneja {
223334d9545bSArchit Taneja 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
223434d9545bSArchit Taneja 
223534d9545bSArchit Taneja 	DBG("");
223634d9545bSArchit Taneja 	dsi_write(msm_host, REG_DSI_PHY_RESET, DSI_PHY_RESET_RESET);
223734d9545bSArchit Taneja 	/* Make sure fully reset */
223834d9545bSArchit Taneja 	wmb();
223934d9545bSArchit Taneja 	udelay(1000);
224034d9545bSArchit Taneja 	dsi_write(msm_host, REG_DSI_PHY_RESET, 0);
224134d9545bSArchit Taneja 	udelay(100);
224234d9545bSArchit Taneja }
224334d9545bSArchit Taneja 
msm_dsi_host_get_phy_clk_req(struct mipi_dsi_host * host,struct msm_dsi_phy_clk_request * clk_req,bool is_bonded_dsi)2244b62aa70aSHai Li void msm_dsi_host_get_phy_clk_req(struct mipi_dsi_host *host,
2245ed9976a0SChandan Uddaraju 			struct msm_dsi_phy_clk_request *clk_req,
22466183606dSDmitry Baryshkov 			bool is_bonded_dsi)
2247b62aa70aSHai Li {
2248b62aa70aSHai Li 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
22498f7ca540SSibi Sankar 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
2250d4cea38eSArchit Taneja 	int ret;
2251d4cea38eSArchit Taneja 
22526183606dSDmitry Baryshkov 	ret = cfg_hnd->ops->calc_clk_rate(msm_host, is_bonded_dsi);
2253d4cea38eSArchit Taneja 	if (ret) {
2254d4cea38eSArchit Taneja 		pr_err("%s: unable to calc clk rate, %d\n", __func__, ret);
2255d4cea38eSArchit Taneja 		return;
2256d4cea38eSArchit Taneja 	}
2257b62aa70aSHai Li 
22585ac17838SJonathan Marek 	/* CPHY transmits 16 bits over 7 clock cycles
22595ac17838SJonathan Marek 	 * "byte_clk" is in units of 16-bits (see dsi_calc_pclk),
22605ac17838SJonathan Marek 	 * so multiply by 7 to get the "bitclk rate"
22615ac17838SJonathan Marek 	 */
22625ac17838SJonathan Marek 	if (msm_host->cphy_mode)
22635ac17838SJonathan Marek 		clk_req->bitclk_rate = msm_host->byte_clk_rate * 7;
22645ac17838SJonathan Marek 	else
2265b62aa70aSHai Li 		clk_req->bitclk_rate = msm_host->byte_clk_rate * 8;
2266b62aa70aSHai Li 	clk_req->escclk_rate = msm_host->esc_clk_rate;
2267b62aa70aSHai Li }
2268b62aa70aSHai Li 
msm_dsi_host_enable_irq(struct mipi_dsi_host * host)2269bf94ec09SDmitry Baryshkov void msm_dsi_host_enable_irq(struct mipi_dsi_host *host)
2270bf94ec09SDmitry Baryshkov {
2271bf94ec09SDmitry Baryshkov 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2272bf94ec09SDmitry Baryshkov 
2273bf94ec09SDmitry Baryshkov 	enable_irq(msm_host->irq);
2274bf94ec09SDmitry Baryshkov }
2275bf94ec09SDmitry Baryshkov 
msm_dsi_host_disable_irq(struct mipi_dsi_host * host)2276bf94ec09SDmitry Baryshkov void msm_dsi_host_disable_irq(struct mipi_dsi_host *host)
2277bf94ec09SDmitry Baryshkov {
2278bf94ec09SDmitry Baryshkov 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2279bf94ec09SDmitry Baryshkov 
2280bf94ec09SDmitry Baryshkov 	disable_irq(msm_host->irq);
2281bf94ec09SDmitry Baryshkov }
2282bf94ec09SDmitry Baryshkov 
msm_dsi_host_enable(struct mipi_dsi_host * host)2283a689554bSHai Li int msm_dsi_host_enable(struct mipi_dsi_host *host)
2284a689554bSHai Li {
2285a689554bSHai Li 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2286a689554bSHai Li 
2287a689554bSHai Li 	dsi_op_mode_config(msm_host,
2288a689554bSHai Li 		!!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO), true);
2289a689554bSHai Li 
2290a689554bSHai Li 	/* TODO: clock should be turned off for command mode,
2291a689554bSHai Li 	 * and only turned on before MDP START.
2292a689554bSHai Li 	 * This part of code should be enabled once mdp driver support it.
2293a689554bSHai Li 	 */
2294f54ca1a0SArchit Taneja 	/* if (msm_panel->mode == MSM_DSI_CMD_MODE) {
2295f54ca1a0SArchit Taneja 	 *	dsi_link_clk_disable(msm_host);
2296f3d5d7ccSRob Clark 	 *	pm_runtime_put(&msm_host->pdev->dev);
2297f54ca1a0SArchit Taneja 	 * }
2298f54ca1a0SArchit Taneja 	 */
22999c5638d7SAbhinav Kumar 	msm_host->enabled = true;
2300a689554bSHai Li 	return 0;
2301a689554bSHai Li }
2302a689554bSHai Li 
msm_dsi_host_disable(struct mipi_dsi_host * host)2303a689554bSHai Li int msm_dsi_host_disable(struct mipi_dsi_host *host)
2304a689554bSHai Li {
2305a689554bSHai Li 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2306a689554bSHai Li 
23079c5638d7SAbhinav Kumar 	msm_host->enabled = false;
2308a689554bSHai Li 	dsi_op_mode_config(msm_host,
2309a689554bSHai Li 		!!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO), false);
2310a689554bSHai Li 
2311a689554bSHai Li 	/* Since we have disabled INTF, the video engine won't stop so that
2312a689554bSHai Li 	 * the cmd engine will be blocked.
2313a689554bSHai Li 	 * Reset to disable video engine so that we can send off cmd.
2314a689554bSHai Li 	 */
2315a689554bSHai Li 	dsi_sw_reset(msm_host);
2316a689554bSHai Li 
2317a689554bSHai Li 	return 0;
2318a689554bSHai Li }
2319a689554bSHai Li 
msm_dsi_sfpb_config(struct msm_dsi_host * msm_host,bool enable)23200c7df47fSArchit Taneja static void msm_dsi_sfpb_config(struct msm_dsi_host *msm_host, bool enable)
23210c7df47fSArchit Taneja {
23220c7df47fSArchit Taneja 	enum sfpb_ahb_arb_master_port_en en;
23230c7df47fSArchit Taneja 
23240c7df47fSArchit Taneja 	if (!msm_host->sfpb)
23250c7df47fSArchit Taneja 		return;
23260c7df47fSArchit Taneja 
23270c7df47fSArchit Taneja 	en = enable ? SFPB_MASTER_PORT_ENABLE : SFPB_MASTER_PORT_DISABLE;
23280c7df47fSArchit Taneja 
23290c7df47fSArchit Taneja 	regmap_update_bits(msm_host->sfpb, REG_SFPB_GPREG,
23300c7df47fSArchit Taneja 			SFPB_GPREG_MASTER_PORT_EN__MASK,
23310c7df47fSArchit Taneja 			SFPB_GPREG_MASTER_PORT_EN(en));
23320c7df47fSArchit Taneja }
23330c7df47fSArchit Taneja 
msm_dsi_host_power_on(struct mipi_dsi_host * host,struct msm_dsi_phy_shared_timings * phy_shared_timings,bool is_bonded_dsi,struct msm_dsi_phy * phy)2334b62aa70aSHai Li int msm_dsi_host_power_on(struct mipi_dsi_host *host,
2335ed9976a0SChandan Uddaraju 			struct msm_dsi_phy_shared_timings *phy_shared_timings,
2336858c595aSDmitry Baryshkov 			bool is_bonded_dsi, struct msm_dsi_phy *phy)
2337a689554bSHai Li {
2338a689554bSHai Li 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
23398f7ca540SSibi Sankar 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
2340a689554bSHai Li 	int ret = 0;
2341a689554bSHai Li 
2342a689554bSHai Li 	mutex_lock(&msm_host->dev_mutex);
2343a689554bSHai Li 	if (msm_host->power_on) {
2344a689554bSHai Li 		DBG("dsi host already on");
2345a689554bSHai Li 		goto unlock_ret;
2346a689554bSHai Li 	}
2347a689554bSHai Li 
23481d5e01dfSDmitry Baryshkov 	msm_host->byte_intf_clk_rate = msm_host->byte_clk_rate;
23491d5e01dfSDmitry Baryshkov 	if (phy_shared_timings->byte_intf_clk_div_2)
23501d5e01dfSDmitry Baryshkov 		msm_host->byte_intf_clk_rate /= 2;
23511d5e01dfSDmitry Baryshkov 
23520c7df47fSArchit Taneja 	msm_dsi_sfpb_config(msm_host, true);
23530c7df47fSArchit Taneja 
2354d8810a66SDouglas Anderson 	ret = regulator_bulk_enable(msm_host->cfg_hnd->cfg->num_regulators,
23550587e9aaSDouglas Anderson 				    msm_host->supplies);
2356a689554bSHai Li 	if (ret) {
2357a689554bSHai Li 		pr_err("%s:Failed to enable vregs.ret=%d\n",
2358a689554bSHai Li 			__func__, ret);
2359a689554bSHai Li 		goto unlock_ret;
2360a689554bSHai Li 	}
2361a689554bSHai Li 
2362f6be1121SArchit Taneja 	pm_runtime_get_sync(&msm_host->pdev->dev);
23636b16f05aSRob Clark 	ret = cfg_hnd->ops->link_clk_set_rate(msm_host);
23646b16f05aSRob Clark 	if (!ret)
23658f7ca540SSibi Sankar 		ret = cfg_hnd->ops->link_clk_enable(msm_host);
2366a689554bSHai Li 	if (ret) {
2367f54ca1a0SArchit Taneja 		pr_err("%s: failed to enable link clocks. ret=%d\n",
2368f54ca1a0SArchit Taneja 		       __func__, ret);
2369a689554bSHai Li 		goto fail_disable_reg;
2370a689554bSHai Li 	}
2371a689554bSHai Li 
2372ab8909b0SHai Li 	ret = pinctrl_pm_select_default_state(&msm_host->pdev->dev);
2373ab8909b0SHai Li 	if (ret) {
2374ab8909b0SHai Li 		pr_err("%s: failed to set pinctrl default state, %d\n",
2375ab8909b0SHai Li 			__func__, ret);
2376ab8909b0SHai Li 		goto fail_disable_clk;
2377ab8909b0SHai Li 	}
2378ab8909b0SHai Li 
23796183606dSDmitry Baryshkov 	dsi_timing_setup(msm_host, is_bonded_dsi);
2380a689554bSHai Li 	dsi_sw_reset(msm_host);
2381452c46ccSDmitry Baryshkov 	dsi_ctrl_enable(msm_host, phy_shared_timings, phy);
2382a689554bSHai Li 
2383a689554bSHai Li 	if (msm_host->disp_en_gpio)
2384a689554bSHai Li 		gpiod_set_value(msm_host->disp_en_gpio, 1);
2385a689554bSHai Li 
2386a689554bSHai Li 	msm_host->power_on = true;
2387a689554bSHai Li 	mutex_unlock(&msm_host->dev_mutex);
2388a689554bSHai Li 
2389a689554bSHai Li 	return 0;
2390a689554bSHai Li 
2391ab8909b0SHai Li fail_disable_clk:
23928f7ca540SSibi Sankar 	cfg_hnd->ops->link_clk_disable(msm_host);
2393f3d5d7ccSRob Clark 	pm_runtime_put(&msm_host->pdev->dev);
2394a689554bSHai Li fail_disable_reg:
2395d8810a66SDouglas Anderson 	regulator_bulk_disable(msm_host->cfg_hnd->cfg->num_regulators,
23960587e9aaSDouglas Anderson 			       msm_host->supplies);
2397a689554bSHai Li unlock_ret:
2398a689554bSHai Li 	mutex_unlock(&msm_host->dev_mutex);
2399a689554bSHai Li 	return ret;
2400a689554bSHai Li }
2401a689554bSHai Li 
msm_dsi_host_power_off(struct mipi_dsi_host * host)2402a689554bSHai Li int msm_dsi_host_power_off(struct mipi_dsi_host *host)
2403a689554bSHai Li {
2404a689554bSHai Li 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
24058f7ca540SSibi Sankar 	const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
2406a689554bSHai Li 
2407a689554bSHai Li 	mutex_lock(&msm_host->dev_mutex);
2408a689554bSHai Li 	if (!msm_host->power_on) {
2409a689554bSHai Li 		DBG("dsi host already off");
2410a689554bSHai Li 		goto unlock_ret;
2411a689554bSHai Li 	}
2412a689554bSHai Li 
2413452c46ccSDmitry Baryshkov 	dsi_ctrl_disable(msm_host);
2414a689554bSHai Li 
2415a689554bSHai Li 	if (msm_host->disp_en_gpio)
2416a689554bSHai Li 		gpiod_set_value(msm_host->disp_en_gpio, 0);
2417a689554bSHai Li 
2418ab8909b0SHai Li 	pinctrl_pm_select_sleep_state(&msm_host->pdev->dev);
2419ab8909b0SHai Li 
24208f7ca540SSibi Sankar 	cfg_hnd->ops->link_clk_disable(msm_host);
2421f3d5d7ccSRob Clark 	pm_runtime_put(&msm_host->pdev->dev);
2422a689554bSHai Li 
2423d8810a66SDouglas Anderson 	regulator_bulk_disable(msm_host->cfg_hnd->cfg->num_regulators,
24240587e9aaSDouglas Anderson 			       msm_host->supplies);
2425a689554bSHai Li 
24260c7df47fSArchit Taneja 	msm_dsi_sfpb_config(msm_host, false);
24270c7df47fSArchit Taneja 
2428a689554bSHai Li 	DBG("-");
2429a689554bSHai Li 
2430a689554bSHai Li 	msm_host->power_on = false;
2431a689554bSHai Li 
2432a689554bSHai Li unlock_ret:
2433a689554bSHai Li 	mutex_unlock(&msm_host->dev_mutex);
2434a689554bSHai Li 	return 0;
2435a689554bSHai Li }
2436a689554bSHai Li 
msm_dsi_host_set_display_mode(struct mipi_dsi_host * host,const struct drm_display_mode * mode)2437a689554bSHai Li int msm_dsi_host_set_display_mode(struct mipi_dsi_host *host,
243863f8f3baSLaurent Pinchart 				  const struct drm_display_mode *mode)
2439a689554bSHai Li {
2440a689554bSHai Li 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2441a689554bSHai Li 
2442a689554bSHai Li 	if (msm_host->mode) {
2443a689554bSHai Li 		drm_mode_destroy(msm_host->dev, msm_host->mode);
2444a689554bSHai Li 		msm_host->mode = NULL;
2445a689554bSHai Li 	}
2446a689554bSHai Li 
2447a689554bSHai Li 	msm_host->mode = drm_mode_duplicate(msm_host->dev, mode);
24482abe1f25SWei Yongjun 	if (!msm_host->mode) {
2449a689554bSHai Li 		pr_err("%s: cannot duplicate mode\n", __func__);
24502abe1f25SWei Yongjun 		return -ENOMEM;
2451a689554bSHai Li 	}
2452a689554bSHai Li 
2453a689554bSHai Li 	return 0;
2454a689554bSHai Li }
2455a689554bSHai Li 
msm_dsi_host_check_dsc(struct mipi_dsi_host * host,const struct drm_display_mode * mode)245689f1bfc4SVinod Koul enum drm_mode_status msm_dsi_host_check_dsc(struct mipi_dsi_host *host,
245789f1bfc4SVinod Koul 					    const struct drm_display_mode *mode)
245889f1bfc4SVinod Koul {
245989f1bfc4SVinod Koul 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
24604b2b1b36SDmitry Baryshkov 	struct drm_dsc_config *dsc = msm_host->dsc;
246189f1bfc4SVinod Koul 	int pic_width = mode->hdisplay;
246289f1bfc4SVinod Koul 	int pic_height = mode->vdisplay;
246389f1bfc4SVinod Koul 
246489f1bfc4SVinod Koul 	if (!msm_host->dsc)
246589f1bfc4SVinod Koul 		return MODE_OK;
246689f1bfc4SVinod Koul 
24674b2b1b36SDmitry Baryshkov 	if (pic_width % dsc->slice_width) {
246889f1bfc4SVinod Koul 		pr_err("DSI: pic_width %d has to be multiple of slice %d\n",
24694b2b1b36SDmitry Baryshkov 		       pic_width, dsc->slice_width);
247089f1bfc4SVinod Koul 		return MODE_H_ILLEGAL;
247189f1bfc4SVinod Koul 	}
247289f1bfc4SVinod Koul 
24734b2b1b36SDmitry Baryshkov 	if (pic_height % dsc->slice_height) {
247489f1bfc4SVinod Koul 		pr_err("DSI: pic_height %d has to be multiple of slice %d\n",
24754b2b1b36SDmitry Baryshkov 		       pic_height, dsc->slice_height);
247689f1bfc4SVinod Koul 		return MODE_V_ILLEGAL;
247789f1bfc4SVinod Koul 	}
247889f1bfc4SVinod Koul 
247989f1bfc4SVinod Koul 	return MODE_OK;
248089f1bfc4SVinod Koul }
248189f1bfc4SVinod Koul 
msm_dsi_host_get_mode_flags(struct mipi_dsi_host * host)2482e3a91f89SSean Paul unsigned long msm_dsi_host_get_mode_flags(struct mipi_dsi_host *host)
2483e3a91f89SSean Paul {
2484e3a91f89SSean Paul 	return to_msm_dsi_host(host)->mode_flags;
2485a689554bSHai Li }
2486a689554bSHai Li 
msm_dsi_host_snapshot(struct msm_disp_state * disp_state,struct mipi_dsi_host * host)2487eb9d6c7eSDmitry Baryshkov void msm_dsi_host_snapshot(struct msm_disp_state *disp_state, struct mipi_dsi_host *host)
24889d30a4bcSAbhinav Kumar {
24899d30a4bcSAbhinav Kumar 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
24909d30a4bcSAbhinav Kumar 
24919d30a4bcSAbhinav Kumar 	pm_runtime_get_sync(&msm_host->pdev->dev);
24929d30a4bcSAbhinav Kumar 
2493bac2c6a6SDmitry Baryshkov 	msm_disp_snapshot_add_block(disp_state, msm_host->ctrl_size,
24949d30a4bcSAbhinav Kumar 			msm_host->ctrl_base, "dsi%d_ctrl", msm_host->id);
24959d30a4bcSAbhinav Kumar 
24969d30a4bcSAbhinav Kumar 	pm_runtime_put_sync(&msm_host->pdev->dev);
24979d30a4bcSAbhinav Kumar }
24985e2a72d4SAbhinav Kumar 
msm_dsi_host_video_test_pattern_setup(struct msm_dsi_host * msm_host)24995e2a72d4SAbhinav Kumar static void msm_dsi_host_video_test_pattern_setup(struct msm_dsi_host *msm_host)
25005e2a72d4SAbhinav Kumar {
25015e2a72d4SAbhinav Kumar 	u32 reg;
25025e2a72d4SAbhinav Kumar 
25035e2a72d4SAbhinav Kumar 	reg = dsi_read(msm_host, REG_DSI_TEST_PATTERN_GEN_CTRL);
25045e2a72d4SAbhinav Kumar 
25055e2a72d4SAbhinav Kumar 	dsi_write(msm_host, REG_DSI_TEST_PATTERN_GEN_VIDEO_INIT_VAL, 0xff);
25065e2a72d4SAbhinav Kumar 	/* draw checkered rectangle pattern */
25075e2a72d4SAbhinav Kumar 	dsi_write(msm_host, REG_DSI_TPG_MAIN_CONTROL,
25085e2a72d4SAbhinav Kumar 			DSI_TPG_MAIN_CONTROL_CHECKERED_RECTANGLE_PATTERN);
25095e2a72d4SAbhinav Kumar 	/* use 24-bit RGB test pttern */
25105e2a72d4SAbhinav Kumar 	dsi_write(msm_host, REG_DSI_TPG_VIDEO_CONFIG,
25115e2a72d4SAbhinav Kumar 			DSI_TPG_VIDEO_CONFIG_BPP(VIDEO_CONFIG_24BPP) |
25125e2a72d4SAbhinav Kumar 			DSI_TPG_VIDEO_CONFIG_RGB);
25135e2a72d4SAbhinav Kumar 
25145e2a72d4SAbhinav Kumar 	reg |= DSI_TEST_PATTERN_GEN_CTRL_VIDEO_PATTERN_SEL(VID_MDSS_GENERAL_PATTERN);
25155e2a72d4SAbhinav Kumar 	dsi_write(msm_host, REG_DSI_TEST_PATTERN_GEN_CTRL, reg);
25165e2a72d4SAbhinav Kumar 
25175e2a72d4SAbhinav Kumar 	DBG("Video test pattern setup done\n");
25185e2a72d4SAbhinav Kumar }
25195e2a72d4SAbhinav Kumar 
msm_dsi_host_cmd_test_pattern_setup(struct msm_dsi_host * msm_host)25205e2a72d4SAbhinav Kumar static void msm_dsi_host_cmd_test_pattern_setup(struct msm_dsi_host *msm_host)
25215e2a72d4SAbhinav Kumar {
25225e2a72d4SAbhinav Kumar 	u32 reg;
25235e2a72d4SAbhinav Kumar 
25245e2a72d4SAbhinav Kumar 	reg = dsi_read(msm_host, REG_DSI_TEST_PATTERN_GEN_CTRL);
25255e2a72d4SAbhinav Kumar 
25265e2a72d4SAbhinav Kumar 	/* initial value for test pattern */
25275e2a72d4SAbhinav Kumar 	dsi_write(msm_host, REG_DSI_TEST_PATTERN_GEN_CMD_MDP_INIT_VAL0, 0xff);
25285e2a72d4SAbhinav Kumar 
25295e2a72d4SAbhinav Kumar 	reg |= DSI_TEST_PATTERN_GEN_CTRL_CMD_MDP_STREAM0_PATTERN_SEL(CMD_MDP_MDSS_GENERAL_PATTERN);
25305e2a72d4SAbhinav Kumar 
25315e2a72d4SAbhinav Kumar 	dsi_write(msm_host, REG_DSI_TEST_PATTERN_GEN_CTRL, reg);
25325e2a72d4SAbhinav Kumar 	/* draw checkered rectangle pattern */
25335e2a72d4SAbhinav Kumar 	dsi_write(msm_host, REG_DSI_TPG_MAIN_CONTROL2,
25345e2a72d4SAbhinav Kumar 			DSI_TPG_MAIN_CONTROL2_CMD_MDP0_CHECKERED_RECTANGLE_PATTERN);
25355e2a72d4SAbhinav Kumar 
25365e2a72d4SAbhinav Kumar 	DBG("Cmd test pattern setup done\n");
25375e2a72d4SAbhinav Kumar }
25385e2a72d4SAbhinav Kumar 
msm_dsi_host_test_pattern_en(struct mipi_dsi_host * host)25395e2a72d4SAbhinav Kumar void msm_dsi_host_test_pattern_en(struct mipi_dsi_host *host)
25405e2a72d4SAbhinav Kumar {
25415e2a72d4SAbhinav Kumar 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
25425e2a72d4SAbhinav Kumar 	bool is_video_mode = !!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO);
25435e2a72d4SAbhinav Kumar 	u32 reg;
25445e2a72d4SAbhinav Kumar 
25455e2a72d4SAbhinav Kumar 	if (is_video_mode)
25465e2a72d4SAbhinav Kumar 		msm_dsi_host_video_test_pattern_setup(msm_host);
25475e2a72d4SAbhinav Kumar 	else
25485e2a72d4SAbhinav Kumar 		msm_dsi_host_cmd_test_pattern_setup(msm_host);
25495e2a72d4SAbhinav Kumar 
25505e2a72d4SAbhinav Kumar 	reg = dsi_read(msm_host, REG_DSI_TEST_PATTERN_GEN_CTRL);
25515e2a72d4SAbhinav Kumar 	/* enable the test pattern generator */
25525e2a72d4SAbhinav Kumar 	dsi_write(msm_host, REG_DSI_TEST_PATTERN_GEN_CTRL, (reg | DSI_TEST_PATTERN_GEN_CTRL_EN));
25535e2a72d4SAbhinav Kumar 
25545e2a72d4SAbhinav Kumar 	/* for command mode need to trigger one frame from tpg */
25555e2a72d4SAbhinav Kumar 	if (!is_video_mode)
25565e2a72d4SAbhinav Kumar 		dsi_write(msm_host, REG_DSI_TEST_PATTERN_GEN_CMD_STREAM0_TRIGGER,
25575e2a72d4SAbhinav Kumar 				DSI_TEST_PATTERN_GEN_CMD_STREAM0_TRIGGER_SW_TRIGGER);
25585e2a72d4SAbhinav Kumar }
25590f40ba48SVinod Koul 
msm_dsi_host_get_dsc_config(struct mipi_dsi_host * host)25604b2b1b36SDmitry Baryshkov struct drm_dsc_config *msm_dsi_host_get_dsc_config(struct mipi_dsi_host *host)
25610f40ba48SVinod Koul {
25620f40ba48SVinod Koul 	struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
25630f40ba48SVinod Koul 
25640f40ba48SVinod Koul 	return msm_host->dsc;
25650f40ba48SVinod Koul }
2566