1 /* 2 * Copyright (c) 2014-2015 The Linux Foundation. All rights reserved. 3 * Copyright (C) 2013 Red Hat 4 * Author: Rob Clark <robdclark@gmail.com> 5 * 6 * This program is free software; you can redistribute it and/or modify it 7 * under the terms of the GNU General Public License version 2 as published by 8 * the Free Software Foundation. 9 * 10 * This program is distributed in the hope that it will be useful, but WITHOUT 11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13 * more details. 14 * 15 * You should have received a copy of the GNU General Public License along with 16 * this program. If not, see <http://www.gnu.org/licenses/>. 17 */ 18 19 #include <linux/sort.h> 20 #include <drm/drm_mode.h> 21 #include <drm/drm_crtc.h> 22 #include <drm/drm_crtc_helper.h> 23 #include <drm/drm_flip_work.h> 24 25 #include "mdp5_kms.h" 26 27 #define CURSOR_WIDTH 64 28 #define CURSOR_HEIGHT 64 29 30 struct mdp5_crtc { 31 struct drm_crtc base; 32 int id; 33 bool enabled; 34 35 spinlock_t lm_lock; /* protect REG_MDP5_LM_* registers */ 36 37 /* if there is a pending flip, these will be non-null: */ 38 struct drm_pending_vblank_event *event; 39 40 /* Bits have been flushed at the last commit, 41 * used to decide if a vsync has happened since last commit. 42 */ 43 u32 flushed_mask; 44 45 #define PENDING_CURSOR 0x1 46 #define PENDING_FLIP 0x2 47 atomic_t pending; 48 49 /* for unref'ing cursor bo's after scanout completes: */ 50 struct drm_flip_work unref_cursor_work; 51 52 struct mdp_irq vblank; 53 struct mdp_irq err; 54 struct mdp_irq pp_done; 55 56 struct completion pp_completion; 57 58 bool lm_cursor_enabled; 59 60 struct { 61 /* protect REG_MDP5_LM_CURSOR* registers and cursor scanout_bo*/ 62 spinlock_t lock; 63 64 /* current cursor being scanned out: */ 65 struct drm_gem_object *scanout_bo; 66 uint64_t iova; 67 uint32_t width, height; 68 uint32_t x, y; 69 } cursor; 70 }; 71 #define to_mdp5_crtc(x) container_of(x, struct mdp5_crtc, base) 72 73 static void mdp5_crtc_restore_cursor(struct drm_crtc *crtc); 74 75 static struct mdp5_kms *get_kms(struct drm_crtc *crtc) 76 { 77 struct msm_drm_private *priv = crtc->dev->dev_private; 78 return to_mdp5_kms(to_mdp_kms(priv->kms)); 79 } 80 81 static void request_pending(struct drm_crtc *crtc, uint32_t pending) 82 { 83 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc); 84 85 atomic_or(pending, &mdp5_crtc->pending); 86 mdp_irq_register(&get_kms(crtc)->base, &mdp5_crtc->vblank); 87 } 88 89 static void request_pp_done_pending(struct drm_crtc *crtc) 90 { 91 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc); 92 reinit_completion(&mdp5_crtc->pp_completion); 93 } 94 95 static u32 crtc_flush(struct drm_crtc *crtc, u32 flush_mask) 96 { 97 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state); 98 struct mdp5_ctl *ctl = mdp5_cstate->ctl; 99 struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline; 100 bool start = !mdp5_cstate->defer_start; 101 102 mdp5_cstate->defer_start = false; 103 104 DBG("%s: flush=%08x", crtc->name, flush_mask); 105 106 return mdp5_ctl_commit(ctl, pipeline, flush_mask, start); 107 } 108 109 /* 110 * flush updates, to make sure hw is updated to new scanout fb, 111 * so that we can safely queue unref to current fb (ie. next 112 * vblank we know hw is done w/ previous scanout_fb). 113 */ 114 static u32 crtc_flush_all(struct drm_crtc *crtc) 115 { 116 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state); 117 struct mdp5_hw_mixer *mixer, *r_mixer; 118 struct drm_plane *plane; 119 uint32_t flush_mask = 0; 120 121 /* this should not happen: */ 122 if (WARN_ON(!mdp5_cstate->ctl)) 123 return 0; 124 125 drm_atomic_crtc_for_each_plane(plane, crtc) { 126 if (!plane->state->visible) 127 continue; 128 flush_mask |= mdp5_plane_get_flush(plane); 129 } 130 131 mixer = mdp5_cstate->pipeline.mixer; 132 flush_mask |= mdp_ctl_flush_mask_lm(mixer->lm); 133 134 r_mixer = mdp5_cstate->pipeline.r_mixer; 135 if (r_mixer) 136 flush_mask |= mdp_ctl_flush_mask_lm(r_mixer->lm); 137 138 return crtc_flush(crtc, flush_mask); 139 } 140 141 /* if file!=NULL, this is preclose potential cancel-flip path */ 142 static void complete_flip(struct drm_crtc *crtc, struct drm_file *file) 143 { 144 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state); 145 struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline; 146 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc); 147 struct mdp5_ctl *ctl = mdp5_cstate->ctl; 148 struct drm_device *dev = crtc->dev; 149 struct drm_pending_vblank_event *event; 150 unsigned long flags; 151 152 spin_lock_irqsave(&dev->event_lock, flags); 153 event = mdp5_crtc->event; 154 if (event) { 155 mdp5_crtc->event = NULL; 156 DBG("%s: send event: %p", crtc->name, event); 157 drm_crtc_send_vblank_event(crtc, event); 158 } 159 spin_unlock_irqrestore(&dev->event_lock, flags); 160 161 if (ctl && !crtc->state->enable) { 162 /* set STAGE_UNUSED for all layers */ 163 mdp5_ctl_blend(ctl, pipeline, NULL, NULL, 0, 0); 164 /* XXX: What to do here? */ 165 /* mdp5_crtc->ctl = NULL; */ 166 } 167 } 168 169 static void unref_cursor_worker(struct drm_flip_work *work, void *val) 170 { 171 struct mdp5_crtc *mdp5_crtc = 172 container_of(work, struct mdp5_crtc, unref_cursor_work); 173 struct mdp5_kms *mdp5_kms = get_kms(&mdp5_crtc->base); 174 struct msm_kms *kms = &mdp5_kms->base.base; 175 176 msm_gem_put_iova(val, kms->aspace); 177 drm_gem_object_put_unlocked(val); 178 } 179 180 static void mdp5_crtc_destroy(struct drm_crtc *crtc) 181 { 182 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc); 183 184 drm_crtc_cleanup(crtc); 185 drm_flip_work_cleanup(&mdp5_crtc->unref_cursor_work); 186 187 kfree(mdp5_crtc); 188 } 189 190 static inline u32 mdp5_lm_use_fg_alpha_mask(enum mdp_mixer_stage_id stage) 191 { 192 switch (stage) { 193 case STAGE0: return MDP5_LM_BLEND_COLOR_OUT_STAGE0_FG_ALPHA; 194 case STAGE1: return MDP5_LM_BLEND_COLOR_OUT_STAGE1_FG_ALPHA; 195 case STAGE2: return MDP5_LM_BLEND_COLOR_OUT_STAGE2_FG_ALPHA; 196 case STAGE3: return MDP5_LM_BLEND_COLOR_OUT_STAGE3_FG_ALPHA; 197 case STAGE4: return MDP5_LM_BLEND_COLOR_OUT_STAGE4_FG_ALPHA; 198 case STAGE5: return MDP5_LM_BLEND_COLOR_OUT_STAGE5_FG_ALPHA; 199 case STAGE6: return MDP5_LM_BLEND_COLOR_OUT_STAGE6_FG_ALPHA; 200 default: 201 return 0; 202 } 203 } 204 205 /* 206 * left/right pipe offsets for the stage array used in blend_setup() 207 */ 208 #define PIPE_LEFT 0 209 #define PIPE_RIGHT 1 210 211 /* 212 * blend_setup() - blend all the planes of a CRTC 213 * 214 * If no base layer is available, border will be enabled as the base layer. 215 * Otherwise all layers will be blended based on their stage calculated 216 * in mdp5_crtc_atomic_check. 217 */ 218 static void blend_setup(struct drm_crtc *crtc) 219 { 220 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc); 221 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state); 222 struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline; 223 struct mdp5_kms *mdp5_kms = get_kms(crtc); 224 struct drm_plane *plane; 225 const struct mdp5_cfg_hw *hw_cfg; 226 struct mdp5_plane_state *pstate, *pstates[STAGE_MAX + 1] = {NULL}; 227 const struct mdp_format *format; 228 struct mdp5_hw_mixer *mixer = pipeline->mixer; 229 uint32_t lm = mixer->lm; 230 struct mdp5_hw_mixer *r_mixer = pipeline->r_mixer; 231 uint32_t r_lm = r_mixer ? r_mixer->lm : 0; 232 struct mdp5_ctl *ctl = mdp5_cstate->ctl; 233 uint32_t blend_op, fg_alpha, bg_alpha, ctl_blend_flags = 0; 234 unsigned long flags; 235 enum mdp5_pipe stage[STAGE_MAX + 1][MAX_PIPE_STAGE] = { { SSPP_NONE } }; 236 enum mdp5_pipe r_stage[STAGE_MAX + 1][MAX_PIPE_STAGE] = { { SSPP_NONE } }; 237 int i, plane_cnt = 0; 238 bool bg_alpha_enabled = false; 239 u32 mixer_op_mode = 0; 240 u32 val; 241 #define blender(stage) ((stage) - STAGE0) 242 243 hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg); 244 245 spin_lock_irqsave(&mdp5_crtc->lm_lock, flags); 246 247 /* ctl could be released already when we are shutting down: */ 248 /* XXX: Can this happen now? */ 249 if (!ctl) 250 goto out; 251 252 /* Collect all plane information */ 253 drm_atomic_crtc_for_each_plane(plane, crtc) { 254 enum mdp5_pipe right_pipe; 255 256 if (!plane->state->visible) 257 continue; 258 259 pstate = to_mdp5_plane_state(plane->state); 260 pstates[pstate->stage] = pstate; 261 stage[pstate->stage][PIPE_LEFT] = mdp5_plane_pipe(plane); 262 /* 263 * if we have a right mixer, stage the same pipe as we 264 * have on the left mixer 265 */ 266 if (r_mixer) 267 r_stage[pstate->stage][PIPE_LEFT] = 268 mdp5_plane_pipe(plane); 269 /* 270 * if we have a right pipe (i.e, the plane comprises of 2 271 * hwpipes, then stage the right pipe on the right side of both 272 * the layer mixers 273 */ 274 right_pipe = mdp5_plane_right_pipe(plane); 275 if (right_pipe) { 276 stage[pstate->stage][PIPE_RIGHT] = right_pipe; 277 r_stage[pstate->stage][PIPE_RIGHT] = right_pipe; 278 } 279 280 plane_cnt++; 281 } 282 283 if (!pstates[STAGE_BASE]) { 284 ctl_blend_flags |= MDP5_CTL_BLEND_OP_FLAG_BORDER_OUT; 285 DBG("Border Color is enabled"); 286 } else if (plane_cnt) { 287 format = to_mdp_format(msm_framebuffer_format(pstates[STAGE_BASE]->base.fb)); 288 289 if (format->alpha_enable) 290 bg_alpha_enabled = true; 291 } 292 293 /* The reset for blending */ 294 for (i = STAGE0; i <= STAGE_MAX; i++) { 295 if (!pstates[i]) 296 continue; 297 298 format = to_mdp_format( 299 msm_framebuffer_format(pstates[i]->base.fb)); 300 plane = pstates[i]->base.plane; 301 blend_op = MDP5_LM_BLEND_OP_MODE_FG_ALPHA(FG_CONST) | 302 MDP5_LM_BLEND_OP_MODE_BG_ALPHA(BG_CONST); 303 fg_alpha = pstates[i]->alpha; 304 bg_alpha = 0xFF - pstates[i]->alpha; 305 306 if (!format->alpha_enable && bg_alpha_enabled) 307 mixer_op_mode = 0; 308 else 309 mixer_op_mode |= mdp5_lm_use_fg_alpha_mask(i); 310 311 DBG("Stage %d fg_alpha %x bg_alpha %x", i, fg_alpha, bg_alpha); 312 313 if (format->alpha_enable && pstates[i]->premultiplied) { 314 blend_op = MDP5_LM_BLEND_OP_MODE_FG_ALPHA(FG_CONST) | 315 MDP5_LM_BLEND_OP_MODE_BG_ALPHA(FG_PIXEL); 316 if (fg_alpha != 0xff) { 317 bg_alpha = fg_alpha; 318 blend_op |= 319 MDP5_LM_BLEND_OP_MODE_BG_MOD_ALPHA | 320 MDP5_LM_BLEND_OP_MODE_BG_INV_MOD_ALPHA; 321 } else { 322 blend_op |= MDP5_LM_BLEND_OP_MODE_BG_INV_ALPHA; 323 } 324 } else if (format->alpha_enable) { 325 blend_op = MDP5_LM_BLEND_OP_MODE_FG_ALPHA(FG_PIXEL) | 326 MDP5_LM_BLEND_OP_MODE_BG_ALPHA(FG_PIXEL); 327 if (fg_alpha != 0xff) { 328 bg_alpha = fg_alpha; 329 blend_op |= 330 MDP5_LM_BLEND_OP_MODE_FG_MOD_ALPHA | 331 MDP5_LM_BLEND_OP_MODE_FG_INV_MOD_ALPHA | 332 MDP5_LM_BLEND_OP_MODE_BG_MOD_ALPHA | 333 MDP5_LM_BLEND_OP_MODE_BG_INV_MOD_ALPHA; 334 } else { 335 blend_op |= MDP5_LM_BLEND_OP_MODE_BG_INV_ALPHA; 336 } 337 } 338 339 mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_OP_MODE(lm, 340 blender(i)), blend_op); 341 mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_FG_ALPHA(lm, 342 blender(i)), fg_alpha); 343 mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_BG_ALPHA(lm, 344 blender(i)), bg_alpha); 345 if (r_mixer) { 346 mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_OP_MODE(r_lm, 347 blender(i)), blend_op); 348 mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_FG_ALPHA(r_lm, 349 blender(i)), fg_alpha); 350 mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_BG_ALPHA(r_lm, 351 blender(i)), bg_alpha); 352 } 353 } 354 355 val = mdp5_read(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(lm)); 356 mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(lm), 357 val | mixer_op_mode); 358 if (r_mixer) { 359 val = mdp5_read(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(r_lm)); 360 mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(r_lm), 361 val | mixer_op_mode); 362 } 363 364 mdp5_ctl_blend(ctl, pipeline, stage, r_stage, plane_cnt, 365 ctl_blend_flags); 366 out: 367 spin_unlock_irqrestore(&mdp5_crtc->lm_lock, flags); 368 } 369 370 static void mdp5_crtc_mode_set_nofb(struct drm_crtc *crtc) 371 { 372 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc); 373 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state); 374 struct mdp5_kms *mdp5_kms = get_kms(crtc); 375 struct mdp5_hw_mixer *mixer = mdp5_cstate->pipeline.mixer; 376 struct mdp5_hw_mixer *r_mixer = mdp5_cstate->pipeline.r_mixer; 377 uint32_t lm = mixer->lm; 378 u32 mixer_width, val; 379 unsigned long flags; 380 struct drm_display_mode *mode; 381 382 if (WARN_ON(!crtc->state)) 383 return; 384 385 mode = &crtc->state->adjusted_mode; 386 387 DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x", 388 crtc->name, mode->base.id, mode->name, 389 mode->vrefresh, mode->clock, 390 mode->hdisplay, mode->hsync_start, 391 mode->hsync_end, mode->htotal, 392 mode->vdisplay, mode->vsync_start, 393 mode->vsync_end, mode->vtotal, 394 mode->type, mode->flags); 395 396 mixer_width = mode->hdisplay; 397 if (r_mixer) 398 mixer_width /= 2; 399 400 spin_lock_irqsave(&mdp5_crtc->lm_lock, flags); 401 mdp5_write(mdp5_kms, REG_MDP5_LM_OUT_SIZE(lm), 402 MDP5_LM_OUT_SIZE_WIDTH(mixer_width) | 403 MDP5_LM_OUT_SIZE_HEIGHT(mode->vdisplay)); 404 405 /* Assign mixer to LEFT side in source split mode */ 406 val = mdp5_read(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(lm)); 407 val &= ~MDP5_LM_BLEND_COLOR_OUT_SPLIT_LEFT_RIGHT; 408 mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(lm), val); 409 410 if (r_mixer) { 411 u32 r_lm = r_mixer->lm; 412 413 mdp5_write(mdp5_kms, REG_MDP5_LM_OUT_SIZE(r_lm), 414 MDP5_LM_OUT_SIZE_WIDTH(mixer_width) | 415 MDP5_LM_OUT_SIZE_HEIGHT(mode->vdisplay)); 416 417 /* Assign mixer to RIGHT side in source split mode */ 418 val = mdp5_read(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(r_lm)); 419 val |= MDP5_LM_BLEND_COLOR_OUT_SPLIT_LEFT_RIGHT; 420 mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(r_lm), val); 421 } 422 423 spin_unlock_irqrestore(&mdp5_crtc->lm_lock, flags); 424 } 425 426 static void mdp5_crtc_atomic_disable(struct drm_crtc *crtc, 427 struct drm_crtc_state *old_state) 428 { 429 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc); 430 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state); 431 struct mdp5_kms *mdp5_kms = get_kms(crtc); 432 struct device *dev = &mdp5_kms->pdev->dev; 433 434 DBG("%s", crtc->name); 435 436 if (WARN_ON(!mdp5_crtc->enabled)) 437 return; 438 439 /* Disable/save vblank irq handling before power is disabled */ 440 drm_crtc_vblank_off(crtc); 441 442 if (mdp5_cstate->cmd_mode) 443 mdp_irq_unregister(&mdp5_kms->base, &mdp5_crtc->pp_done); 444 445 mdp_irq_unregister(&mdp5_kms->base, &mdp5_crtc->err); 446 pm_runtime_put_sync(dev); 447 448 mdp5_crtc->enabled = false; 449 } 450 451 static void mdp5_crtc_atomic_enable(struct drm_crtc *crtc, 452 struct drm_crtc_state *old_state) 453 { 454 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc); 455 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state); 456 struct mdp5_kms *mdp5_kms = get_kms(crtc); 457 struct device *dev = &mdp5_kms->pdev->dev; 458 459 DBG("%s", crtc->name); 460 461 if (WARN_ON(mdp5_crtc->enabled)) 462 return; 463 464 pm_runtime_get_sync(dev); 465 466 if (mdp5_crtc->lm_cursor_enabled) { 467 /* 468 * Restore LM cursor state, as it might have been lost 469 * with suspend: 470 */ 471 if (mdp5_crtc->cursor.iova) { 472 unsigned long flags; 473 474 spin_lock_irqsave(&mdp5_crtc->cursor.lock, flags); 475 mdp5_crtc_restore_cursor(crtc); 476 spin_unlock_irqrestore(&mdp5_crtc->cursor.lock, flags); 477 478 mdp5_ctl_set_cursor(mdp5_cstate->ctl, 479 &mdp5_cstate->pipeline, 0, true); 480 } else { 481 mdp5_ctl_set_cursor(mdp5_cstate->ctl, 482 &mdp5_cstate->pipeline, 0, false); 483 } 484 } 485 486 /* Restore vblank irq handling after power is enabled */ 487 drm_crtc_vblank_on(crtc); 488 489 mdp5_crtc_mode_set_nofb(crtc); 490 491 mdp_irq_register(&mdp5_kms->base, &mdp5_crtc->err); 492 493 if (mdp5_cstate->cmd_mode) 494 mdp_irq_register(&mdp5_kms->base, &mdp5_crtc->pp_done); 495 496 mdp5_crtc->enabled = true; 497 } 498 499 int mdp5_crtc_setup_pipeline(struct drm_crtc *crtc, 500 struct drm_crtc_state *new_crtc_state, 501 bool need_right_mixer) 502 { 503 struct mdp5_crtc_state *mdp5_cstate = 504 to_mdp5_crtc_state(new_crtc_state); 505 struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline; 506 struct mdp5_interface *intf; 507 bool new_mixer = false; 508 509 new_mixer = !pipeline->mixer; 510 511 if ((need_right_mixer && !pipeline->r_mixer) || 512 (!need_right_mixer && pipeline->r_mixer)) 513 new_mixer = true; 514 515 if (new_mixer) { 516 struct mdp5_hw_mixer *old_mixer = pipeline->mixer; 517 struct mdp5_hw_mixer *old_r_mixer = pipeline->r_mixer; 518 u32 caps; 519 int ret; 520 521 caps = MDP_LM_CAP_DISPLAY; 522 if (need_right_mixer) 523 caps |= MDP_LM_CAP_PAIR; 524 525 ret = mdp5_mixer_assign(new_crtc_state->state, crtc, caps, 526 &pipeline->mixer, need_right_mixer ? 527 &pipeline->r_mixer : NULL); 528 if (ret) 529 return ret; 530 531 mdp5_mixer_release(new_crtc_state->state, old_mixer); 532 if (old_r_mixer) { 533 mdp5_mixer_release(new_crtc_state->state, old_r_mixer); 534 if (!need_right_mixer) 535 pipeline->r_mixer = NULL; 536 } 537 } 538 539 /* 540 * these should have been already set up in the encoder's atomic 541 * check (called by drm_atomic_helper_check_modeset) 542 */ 543 intf = pipeline->intf; 544 545 mdp5_cstate->err_irqmask = intf2err(intf->num); 546 mdp5_cstate->vblank_irqmask = intf2vblank(pipeline->mixer, intf); 547 548 if ((intf->type == INTF_DSI) && 549 (intf->mode == MDP5_INTF_DSI_MODE_COMMAND)) { 550 mdp5_cstate->pp_done_irqmask = lm2ppdone(pipeline->mixer); 551 mdp5_cstate->cmd_mode = true; 552 } else { 553 mdp5_cstate->pp_done_irqmask = 0; 554 mdp5_cstate->cmd_mode = false; 555 } 556 557 return 0; 558 } 559 560 struct plane_state { 561 struct drm_plane *plane; 562 struct mdp5_plane_state *state; 563 }; 564 565 static int pstate_cmp(const void *a, const void *b) 566 { 567 struct plane_state *pa = (struct plane_state *)a; 568 struct plane_state *pb = (struct plane_state *)b; 569 return pa->state->zpos - pb->state->zpos; 570 } 571 572 /* is there a helper for this? */ 573 static bool is_fullscreen(struct drm_crtc_state *cstate, 574 struct drm_plane_state *pstate) 575 { 576 return (pstate->crtc_x <= 0) && (pstate->crtc_y <= 0) && 577 ((pstate->crtc_x + pstate->crtc_w) >= cstate->mode.hdisplay) && 578 ((pstate->crtc_y + pstate->crtc_h) >= cstate->mode.vdisplay); 579 } 580 581 static enum mdp_mixer_stage_id get_start_stage(struct drm_crtc *crtc, 582 struct drm_crtc_state *new_crtc_state, 583 struct drm_plane_state *bpstate) 584 { 585 struct mdp5_crtc_state *mdp5_cstate = 586 to_mdp5_crtc_state(new_crtc_state); 587 588 /* 589 * if we're in source split mode, it's mandatory to have 590 * border out on the base stage 591 */ 592 if (mdp5_cstate->pipeline.r_mixer) 593 return STAGE0; 594 595 /* if the bottom-most layer is not fullscreen, we need to use 596 * it for solid-color: 597 */ 598 if (!is_fullscreen(new_crtc_state, bpstate)) 599 return STAGE0; 600 601 return STAGE_BASE; 602 } 603 604 static int mdp5_crtc_atomic_check(struct drm_crtc *crtc, 605 struct drm_crtc_state *state) 606 { 607 struct mdp5_kms *mdp5_kms = get_kms(crtc); 608 struct drm_plane *plane; 609 struct drm_device *dev = crtc->dev; 610 struct plane_state pstates[STAGE_MAX + 1]; 611 const struct mdp5_cfg_hw *hw_cfg; 612 const struct drm_plane_state *pstate; 613 const struct drm_display_mode *mode = &state->adjusted_mode; 614 bool cursor_plane = false; 615 bool need_right_mixer = false; 616 int cnt = 0, i; 617 int ret; 618 enum mdp_mixer_stage_id start; 619 620 DBG("%s: check", crtc->name); 621 622 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) { 623 if (!pstate->visible) 624 continue; 625 626 pstates[cnt].plane = plane; 627 pstates[cnt].state = to_mdp5_plane_state(pstate); 628 629 /* 630 * if any plane on this crtc uses 2 hwpipes, then we need 631 * the crtc to have a right hwmixer. 632 */ 633 if (pstates[cnt].state->r_hwpipe) 634 need_right_mixer = true; 635 cnt++; 636 637 if (plane->type == DRM_PLANE_TYPE_CURSOR) 638 cursor_plane = true; 639 } 640 641 /* bail out early if there aren't any planes */ 642 if (!cnt) 643 return 0; 644 645 hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg); 646 647 /* 648 * we need a right hwmixer if the mode's width is greater than a single 649 * LM's max width 650 */ 651 if (mode->hdisplay > hw_cfg->lm.max_width) 652 need_right_mixer = true; 653 654 ret = mdp5_crtc_setup_pipeline(crtc, state, need_right_mixer); 655 if (ret) { 656 dev_err(dev->dev, "couldn't assign mixers %d\n", ret); 657 return ret; 658 } 659 660 /* assign a stage based on sorted zpos property */ 661 sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL); 662 663 /* trigger a warning if cursor isn't the highest zorder */ 664 WARN_ON(cursor_plane && 665 (pstates[cnt - 1].plane->type != DRM_PLANE_TYPE_CURSOR)); 666 667 start = get_start_stage(crtc, state, &pstates[0].state->base); 668 669 /* verify that there are not too many planes attached to crtc 670 * and that we don't have conflicting mixer stages: 671 */ 672 if ((cnt + start - 1) >= hw_cfg->lm.nb_stages) { 673 dev_err(dev->dev, "too many planes! cnt=%d, start stage=%d\n", 674 cnt, start); 675 return -EINVAL; 676 } 677 678 for (i = 0; i < cnt; i++) { 679 if (cursor_plane && (i == (cnt - 1))) 680 pstates[i].state->stage = hw_cfg->lm.nb_stages; 681 else 682 pstates[i].state->stage = start + i; 683 DBG("%s: assign pipe %s on stage=%d", crtc->name, 684 pstates[i].plane->name, 685 pstates[i].state->stage); 686 } 687 688 return 0; 689 } 690 691 static void mdp5_crtc_atomic_begin(struct drm_crtc *crtc, 692 struct drm_crtc_state *old_crtc_state) 693 { 694 DBG("%s: begin", crtc->name); 695 } 696 697 static void mdp5_crtc_atomic_flush(struct drm_crtc *crtc, 698 struct drm_crtc_state *old_crtc_state) 699 { 700 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc); 701 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state); 702 struct drm_device *dev = crtc->dev; 703 unsigned long flags; 704 705 DBG("%s: event: %p", crtc->name, crtc->state->event); 706 707 WARN_ON(mdp5_crtc->event); 708 709 spin_lock_irqsave(&dev->event_lock, flags); 710 mdp5_crtc->event = crtc->state->event; 711 spin_unlock_irqrestore(&dev->event_lock, flags); 712 713 /* 714 * If no CTL has been allocated in mdp5_crtc_atomic_check(), 715 * it means we are trying to flush a CRTC whose state is disabled: 716 * nothing else needs to be done. 717 */ 718 /* XXX: Can this happen now ? */ 719 if (unlikely(!mdp5_cstate->ctl)) 720 return; 721 722 blend_setup(crtc); 723 724 /* PP_DONE irq is only used by command mode for now. 725 * It is better to request pending before FLUSH and START trigger 726 * to make sure no pp_done irq missed. 727 * This is safe because no pp_done will happen before SW trigger 728 * in command mode. 729 */ 730 if (mdp5_cstate->cmd_mode) 731 request_pp_done_pending(crtc); 732 733 mdp5_crtc->flushed_mask = crtc_flush_all(crtc); 734 735 /* XXX are we leaking out state here? */ 736 mdp5_crtc->vblank.irqmask = mdp5_cstate->vblank_irqmask; 737 mdp5_crtc->err.irqmask = mdp5_cstate->err_irqmask; 738 mdp5_crtc->pp_done.irqmask = mdp5_cstate->pp_done_irqmask; 739 740 request_pending(crtc, PENDING_FLIP); 741 } 742 743 static void get_roi(struct drm_crtc *crtc, uint32_t *roi_w, uint32_t *roi_h) 744 { 745 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc); 746 uint32_t xres = crtc->mode.hdisplay; 747 uint32_t yres = crtc->mode.vdisplay; 748 749 /* 750 * Cursor Region Of Interest (ROI) is a plane read from cursor 751 * buffer to render. The ROI region is determined by the visibility of 752 * the cursor point. In the default Cursor image the cursor point will 753 * be at the top left of the cursor image, unless it is specified 754 * otherwise using hotspot feature. 755 * 756 * If the cursor point reaches the right (xres - x < cursor.width) or 757 * bottom (yres - y < cursor.height) boundary of the screen, then ROI 758 * width and ROI height need to be evaluated to crop the cursor image 759 * accordingly. 760 * (xres-x) will be new cursor width when x > (xres - cursor.width) 761 * (yres-y) will be new cursor height when y > (yres - cursor.height) 762 */ 763 *roi_w = min(mdp5_crtc->cursor.width, xres - 764 mdp5_crtc->cursor.x); 765 *roi_h = min(mdp5_crtc->cursor.height, yres - 766 mdp5_crtc->cursor.y); 767 } 768 769 static void mdp5_crtc_restore_cursor(struct drm_crtc *crtc) 770 { 771 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state); 772 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc); 773 struct mdp5_kms *mdp5_kms = get_kms(crtc); 774 const enum mdp5_cursor_alpha cur_alpha = CURSOR_ALPHA_PER_PIXEL; 775 uint32_t blendcfg, stride; 776 uint32_t x, y, width, height; 777 uint32_t roi_w, roi_h; 778 int lm; 779 780 assert_spin_locked(&mdp5_crtc->cursor.lock); 781 782 lm = mdp5_cstate->pipeline.mixer->lm; 783 784 x = mdp5_crtc->cursor.x; 785 y = mdp5_crtc->cursor.y; 786 width = mdp5_crtc->cursor.width; 787 height = mdp5_crtc->cursor.height; 788 789 stride = width * drm_format_plane_cpp(DRM_FORMAT_ARGB8888, 0); 790 791 get_roi(crtc, &roi_w, &roi_h); 792 793 mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_STRIDE(lm), stride); 794 mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_FORMAT(lm), 795 MDP5_LM_CURSOR_FORMAT_FORMAT(CURSOR_FMT_ARGB8888)); 796 mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_IMG_SIZE(lm), 797 MDP5_LM_CURSOR_IMG_SIZE_SRC_H(height) | 798 MDP5_LM_CURSOR_IMG_SIZE_SRC_W(width)); 799 mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_SIZE(lm), 800 MDP5_LM_CURSOR_SIZE_ROI_H(roi_h) | 801 MDP5_LM_CURSOR_SIZE_ROI_W(roi_w)); 802 mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_START_XY(lm), 803 MDP5_LM_CURSOR_START_XY_Y_START(y) | 804 MDP5_LM_CURSOR_START_XY_X_START(x)); 805 mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_BASE_ADDR(lm), 806 mdp5_crtc->cursor.iova); 807 808 blendcfg = MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_EN; 809 blendcfg |= MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL(cur_alpha); 810 mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_BLEND_CONFIG(lm), blendcfg); 811 } 812 813 static int mdp5_crtc_cursor_set(struct drm_crtc *crtc, 814 struct drm_file *file, uint32_t handle, 815 uint32_t width, uint32_t height) 816 { 817 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc); 818 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state); 819 struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline; 820 struct drm_device *dev = crtc->dev; 821 struct mdp5_kms *mdp5_kms = get_kms(crtc); 822 struct platform_device *pdev = mdp5_kms->pdev; 823 struct msm_kms *kms = &mdp5_kms->base.base; 824 struct drm_gem_object *cursor_bo, *old_bo = NULL; 825 struct mdp5_ctl *ctl; 826 int ret; 827 uint32_t flush_mask = mdp_ctl_flush_mask_cursor(0); 828 bool cursor_enable = true; 829 unsigned long flags; 830 831 if (!mdp5_crtc->lm_cursor_enabled) { 832 dev_warn(dev->dev, 833 "cursor_set is deprecated with cursor planes\n"); 834 return -EINVAL; 835 } 836 837 if ((width > CURSOR_WIDTH) || (height > CURSOR_HEIGHT)) { 838 dev_err(dev->dev, "bad cursor size: %dx%d\n", width, height); 839 return -EINVAL; 840 } 841 842 ctl = mdp5_cstate->ctl; 843 if (!ctl) 844 return -EINVAL; 845 846 /* don't support LM cursors when we we have source split enabled */ 847 if (mdp5_cstate->pipeline.r_mixer) 848 return -EINVAL; 849 850 if (!handle) { 851 DBG("Cursor off"); 852 cursor_enable = false; 853 mdp5_crtc->cursor.iova = 0; 854 pm_runtime_get_sync(&pdev->dev); 855 goto set_cursor; 856 } 857 858 cursor_bo = drm_gem_object_lookup(file, handle); 859 if (!cursor_bo) 860 return -ENOENT; 861 862 ret = msm_gem_get_iova(cursor_bo, kms->aspace, 863 &mdp5_crtc->cursor.iova); 864 if (ret) 865 return -EINVAL; 866 867 pm_runtime_get_sync(&pdev->dev); 868 869 spin_lock_irqsave(&mdp5_crtc->cursor.lock, flags); 870 old_bo = mdp5_crtc->cursor.scanout_bo; 871 872 mdp5_crtc->cursor.scanout_bo = cursor_bo; 873 mdp5_crtc->cursor.width = width; 874 mdp5_crtc->cursor.height = height; 875 876 mdp5_crtc_restore_cursor(crtc); 877 878 spin_unlock_irqrestore(&mdp5_crtc->cursor.lock, flags); 879 880 set_cursor: 881 ret = mdp5_ctl_set_cursor(ctl, pipeline, 0, cursor_enable); 882 if (ret) { 883 dev_err(dev->dev, "failed to %sable cursor: %d\n", 884 cursor_enable ? "en" : "dis", ret); 885 goto end; 886 } 887 888 crtc_flush(crtc, flush_mask); 889 890 end: 891 pm_runtime_put_sync(&pdev->dev); 892 if (old_bo) { 893 drm_flip_work_queue(&mdp5_crtc->unref_cursor_work, old_bo); 894 /* enable vblank to complete cursor work: */ 895 request_pending(crtc, PENDING_CURSOR); 896 } 897 return ret; 898 } 899 900 static int mdp5_crtc_cursor_move(struct drm_crtc *crtc, int x, int y) 901 { 902 struct mdp5_kms *mdp5_kms = get_kms(crtc); 903 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc); 904 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state); 905 uint32_t flush_mask = mdp_ctl_flush_mask_cursor(0); 906 struct drm_device *dev = crtc->dev; 907 uint32_t roi_w; 908 uint32_t roi_h; 909 unsigned long flags; 910 911 if (!mdp5_crtc->lm_cursor_enabled) { 912 dev_warn(dev->dev, 913 "cursor_move is deprecated with cursor planes\n"); 914 return -EINVAL; 915 } 916 917 /* don't support LM cursors when we we have source split enabled */ 918 if (mdp5_cstate->pipeline.r_mixer) 919 return -EINVAL; 920 921 /* In case the CRTC is disabled, just drop the cursor update */ 922 if (unlikely(!crtc->state->enable)) 923 return 0; 924 925 mdp5_crtc->cursor.x = x = max(x, 0); 926 mdp5_crtc->cursor.y = y = max(y, 0); 927 928 get_roi(crtc, &roi_w, &roi_h); 929 930 pm_runtime_get_sync(&mdp5_kms->pdev->dev); 931 932 spin_lock_irqsave(&mdp5_crtc->cursor.lock, flags); 933 mdp5_crtc_restore_cursor(crtc); 934 spin_unlock_irqrestore(&mdp5_crtc->cursor.lock, flags); 935 936 crtc_flush(crtc, flush_mask); 937 938 pm_runtime_put_sync(&mdp5_kms->pdev->dev); 939 940 return 0; 941 } 942 943 static void 944 mdp5_crtc_atomic_print_state(struct drm_printer *p, 945 const struct drm_crtc_state *state) 946 { 947 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(state); 948 struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline; 949 struct mdp5_kms *mdp5_kms = get_kms(state->crtc); 950 951 if (WARN_ON(!pipeline)) 952 return; 953 954 if (mdp5_cstate->ctl) 955 drm_printf(p, "\tctl=%d\n", mdp5_ctl_get_ctl_id(mdp5_cstate->ctl)); 956 957 drm_printf(p, "\thwmixer=%s\n", pipeline->mixer ? 958 pipeline->mixer->name : "(null)"); 959 960 if (mdp5_kms->caps & MDP_CAP_SRC_SPLIT) 961 drm_printf(p, "\tright hwmixer=%s\n", pipeline->r_mixer ? 962 pipeline->r_mixer->name : "(null)"); 963 964 drm_printf(p, "\tcmd_mode=%d\n", mdp5_cstate->cmd_mode); 965 } 966 967 static void mdp5_crtc_reset(struct drm_crtc *crtc) 968 { 969 struct mdp5_crtc_state *mdp5_cstate; 970 971 if (crtc->state) { 972 __drm_atomic_helper_crtc_destroy_state(crtc->state); 973 kfree(to_mdp5_crtc_state(crtc->state)); 974 } 975 976 mdp5_cstate = kzalloc(sizeof(*mdp5_cstate), GFP_KERNEL); 977 978 if (mdp5_cstate) { 979 mdp5_cstate->base.crtc = crtc; 980 crtc->state = &mdp5_cstate->base; 981 } 982 } 983 984 static struct drm_crtc_state * 985 mdp5_crtc_duplicate_state(struct drm_crtc *crtc) 986 { 987 struct mdp5_crtc_state *mdp5_cstate; 988 989 if (WARN_ON(!crtc->state)) 990 return NULL; 991 992 mdp5_cstate = kmemdup(to_mdp5_crtc_state(crtc->state), 993 sizeof(*mdp5_cstate), GFP_KERNEL); 994 if (!mdp5_cstate) 995 return NULL; 996 997 __drm_atomic_helper_crtc_duplicate_state(crtc, &mdp5_cstate->base); 998 999 return &mdp5_cstate->base; 1000 } 1001 1002 static void mdp5_crtc_destroy_state(struct drm_crtc *crtc, struct drm_crtc_state *state) 1003 { 1004 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(state); 1005 1006 __drm_atomic_helper_crtc_destroy_state(state); 1007 1008 kfree(mdp5_cstate); 1009 } 1010 1011 static const struct drm_crtc_funcs mdp5_crtc_funcs = { 1012 .set_config = drm_atomic_helper_set_config, 1013 .destroy = mdp5_crtc_destroy, 1014 .page_flip = drm_atomic_helper_page_flip, 1015 .reset = mdp5_crtc_reset, 1016 .atomic_duplicate_state = mdp5_crtc_duplicate_state, 1017 .atomic_destroy_state = mdp5_crtc_destroy_state, 1018 .cursor_set = mdp5_crtc_cursor_set, 1019 .cursor_move = mdp5_crtc_cursor_move, 1020 .atomic_print_state = mdp5_crtc_atomic_print_state, 1021 }; 1022 1023 static const struct drm_crtc_helper_funcs mdp5_crtc_helper_funcs = { 1024 .mode_set_nofb = mdp5_crtc_mode_set_nofb, 1025 .atomic_check = mdp5_crtc_atomic_check, 1026 .atomic_begin = mdp5_crtc_atomic_begin, 1027 .atomic_flush = mdp5_crtc_atomic_flush, 1028 .atomic_enable = mdp5_crtc_atomic_enable, 1029 .atomic_disable = mdp5_crtc_atomic_disable, 1030 }; 1031 1032 static void mdp5_crtc_vblank_irq(struct mdp_irq *irq, uint32_t irqstatus) 1033 { 1034 struct mdp5_crtc *mdp5_crtc = container_of(irq, struct mdp5_crtc, vblank); 1035 struct drm_crtc *crtc = &mdp5_crtc->base; 1036 struct msm_drm_private *priv = crtc->dev->dev_private; 1037 unsigned pending; 1038 1039 mdp_irq_unregister(&get_kms(crtc)->base, &mdp5_crtc->vblank); 1040 1041 pending = atomic_xchg(&mdp5_crtc->pending, 0); 1042 1043 if (pending & PENDING_FLIP) { 1044 complete_flip(crtc, NULL); 1045 } 1046 1047 if (pending & PENDING_CURSOR) 1048 drm_flip_work_commit(&mdp5_crtc->unref_cursor_work, priv->wq); 1049 } 1050 1051 static void mdp5_crtc_err_irq(struct mdp_irq *irq, uint32_t irqstatus) 1052 { 1053 struct mdp5_crtc *mdp5_crtc = container_of(irq, struct mdp5_crtc, err); 1054 1055 DBG("%s: error: %08x", mdp5_crtc->base.name, irqstatus); 1056 } 1057 1058 static void mdp5_crtc_pp_done_irq(struct mdp_irq *irq, uint32_t irqstatus) 1059 { 1060 struct mdp5_crtc *mdp5_crtc = container_of(irq, struct mdp5_crtc, 1061 pp_done); 1062 1063 complete(&mdp5_crtc->pp_completion); 1064 } 1065 1066 static void mdp5_crtc_wait_for_pp_done(struct drm_crtc *crtc) 1067 { 1068 struct drm_device *dev = crtc->dev; 1069 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc); 1070 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state); 1071 int ret; 1072 1073 ret = wait_for_completion_timeout(&mdp5_crtc->pp_completion, 1074 msecs_to_jiffies(50)); 1075 if (ret == 0) 1076 dev_warn(dev->dev, "pp done time out, lm=%d\n", 1077 mdp5_cstate->pipeline.mixer->lm); 1078 } 1079 1080 static void mdp5_crtc_wait_for_flush_done(struct drm_crtc *crtc) 1081 { 1082 struct drm_device *dev = crtc->dev; 1083 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc); 1084 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state); 1085 struct mdp5_ctl *ctl = mdp5_cstate->ctl; 1086 int ret; 1087 1088 /* Should not call this function if crtc is disabled. */ 1089 if (!ctl) 1090 return; 1091 1092 ret = drm_crtc_vblank_get(crtc); 1093 if (ret) 1094 return; 1095 1096 ret = wait_event_timeout(dev->vblank[drm_crtc_index(crtc)].queue, 1097 ((mdp5_ctl_get_commit_status(ctl) & 1098 mdp5_crtc->flushed_mask) == 0), 1099 msecs_to_jiffies(50)); 1100 if (ret <= 0) 1101 dev_warn(dev->dev, "vblank time out, crtc=%d\n", mdp5_crtc->id); 1102 1103 mdp5_crtc->flushed_mask = 0; 1104 1105 drm_crtc_vblank_put(crtc); 1106 } 1107 1108 uint32_t mdp5_crtc_vblank(struct drm_crtc *crtc) 1109 { 1110 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc); 1111 return mdp5_crtc->vblank.irqmask; 1112 } 1113 1114 void mdp5_crtc_set_pipeline(struct drm_crtc *crtc) 1115 { 1116 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state); 1117 struct mdp5_kms *mdp5_kms = get_kms(crtc); 1118 1119 /* should this be done elsewhere ? */ 1120 mdp_irq_update(&mdp5_kms->base); 1121 1122 mdp5_ctl_set_pipeline(mdp5_cstate->ctl, &mdp5_cstate->pipeline); 1123 } 1124 1125 struct mdp5_ctl *mdp5_crtc_get_ctl(struct drm_crtc *crtc) 1126 { 1127 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state); 1128 1129 return mdp5_cstate->ctl; 1130 } 1131 1132 struct mdp5_hw_mixer *mdp5_crtc_get_mixer(struct drm_crtc *crtc) 1133 { 1134 struct mdp5_crtc_state *mdp5_cstate; 1135 1136 if (WARN_ON(!crtc)) 1137 return ERR_PTR(-EINVAL); 1138 1139 mdp5_cstate = to_mdp5_crtc_state(crtc->state); 1140 1141 return WARN_ON(!mdp5_cstate->pipeline.mixer) ? 1142 ERR_PTR(-EINVAL) : mdp5_cstate->pipeline.mixer; 1143 } 1144 1145 struct mdp5_pipeline *mdp5_crtc_get_pipeline(struct drm_crtc *crtc) 1146 { 1147 struct mdp5_crtc_state *mdp5_cstate; 1148 1149 if (WARN_ON(!crtc)) 1150 return ERR_PTR(-EINVAL); 1151 1152 mdp5_cstate = to_mdp5_crtc_state(crtc->state); 1153 1154 return &mdp5_cstate->pipeline; 1155 } 1156 1157 void mdp5_crtc_wait_for_commit_done(struct drm_crtc *crtc) 1158 { 1159 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state); 1160 1161 if (mdp5_cstate->cmd_mode) 1162 mdp5_crtc_wait_for_pp_done(crtc); 1163 else 1164 mdp5_crtc_wait_for_flush_done(crtc); 1165 } 1166 1167 /* initialize crtc */ 1168 struct drm_crtc *mdp5_crtc_init(struct drm_device *dev, 1169 struct drm_plane *plane, 1170 struct drm_plane *cursor_plane, int id) 1171 { 1172 struct drm_crtc *crtc = NULL; 1173 struct mdp5_crtc *mdp5_crtc; 1174 1175 mdp5_crtc = kzalloc(sizeof(*mdp5_crtc), GFP_KERNEL); 1176 if (!mdp5_crtc) 1177 return ERR_PTR(-ENOMEM); 1178 1179 crtc = &mdp5_crtc->base; 1180 1181 mdp5_crtc->id = id; 1182 1183 spin_lock_init(&mdp5_crtc->lm_lock); 1184 spin_lock_init(&mdp5_crtc->cursor.lock); 1185 init_completion(&mdp5_crtc->pp_completion); 1186 1187 mdp5_crtc->vblank.irq = mdp5_crtc_vblank_irq; 1188 mdp5_crtc->err.irq = mdp5_crtc_err_irq; 1189 mdp5_crtc->pp_done.irq = mdp5_crtc_pp_done_irq; 1190 1191 mdp5_crtc->lm_cursor_enabled = cursor_plane ? false : true; 1192 1193 drm_crtc_init_with_planes(dev, crtc, plane, cursor_plane, 1194 &mdp5_crtc_funcs, NULL); 1195 1196 drm_flip_work_init(&mdp5_crtc->unref_cursor_work, 1197 "unref cursor", unref_cursor_worker); 1198 1199 drm_crtc_helper_add(crtc, &mdp5_crtc_helper_funcs); 1200 plane->crtc = crtc; 1201 1202 return crtc; 1203 } 1204