125fdd593SJeykumar Sankaran /*
225fdd593SJeykumar Sankaran  * Copyright (c) 2014-2018 The Linux Foundation. All rights reserved.
325fdd593SJeykumar Sankaran  * Copyright (C) 2013 Red Hat
425fdd593SJeykumar Sankaran  * Author: Rob Clark <robdclark@gmail.com>
525fdd593SJeykumar Sankaran  *
625fdd593SJeykumar Sankaran  * This program is free software; you can redistribute it and/or modify it
725fdd593SJeykumar Sankaran  * under the terms of the GNU General Public License version 2 as published by
825fdd593SJeykumar Sankaran  * the Free Software Foundation.
925fdd593SJeykumar Sankaran  *
1025fdd593SJeykumar Sankaran  * This program is distributed in the hope that it will be useful, but WITHOUT
1125fdd593SJeykumar Sankaran  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1225fdd593SJeykumar Sankaran  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1325fdd593SJeykumar Sankaran  * more details.
1425fdd593SJeykumar Sankaran  *
1525fdd593SJeykumar Sankaran  * You should have received a copy of the GNU General Public License along with
1625fdd593SJeykumar Sankaran  * this program.  If not, see <http://www.gnu.org/licenses/>.
1725fdd593SJeykumar Sankaran  */
1825fdd593SJeykumar Sankaran 
1925fdd593SJeykumar Sankaran #define pr_fmt(fmt)	"[drm:%s:%d] " fmt, __func__, __LINE__
2025fdd593SJeykumar Sankaran #include <linux/sort.h>
2125fdd593SJeykumar Sankaran #include <linux/debugfs.h>
2225fdd593SJeykumar Sankaran #include <linux/ktime.h>
2325fdd593SJeykumar Sankaran #include <drm/drm_mode.h>
2425fdd593SJeykumar Sankaran #include <drm/drm_crtc.h>
2525fdd593SJeykumar Sankaran #include <drm/drm_crtc_helper.h>
2625fdd593SJeykumar Sankaran #include <drm/drm_flip_work.h>
2725fdd593SJeykumar Sankaran #include <drm/drm_rect.h>
2825fdd593SJeykumar Sankaran 
2925fdd593SJeykumar Sankaran #include "dpu_kms.h"
3025fdd593SJeykumar Sankaran #include "dpu_hw_lm.h"
3125fdd593SJeykumar Sankaran #include "dpu_hw_ctl.h"
3225fdd593SJeykumar Sankaran #include "dpu_crtc.h"
3325fdd593SJeykumar Sankaran #include "dpu_plane.h"
3425fdd593SJeykumar Sankaran #include "dpu_encoder.h"
3525fdd593SJeykumar Sankaran #include "dpu_vbif.h"
3625fdd593SJeykumar Sankaran #include "dpu_power_handle.h"
3725fdd593SJeykumar Sankaran #include "dpu_core_perf.h"
3825fdd593SJeykumar Sankaran #include "dpu_trace.h"
3925fdd593SJeykumar Sankaran 
4025fdd593SJeykumar Sankaran #define DPU_DRM_BLEND_OP_NOT_DEFINED    0
4125fdd593SJeykumar Sankaran #define DPU_DRM_BLEND_OP_OPAQUE         1
4225fdd593SJeykumar Sankaran #define DPU_DRM_BLEND_OP_PREMULTIPLIED  2
4325fdd593SJeykumar Sankaran #define DPU_DRM_BLEND_OP_COVERAGE       3
4425fdd593SJeykumar Sankaran #define DPU_DRM_BLEND_OP_MAX            4
4525fdd593SJeykumar Sankaran 
4625fdd593SJeykumar Sankaran /* layer mixer index on dpu_crtc */
4725fdd593SJeykumar Sankaran #define LEFT_MIXER 0
4825fdd593SJeykumar Sankaran #define RIGHT_MIXER 1
4925fdd593SJeykumar Sankaran 
5042331668SJeykumar Sankaran static inline int _dpu_crtc_get_mixer_width(struct dpu_crtc_state *cstate,
5142331668SJeykumar Sankaran 					    struct drm_display_mode *mode)
5242331668SJeykumar Sankaran {
5342331668SJeykumar Sankaran 	return mode->hdisplay / cstate->num_mixers;
5442331668SJeykumar Sankaran }
5542331668SJeykumar Sankaran 
5625fdd593SJeykumar Sankaran static inline struct dpu_kms *_dpu_crtc_get_kms(struct drm_crtc *crtc)
5725fdd593SJeykumar Sankaran {
5804b96b63SBruce Wang 	struct msm_drm_private *priv = crtc->dev->dev_private;
5925fdd593SJeykumar Sankaran 
6025fdd593SJeykumar Sankaran 	return to_dpu_kms(priv->kms);
6125fdd593SJeykumar Sankaran }
6225fdd593SJeykumar Sankaran 
6325fdd593SJeykumar Sankaran static void dpu_crtc_destroy(struct drm_crtc *crtc)
6425fdd593SJeykumar Sankaran {
6525fdd593SJeykumar Sankaran 	struct dpu_crtc *dpu_crtc = to_dpu_crtc(crtc);
6625fdd593SJeykumar Sankaran 
6725fdd593SJeykumar Sankaran 	DPU_DEBUG("\n");
6825fdd593SJeykumar Sankaran 
6925fdd593SJeykumar Sankaran 	if (!crtc)
7025fdd593SJeykumar Sankaran 		return;
7125fdd593SJeykumar Sankaran 
7225fdd593SJeykumar Sankaran 	dpu_crtc->phandle = NULL;
7325fdd593SJeykumar Sankaran 
7425fdd593SJeykumar Sankaran 	drm_crtc_cleanup(crtc);
7525fdd593SJeykumar Sankaran 	mutex_destroy(&dpu_crtc->crtc_lock);
7625fdd593SJeykumar Sankaran 	kfree(dpu_crtc);
7725fdd593SJeykumar Sankaran }
7825fdd593SJeykumar Sankaran 
7925fdd593SJeykumar Sankaran static void _dpu_crtc_setup_blend_cfg(struct dpu_crtc_mixer *mixer,
8074593a28SSravanthi Kollukuduru 		struct dpu_plane_state *pstate, struct dpu_format *format)
8125fdd593SJeykumar Sankaran {
8225fdd593SJeykumar Sankaran 	struct dpu_hw_mixer *lm = mixer->hw_lm;
8374593a28SSravanthi Kollukuduru 	uint32_t blend_op;
8474593a28SSravanthi Kollukuduru 	struct drm_format_name_buf format_name;
8525fdd593SJeykumar Sankaran 
8625fdd593SJeykumar Sankaran 	/* default to opaque blending */
8774593a28SSravanthi Kollukuduru 	blend_op = DPU_BLEND_FG_ALPHA_FG_CONST |
8874593a28SSravanthi Kollukuduru 		DPU_BLEND_BG_ALPHA_BG_CONST;
8974593a28SSravanthi Kollukuduru 
9074593a28SSravanthi Kollukuduru 	if (format->alpha_enable) {
9174593a28SSravanthi Kollukuduru 		/* coverage blending */
9274593a28SSravanthi Kollukuduru 		blend_op = DPU_BLEND_FG_ALPHA_FG_PIXEL |
9374593a28SSravanthi Kollukuduru 			DPU_BLEND_BG_ALPHA_FG_PIXEL |
9474593a28SSravanthi Kollukuduru 			DPU_BLEND_BG_INV_ALPHA;
9574593a28SSravanthi Kollukuduru 	}
9674593a28SSravanthi Kollukuduru 
9774593a28SSravanthi Kollukuduru 	lm->ops.setup_blend_config(lm, pstate->stage,
9874593a28SSravanthi Kollukuduru 				0xFF, 0, blend_op);
9974593a28SSravanthi Kollukuduru 
10074593a28SSravanthi Kollukuduru 	DPU_DEBUG("format:%s, alpha_en:%u blend_op:0x%x\n",
10174593a28SSravanthi Kollukuduru 		drm_get_format_name(format->base.pixel_format, &format_name),
10274593a28SSravanthi Kollukuduru 		format->alpha_enable, blend_op);
10325fdd593SJeykumar Sankaran }
10425fdd593SJeykumar Sankaran 
10525fdd593SJeykumar Sankaran static void _dpu_crtc_program_lm_output_roi(struct drm_crtc *crtc)
10625fdd593SJeykumar Sankaran {
10725fdd593SJeykumar Sankaran 	struct dpu_crtc *dpu_crtc;
10825fdd593SJeykumar Sankaran 	struct dpu_crtc_state *crtc_state;
10925fdd593SJeykumar Sankaran 	int lm_idx, lm_horiz_position;
11025fdd593SJeykumar Sankaran 
11125fdd593SJeykumar Sankaran 	dpu_crtc = to_dpu_crtc(crtc);
11225fdd593SJeykumar Sankaran 	crtc_state = to_dpu_crtc_state(crtc->state);
11325fdd593SJeykumar Sankaran 
11425fdd593SJeykumar Sankaran 	lm_horiz_position = 0;
1159222cdd2SJeykumar Sankaran 	for (lm_idx = 0; lm_idx < crtc_state->num_mixers; lm_idx++) {
11625fdd593SJeykumar Sankaran 		const struct drm_rect *lm_roi = &crtc_state->lm_bounds[lm_idx];
1179222cdd2SJeykumar Sankaran 		struct dpu_hw_mixer *hw_lm = crtc_state->mixers[lm_idx].hw_lm;
11825fdd593SJeykumar Sankaran 		struct dpu_hw_mixer_cfg cfg;
11925fdd593SJeykumar Sankaran 
12025fdd593SJeykumar Sankaran 		if (!lm_roi || !drm_rect_visible(lm_roi))
12125fdd593SJeykumar Sankaran 			continue;
12225fdd593SJeykumar Sankaran 
12325fdd593SJeykumar Sankaran 		cfg.out_width = drm_rect_width(lm_roi);
12425fdd593SJeykumar Sankaran 		cfg.out_height = drm_rect_height(lm_roi);
12525fdd593SJeykumar Sankaran 		cfg.right_mixer = lm_horiz_position++;
12625fdd593SJeykumar Sankaran 		cfg.flags = 0;
12725fdd593SJeykumar Sankaran 		hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
12825fdd593SJeykumar Sankaran 	}
12925fdd593SJeykumar Sankaran }
13025fdd593SJeykumar Sankaran 
13125fdd593SJeykumar Sankaran static void _dpu_crtc_blend_setup_mixer(struct drm_crtc *crtc,
13225fdd593SJeykumar Sankaran 	struct dpu_crtc *dpu_crtc, struct dpu_crtc_mixer *mixer)
13325fdd593SJeykumar Sankaran {
13425fdd593SJeykumar Sankaran 	struct drm_plane *plane;
13525fdd593SJeykumar Sankaran 	struct drm_framebuffer *fb;
13625fdd593SJeykumar Sankaran 	struct drm_plane_state *state;
13704b96b63SBruce Wang 	struct dpu_crtc_state *cstate = to_dpu_crtc_state(crtc->state);
13825fdd593SJeykumar Sankaran 	struct dpu_plane_state *pstate = NULL;
13925fdd593SJeykumar Sankaran 	struct dpu_format *format;
14004b96b63SBruce Wang 	struct dpu_hw_ctl *ctl = mixer->lm_ctl;
14104b96b63SBruce Wang 	struct dpu_hw_stage_cfg *stage_cfg = &dpu_crtc->stage_cfg;
14225fdd593SJeykumar Sankaran 
14325fdd593SJeykumar Sankaran 	u32 flush_mask;
14425fdd593SJeykumar Sankaran 	uint32_t stage_idx, lm_idx;
14525fdd593SJeykumar Sankaran 	int zpos_cnt[DPU_STAGE_MAX + 1] = { 0 };
14625fdd593SJeykumar Sankaran 	bool bg_alpha_enable = false;
14725fdd593SJeykumar Sankaran 
14825fdd593SJeykumar Sankaran 	drm_atomic_crtc_for_each_plane(plane, crtc) {
14925fdd593SJeykumar Sankaran 		state = plane->state;
15025fdd593SJeykumar Sankaran 		if (!state)
15125fdd593SJeykumar Sankaran 			continue;
15225fdd593SJeykumar Sankaran 
15325fdd593SJeykumar Sankaran 		pstate = to_dpu_plane_state(state);
15425fdd593SJeykumar Sankaran 		fb = state->fb;
15525fdd593SJeykumar Sankaran 
15625fdd593SJeykumar Sankaran 		dpu_plane_get_ctl_flush(plane, ctl, &flush_mask);
15725fdd593SJeykumar Sankaran 
15825fdd593SJeykumar Sankaran 		DPU_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
15925fdd593SJeykumar Sankaran 				crtc->base.id,
16025fdd593SJeykumar Sankaran 				pstate->stage,
16125fdd593SJeykumar Sankaran 				plane->base.id,
16225fdd593SJeykumar Sankaran 				dpu_plane_pipe(plane) - SSPP_VIG0,
16325fdd593SJeykumar Sankaran 				state->fb ? state->fb->base.id : -1);
16425fdd593SJeykumar Sankaran 
16525fdd593SJeykumar Sankaran 		format = to_dpu_format(msm_framebuffer_format(pstate->base.fb));
16625fdd593SJeykumar Sankaran 
16725fdd593SJeykumar Sankaran 		if (pstate->stage == DPU_STAGE_BASE && format->alpha_enable)
16825fdd593SJeykumar Sankaran 			bg_alpha_enable = true;
16925fdd593SJeykumar Sankaran 
17025fdd593SJeykumar Sankaran 		stage_idx = zpos_cnt[pstate->stage]++;
17125fdd593SJeykumar Sankaran 		stage_cfg->stage[pstate->stage][stage_idx] =
17225fdd593SJeykumar Sankaran 					dpu_plane_pipe(plane);
17325fdd593SJeykumar Sankaran 		stage_cfg->multirect_index[pstate->stage][stage_idx] =
17425fdd593SJeykumar Sankaran 					pstate->multirect_index;
17525fdd593SJeykumar Sankaran 
17625fdd593SJeykumar Sankaran 		trace_dpu_crtc_setup_mixer(DRMID(crtc), DRMID(plane),
17725fdd593SJeykumar Sankaran 					   state, pstate, stage_idx,
17825fdd593SJeykumar Sankaran 					   dpu_plane_pipe(plane) - SSPP_VIG0,
17925fdd593SJeykumar Sankaran 					   format->base.pixel_format,
18025fdd593SJeykumar Sankaran 					   fb ? fb->modifier : 0);
18125fdd593SJeykumar Sankaran 
18225fdd593SJeykumar Sankaran 		/* blend config update */
1839222cdd2SJeykumar Sankaran 		for (lm_idx = 0; lm_idx < cstate->num_mixers; lm_idx++) {
18474593a28SSravanthi Kollukuduru 			_dpu_crtc_setup_blend_cfg(mixer + lm_idx,
18574593a28SSravanthi Kollukuduru 						pstate, format);
18625fdd593SJeykumar Sankaran 
18725fdd593SJeykumar Sankaran 			mixer[lm_idx].flush_mask |= flush_mask;
18825fdd593SJeykumar Sankaran 
18925fdd593SJeykumar Sankaran 			if (bg_alpha_enable && !format->alpha_enable)
19025fdd593SJeykumar Sankaran 				mixer[lm_idx].mixer_op_mode = 0;
19125fdd593SJeykumar Sankaran 			else
19225fdd593SJeykumar Sankaran 				mixer[lm_idx].mixer_op_mode |=
19325fdd593SJeykumar Sankaran 						1 << pstate->stage;
19425fdd593SJeykumar Sankaran 		}
19525fdd593SJeykumar Sankaran 	}
19625fdd593SJeykumar Sankaran 
19725fdd593SJeykumar Sankaran 	 _dpu_crtc_program_lm_output_roi(crtc);
19825fdd593SJeykumar Sankaran }
19925fdd593SJeykumar Sankaran 
20025fdd593SJeykumar Sankaran /**
20125fdd593SJeykumar Sankaran  * _dpu_crtc_blend_setup - configure crtc mixers
20225fdd593SJeykumar Sankaran  * @crtc: Pointer to drm crtc structure
20325fdd593SJeykumar Sankaran  */
20425fdd593SJeykumar Sankaran static void _dpu_crtc_blend_setup(struct drm_crtc *crtc)
20525fdd593SJeykumar Sankaran {
20604b96b63SBruce Wang 	struct dpu_crtc *dpu_crtc = to_dpu_crtc(crtc);
20704b96b63SBruce Wang 	struct dpu_crtc_state *cstate = to_dpu_crtc_state(crtc->state);
20804b96b63SBruce Wang 	struct dpu_crtc_mixer *mixer = cstate->mixers;
20925fdd593SJeykumar Sankaran 	struct dpu_hw_ctl *ctl;
21025fdd593SJeykumar Sankaran 	struct dpu_hw_mixer *lm;
21125fdd593SJeykumar Sankaran 	int i;
21225fdd593SJeykumar Sankaran 
21325fdd593SJeykumar Sankaran 	DPU_DEBUG("%s\n", dpu_crtc->name);
21425fdd593SJeykumar Sankaran 
2159222cdd2SJeykumar Sankaran 	for (i = 0; i < cstate->num_mixers; i++) {
216cf6916f4SJeykumar Sankaran 		if (!mixer[i].hw_lm || !mixer[i].lm_ctl) {
21725fdd593SJeykumar Sankaran 			DPU_ERROR("invalid lm or ctl assigned to mixer\n");
21825fdd593SJeykumar Sankaran 			return;
21925fdd593SJeykumar Sankaran 		}
22025fdd593SJeykumar Sankaran 		mixer[i].mixer_op_mode = 0;
22125fdd593SJeykumar Sankaran 		mixer[i].flush_mask = 0;
222cf6916f4SJeykumar Sankaran 		if (mixer[i].lm_ctl->ops.clear_all_blendstages)
223cf6916f4SJeykumar Sankaran 			mixer[i].lm_ctl->ops.clear_all_blendstages(
224cf6916f4SJeykumar Sankaran 					mixer[i].lm_ctl);
22525fdd593SJeykumar Sankaran 	}
22625fdd593SJeykumar Sankaran 
22725fdd593SJeykumar Sankaran 	/* initialize stage cfg */
22825fdd593SJeykumar Sankaran 	memset(&dpu_crtc->stage_cfg, 0, sizeof(struct dpu_hw_stage_cfg));
22925fdd593SJeykumar Sankaran 
23025fdd593SJeykumar Sankaran 	_dpu_crtc_blend_setup_mixer(crtc, dpu_crtc, mixer);
23125fdd593SJeykumar Sankaran 
2329222cdd2SJeykumar Sankaran 	for (i = 0; i < cstate->num_mixers; i++) {
233cf6916f4SJeykumar Sankaran 		ctl = mixer[i].lm_ctl;
23425fdd593SJeykumar Sankaran 		lm = mixer[i].hw_lm;
23525fdd593SJeykumar Sankaran 
23625fdd593SJeykumar Sankaran 		lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
23725fdd593SJeykumar Sankaran 
23825fdd593SJeykumar Sankaran 		mixer[i].flush_mask |= ctl->ops.get_bitmask_mixer(ctl,
23925fdd593SJeykumar Sankaran 			mixer[i].hw_lm->idx);
24025fdd593SJeykumar Sankaran 
24125fdd593SJeykumar Sankaran 		/* stage config flush mask */
24225fdd593SJeykumar Sankaran 		ctl->ops.update_pending_flush(ctl, mixer[i].flush_mask);
24325fdd593SJeykumar Sankaran 
24425fdd593SJeykumar Sankaran 		DPU_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
24525fdd593SJeykumar Sankaran 			mixer[i].hw_lm->idx - LM_0,
24625fdd593SJeykumar Sankaran 			mixer[i].mixer_op_mode,
24725fdd593SJeykumar Sankaran 			ctl->idx - CTL_0,
24825fdd593SJeykumar Sankaran 			mixer[i].flush_mask);
24925fdd593SJeykumar Sankaran 
25025fdd593SJeykumar Sankaran 		ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
25125fdd593SJeykumar Sankaran 			&dpu_crtc->stage_cfg);
25225fdd593SJeykumar Sankaran 	}
25325fdd593SJeykumar Sankaran }
25425fdd593SJeykumar Sankaran 
25525fdd593SJeykumar Sankaran /**
25625fdd593SJeykumar Sankaran  *  _dpu_crtc_complete_flip - signal pending page_flip events
25725fdd593SJeykumar Sankaran  * Any pending vblank events are added to the vblank_event_list
25825fdd593SJeykumar Sankaran  * so that the next vblank interrupt shall signal them.
25925fdd593SJeykumar Sankaran  * However PAGE_FLIP events are not handled through the vblank_event_list.
26025fdd593SJeykumar Sankaran  * This API signals any pending PAGE_FLIP events requested through
26125fdd593SJeykumar Sankaran  * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the dpu_crtc->event.
26225fdd593SJeykumar Sankaran  * @crtc: Pointer to drm crtc structure
26325fdd593SJeykumar Sankaran  */
26425fdd593SJeykumar Sankaran static void _dpu_crtc_complete_flip(struct drm_crtc *crtc)
26525fdd593SJeykumar Sankaran {
26625fdd593SJeykumar Sankaran 	struct dpu_crtc *dpu_crtc = to_dpu_crtc(crtc);
26725fdd593SJeykumar Sankaran 	struct drm_device *dev = crtc->dev;
26825fdd593SJeykumar Sankaran 	unsigned long flags;
26925fdd593SJeykumar Sankaran 
27025fdd593SJeykumar Sankaran 	spin_lock_irqsave(&dev->event_lock, flags);
27125fdd593SJeykumar Sankaran 	if (dpu_crtc->event) {
27225fdd593SJeykumar Sankaran 		DRM_DEBUG_VBL("%s: send event: %pK\n", dpu_crtc->name,
27325fdd593SJeykumar Sankaran 			      dpu_crtc->event);
27425fdd593SJeykumar Sankaran 		trace_dpu_crtc_complete_flip(DRMID(crtc));
27525fdd593SJeykumar Sankaran 		drm_crtc_send_vblank_event(crtc, dpu_crtc->event);
27625fdd593SJeykumar Sankaran 		dpu_crtc->event = NULL;
27725fdd593SJeykumar Sankaran 	}
27825fdd593SJeykumar Sankaran 	spin_unlock_irqrestore(&dev->event_lock, flags);
27925fdd593SJeykumar Sankaran }
28025fdd593SJeykumar Sankaran 
28125fdd593SJeykumar Sankaran enum dpu_intf_mode dpu_crtc_get_intf_mode(struct drm_crtc *crtc)
28225fdd593SJeykumar Sankaran {
28325fdd593SJeykumar Sankaran 	struct drm_encoder *encoder;
28425fdd593SJeykumar Sankaran 
28525fdd593SJeykumar Sankaran 	if (!crtc || !crtc->dev) {
28625fdd593SJeykumar Sankaran 		DPU_ERROR("invalid crtc\n");
28725fdd593SJeykumar Sankaran 		return INTF_MODE_NONE;
28825fdd593SJeykumar Sankaran 	}
28925fdd593SJeykumar Sankaran 
29025fdd593SJeykumar Sankaran 	drm_for_each_encoder(encoder, crtc->dev)
29125fdd593SJeykumar Sankaran 		if (encoder->crtc == crtc)
29225fdd593SJeykumar Sankaran 			return dpu_encoder_get_intf_mode(encoder);
29325fdd593SJeykumar Sankaran 
29425fdd593SJeykumar Sankaran 	return INTF_MODE_NONE;
29525fdd593SJeykumar Sankaran }
29625fdd593SJeykumar Sankaran 
29725fdd593SJeykumar Sankaran static void dpu_crtc_vblank_cb(void *data)
29825fdd593SJeykumar Sankaran {
29925fdd593SJeykumar Sankaran 	struct drm_crtc *crtc = (struct drm_crtc *)data;
30025fdd593SJeykumar Sankaran 	struct dpu_crtc *dpu_crtc = to_dpu_crtc(crtc);
30125fdd593SJeykumar Sankaran 
30225fdd593SJeykumar Sankaran 	/* keep statistics on vblank callback - with auto reset via debugfs */
30325fdd593SJeykumar Sankaran 	if (ktime_compare(dpu_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
30425fdd593SJeykumar Sankaran 		dpu_crtc->vblank_cb_time = ktime_get();
30525fdd593SJeykumar Sankaran 	else
30625fdd593SJeykumar Sankaran 		dpu_crtc->vblank_cb_count++;
30725fdd593SJeykumar Sankaran 	_dpu_crtc_complete_flip(crtc);
30825fdd593SJeykumar Sankaran 	drm_crtc_handle_vblank(crtc);
30925fdd593SJeykumar Sankaran 	trace_dpu_crtc_vblank_cb(DRMID(crtc));
31025fdd593SJeykumar Sankaran }
31125fdd593SJeykumar Sankaran 
31225fdd593SJeykumar Sankaran static void dpu_crtc_frame_event_work(struct kthread_work *work)
31325fdd593SJeykumar Sankaran {
31404b96b63SBruce Wang 	struct dpu_crtc_frame_event *fevent = container_of(work,
31504b96b63SBruce Wang 			struct dpu_crtc_frame_event, work);
31604b96b63SBruce Wang 	struct drm_crtc *crtc = fevent->crtc;
31704b96b63SBruce Wang 	struct dpu_crtc *dpu_crtc = to_dpu_crtc(crtc);
31825fdd593SJeykumar Sankaran 	unsigned long flags;
31925fdd593SJeykumar Sankaran 	bool frame_done = false;
32025fdd593SJeykumar Sankaran 
32125fdd593SJeykumar Sankaran 	DPU_ATRACE_BEGIN("crtc_frame_event");
32225fdd593SJeykumar Sankaran 
32325fdd593SJeykumar Sankaran 	DRM_DEBUG_KMS("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
32425fdd593SJeykumar Sankaran 			ktime_to_ns(fevent->ts));
32525fdd593SJeykumar Sankaran 
32625fdd593SJeykumar Sankaran 	if (fevent->event & (DPU_ENCODER_FRAME_EVENT_DONE
32725fdd593SJeykumar Sankaran 				| DPU_ENCODER_FRAME_EVENT_ERROR
32825fdd593SJeykumar Sankaran 				| DPU_ENCODER_FRAME_EVENT_PANEL_DEAD)) {
32925fdd593SJeykumar Sankaran 
33025fdd593SJeykumar Sankaran 		if (atomic_read(&dpu_crtc->frame_pending) < 1) {
33125fdd593SJeykumar Sankaran 			/* this should not happen */
33225fdd593SJeykumar Sankaran 			DRM_ERROR("crtc%d ev:%u ts:%lld frame_pending:%d\n",
33325fdd593SJeykumar Sankaran 					crtc->base.id,
33425fdd593SJeykumar Sankaran 					fevent->event,
33525fdd593SJeykumar Sankaran 					ktime_to_ns(fevent->ts),
33625fdd593SJeykumar Sankaran 					atomic_read(&dpu_crtc->frame_pending));
33725fdd593SJeykumar Sankaran 		} else if (atomic_dec_return(&dpu_crtc->frame_pending) == 0) {
33825fdd593SJeykumar Sankaran 			/* release bandwidth and other resources */
33925fdd593SJeykumar Sankaran 			trace_dpu_crtc_frame_event_done(DRMID(crtc),
34025fdd593SJeykumar Sankaran 							fevent->event);
34125fdd593SJeykumar Sankaran 			dpu_core_perf_crtc_release_bw(crtc);
34225fdd593SJeykumar Sankaran 		} else {
34325fdd593SJeykumar Sankaran 			trace_dpu_crtc_frame_event_more_pending(DRMID(crtc),
34425fdd593SJeykumar Sankaran 								fevent->event);
34525fdd593SJeykumar Sankaran 		}
34625fdd593SJeykumar Sankaran 
34725fdd593SJeykumar Sankaran 		if (fevent->event & DPU_ENCODER_FRAME_EVENT_DONE)
34825fdd593SJeykumar Sankaran 			dpu_core_perf_crtc_update(crtc, 0, false);
34925fdd593SJeykumar Sankaran 
35025fdd593SJeykumar Sankaran 		if (fevent->event & (DPU_ENCODER_FRAME_EVENT_DONE
35125fdd593SJeykumar Sankaran 					| DPU_ENCODER_FRAME_EVENT_ERROR))
35225fdd593SJeykumar Sankaran 			frame_done = true;
35325fdd593SJeykumar Sankaran 	}
35425fdd593SJeykumar Sankaran 
35525fdd593SJeykumar Sankaran 	if (fevent->event & DPU_ENCODER_FRAME_EVENT_PANEL_DEAD)
35625fdd593SJeykumar Sankaran 		DPU_ERROR("crtc%d ts:%lld received panel dead event\n",
35725fdd593SJeykumar Sankaran 				crtc->base.id, ktime_to_ns(fevent->ts));
35825fdd593SJeykumar Sankaran 
35925fdd593SJeykumar Sankaran 	if (frame_done)
36025fdd593SJeykumar Sankaran 		complete_all(&dpu_crtc->frame_done_comp);
36125fdd593SJeykumar Sankaran 
36225fdd593SJeykumar Sankaran 	spin_lock_irqsave(&dpu_crtc->spin_lock, flags);
36325fdd593SJeykumar Sankaran 	list_add_tail(&fevent->list, &dpu_crtc->frame_event_list);
36425fdd593SJeykumar Sankaran 	spin_unlock_irqrestore(&dpu_crtc->spin_lock, flags);
36525fdd593SJeykumar Sankaran 	DPU_ATRACE_END("crtc_frame_event");
36625fdd593SJeykumar Sankaran }
36725fdd593SJeykumar Sankaran 
36825fdd593SJeykumar Sankaran /*
36925fdd593SJeykumar Sankaran  * dpu_crtc_frame_event_cb - crtc frame event callback API. CRTC module
37025fdd593SJeykumar Sankaran  * registers this API to encoder for all frame event callbacks like
37125fdd593SJeykumar Sankaran  * frame_error, frame_done, idle_timeout, etc. Encoder may call different events
37225fdd593SJeykumar Sankaran  * from different context - IRQ, user thread, commit_thread, etc. Each event
37325fdd593SJeykumar Sankaran  * should be carefully reviewed and should be processed in proper task context
37425fdd593SJeykumar Sankaran  * to avoid schedulin delay or properly manage the irq context's bottom half
37525fdd593SJeykumar Sankaran  * processing.
37625fdd593SJeykumar Sankaran  */
37725fdd593SJeykumar Sankaran static void dpu_crtc_frame_event_cb(void *data, u32 event)
37825fdd593SJeykumar Sankaran {
37925fdd593SJeykumar Sankaran 	struct drm_crtc *crtc = (struct drm_crtc *)data;
38025fdd593SJeykumar Sankaran 	struct dpu_crtc *dpu_crtc;
38125fdd593SJeykumar Sankaran 	struct msm_drm_private *priv;
38225fdd593SJeykumar Sankaran 	struct dpu_crtc_frame_event *fevent;
38325fdd593SJeykumar Sankaran 	unsigned long flags;
38425fdd593SJeykumar Sankaran 	u32 crtc_id;
38525fdd593SJeykumar Sankaran 
38625fdd593SJeykumar Sankaran 	/* Nothing to do on idle event */
38725fdd593SJeykumar Sankaran 	if (event & DPU_ENCODER_FRAME_EVENT_IDLE)
38825fdd593SJeykumar Sankaran 		return;
38925fdd593SJeykumar Sankaran 
39025fdd593SJeykumar Sankaran 	dpu_crtc = to_dpu_crtc(crtc);
39125fdd593SJeykumar Sankaran 	priv = crtc->dev->dev_private;
39225fdd593SJeykumar Sankaran 	crtc_id = drm_crtc_index(crtc);
39325fdd593SJeykumar Sankaran 
39425fdd593SJeykumar Sankaran 	trace_dpu_crtc_frame_event_cb(DRMID(crtc), event);
39525fdd593SJeykumar Sankaran 
39625fdd593SJeykumar Sankaran 	spin_lock_irqsave(&dpu_crtc->spin_lock, flags);
39725fdd593SJeykumar Sankaran 	fevent = list_first_entry_or_null(&dpu_crtc->frame_event_list,
39825fdd593SJeykumar Sankaran 			struct dpu_crtc_frame_event, list);
39925fdd593SJeykumar Sankaran 	if (fevent)
40025fdd593SJeykumar Sankaran 		list_del_init(&fevent->list);
40125fdd593SJeykumar Sankaran 	spin_unlock_irqrestore(&dpu_crtc->spin_lock, flags);
40225fdd593SJeykumar Sankaran 
40325fdd593SJeykumar Sankaran 	if (!fevent) {
40425fdd593SJeykumar Sankaran 		DRM_ERROR("crtc%d event %d overflow\n", crtc->base.id, event);
40525fdd593SJeykumar Sankaran 		return;
40625fdd593SJeykumar Sankaran 	}
40725fdd593SJeykumar Sankaran 
40825fdd593SJeykumar Sankaran 	fevent->event = event;
40925fdd593SJeykumar Sankaran 	fevent->crtc = crtc;
41025fdd593SJeykumar Sankaran 	fevent->ts = ktime_get();
41125fdd593SJeykumar Sankaran 	kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
41225fdd593SJeykumar Sankaran }
41325fdd593SJeykumar Sankaran 
41425fdd593SJeykumar Sankaran void dpu_crtc_complete_commit(struct drm_crtc *crtc,
41525fdd593SJeykumar Sankaran 		struct drm_crtc_state *old_state)
41625fdd593SJeykumar Sankaran {
41725fdd593SJeykumar Sankaran 	if (!crtc || !crtc->state) {
41825fdd593SJeykumar Sankaran 		DPU_ERROR("invalid crtc\n");
41925fdd593SJeykumar Sankaran 		return;
42025fdd593SJeykumar Sankaran 	}
42125fdd593SJeykumar Sankaran 	trace_dpu_crtc_complete_commit(DRMID(crtc));
42225fdd593SJeykumar Sankaran }
42325fdd593SJeykumar Sankaran 
42425fdd593SJeykumar Sankaran static void _dpu_crtc_setup_mixer_for_encoder(
42525fdd593SJeykumar Sankaran 		struct drm_crtc *crtc,
42625fdd593SJeykumar Sankaran 		struct drm_encoder *enc)
42725fdd593SJeykumar Sankaran {
4289222cdd2SJeykumar Sankaran 	struct dpu_crtc_state *cstate = to_dpu_crtc_state(crtc->state);
42925fdd593SJeykumar Sankaran 	struct dpu_kms *dpu_kms = _dpu_crtc_get_kms(crtc);
43025fdd593SJeykumar Sankaran 	struct dpu_rm *rm = &dpu_kms->rm;
43125fdd593SJeykumar Sankaran 	struct dpu_crtc_mixer *mixer;
43225fdd593SJeykumar Sankaran 	struct dpu_hw_ctl *last_valid_ctl = NULL;
43325fdd593SJeykumar Sankaran 	int i;
43425fdd593SJeykumar Sankaran 	struct dpu_rm_hw_iter lm_iter, ctl_iter;
43525fdd593SJeykumar Sankaran 
43625fdd593SJeykumar Sankaran 	dpu_rm_init_hw_iter(&lm_iter, enc->base.id, DPU_HW_BLK_LM);
43725fdd593SJeykumar Sankaran 	dpu_rm_init_hw_iter(&ctl_iter, enc->base.id, DPU_HW_BLK_CTL);
43825fdd593SJeykumar Sankaran 
43925fdd593SJeykumar Sankaran 	/* Set up all the mixers and ctls reserved by this encoder */
4409222cdd2SJeykumar Sankaran 	for (i = cstate->num_mixers; i < ARRAY_SIZE(cstate->mixers); i++) {
4419222cdd2SJeykumar Sankaran 		mixer = &cstate->mixers[i];
44225fdd593SJeykumar Sankaran 
44325fdd593SJeykumar Sankaran 		if (!dpu_rm_get_hw(rm, &lm_iter))
44425fdd593SJeykumar Sankaran 			break;
44525fdd593SJeykumar Sankaran 		mixer->hw_lm = (struct dpu_hw_mixer *)lm_iter.hw;
44625fdd593SJeykumar Sankaran 
44725fdd593SJeykumar Sankaran 		/* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
44825fdd593SJeykumar Sankaran 		if (!dpu_rm_get_hw(rm, &ctl_iter)) {
44925fdd593SJeykumar Sankaran 			DPU_DEBUG("no ctl assigned to lm %d, using previous\n",
45025fdd593SJeykumar Sankaran 					mixer->hw_lm->idx - LM_0);
451cf6916f4SJeykumar Sankaran 			mixer->lm_ctl = last_valid_ctl;
45225fdd593SJeykumar Sankaran 		} else {
453cf6916f4SJeykumar Sankaran 			mixer->lm_ctl = (struct dpu_hw_ctl *)ctl_iter.hw;
454cf6916f4SJeykumar Sankaran 			last_valid_ctl = mixer->lm_ctl;
45525fdd593SJeykumar Sankaran 		}
45625fdd593SJeykumar Sankaran 
45725fdd593SJeykumar Sankaran 		/* Shouldn't happen, mixers are always >= ctls */
458cf6916f4SJeykumar Sankaran 		if (!mixer->lm_ctl) {
45925fdd593SJeykumar Sankaran 			DPU_ERROR("no valid ctls found for lm %d\n",
46025fdd593SJeykumar Sankaran 					mixer->hw_lm->idx - LM_0);
46125fdd593SJeykumar Sankaran 			return;
46225fdd593SJeykumar Sankaran 		}
46325fdd593SJeykumar Sankaran 
46425fdd593SJeykumar Sankaran 		mixer->encoder = enc;
46525fdd593SJeykumar Sankaran 
4669222cdd2SJeykumar Sankaran 		cstate->num_mixers++;
46725fdd593SJeykumar Sankaran 		DPU_DEBUG("setup mixer %d: lm %d\n",
46825fdd593SJeykumar Sankaran 				i, mixer->hw_lm->idx - LM_0);
46925fdd593SJeykumar Sankaran 		DPU_DEBUG("setup mixer %d: ctl %d\n",
470cf6916f4SJeykumar Sankaran 				i, mixer->lm_ctl->idx - CTL_0);
47125fdd593SJeykumar Sankaran 	}
47225fdd593SJeykumar Sankaran }
47325fdd593SJeykumar Sankaran 
47425fdd593SJeykumar Sankaran static void _dpu_crtc_setup_mixers(struct drm_crtc *crtc)
47525fdd593SJeykumar Sankaran {
47625fdd593SJeykumar Sankaran 	struct dpu_crtc *dpu_crtc = to_dpu_crtc(crtc);
47725fdd593SJeykumar Sankaran 	struct drm_encoder *enc;
47825fdd593SJeykumar Sankaran 
47925fdd593SJeykumar Sankaran 	mutex_lock(&dpu_crtc->crtc_lock);
48025fdd593SJeykumar Sankaran 	/* Check for mixers on all encoders attached to this crtc */
48125fdd593SJeykumar Sankaran 	list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
48225fdd593SJeykumar Sankaran 		if (enc->crtc != crtc)
48325fdd593SJeykumar Sankaran 			continue;
48425fdd593SJeykumar Sankaran 
48525fdd593SJeykumar Sankaran 		_dpu_crtc_setup_mixer_for_encoder(crtc, enc);
48625fdd593SJeykumar Sankaran 	}
48725fdd593SJeykumar Sankaran 
48825fdd593SJeykumar Sankaran 	mutex_unlock(&dpu_crtc->crtc_lock);
48925fdd593SJeykumar Sankaran }
49025fdd593SJeykumar Sankaran 
49125fdd593SJeykumar Sankaran static void _dpu_crtc_setup_lm_bounds(struct drm_crtc *crtc,
49225fdd593SJeykumar Sankaran 		struct drm_crtc_state *state)
49325fdd593SJeykumar Sankaran {
49404b96b63SBruce Wang 	struct dpu_crtc *dpu_crtc = to_dpu_crtc(crtc);
49504b96b63SBruce Wang 	struct dpu_crtc_state *cstate = to_dpu_crtc_state(state);
49604b96b63SBruce Wang 	struct drm_display_mode *adj_mode = &state->adjusted_mode;
49704b96b63SBruce Wang 	u32 crtc_split_width = _dpu_crtc_get_mixer_width(cstate, adj_mode);
49825fdd593SJeykumar Sankaran 	int i;
49925fdd593SJeykumar Sankaran 
5009222cdd2SJeykumar Sankaran 	for (i = 0; i < cstate->num_mixers; i++) {
50125fdd593SJeykumar Sankaran 		struct drm_rect *r = &cstate->lm_bounds[i];
50225fdd593SJeykumar Sankaran 		r->x1 = crtc_split_width * i;
50325fdd593SJeykumar Sankaran 		r->y1 = 0;
50425fdd593SJeykumar Sankaran 		r->x2 = r->x1 + crtc_split_width;
50525fdd593SJeykumar Sankaran 		r->y2 = dpu_crtc_get_mixer_height(dpu_crtc, cstate, adj_mode);
50625fdd593SJeykumar Sankaran 
50725fdd593SJeykumar Sankaran 		trace_dpu_crtc_setup_lm_bounds(DRMID(crtc), i, r);
50825fdd593SJeykumar Sankaran 	}
50925fdd593SJeykumar Sankaran 
51025fdd593SJeykumar Sankaran 	drm_mode_debug_printmodeline(adj_mode);
51125fdd593SJeykumar Sankaran }
51225fdd593SJeykumar Sankaran 
51325fdd593SJeykumar Sankaran static void dpu_crtc_atomic_begin(struct drm_crtc *crtc,
51425fdd593SJeykumar Sankaran 		struct drm_crtc_state *old_state)
51525fdd593SJeykumar Sankaran {
51625fdd593SJeykumar Sankaran 	struct dpu_crtc *dpu_crtc;
5179222cdd2SJeykumar Sankaran 	struct dpu_crtc_state *cstate;
51825fdd593SJeykumar Sankaran 	struct drm_encoder *encoder;
51925fdd593SJeykumar Sankaran 	struct drm_device *dev;
52025fdd593SJeykumar Sankaran 	unsigned long flags;
52125fdd593SJeykumar Sankaran 	struct dpu_crtc_smmu_state_data *smmu_state;
52225fdd593SJeykumar Sankaran 
52325fdd593SJeykumar Sankaran 	if (!crtc) {
52425fdd593SJeykumar Sankaran 		DPU_ERROR("invalid crtc\n");
52525fdd593SJeykumar Sankaran 		return;
52625fdd593SJeykumar Sankaran 	}
52725fdd593SJeykumar Sankaran 
52825fdd593SJeykumar Sankaran 	if (!crtc->state->enable) {
52925fdd593SJeykumar Sankaran 		DPU_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
53025fdd593SJeykumar Sankaran 				crtc->base.id, crtc->state->enable);
53125fdd593SJeykumar Sankaran 		return;
53225fdd593SJeykumar Sankaran 	}
53325fdd593SJeykumar Sankaran 
53425fdd593SJeykumar Sankaran 	DPU_DEBUG("crtc%d\n", crtc->base.id);
53525fdd593SJeykumar Sankaran 
53625fdd593SJeykumar Sankaran 	dpu_crtc = to_dpu_crtc(crtc);
5379222cdd2SJeykumar Sankaran 	cstate = to_dpu_crtc_state(crtc->state);
53825fdd593SJeykumar Sankaran 	dev = crtc->dev;
53925fdd593SJeykumar Sankaran 	smmu_state = &dpu_crtc->smmu_state;
54025fdd593SJeykumar Sankaran 
5419222cdd2SJeykumar Sankaran 	if (!cstate->num_mixers) {
54225fdd593SJeykumar Sankaran 		_dpu_crtc_setup_mixers(crtc);
54325fdd593SJeykumar Sankaran 		_dpu_crtc_setup_lm_bounds(crtc, crtc->state);
54425fdd593SJeykumar Sankaran 	}
54525fdd593SJeykumar Sankaran 
54625fdd593SJeykumar Sankaran 	if (dpu_crtc->event) {
54725fdd593SJeykumar Sankaran 		WARN_ON(dpu_crtc->event);
54825fdd593SJeykumar Sankaran 	} else {
54925fdd593SJeykumar Sankaran 		spin_lock_irqsave(&dev->event_lock, flags);
55025fdd593SJeykumar Sankaran 		dpu_crtc->event = crtc->state->event;
55125fdd593SJeykumar Sankaran 		crtc->state->event = NULL;
55225fdd593SJeykumar Sankaran 		spin_unlock_irqrestore(&dev->event_lock, flags);
55325fdd593SJeykumar Sankaran 	}
55425fdd593SJeykumar Sankaran 
55525fdd593SJeykumar Sankaran 	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
55625fdd593SJeykumar Sankaran 		if (encoder->crtc != crtc)
55725fdd593SJeykumar Sankaran 			continue;
55825fdd593SJeykumar Sankaran 
55925fdd593SJeykumar Sankaran 		/* encoder will trigger pending mask now */
56025fdd593SJeykumar Sankaran 		dpu_encoder_trigger_kickoff_pending(encoder);
56125fdd593SJeykumar Sankaran 	}
56225fdd593SJeykumar Sankaran 
56325fdd593SJeykumar Sankaran 	/*
56425fdd593SJeykumar Sankaran 	 * If no mixers have been allocated in dpu_crtc_atomic_check(),
56525fdd593SJeykumar Sankaran 	 * it means we are trying to flush a CRTC whose state is disabled:
56625fdd593SJeykumar Sankaran 	 * nothing else needs to be done.
56725fdd593SJeykumar Sankaran 	 */
5689222cdd2SJeykumar Sankaran 	if (unlikely(!cstate->num_mixers))
56925fdd593SJeykumar Sankaran 		return;
57025fdd593SJeykumar Sankaran 
57125fdd593SJeykumar Sankaran 	_dpu_crtc_blend_setup(crtc);
57225fdd593SJeykumar Sankaran 
57325fdd593SJeykumar Sankaran 	/*
57425fdd593SJeykumar Sankaran 	 * PP_DONE irq is only used by command mode for now.
57525fdd593SJeykumar Sankaran 	 * It is better to request pending before FLUSH and START trigger
57625fdd593SJeykumar Sankaran 	 * to make sure no pp_done irq missed.
57725fdd593SJeykumar Sankaran 	 * This is safe because no pp_done will happen before SW trigger
57825fdd593SJeykumar Sankaran 	 * in command mode.
57925fdd593SJeykumar Sankaran 	 */
58025fdd593SJeykumar Sankaran }
58125fdd593SJeykumar Sankaran 
58225fdd593SJeykumar Sankaran static void dpu_crtc_atomic_flush(struct drm_crtc *crtc,
58325fdd593SJeykumar Sankaran 		struct drm_crtc_state *old_crtc_state)
58425fdd593SJeykumar Sankaran {
58525fdd593SJeykumar Sankaran 	struct dpu_crtc *dpu_crtc;
58625fdd593SJeykumar Sankaran 	struct drm_device *dev;
58725fdd593SJeykumar Sankaran 	struct drm_plane *plane;
58825fdd593SJeykumar Sankaran 	struct msm_drm_private *priv;
58925fdd593SJeykumar Sankaran 	struct msm_drm_thread *event_thread;
59025fdd593SJeykumar Sankaran 	unsigned long flags;
59125fdd593SJeykumar Sankaran 	struct dpu_crtc_state *cstate;
59225fdd593SJeykumar Sankaran 
59325fdd593SJeykumar Sankaran 	if (!crtc->state->enable) {
59425fdd593SJeykumar Sankaran 		DPU_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
59525fdd593SJeykumar Sankaran 				crtc->base.id, crtc->state->enable);
59625fdd593SJeykumar Sankaran 		return;
59725fdd593SJeykumar Sankaran 	}
59825fdd593SJeykumar Sankaran 
59925fdd593SJeykumar Sankaran 	DPU_DEBUG("crtc%d\n", crtc->base.id);
60025fdd593SJeykumar Sankaran 
60125fdd593SJeykumar Sankaran 	dpu_crtc = to_dpu_crtc(crtc);
60225fdd593SJeykumar Sankaran 	cstate = to_dpu_crtc_state(crtc->state);
60325fdd593SJeykumar Sankaran 	dev = crtc->dev;
60425fdd593SJeykumar Sankaran 	priv = dev->dev_private;
60525fdd593SJeykumar Sankaran 
60625fdd593SJeykumar Sankaran 	if (crtc->index >= ARRAY_SIZE(priv->event_thread)) {
60725fdd593SJeykumar Sankaran 		DPU_ERROR("invalid crtc index[%d]\n", crtc->index);
60825fdd593SJeykumar Sankaran 		return;
60925fdd593SJeykumar Sankaran 	}
61025fdd593SJeykumar Sankaran 
61125fdd593SJeykumar Sankaran 	event_thread = &priv->event_thread[crtc->index];
61225fdd593SJeykumar Sankaran 
61325fdd593SJeykumar Sankaran 	if (dpu_crtc->event) {
61425fdd593SJeykumar Sankaran 		DPU_DEBUG("already received dpu_crtc->event\n");
61525fdd593SJeykumar Sankaran 	} else {
61625fdd593SJeykumar Sankaran 		spin_lock_irqsave(&dev->event_lock, flags);
61725fdd593SJeykumar Sankaran 		dpu_crtc->event = crtc->state->event;
61825fdd593SJeykumar Sankaran 		crtc->state->event = NULL;
61925fdd593SJeykumar Sankaran 		spin_unlock_irqrestore(&dev->event_lock, flags);
62025fdd593SJeykumar Sankaran 	}
62125fdd593SJeykumar Sankaran 
62225fdd593SJeykumar Sankaran 	/*
62325fdd593SJeykumar Sankaran 	 * If no mixers has been allocated in dpu_crtc_atomic_check(),
62425fdd593SJeykumar Sankaran 	 * it means we are trying to flush a CRTC whose state is disabled:
62525fdd593SJeykumar Sankaran 	 * nothing else needs to be done.
62625fdd593SJeykumar Sankaran 	 */
6279222cdd2SJeykumar Sankaran 	if (unlikely(!cstate->num_mixers))
62825fdd593SJeykumar Sankaran 		return;
62925fdd593SJeykumar Sankaran 
63025fdd593SJeykumar Sankaran 	/*
63125fdd593SJeykumar Sankaran 	 * For planes without commit update, drm framework will not add
63225fdd593SJeykumar Sankaran 	 * those planes to current state since hardware update is not
63325fdd593SJeykumar Sankaran 	 * required. However, if those planes were power collapsed since
63425fdd593SJeykumar Sankaran 	 * last commit cycle, driver has to restore the hardware state
63525fdd593SJeykumar Sankaran 	 * of those planes explicitly here prior to plane flush.
63625fdd593SJeykumar Sankaran 	 */
63725fdd593SJeykumar Sankaran 	drm_atomic_crtc_for_each_plane(plane, crtc)
63825fdd593SJeykumar Sankaran 		dpu_plane_restore(plane);
63925fdd593SJeykumar Sankaran 
64025fdd593SJeykumar Sankaran 	/* update performance setting before crtc kickoff */
64125fdd593SJeykumar Sankaran 	dpu_core_perf_crtc_update(crtc, 1, false);
64225fdd593SJeykumar Sankaran 
64325fdd593SJeykumar Sankaran 	/*
64425fdd593SJeykumar Sankaran 	 * Final plane updates: Give each plane a chance to complete all
64525fdd593SJeykumar Sankaran 	 *                      required writes/flushing before crtc's "flush
64625fdd593SJeykumar Sankaran 	 *                      everything" call below.
64725fdd593SJeykumar Sankaran 	 */
64825fdd593SJeykumar Sankaran 	drm_atomic_crtc_for_each_plane(plane, crtc) {
64925fdd593SJeykumar Sankaran 		if (dpu_crtc->smmu_state.transition_error)
65025fdd593SJeykumar Sankaran 			dpu_plane_set_error(plane, true);
65125fdd593SJeykumar Sankaran 		dpu_plane_flush(plane);
65225fdd593SJeykumar Sankaran 	}
65325fdd593SJeykumar Sankaran 
65425fdd593SJeykumar Sankaran 	/* Kickoff will be scheduled by outer layer */
65525fdd593SJeykumar Sankaran }
65625fdd593SJeykumar Sankaran 
65725fdd593SJeykumar Sankaran /**
65825fdd593SJeykumar Sankaran  * dpu_crtc_destroy_state - state destroy hook
65925fdd593SJeykumar Sankaran  * @crtc: drm CRTC
66025fdd593SJeykumar Sankaran  * @state: CRTC state object to release
66125fdd593SJeykumar Sankaran  */
66225fdd593SJeykumar Sankaran static void dpu_crtc_destroy_state(struct drm_crtc *crtc,
66325fdd593SJeykumar Sankaran 		struct drm_crtc_state *state)
66425fdd593SJeykumar Sankaran {
66525fdd593SJeykumar Sankaran 	struct dpu_crtc *dpu_crtc;
66625fdd593SJeykumar Sankaran 	struct dpu_crtc_state *cstate;
66725fdd593SJeykumar Sankaran 
66825fdd593SJeykumar Sankaran 	if (!crtc || !state) {
66925fdd593SJeykumar Sankaran 		DPU_ERROR("invalid argument(s)\n");
67025fdd593SJeykumar Sankaran 		return;
67125fdd593SJeykumar Sankaran 	}
67225fdd593SJeykumar Sankaran 
67325fdd593SJeykumar Sankaran 	dpu_crtc = to_dpu_crtc(crtc);
67425fdd593SJeykumar Sankaran 	cstate = to_dpu_crtc_state(state);
67525fdd593SJeykumar Sankaran 
67625fdd593SJeykumar Sankaran 	DPU_DEBUG("crtc%d\n", crtc->base.id);
67725fdd593SJeykumar Sankaran 
67825fdd593SJeykumar Sankaran 	__drm_atomic_helper_crtc_destroy_state(state);
67925fdd593SJeykumar Sankaran 
68025fdd593SJeykumar Sankaran 	kfree(cstate);
68125fdd593SJeykumar Sankaran }
68225fdd593SJeykumar Sankaran 
68325fdd593SJeykumar Sankaran static int _dpu_crtc_wait_for_frame_done(struct drm_crtc *crtc)
68425fdd593SJeykumar Sankaran {
68504b96b63SBruce Wang 	struct dpu_crtc *dpu_crtc = to_dpu_crtc(crtc);
68625fdd593SJeykumar Sankaran 	int ret, rc = 0;
68725fdd593SJeykumar Sankaran 
68825fdd593SJeykumar Sankaran 	if (!atomic_read(&dpu_crtc->frame_pending)) {
68925fdd593SJeykumar Sankaran 		DPU_DEBUG("no frames pending\n");
69025fdd593SJeykumar Sankaran 		return 0;
69125fdd593SJeykumar Sankaran 	}
69225fdd593SJeykumar Sankaran 
69325fdd593SJeykumar Sankaran 	DPU_ATRACE_BEGIN("frame done completion wait");
69425fdd593SJeykumar Sankaran 	ret = wait_for_completion_timeout(&dpu_crtc->frame_done_comp,
69525fdd593SJeykumar Sankaran 			msecs_to_jiffies(DPU_FRAME_DONE_TIMEOUT));
69625fdd593SJeykumar Sankaran 	if (!ret) {
69725fdd593SJeykumar Sankaran 		DRM_ERROR("frame done wait timed out, ret:%d\n", ret);
69825fdd593SJeykumar Sankaran 		rc = -ETIMEDOUT;
69925fdd593SJeykumar Sankaran 	}
70025fdd593SJeykumar Sankaran 	DPU_ATRACE_END("frame done completion wait");
70125fdd593SJeykumar Sankaran 
70225fdd593SJeykumar Sankaran 	return rc;
70325fdd593SJeykumar Sankaran }
70425fdd593SJeykumar Sankaran 
70525fdd593SJeykumar Sankaran void dpu_crtc_commit_kickoff(struct drm_crtc *crtc)
70625fdd593SJeykumar Sankaran {
70725fdd593SJeykumar Sankaran 	struct drm_encoder *encoder;
70804b96b63SBruce Wang 	struct drm_device *dev = crtc->dev;
70904b96b63SBruce Wang 	struct dpu_crtc *dpu_crtc = to_dpu_crtc(crtc);
71004b96b63SBruce Wang 	struct dpu_kms *dpu_kms = _dpu_crtc_get_kms(crtc);
71104b96b63SBruce Wang 	struct dpu_crtc_state *cstate = to_dpu_crtc_state(crtc->state);
71225fdd593SJeykumar Sankaran 	int ret;
71325fdd593SJeykumar Sankaran 
71425fdd593SJeykumar Sankaran 	/*
71525fdd593SJeykumar Sankaran 	 * If no mixers has been allocated in dpu_crtc_atomic_check(),
71625fdd593SJeykumar Sankaran 	 * it means we are trying to start a CRTC whose state is disabled:
71725fdd593SJeykumar Sankaran 	 * nothing else needs to be done.
71825fdd593SJeykumar Sankaran 	 */
7199222cdd2SJeykumar Sankaran 	if (unlikely(!cstate->num_mixers))
72025fdd593SJeykumar Sankaran 		return;
72125fdd593SJeykumar Sankaran 
72225fdd593SJeykumar Sankaran 	DPU_ATRACE_BEGIN("crtc_commit");
72325fdd593SJeykumar Sankaran 
72425fdd593SJeykumar Sankaran 	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
72525fdd593SJeykumar Sankaran 		struct dpu_encoder_kickoff_params params = { 0 };
72625fdd593SJeykumar Sankaran 
72725fdd593SJeykumar Sankaran 		if (encoder->crtc != crtc)
72825fdd593SJeykumar Sankaran 			continue;
72925fdd593SJeykumar Sankaran 
73025fdd593SJeykumar Sankaran 		/*
73125fdd593SJeykumar Sankaran 		 * Encoder will flush/start now, unless it has a tx pending.
73225fdd593SJeykumar Sankaran 		 * If so, it may delay and flush at an irq event (e.g. ppdone)
73325fdd593SJeykumar Sankaran 		 */
73425fdd593SJeykumar Sankaran 		dpu_encoder_prepare_for_kickoff(encoder, &params);
73525fdd593SJeykumar Sankaran 	}
73625fdd593SJeykumar Sankaran 
73725fdd593SJeykumar Sankaran 	/* wait for frame_event_done completion */
73825fdd593SJeykumar Sankaran 	DPU_ATRACE_BEGIN("wait_for_frame_done_event");
73925fdd593SJeykumar Sankaran 	ret = _dpu_crtc_wait_for_frame_done(crtc);
74025fdd593SJeykumar Sankaran 	DPU_ATRACE_END("wait_for_frame_done_event");
74125fdd593SJeykumar Sankaran 	if (ret) {
74225fdd593SJeykumar Sankaran 		DPU_ERROR("crtc%d wait for frame done failed;frame_pending%d\n",
74325fdd593SJeykumar Sankaran 				crtc->base.id,
74425fdd593SJeykumar Sankaran 				atomic_read(&dpu_crtc->frame_pending));
74525fdd593SJeykumar Sankaran 		goto end;
74625fdd593SJeykumar Sankaran 	}
74725fdd593SJeykumar Sankaran 
74825fdd593SJeykumar Sankaran 	if (atomic_inc_return(&dpu_crtc->frame_pending) == 1) {
74925fdd593SJeykumar Sankaran 		/* acquire bandwidth and other resources */
75025fdd593SJeykumar Sankaran 		DPU_DEBUG("crtc%d first commit\n", crtc->base.id);
75125fdd593SJeykumar Sankaran 	} else
75225fdd593SJeykumar Sankaran 		DPU_DEBUG("crtc%d commit\n", crtc->base.id);
75325fdd593SJeykumar Sankaran 
75425fdd593SJeykumar Sankaran 	dpu_crtc->play_count++;
75525fdd593SJeykumar Sankaran 
75625fdd593SJeykumar Sankaran 	dpu_vbif_clear_errors(dpu_kms);
75725fdd593SJeykumar Sankaran 
75825fdd593SJeykumar Sankaran 	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
75925fdd593SJeykumar Sankaran 		if (encoder->crtc != crtc)
76025fdd593SJeykumar Sankaran 			continue;
76125fdd593SJeykumar Sankaran 
76225fdd593SJeykumar Sankaran 		dpu_encoder_kickoff(encoder);
76325fdd593SJeykumar Sankaran 	}
76425fdd593SJeykumar Sankaran 
76525fdd593SJeykumar Sankaran end:
76625fdd593SJeykumar Sankaran 	reinit_completion(&dpu_crtc->frame_done_comp);
76725fdd593SJeykumar Sankaran 	DPU_ATRACE_END("crtc_commit");
76825fdd593SJeykumar Sankaran }
76925fdd593SJeykumar Sankaran 
77025fdd593SJeykumar Sankaran /**
77125fdd593SJeykumar Sankaran  * _dpu_crtc_vblank_enable_no_lock - update power resource and vblank request
77225fdd593SJeykumar Sankaran  * @dpu_crtc: Pointer to dpu crtc structure
77325fdd593SJeykumar Sankaran  * @enable: Whether to enable/disable vblanks
77425fdd593SJeykumar Sankaran  *
77525fdd593SJeykumar Sankaran  * @Return: error code
77625fdd593SJeykumar Sankaran  */
77725fdd593SJeykumar Sankaran static int _dpu_crtc_vblank_enable_no_lock(
77825fdd593SJeykumar Sankaran 		struct dpu_crtc *dpu_crtc, bool enable)
77925fdd593SJeykumar Sankaran {
78025fdd593SJeykumar Sankaran 	struct drm_device *dev;
78125fdd593SJeykumar Sankaran 	struct drm_crtc *crtc;
78225fdd593SJeykumar Sankaran 	struct drm_encoder *enc;
78325fdd593SJeykumar Sankaran 
78425fdd593SJeykumar Sankaran 	if (!dpu_crtc) {
78525fdd593SJeykumar Sankaran 		DPU_ERROR("invalid crtc\n");
78625fdd593SJeykumar Sankaran 		return -EINVAL;
78725fdd593SJeykumar Sankaran 	}
78825fdd593SJeykumar Sankaran 
78925fdd593SJeykumar Sankaran 	crtc = &dpu_crtc->base;
79025fdd593SJeykumar Sankaran 	dev = crtc->dev;
79125fdd593SJeykumar Sankaran 
79225fdd593SJeykumar Sankaran 	if (enable) {
79325fdd593SJeykumar Sankaran 		/* drop lock since power crtc cb may try to re-acquire lock */
79425fdd593SJeykumar Sankaran 		mutex_unlock(&dpu_crtc->crtc_lock);
7959a9ede3fSBruce Wang 		pm_runtime_get_sync(dev->dev);
79625fdd593SJeykumar Sankaran 		mutex_lock(&dpu_crtc->crtc_lock);
79725fdd593SJeykumar Sankaran 
79825fdd593SJeykumar Sankaran 		list_for_each_entry(enc, &dev->mode_config.encoder_list, head) {
79925fdd593SJeykumar Sankaran 			if (enc->crtc != crtc)
80025fdd593SJeykumar Sankaran 				continue;
80125fdd593SJeykumar Sankaran 
80225fdd593SJeykumar Sankaran 			trace_dpu_crtc_vblank_enable(DRMID(&dpu_crtc->base),
80325fdd593SJeykumar Sankaran 						     DRMID(enc), enable,
80425fdd593SJeykumar Sankaran 						     dpu_crtc);
80525fdd593SJeykumar Sankaran 
80625fdd593SJeykumar Sankaran 			dpu_encoder_register_vblank_callback(enc,
80725fdd593SJeykumar Sankaran 					dpu_crtc_vblank_cb, (void *)crtc);
80825fdd593SJeykumar Sankaran 		}
80925fdd593SJeykumar Sankaran 	} else {
81025fdd593SJeykumar Sankaran 		list_for_each_entry(enc, &dev->mode_config.encoder_list, head) {
81125fdd593SJeykumar Sankaran 			if (enc->crtc != crtc)
81225fdd593SJeykumar Sankaran 				continue;
81325fdd593SJeykumar Sankaran 
81425fdd593SJeykumar Sankaran 			trace_dpu_crtc_vblank_enable(DRMID(&dpu_crtc->base),
81525fdd593SJeykumar Sankaran 						     DRMID(enc), enable,
81625fdd593SJeykumar Sankaran 						     dpu_crtc);
81725fdd593SJeykumar Sankaran 
81825fdd593SJeykumar Sankaran 			dpu_encoder_register_vblank_callback(enc, NULL, NULL);
81925fdd593SJeykumar Sankaran 		}
82025fdd593SJeykumar Sankaran 
82125fdd593SJeykumar Sankaran 		/* drop lock since power crtc cb may try to re-acquire lock */
82225fdd593SJeykumar Sankaran 		mutex_unlock(&dpu_crtc->crtc_lock);
8239a9ede3fSBruce Wang 		pm_runtime_put_sync(dev->dev);
82425fdd593SJeykumar Sankaran 		mutex_lock(&dpu_crtc->crtc_lock);
82525fdd593SJeykumar Sankaran 	}
82625fdd593SJeykumar Sankaran 
82725fdd593SJeykumar Sankaran 	return 0;
82825fdd593SJeykumar Sankaran }
82925fdd593SJeykumar Sankaran 
83025fdd593SJeykumar Sankaran /**
83125fdd593SJeykumar Sankaran  * _dpu_crtc_set_suspend - notify crtc of suspend enable/disable
83225fdd593SJeykumar Sankaran  * @crtc: Pointer to drm crtc object
83325fdd593SJeykumar Sankaran  * @enable: true to enable suspend, false to indicate resume
83425fdd593SJeykumar Sankaran  */
83525fdd593SJeykumar Sankaran static void _dpu_crtc_set_suspend(struct drm_crtc *crtc, bool enable)
83625fdd593SJeykumar Sankaran {
83704b96b63SBruce Wang 	struct dpu_crtc *dpu_crtc = to_dpu_crtc(crtc);
83825fdd593SJeykumar Sankaran 	int ret = 0;
83925fdd593SJeykumar Sankaran 
84025fdd593SJeykumar Sankaran 	DRM_DEBUG_KMS("crtc%d suspend = %d\n", crtc->base.id, enable);
84125fdd593SJeykumar Sankaran 
84225fdd593SJeykumar Sankaran 	mutex_lock(&dpu_crtc->crtc_lock);
84325fdd593SJeykumar Sankaran 
84425fdd593SJeykumar Sankaran 	/*
84525fdd593SJeykumar Sankaran 	 * If the vblank is enabled, release a power reference on suspend
84625fdd593SJeykumar Sankaran 	 * and take it back during resume (if it is still enabled).
84725fdd593SJeykumar Sankaran 	 */
84825fdd593SJeykumar Sankaran 	trace_dpu_crtc_set_suspend(DRMID(&dpu_crtc->base), enable, dpu_crtc);
84925fdd593SJeykumar Sankaran 	if (dpu_crtc->suspend == enable)
85025fdd593SJeykumar Sankaran 		DPU_DEBUG("crtc%d suspend already set to %d, ignoring update\n",
85125fdd593SJeykumar Sankaran 				crtc->base.id, enable);
85225fdd593SJeykumar Sankaran 	else if (dpu_crtc->enabled && dpu_crtc->vblank_requested) {
85325fdd593SJeykumar Sankaran 		ret = _dpu_crtc_vblank_enable_no_lock(dpu_crtc, !enable);
85425fdd593SJeykumar Sankaran 		if (ret)
85525fdd593SJeykumar Sankaran 			DPU_ERROR("%s vblank enable failed: %d\n",
85625fdd593SJeykumar Sankaran 					dpu_crtc->name, ret);
85725fdd593SJeykumar Sankaran 	}
85825fdd593SJeykumar Sankaran 
85925fdd593SJeykumar Sankaran 	dpu_crtc->suspend = enable;
86025fdd593SJeykumar Sankaran 	mutex_unlock(&dpu_crtc->crtc_lock);
86125fdd593SJeykumar Sankaran }
86225fdd593SJeykumar Sankaran 
86325fdd593SJeykumar Sankaran /**
86425fdd593SJeykumar Sankaran  * dpu_crtc_duplicate_state - state duplicate hook
86525fdd593SJeykumar Sankaran  * @crtc: Pointer to drm crtc structure
86625fdd593SJeykumar Sankaran  * @Returns: Pointer to new drm_crtc_state structure
86725fdd593SJeykumar Sankaran  */
86825fdd593SJeykumar Sankaran static struct drm_crtc_state *dpu_crtc_duplicate_state(struct drm_crtc *crtc)
86925fdd593SJeykumar Sankaran {
87025fdd593SJeykumar Sankaran 	struct dpu_crtc *dpu_crtc;
87125fdd593SJeykumar Sankaran 	struct dpu_crtc_state *cstate, *old_cstate;
87225fdd593SJeykumar Sankaran 
87325fdd593SJeykumar Sankaran 	if (!crtc || !crtc->state) {
87425fdd593SJeykumar Sankaran 		DPU_ERROR("invalid argument(s)\n");
87525fdd593SJeykumar Sankaran 		return NULL;
87625fdd593SJeykumar Sankaran 	}
87725fdd593SJeykumar Sankaran 
87825fdd593SJeykumar Sankaran 	dpu_crtc = to_dpu_crtc(crtc);
87925fdd593SJeykumar Sankaran 	old_cstate = to_dpu_crtc_state(crtc->state);
88025fdd593SJeykumar Sankaran 	cstate = kmemdup(old_cstate, sizeof(*old_cstate), GFP_KERNEL);
88125fdd593SJeykumar Sankaran 	if (!cstate) {
88225fdd593SJeykumar Sankaran 		DPU_ERROR("failed to allocate state\n");
88325fdd593SJeykumar Sankaran 		return NULL;
88425fdd593SJeykumar Sankaran 	}
88525fdd593SJeykumar Sankaran 
88625fdd593SJeykumar Sankaran 	/* duplicate base helper */
88725fdd593SJeykumar Sankaran 	__drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
88825fdd593SJeykumar Sankaran 
88925fdd593SJeykumar Sankaran 	return &cstate->base;
89025fdd593SJeykumar Sankaran }
89125fdd593SJeykumar Sankaran 
89225fdd593SJeykumar Sankaran /**
89325fdd593SJeykumar Sankaran  * dpu_crtc_reset - reset hook for CRTCs
89425fdd593SJeykumar Sankaran  * Resets the atomic state for @crtc by freeing the state pointer (which might
89525fdd593SJeykumar Sankaran  * be NULL, e.g. at driver load time) and allocating a new empty state object.
89625fdd593SJeykumar Sankaran  * @crtc: Pointer to drm crtc structure
89725fdd593SJeykumar Sankaran  */
89825fdd593SJeykumar Sankaran static void dpu_crtc_reset(struct drm_crtc *crtc)
89925fdd593SJeykumar Sankaran {
90025fdd593SJeykumar Sankaran 	struct dpu_crtc *dpu_crtc;
90125fdd593SJeykumar Sankaran 	struct dpu_crtc_state *cstate;
90225fdd593SJeykumar Sankaran 
90325fdd593SJeykumar Sankaran 	if (!crtc) {
90425fdd593SJeykumar Sankaran 		DPU_ERROR("invalid crtc\n");
90525fdd593SJeykumar Sankaran 		return;
90625fdd593SJeykumar Sankaran 	}
90725fdd593SJeykumar Sankaran 
90825fdd593SJeykumar Sankaran 	/* revert suspend actions, if necessary */
90925fdd593SJeykumar Sankaran 	if (dpu_kms_is_suspend_state(crtc->dev))
91025fdd593SJeykumar Sankaran 		_dpu_crtc_set_suspend(crtc, false);
91125fdd593SJeykumar Sankaran 
91225fdd593SJeykumar Sankaran 	/* remove previous state, if present */
91325fdd593SJeykumar Sankaran 	if (crtc->state) {
91425fdd593SJeykumar Sankaran 		dpu_crtc_destroy_state(crtc, crtc->state);
91525fdd593SJeykumar Sankaran 		crtc->state = 0;
91625fdd593SJeykumar Sankaran 	}
91725fdd593SJeykumar Sankaran 
91825fdd593SJeykumar Sankaran 	dpu_crtc = to_dpu_crtc(crtc);
91925fdd593SJeykumar Sankaran 	cstate = kzalloc(sizeof(*cstate), GFP_KERNEL);
92025fdd593SJeykumar Sankaran 	if (!cstate) {
92125fdd593SJeykumar Sankaran 		DPU_ERROR("failed to allocate state\n");
92225fdd593SJeykumar Sankaran 		return;
92325fdd593SJeykumar Sankaran 	}
92425fdd593SJeykumar Sankaran 
92525fdd593SJeykumar Sankaran 	cstate->base.crtc = crtc;
92625fdd593SJeykumar Sankaran 	crtc->state = &cstate->base;
92725fdd593SJeykumar Sankaran }
92825fdd593SJeykumar Sankaran 
92925fdd593SJeykumar Sankaran static void dpu_crtc_handle_power_event(u32 event_type, void *arg)
93025fdd593SJeykumar Sankaran {
93125fdd593SJeykumar Sankaran 	struct drm_crtc *crtc = arg;
93204b96b63SBruce Wang 	struct dpu_crtc *dpu_crtc = to_dpu_crtc(crtc);
93325fdd593SJeykumar Sankaran 	struct drm_encoder *encoder;
93425fdd593SJeykumar Sankaran 
93525fdd593SJeykumar Sankaran 	mutex_lock(&dpu_crtc->crtc_lock);
93625fdd593SJeykumar Sankaran 
93725fdd593SJeykumar Sankaran 	trace_dpu_crtc_handle_power_event(DRMID(crtc), event_type);
93825fdd593SJeykumar Sankaran 
93925fdd593SJeykumar Sankaran 	/* restore encoder; crtc will be programmed during commit */
94025fdd593SJeykumar Sankaran 	drm_for_each_encoder(encoder, crtc->dev) {
94125fdd593SJeykumar Sankaran 		if (encoder->crtc != crtc)
94225fdd593SJeykumar Sankaran 			continue;
94325fdd593SJeykumar Sankaran 
94425fdd593SJeykumar Sankaran 		dpu_encoder_virt_restore(encoder);
94525fdd593SJeykumar Sankaran 	}
94625fdd593SJeykumar Sankaran 
94725fdd593SJeykumar Sankaran 	mutex_unlock(&dpu_crtc->crtc_lock);
94825fdd593SJeykumar Sankaran }
94925fdd593SJeykumar Sankaran 
95025fdd593SJeykumar Sankaran static void dpu_crtc_disable(struct drm_crtc *crtc)
95125fdd593SJeykumar Sankaran {
95225fdd593SJeykumar Sankaran 	struct dpu_crtc *dpu_crtc;
95325fdd593SJeykumar Sankaran 	struct dpu_crtc_state *cstate;
95425fdd593SJeykumar Sankaran 	struct drm_display_mode *mode;
95525fdd593SJeykumar Sankaran 	struct drm_encoder *encoder;
95625fdd593SJeykumar Sankaran 	struct msm_drm_private *priv;
95725fdd593SJeykumar Sankaran 	int ret;
9582f2eb723SRajesh Yadav 	unsigned long flags;
95925fdd593SJeykumar Sankaran 
96025fdd593SJeykumar Sankaran 	if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
96125fdd593SJeykumar Sankaran 		DPU_ERROR("invalid crtc\n");
96225fdd593SJeykumar Sankaran 		return;
96325fdd593SJeykumar Sankaran 	}
96425fdd593SJeykumar Sankaran 	dpu_crtc = to_dpu_crtc(crtc);
96525fdd593SJeykumar Sankaran 	cstate = to_dpu_crtc_state(crtc->state);
96625fdd593SJeykumar Sankaran 	mode = &cstate->base.adjusted_mode;
96725fdd593SJeykumar Sankaran 	priv = crtc->dev->dev_private;
96825fdd593SJeykumar Sankaran 
96925fdd593SJeykumar Sankaran 	DRM_DEBUG_KMS("crtc%d\n", crtc->base.id);
97025fdd593SJeykumar Sankaran 
97125fdd593SJeykumar Sankaran 	if (dpu_kms_is_suspend_state(crtc->dev))
97225fdd593SJeykumar Sankaran 		_dpu_crtc_set_suspend(crtc, true);
97325fdd593SJeykumar Sankaran 
9742f2eb723SRajesh Yadav 	/* Disable/save vblank irq handling */
9752f2eb723SRajesh Yadav 	drm_crtc_vblank_off(crtc);
9762f2eb723SRajesh Yadav 
97725fdd593SJeykumar Sankaran 	mutex_lock(&dpu_crtc->crtc_lock);
97825fdd593SJeykumar Sankaran 
97925fdd593SJeykumar Sankaran 	/* wait for frame_event_done completion */
98025fdd593SJeykumar Sankaran 	if (_dpu_crtc_wait_for_frame_done(crtc))
98125fdd593SJeykumar Sankaran 		DPU_ERROR("crtc%d wait for frame done failed;frame_pending%d\n",
98225fdd593SJeykumar Sankaran 				crtc->base.id,
98325fdd593SJeykumar Sankaran 				atomic_read(&dpu_crtc->frame_pending));
98425fdd593SJeykumar Sankaran 
98525fdd593SJeykumar Sankaran 	trace_dpu_crtc_disable(DRMID(crtc), false, dpu_crtc);
98625fdd593SJeykumar Sankaran 	if (dpu_crtc->enabled && !dpu_crtc->suspend &&
98725fdd593SJeykumar Sankaran 			dpu_crtc->vblank_requested) {
98825fdd593SJeykumar Sankaran 		ret = _dpu_crtc_vblank_enable_no_lock(dpu_crtc, false);
98925fdd593SJeykumar Sankaran 		if (ret)
99025fdd593SJeykumar Sankaran 			DPU_ERROR("%s vblank enable failed: %d\n",
99125fdd593SJeykumar Sankaran 					dpu_crtc->name, ret);
99225fdd593SJeykumar Sankaran 	}
99325fdd593SJeykumar Sankaran 	dpu_crtc->enabled = false;
99425fdd593SJeykumar Sankaran 
99525fdd593SJeykumar Sankaran 	if (atomic_read(&dpu_crtc->frame_pending)) {
99625fdd593SJeykumar Sankaran 		trace_dpu_crtc_disable_frame_pending(DRMID(crtc),
99725fdd593SJeykumar Sankaran 				     atomic_read(&dpu_crtc->frame_pending));
99825fdd593SJeykumar Sankaran 		dpu_core_perf_crtc_release_bw(crtc);
99925fdd593SJeykumar Sankaran 		atomic_set(&dpu_crtc->frame_pending, 0);
100025fdd593SJeykumar Sankaran 	}
100125fdd593SJeykumar Sankaran 
100225fdd593SJeykumar Sankaran 	dpu_core_perf_crtc_update(crtc, 0, true);
100325fdd593SJeykumar Sankaran 
100425fdd593SJeykumar Sankaran 	drm_for_each_encoder(encoder, crtc->dev) {
100525fdd593SJeykumar Sankaran 		if (encoder->crtc != crtc)
100625fdd593SJeykumar Sankaran 			continue;
100725fdd593SJeykumar Sankaran 		dpu_encoder_register_frame_event_callback(encoder, NULL, NULL);
100825fdd593SJeykumar Sankaran 	}
100925fdd593SJeykumar Sankaran 
101025fdd593SJeykumar Sankaran 	if (dpu_crtc->power_event)
101125fdd593SJeykumar Sankaran 		dpu_power_handle_unregister_event(dpu_crtc->phandle,
101225fdd593SJeykumar Sankaran 				dpu_crtc->power_event);
101325fdd593SJeykumar Sankaran 
10149222cdd2SJeykumar Sankaran 	memset(cstate->mixers, 0, sizeof(cstate->mixers));
10159222cdd2SJeykumar Sankaran 	cstate->num_mixers = 0;
101625fdd593SJeykumar Sankaran 
101725fdd593SJeykumar Sankaran 	/* disable clk & bw control until clk & bw properties are set */
101825fdd593SJeykumar Sankaran 	cstate->bw_control = false;
101925fdd593SJeykumar Sankaran 	cstate->bw_split_vote = false;
102025fdd593SJeykumar Sankaran 
102125fdd593SJeykumar Sankaran 	mutex_unlock(&dpu_crtc->crtc_lock);
10222f2eb723SRajesh Yadav 
10232f2eb723SRajesh Yadav 	if (crtc->state->event && !crtc->state->active) {
10242f2eb723SRajesh Yadav 		spin_lock_irqsave(&crtc->dev->event_lock, flags);
10252f2eb723SRajesh Yadav 		drm_crtc_send_vblank_event(crtc, crtc->state->event);
10262f2eb723SRajesh Yadav 		crtc->state->event = NULL;
10272f2eb723SRajesh Yadav 		spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
10282f2eb723SRajesh Yadav 	}
102925fdd593SJeykumar Sankaran }
103025fdd593SJeykumar Sankaran 
103125fdd593SJeykumar Sankaran static void dpu_crtc_enable(struct drm_crtc *crtc,
103225fdd593SJeykumar Sankaran 		struct drm_crtc_state *old_crtc_state)
103325fdd593SJeykumar Sankaran {
103425fdd593SJeykumar Sankaran 	struct dpu_crtc *dpu_crtc;
103525fdd593SJeykumar Sankaran 	struct drm_encoder *encoder;
103625fdd593SJeykumar Sankaran 	struct msm_drm_private *priv;
103725fdd593SJeykumar Sankaran 	int ret;
103825fdd593SJeykumar Sankaran 
103925fdd593SJeykumar Sankaran 	if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
104025fdd593SJeykumar Sankaran 		DPU_ERROR("invalid crtc\n");
104125fdd593SJeykumar Sankaran 		return;
104225fdd593SJeykumar Sankaran 	}
104325fdd593SJeykumar Sankaran 	priv = crtc->dev->dev_private;
104425fdd593SJeykumar Sankaran 
104525fdd593SJeykumar Sankaran 	DRM_DEBUG_KMS("crtc%d\n", crtc->base.id);
104625fdd593SJeykumar Sankaran 	dpu_crtc = to_dpu_crtc(crtc);
104725fdd593SJeykumar Sankaran 
104825fdd593SJeykumar Sankaran 	drm_for_each_encoder(encoder, crtc->dev) {
104925fdd593SJeykumar Sankaran 		if (encoder->crtc != crtc)
105025fdd593SJeykumar Sankaran 			continue;
105125fdd593SJeykumar Sankaran 		dpu_encoder_register_frame_event_callback(encoder,
105225fdd593SJeykumar Sankaran 				dpu_crtc_frame_event_cb, (void *)crtc);
105325fdd593SJeykumar Sankaran 	}
105425fdd593SJeykumar Sankaran 
105525fdd593SJeykumar Sankaran 	mutex_lock(&dpu_crtc->crtc_lock);
105625fdd593SJeykumar Sankaran 	trace_dpu_crtc_enable(DRMID(crtc), true, dpu_crtc);
105725fdd593SJeykumar Sankaran 	if (!dpu_crtc->enabled && !dpu_crtc->suspend &&
105825fdd593SJeykumar Sankaran 			dpu_crtc->vblank_requested) {
105925fdd593SJeykumar Sankaran 		ret = _dpu_crtc_vblank_enable_no_lock(dpu_crtc, true);
106025fdd593SJeykumar Sankaran 		if (ret)
106125fdd593SJeykumar Sankaran 			DPU_ERROR("%s vblank enable failed: %d\n",
106225fdd593SJeykumar Sankaran 					dpu_crtc->name, ret);
106325fdd593SJeykumar Sankaran 	}
106425fdd593SJeykumar Sankaran 	dpu_crtc->enabled = true;
106525fdd593SJeykumar Sankaran 
106625fdd593SJeykumar Sankaran 	mutex_unlock(&dpu_crtc->crtc_lock);
106725fdd593SJeykumar Sankaran 
10682f2eb723SRajesh Yadav 	/* Enable/restore vblank irq handling */
10692f2eb723SRajesh Yadav 	drm_crtc_vblank_on(crtc);
10702f2eb723SRajesh Yadav 
107125fdd593SJeykumar Sankaran 	dpu_crtc->power_event = dpu_power_handle_register_event(
1072a41a8cccSJeykumar Sankaran 		dpu_crtc->phandle, DPU_POWER_EVENT_ENABLE,
107325fdd593SJeykumar Sankaran 		dpu_crtc_handle_power_event, crtc, dpu_crtc->name);
107425fdd593SJeykumar Sankaran 
107525fdd593SJeykumar Sankaran }
107625fdd593SJeykumar Sankaran 
107725fdd593SJeykumar Sankaran struct plane_state {
107825fdd593SJeykumar Sankaran 	struct dpu_plane_state *dpu_pstate;
107925fdd593SJeykumar Sankaran 	const struct drm_plane_state *drm_pstate;
108025fdd593SJeykumar Sankaran 	int stage;
108125fdd593SJeykumar Sankaran 	u32 pipe_id;
108225fdd593SJeykumar Sankaran };
108325fdd593SJeykumar Sankaran 
108425fdd593SJeykumar Sankaran static int dpu_crtc_atomic_check(struct drm_crtc *crtc,
108525fdd593SJeykumar Sankaran 		struct drm_crtc_state *state)
108625fdd593SJeykumar Sankaran {
108725fdd593SJeykumar Sankaran 	struct dpu_crtc *dpu_crtc;
108825fdd593SJeykumar Sankaran 	struct plane_state *pstates;
108925fdd593SJeykumar Sankaran 	struct dpu_crtc_state *cstate;
109025fdd593SJeykumar Sankaran 
109125fdd593SJeykumar Sankaran 	const struct drm_plane_state *pstate;
109225fdd593SJeykumar Sankaran 	struct drm_plane *plane;
109325fdd593SJeykumar Sankaran 	struct drm_display_mode *mode;
109425fdd593SJeykumar Sankaran 
109525fdd593SJeykumar Sankaran 	int cnt = 0, rc = 0, mixer_width, i, z_pos;
109625fdd593SJeykumar Sankaran 
109725fdd593SJeykumar Sankaran 	struct dpu_multirect_plane_states multirect_plane[DPU_STAGE_MAX * 2];
109825fdd593SJeykumar Sankaran 	int multirect_count = 0;
109925fdd593SJeykumar Sankaran 	const struct drm_plane_state *pipe_staged[SSPP_MAX];
110025fdd593SJeykumar Sankaran 	int left_zpos_cnt = 0, right_zpos_cnt = 0;
110125fdd593SJeykumar Sankaran 	struct drm_rect crtc_rect = { 0 };
110225fdd593SJeykumar Sankaran 
110325fdd593SJeykumar Sankaran 	if (!crtc) {
110425fdd593SJeykumar Sankaran 		DPU_ERROR("invalid crtc\n");
110525fdd593SJeykumar Sankaran 		return -EINVAL;
110625fdd593SJeykumar Sankaran 	}
110725fdd593SJeykumar Sankaran 
110825fdd593SJeykumar Sankaran 	pstates = kzalloc(sizeof(*pstates) * DPU_STAGE_MAX * 4, GFP_KERNEL);
110925fdd593SJeykumar Sankaran 
111025fdd593SJeykumar Sankaran 	dpu_crtc = to_dpu_crtc(crtc);
111125fdd593SJeykumar Sankaran 	cstate = to_dpu_crtc_state(state);
111225fdd593SJeykumar Sankaran 
111325fdd593SJeykumar Sankaran 	if (!state->enable || !state->active) {
111425fdd593SJeykumar Sankaran 		DPU_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
111525fdd593SJeykumar Sankaran 				crtc->base.id, state->enable, state->active);
111625fdd593SJeykumar Sankaran 		goto end;
111725fdd593SJeykumar Sankaran 	}
111825fdd593SJeykumar Sankaran 
111925fdd593SJeykumar Sankaran 	mode = &state->adjusted_mode;
112025fdd593SJeykumar Sankaran 	DPU_DEBUG("%s: check", dpu_crtc->name);
112125fdd593SJeykumar Sankaran 
112225fdd593SJeykumar Sankaran 	/* force a full mode set if active state changed */
112325fdd593SJeykumar Sankaran 	if (state->active_changed)
112425fdd593SJeykumar Sankaran 		state->mode_changed = true;
112525fdd593SJeykumar Sankaran 
112625fdd593SJeykumar Sankaran 	memset(pipe_staged, 0, sizeof(pipe_staged));
112725fdd593SJeykumar Sankaran 
112842331668SJeykumar Sankaran 	mixer_width = _dpu_crtc_get_mixer_width(cstate, mode);
112925fdd593SJeykumar Sankaran 
113025fdd593SJeykumar Sankaran 	_dpu_crtc_setup_lm_bounds(crtc, state);
113125fdd593SJeykumar Sankaran 
113225fdd593SJeykumar Sankaran 	crtc_rect.x2 = mode->hdisplay;
113325fdd593SJeykumar Sankaran 	crtc_rect.y2 = mode->vdisplay;
113425fdd593SJeykumar Sankaran 
113525fdd593SJeykumar Sankaran 	 /* get plane state for all drm planes associated with crtc state */
113625fdd593SJeykumar Sankaran 	drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
113725fdd593SJeykumar Sankaran 		struct drm_rect dst, clip = crtc_rect;
113825fdd593SJeykumar Sankaran 
113925fdd593SJeykumar Sankaran 		if (IS_ERR_OR_NULL(pstate)) {
114025fdd593SJeykumar Sankaran 			rc = PTR_ERR(pstate);
114125fdd593SJeykumar Sankaran 			DPU_ERROR("%s: failed to get plane%d state, %d\n",
114225fdd593SJeykumar Sankaran 					dpu_crtc->name, plane->base.id, rc);
114325fdd593SJeykumar Sankaran 			goto end;
114425fdd593SJeykumar Sankaran 		}
114525fdd593SJeykumar Sankaran 		if (cnt >= DPU_STAGE_MAX * 4)
114625fdd593SJeykumar Sankaran 			continue;
114725fdd593SJeykumar Sankaran 
114825fdd593SJeykumar Sankaran 		pstates[cnt].dpu_pstate = to_dpu_plane_state(pstate);
114925fdd593SJeykumar Sankaran 		pstates[cnt].drm_pstate = pstate;
115025fdd593SJeykumar Sankaran 		pstates[cnt].stage = pstate->normalized_zpos;
115125fdd593SJeykumar Sankaran 		pstates[cnt].pipe_id = dpu_plane_pipe(plane);
115225fdd593SJeykumar Sankaran 
115325fdd593SJeykumar Sankaran 		if (pipe_staged[pstates[cnt].pipe_id]) {
115425fdd593SJeykumar Sankaran 			multirect_plane[multirect_count].r0 =
115525fdd593SJeykumar Sankaran 				pipe_staged[pstates[cnt].pipe_id];
115625fdd593SJeykumar Sankaran 			multirect_plane[multirect_count].r1 = pstate;
115725fdd593SJeykumar Sankaran 			multirect_count++;
115825fdd593SJeykumar Sankaran 
115925fdd593SJeykumar Sankaran 			pipe_staged[pstates[cnt].pipe_id] = NULL;
116025fdd593SJeykumar Sankaran 		} else {
116125fdd593SJeykumar Sankaran 			pipe_staged[pstates[cnt].pipe_id] = pstate;
116225fdd593SJeykumar Sankaran 		}
116325fdd593SJeykumar Sankaran 
116425fdd593SJeykumar Sankaran 		cnt++;
116525fdd593SJeykumar Sankaran 
116625fdd593SJeykumar Sankaran 		dst = drm_plane_state_dest(pstate);
116796fc56a7SSean Paul 		if (!drm_rect_intersect(&clip, &dst)) {
116825fdd593SJeykumar Sankaran 			DPU_ERROR("invalid vertical/horizontal destination\n");
116925fdd593SJeykumar Sankaran 			DPU_ERROR("display: " DRM_RECT_FMT " plane: "
117025fdd593SJeykumar Sankaran 				  DRM_RECT_FMT "\n", DRM_RECT_ARG(&crtc_rect),
117125fdd593SJeykumar Sankaran 				  DRM_RECT_ARG(&dst));
117225fdd593SJeykumar Sankaran 			rc = -E2BIG;
117325fdd593SJeykumar Sankaran 			goto end;
117425fdd593SJeykumar Sankaran 		}
117525fdd593SJeykumar Sankaran 	}
117625fdd593SJeykumar Sankaran 
117725fdd593SJeykumar Sankaran 	for (i = 1; i < SSPP_MAX; i++) {
117825fdd593SJeykumar Sankaran 		if (pipe_staged[i]) {
117925fdd593SJeykumar Sankaran 			dpu_plane_clear_multirect(pipe_staged[i]);
118025fdd593SJeykumar Sankaran 
118125fdd593SJeykumar Sankaran 			if (is_dpu_plane_virtual(pipe_staged[i]->plane)) {
118225fdd593SJeykumar Sankaran 				DPU_ERROR(
118325fdd593SJeykumar Sankaran 					"r1 only virt plane:%d not supported\n",
118425fdd593SJeykumar Sankaran 					pipe_staged[i]->plane->base.id);
118525fdd593SJeykumar Sankaran 				rc  = -EINVAL;
118625fdd593SJeykumar Sankaran 				goto end;
118725fdd593SJeykumar Sankaran 			}
118825fdd593SJeykumar Sankaran 		}
118925fdd593SJeykumar Sankaran 	}
119025fdd593SJeykumar Sankaran 
119125fdd593SJeykumar Sankaran 	z_pos = -1;
119225fdd593SJeykumar Sankaran 	for (i = 0; i < cnt; i++) {
119325fdd593SJeykumar Sankaran 		/* reset counts at every new blend stage */
119425fdd593SJeykumar Sankaran 		if (pstates[i].stage != z_pos) {
119525fdd593SJeykumar Sankaran 			left_zpos_cnt = 0;
119625fdd593SJeykumar Sankaran 			right_zpos_cnt = 0;
119725fdd593SJeykumar Sankaran 			z_pos = pstates[i].stage;
119825fdd593SJeykumar Sankaran 		}
119925fdd593SJeykumar Sankaran 
120025fdd593SJeykumar Sankaran 		/* verify z_pos setting before using it */
120125fdd593SJeykumar Sankaran 		if (z_pos >= DPU_STAGE_MAX - DPU_STAGE_0) {
120225fdd593SJeykumar Sankaran 			DPU_ERROR("> %d plane stages assigned\n",
120325fdd593SJeykumar Sankaran 					DPU_STAGE_MAX - DPU_STAGE_0);
120425fdd593SJeykumar Sankaran 			rc = -EINVAL;
120525fdd593SJeykumar Sankaran 			goto end;
120625fdd593SJeykumar Sankaran 		} else if (pstates[i].drm_pstate->crtc_x < mixer_width) {
120725fdd593SJeykumar Sankaran 			if (left_zpos_cnt == 2) {
120825fdd593SJeykumar Sankaran 				DPU_ERROR("> 2 planes @ stage %d on left\n",
120925fdd593SJeykumar Sankaran 					z_pos);
121025fdd593SJeykumar Sankaran 				rc = -EINVAL;
121125fdd593SJeykumar Sankaran 				goto end;
121225fdd593SJeykumar Sankaran 			}
121325fdd593SJeykumar Sankaran 			left_zpos_cnt++;
121425fdd593SJeykumar Sankaran 
121525fdd593SJeykumar Sankaran 		} else {
121625fdd593SJeykumar Sankaran 			if (right_zpos_cnt == 2) {
121725fdd593SJeykumar Sankaran 				DPU_ERROR("> 2 planes @ stage %d on right\n",
121825fdd593SJeykumar Sankaran 					z_pos);
121925fdd593SJeykumar Sankaran 				rc = -EINVAL;
122025fdd593SJeykumar Sankaran 				goto end;
122125fdd593SJeykumar Sankaran 			}
122225fdd593SJeykumar Sankaran 			right_zpos_cnt++;
122325fdd593SJeykumar Sankaran 		}
122425fdd593SJeykumar Sankaran 
122525fdd593SJeykumar Sankaran 		pstates[i].dpu_pstate->stage = z_pos + DPU_STAGE_0;
122625fdd593SJeykumar Sankaran 		DPU_DEBUG("%s: zpos %d", dpu_crtc->name, z_pos);
122725fdd593SJeykumar Sankaran 	}
122825fdd593SJeykumar Sankaran 
122925fdd593SJeykumar Sankaran 	for (i = 0; i < multirect_count; i++) {
123025fdd593SJeykumar Sankaran 		if (dpu_plane_validate_multirect_v2(&multirect_plane[i])) {
123125fdd593SJeykumar Sankaran 			DPU_ERROR(
123225fdd593SJeykumar Sankaran 			"multirect validation failed for planes (%d - %d)\n",
123325fdd593SJeykumar Sankaran 					multirect_plane[i].r0->plane->base.id,
123425fdd593SJeykumar Sankaran 					multirect_plane[i].r1->plane->base.id);
123525fdd593SJeykumar Sankaran 			rc = -EINVAL;
123625fdd593SJeykumar Sankaran 			goto end;
123725fdd593SJeykumar Sankaran 		}
123825fdd593SJeykumar Sankaran 	}
123925fdd593SJeykumar Sankaran 
124025fdd593SJeykumar Sankaran 	rc = dpu_core_perf_crtc_check(crtc, state);
124125fdd593SJeykumar Sankaran 	if (rc) {
124225fdd593SJeykumar Sankaran 		DPU_ERROR("crtc%d failed performance check %d\n",
124325fdd593SJeykumar Sankaran 				crtc->base.id, rc);
124425fdd593SJeykumar Sankaran 		goto end;
124525fdd593SJeykumar Sankaran 	}
124625fdd593SJeykumar Sankaran 
124725fdd593SJeykumar Sankaran 	/* validate source split:
124825fdd593SJeykumar Sankaran 	 * use pstates sorted by stage to check planes on same stage
124925fdd593SJeykumar Sankaran 	 * we assume that all pipes are in source split so its valid to compare
125025fdd593SJeykumar Sankaran 	 * without taking into account left/right mixer placement
125125fdd593SJeykumar Sankaran 	 */
125225fdd593SJeykumar Sankaran 	for (i = 1; i < cnt; i++) {
125325fdd593SJeykumar Sankaran 		struct plane_state *prv_pstate, *cur_pstate;
125425fdd593SJeykumar Sankaran 		struct drm_rect left_rect, right_rect;
125525fdd593SJeykumar Sankaran 		int32_t left_pid, right_pid;
125625fdd593SJeykumar Sankaran 		int32_t stage;
125725fdd593SJeykumar Sankaran 
125825fdd593SJeykumar Sankaran 		prv_pstate = &pstates[i - 1];
125925fdd593SJeykumar Sankaran 		cur_pstate = &pstates[i];
126025fdd593SJeykumar Sankaran 		if (prv_pstate->stage != cur_pstate->stage)
126125fdd593SJeykumar Sankaran 			continue;
126225fdd593SJeykumar Sankaran 
126325fdd593SJeykumar Sankaran 		stage = cur_pstate->stage;
126425fdd593SJeykumar Sankaran 
126525fdd593SJeykumar Sankaran 		left_pid = prv_pstate->dpu_pstate->base.plane->base.id;
126625fdd593SJeykumar Sankaran 		left_rect = drm_plane_state_dest(prv_pstate->drm_pstate);
126725fdd593SJeykumar Sankaran 
126825fdd593SJeykumar Sankaran 		right_pid = cur_pstate->dpu_pstate->base.plane->base.id;
126925fdd593SJeykumar Sankaran 		right_rect = drm_plane_state_dest(cur_pstate->drm_pstate);
127025fdd593SJeykumar Sankaran 
127125fdd593SJeykumar Sankaran 		if (right_rect.x1 < left_rect.x1) {
127225fdd593SJeykumar Sankaran 			swap(left_pid, right_pid);
127325fdd593SJeykumar Sankaran 			swap(left_rect, right_rect);
127425fdd593SJeykumar Sankaran 		}
127525fdd593SJeykumar Sankaran 
127625fdd593SJeykumar Sankaran 		/**
127725fdd593SJeykumar Sankaran 		 * - planes are enumerated in pipe-priority order such that
127825fdd593SJeykumar Sankaran 		 *   planes with lower drm_id must be left-most in a shared
127925fdd593SJeykumar Sankaran 		 *   blend-stage when using source split.
128025fdd593SJeykumar Sankaran 		 * - planes in source split must be contiguous in width
128125fdd593SJeykumar Sankaran 		 * - planes in source split must have same dest yoff and height
128225fdd593SJeykumar Sankaran 		 */
128325fdd593SJeykumar Sankaran 		if (right_pid < left_pid) {
128425fdd593SJeykumar Sankaran 			DPU_ERROR(
128525fdd593SJeykumar Sankaran 				"invalid src split cfg. priority mismatch. stage: %d left: %d right: %d\n",
128625fdd593SJeykumar Sankaran 				stage, left_pid, right_pid);
128725fdd593SJeykumar Sankaran 			rc = -EINVAL;
128825fdd593SJeykumar Sankaran 			goto end;
128925fdd593SJeykumar Sankaran 		} else if (right_rect.x1 != drm_rect_width(&left_rect)) {
129025fdd593SJeykumar Sankaran 			DPU_ERROR("non-contiguous coordinates for src split. "
129125fdd593SJeykumar Sankaran 				  "stage: %d left: " DRM_RECT_FMT " right: "
129225fdd593SJeykumar Sankaran 				  DRM_RECT_FMT "\n", stage,
129325fdd593SJeykumar Sankaran 				  DRM_RECT_ARG(&left_rect),
129425fdd593SJeykumar Sankaran 				  DRM_RECT_ARG(&right_rect));
129525fdd593SJeykumar Sankaran 			rc = -EINVAL;
129625fdd593SJeykumar Sankaran 			goto end;
129725fdd593SJeykumar Sankaran 		} else if (left_rect.y1 != right_rect.y1 ||
129825fdd593SJeykumar Sankaran 			   drm_rect_height(&left_rect) != drm_rect_height(&right_rect)) {
129925fdd593SJeykumar Sankaran 			DPU_ERROR("source split at stage: %d. invalid "
130025fdd593SJeykumar Sankaran 				  "yoff/height: left: " DRM_RECT_FMT " right: "
130125fdd593SJeykumar Sankaran 				  DRM_RECT_FMT "\n", stage,
130225fdd593SJeykumar Sankaran 				  DRM_RECT_ARG(&left_rect),
130325fdd593SJeykumar Sankaran 				  DRM_RECT_ARG(&right_rect));
130425fdd593SJeykumar Sankaran 			rc = -EINVAL;
130525fdd593SJeykumar Sankaran 			goto end;
130625fdd593SJeykumar Sankaran 		}
130725fdd593SJeykumar Sankaran 	}
130825fdd593SJeykumar Sankaran 
130925fdd593SJeykumar Sankaran end:
131025fdd593SJeykumar Sankaran 	kfree(pstates);
131125fdd593SJeykumar Sankaran 	return rc;
131225fdd593SJeykumar Sankaran }
131325fdd593SJeykumar Sankaran 
131425fdd593SJeykumar Sankaran int dpu_crtc_vblank(struct drm_crtc *crtc, bool en)
131525fdd593SJeykumar Sankaran {
131625fdd593SJeykumar Sankaran 	struct dpu_crtc *dpu_crtc;
131725fdd593SJeykumar Sankaran 	int ret;
131825fdd593SJeykumar Sankaran 
131925fdd593SJeykumar Sankaran 	if (!crtc) {
132025fdd593SJeykumar Sankaran 		DPU_ERROR("invalid crtc\n");
132125fdd593SJeykumar Sankaran 		return -EINVAL;
132225fdd593SJeykumar Sankaran 	}
132325fdd593SJeykumar Sankaran 	dpu_crtc = to_dpu_crtc(crtc);
132425fdd593SJeykumar Sankaran 
132525fdd593SJeykumar Sankaran 	mutex_lock(&dpu_crtc->crtc_lock);
132625fdd593SJeykumar Sankaran 	trace_dpu_crtc_vblank(DRMID(&dpu_crtc->base), en, dpu_crtc);
132725fdd593SJeykumar Sankaran 	if (dpu_crtc->enabled && !dpu_crtc->suspend) {
132825fdd593SJeykumar Sankaran 		ret = _dpu_crtc_vblank_enable_no_lock(dpu_crtc, en);
132925fdd593SJeykumar Sankaran 		if (ret)
133025fdd593SJeykumar Sankaran 			DPU_ERROR("%s vblank enable failed: %d\n",
133125fdd593SJeykumar Sankaran 					dpu_crtc->name, ret);
133225fdd593SJeykumar Sankaran 	}
133325fdd593SJeykumar Sankaran 	dpu_crtc->vblank_requested = en;
133425fdd593SJeykumar Sankaran 	mutex_unlock(&dpu_crtc->crtc_lock);
133525fdd593SJeykumar Sankaran 
133625fdd593SJeykumar Sankaran 	return 0;
133725fdd593SJeykumar Sankaran }
133825fdd593SJeykumar Sankaran 
133925fdd593SJeykumar Sankaran #ifdef CONFIG_DEBUG_FS
134025fdd593SJeykumar Sankaran static int _dpu_debugfs_status_show(struct seq_file *s, void *data)
134125fdd593SJeykumar Sankaran {
134225fdd593SJeykumar Sankaran 	struct dpu_crtc *dpu_crtc;
134325fdd593SJeykumar Sankaran 	struct dpu_plane_state *pstate = NULL;
134425fdd593SJeykumar Sankaran 	struct dpu_crtc_mixer *m;
134525fdd593SJeykumar Sankaran 
134625fdd593SJeykumar Sankaran 	struct drm_crtc *crtc;
134725fdd593SJeykumar Sankaran 	struct drm_plane *plane;
134825fdd593SJeykumar Sankaran 	struct drm_display_mode *mode;
134925fdd593SJeykumar Sankaran 	struct drm_framebuffer *fb;
135025fdd593SJeykumar Sankaran 	struct drm_plane_state *state;
135125fdd593SJeykumar Sankaran 	struct dpu_crtc_state *cstate;
135225fdd593SJeykumar Sankaran 
135325fdd593SJeykumar Sankaran 	int i, out_width;
135425fdd593SJeykumar Sankaran 
135525fdd593SJeykumar Sankaran 	if (!s || !s->private)
135625fdd593SJeykumar Sankaran 		return -EINVAL;
135725fdd593SJeykumar Sankaran 
135825fdd593SJeykumar Sankaran 	dpu_crtc = s->private;
135925fdd593SJeykumar Sankaran 	crtc = &dpu_crtc->base;
13609222cdd2SJeykumar Sankaran 
13619222cdd2SJeykumar Sankaran 	drm_modeset_lock_all(crtc->dev);
136225fdd593SJeykumar Sankaran 	cstate = to_dpu_crtc_state(crtc->state);
136325fdd593SJeykumar Sankaran 
136425fdd593SJeykumar Sankaran 	mutex_lock(&dpu_crtc->crtc_lock);
136525fdd593SJeykumar Sankaran 	mode = &crtc->state->adjusted_mode;
136642331668SJeykumar Sankaran 	out_width = _dpu_crtc_get_mixer_width(cstate, mode);
136725fdd593SJeykumar Sankaran 
136825fdd593SJeykumar Sankaran 	seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
136925fdd593SJeykumar Sankaran 				mode->hdisplay, mode->vdisplay);
137025fdd593SJeykumar Sankaran 
137125fdd593SJeykumar Sankaran 	seq_puts(s, "\n");
137225fdd593SJeykumar Sankaran 
13739222cdd2SJeykumar Sankaran 	for (i = 0; i < cstate->num_mixers; ++i) {
13749222cdd2SJeykumar Sankaran 		m = &cstate->mixers[i];
137525fdd593SJeykumar Sankaran 		if (!m->hw_lm)
137625fdd593SJeykumar Sankaran 			seq_printf(s, "\tmixer[%d] has no lm\n", i);
1377cf6916f4SJeykumar Sankaran 		else if (!m->lm_ctl)
137825fdd593SJeykumar Sankaran 			seq_printf(s, "\tmixer[%d] has no ctl\n", i);
137925fdd593SJeykumar Sankaran 		else
138025fdd593SJeykumar Sankaran 			seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
1381cf6916f4SJeykumar Sankaran 				m->hw_lm->idx - LM_0, m->lm_ctl->idx - CTL_0,
138225fdd593SJeykumar Sankaran 				out_width, mode->vdisplay);
138325fdd593SJeykumar Sankaran 	}
138425fdd593SJeykumar Sankaran 
138525fdd593SJeykumar Sankaran 	seq_puts(s, "\n");
138625fdd593SJeykumar Sankaran 
138725fdd593SJeykumar Sankaran 	drm_atomic_crtc_for_each_plane(plane, crtc) {
138825fdd593SJeykumar Sankaran 		pstate = to_dpu_plane_state(plane->state);
138925fdd593SJeykumar Sankaran 		state = plane->state;
139025fdd593SJeykumar Sankaran 
139125fdd593SJeykumar Sankaran 		if (!pstate || !state)
139225fdd593SJeykumar Sankaran 			continue;
139325fdd593SJeykumar Sankaran 
139425fdd593SJeykumar Sankaran 		seq_printf(s, "\tplane:%u stage:%d\n", plane->base.id,
139525fdd593SJeykumar Sankaran 			pstate->stage);
139625fdd593SJeykumar Sankaran 
139725fdd593SJeykumar Sankaran 		if (plane->state->fb) {
139825fdd593SJeykumar Sankaran 			fb = plane->state->fb;
139925fdd593SJeykumar Sankaran 
140025fdd593SJeykumar Sankaran 			seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
140125fdd593SJeykumar Sankaran 				fb->base.id, (char *) &fb->format->format,
140225fdd593SJeykumar Sankaran 				fb->width, fb->height);
140325fdd593SJeykumar Sankaran 			for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
140425fdd593SJeykumar Sankaran 				seq_printf(s, "cpp[%d]:%u ",
140525fdd593SJeykumar Sankaran 						i, fb->format->cpp[i]);
140625fdd593SJeykumar Sankaran 			seq_puts(s, "\n\t");
140725fdd593SJeykumar Sankaran 
140825fdd593SJeykumar Sankaran 			seq_printf(s, "modifier:%8llu ", fb->modifier);
140925fdd593SJeykumar Sankaran 			seq_puts(s, "\n");
141025fdd593SJeykumar Sankaran 
141125fdd593SJeykumar Sankaran 			seq_puts(s, "\t");
141225fdd593SJeykumar Sankaran 			for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
141325fdd593SJeykumar Sankaran 				seq_printf(s, "pitches[%d]:%8u ", i,
141425fdd593SJeykumar Sankaran 							fb->pitches[i]);
141525fdd593SJeykumar Sankaran 			seq_puts(s, "\n");
141625fdd593SJeykumar Sankaran 
141725fdd593SJeykumar Sankaran 			seq_puts(s, "\t");
141825fdd593SJeykumar Sankaran 			for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
141925fdd593SJeykumar Sankaran 				seq_printf(s, "offsets[%d]:%8u ", i,
142025fdd593SJeykumar Sankaran 							fb->offsets[i]);
142125fdd593SJeykumar Sankaran 			seq_puts(s, "\n");
142225fdd593SJeykumar Sankaran 		}
142325fdd593SJeykumar Sankaran 
142425fdd593SJeykumar Sankaran 		seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
142525fdd593SJeykumar Sankaran 			state->src_x, state->src_y, state->src_w, state->src_h);
142625fdd593SJeykumar Sankaran 
142725fdd593SJeykumar Sankaran 		seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
142825fdd593SJeykumar Sankaran 			state->crtc_x, state->crtc_y, state->crtc_w,
142925fdd593SJeykumar Sankaran 			state->crtc_h);
143025fdd593SJeykumar Sankaran 		seq_printf(s, "\tmultirect: mode: %d index: %d\n",
143125fdd593SJeykumar Sankaran 			pstate->multirect_mode, pstate->multirect_index);
143225fdd593SJeykumar Sankaran 
143325fdd593SJeykumar Sankaran 		seq_puts(s, "\n");
143425fdd593SJeykumar Sankaran 	}
143525fdd593SJeykumar Sankaran 	if (dpu_crtc->vblank_cb_count) {
143625fdd593SJeykumar Sankaran 		ktime_t diff = ktime_sub(ktime_get(), dpu_crtc->vblank_cb_time);
143725fdd593SJeykumar Sankaran 		s64 diff_ms = ktime_to_ms(diff);
143825fdd593SJeykumar Sankaran 		s64 fps = diff_ms ? div_s64(
143925fdd593SJeykumar Sankaran 				dpu_crtc->vblank_cb_count * 1000, diff_ms) : 0;
144025fdd593SJeykumar Sankaran 
144125fdd593SJeykumar Sankaran 		seq_printf(s,
144225fdd593SJeykumar Sankaran 			"vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
144325fdd593SJeykumar Sankaran 				fps, dpu_crtc->vblank_cb_count,
144425fdd593SJeykumar Sankaran 				ktime_to_ms(diff), dpu_crtc->play_count);
144525fdd593SJeykumar Sankaran 
144625fdd593SJeykumar Sankaran 		/* reset time & count for next measurement */
144725fdd593SJeykumar Sankaran 		dpu_crtc->vblank_cb_count = 0;
144825fdd593SJeykumar Sankaran 		dpu_crtc->vblank_cb_time = ktime_set(0, 0);
144925fdd593SJeykumar Sankaran 	}
145025fdd593SJeykumar Sankaran 
145125fdd593SJeykumar Sankaran 	seq_printf(s, "vblank_enable:%d\n", dpu_crtc->vblank_requested);
145225fdd593SJeykumar Sankaran 
145325fdd593SJeykumar Sankaran 	mutex_unlock(&dpu_crtc->crtc_lock);
14549222cdd2SJeykumar Sankaran 	drm_modeset_unlock_all(crtc->dev);
145525fdd593SJeykumar Sankaran 
145625fdd593SJeykumar Sankaran 	return 0;
145725fdd593SJeykumar Sankaran }
145825fdd593SJeykumar Sankaran 
145925fdd593SJeykumar Sankaran static int _dpu_debugfs_status_open(struct inode *inode, struct file *file)
146025fdd593SJeykumar Sankaran {
146125fdd593SJeykumar Sankaran 	return single_open(file, _dpu_debugfs_status_show, inode->i_private);
146225fdd593SJeykumar Sankaran }
146325fdd593SJeykumar Sankaran 
146425fdd593SJeykumar Sankaran #define DEFINE_DPU_DEBUGFS_SEQ_FOPS(__prefix)                          \
146525fdd593SJeykumar Sankaran static int __prefix ## _open(struct inode *inode, struct file *file)	\
146625fdd593SJeykumar Sankaran {									\
146725fdd593SJeykumar Sankaran 	return single_open(file, __prefix ## _show, inode->i_private);	\
146825fdd593SJeykumar Sankaran }									\
146925fdd593SJeykumar Sankaran static const struct file_operations __prefix ## _fops = {		\
147025fdd593SJeykumar Sankaran 	.owner = THIS_MODULE,						\
147125fdd593SJeykumar Sankaran 	.open = __prefix ## _open,					\
147225fdd593SJeykumar Sankaran 	.release = single_release,					\
147325fdd593SJeykumar Sankaran 	.read = seq_read,						\
147425fdd593SJeykumar Sankaran 	.llseek = seq_lseek,						\
147525fdd593SJeykumar Sankaran }
147625fdd593SJeykumar Sankaran 
147725fdd593SJeykumar Sankaran static int dpu_crtc_debugfs_state_show(struct seq_file *s, void *v)
147825fdd593SJeykumar Sankaran {
147925fdd593SJeykumar Sankaran 	struct drm_crtc *crtc = (struct drm_crtc *) s->private;
148025fdd593SJeykumar Sankaran 	struct dpu_crtc *dpu_crtc = to_dpu_crtc(crtc);
148125fdd593SJeykumar Sankaran 	int i;
148225fdd593SJeykumar Sankaran 
148325fdd593SJeykumar Sankaran 	seq_printf(s, "client type: %d\n", dpu_crtc_get_client_type(crtc));
148425fdd593SJeykumar Sankaran 	seq_printf(s, "intf_mode: %d\n", dpu_crtc_get_intf_mode(crtc));
148525fdd593SJeykumar Sankaran 	seq_printf(s, "core_clk_rate: %llu\n",
148625fdd593SJeykumar Sankaran 			dpu_crtc->cur_perf.core_clk_rate);
148725fdd593SJeykumar Sankaran 	for (i = DPU_POWER_HANDLE_DBUS_ID_MNOC;
148825fdd593SJeykumar Sankaran 			i < DPU_POWER_HANDLE_DBUS_ID_MAX; i++) {
148925fdd593SJeykumar Sankaran 		seq_printf(s, "bw_ctl[%s]: %llu\n",
149025fdd593SJeykumar Sankaran 				dpu_power_handle_get_dbus_name(i),
149125fdd593SJeykumar Sankaran 				dpu_crtc->cur_perf.bw_ctl[i]);
149225fdd593SJeykumar Sankaran 		seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
149325fdd593SJeykumar Sankaran 				dpu_power_handle_get_dbus_name(i),
149425fdd593SJeykumar Sankaran 				dpu_crtc->cur_perf.max_per_pipe_ib[i]);
149525fdd593SJeykumar Sankaran 	}
149625fdd593SJeykumar Sankaran 
149725fdd593SJeykumar Sankaran 	return 0;
149825fdd593SJeykumar Sankaran }
149925fdd593SJeykumar Sankaran DEFINE_DPU_DEBUGFS_SEQ_FOPS(dpu_crtc_debugfs_state);
150025fdd593SJeykumar Sankaran 
150125fdd593SJeykumar Sankaran static int _dpu_crtc_init_debugfs(struct drm_crtc *crtc)
150225fdd593SJeykumar Sankaran {
150325fdd593SJeykumar Sankaran 	struct dpu_crtc *dpu_crtc;
150425fdd593SJeykumar Sankaran 	struct dpu_kms *dpu_kms;
150525fdd593SJeykumar Sankaran 
150625fdd593SJeykumar Sankaran 	static const struct file_operations debugfs_status_fops = {
150725fdd593SJeykumar Sankaran 		.open =		_dpu_debugfs_status_open,
150825fdd593SJeykumar Sankaran 		.read =		seq_read,
150925fdd593SJeykumar Sankaran 		.llseek =	seq_lseek,
151025fdd593SJeykumar Sankaran 		.release =	single_release,
151125fdd593SJeykumar Sankaran 	};
151225fdd593SJeykumar Sankaran 
151325fdd593SJeykumar Sankaran 	if (!crtc)
151425fdd593SJeykumar Sankaran 		return -EINVAL;
151525fdd593SJeykumar Sankaran 	dpu_crtc = to_dpu_crtc(crtc);
151625fdd593SJeykumar Sankaran 
151725fdd593SJeykumar Sankaran 	dpu_kms = _dpu_crtc_get_kms(crtc);
151825fdd593SJeykumar Sankaran 
151925fdd593SJeykumar Sankaran 	dpu_crtc->debugfs_root = debugfs_create_dir(dpu_crtc->name,
152025fdd593SJeykumar Sankaran 			crtc->dev->primary->debugfs_root);
152125fdd593SJeykumar Sankaran 	if (!dpu_crtc->debugfs_root)
152225fdd593SJeykumar Sankaran 		return -ENOMEM;
152325fdd593SJeykumar Sankaran 
152425fdd593SJeykumar Sankaran 	/* don't error check these */
152525fdd593SJeykumar Sankaran 	debugfs_create_file("status", 0400,
152625fdd593SJeykumar Sankaran 			dpu_crtc->debugfs_root,
152725fdd593SJeykumar Sankaran 			dpu_crtc, &debugfs_status_fops);
152825fdd593SJeykumar Sankaran 	debugfs_create_file("state", 0600,
152925fdd593SJeykumar Sankaran 			dpu_crtc->debugfs_root,
153025fdd593SJeykumar Sankaran 			&dpu_crtc->base,
153125fdd593SJeykumar Sankaran 			&dpu_crtc_debugfs_state_fops);
153225fdd593SJeykumar Sankaran 
153325fdd593SJeykumar Sankaran 	return 0;
153425fdd593SJeykumar Sankaran }
153525fdd593SJeykumar Sankaran 
153625fdd593SJeykumar Sankaran static void _dpu_crtc_destroy_debugfs(struct drm_crtc *crtc)
153725fdd593SJeykumar Sankaran {
153825fdd593SJeykumar Sankaran 	struct dpu_crtc *dpu_crtc;
153925fdd593SJeykumar Sankaran 
154025fdd593SJeykumar Sankaran 	if (!crtc)
154125fdd593SJeykumar Sankaran 		return;
154225fdd593SJeykumar Sankaran 	dpu_crtc = to_dpu_crtc(crtc);
154325fdd593SJeykumar Sankaran 	debugfs_remove_recursive(dpu_crtc->debugfs_root);
154425fdd593SJeykumar Sankaran }
154525fdd593SJeykumar Sankaran #else
154625fdd593SJeykumar Sankaran static int _dpu_crtc_init_debugfs(struct drm_crtc *crtc)
154725fdd593SJeykumar Sankaran {
154825fdd593SJeykumar Sankaran 	return 0;
154925fdd593SJeykumar Sankaran }
155025fdd593SJeykumar Sankaran 
155125fdd593SJeykumar Sankaran static void _dpu_crtc_destroy_debugfs(struct drm_crtc *crtc)
155225fdd593SJeykumar Sankaran {
155325fdd593SJeykumar Sankaran }
155425fdd593SJeykumar Sankaran #endif /* CONFIG_DEBUG_FS */
155525fdd593SJeykumar Sankaran 
155625fdd593SJeykumar Sankaran static int dpu_crtc_late_register(struct drm_crtc *crtc)
155725fdd593SJeykumar Sankaran {
155825fdd593SJeykumar Sankaran 	return _dpu_crtc_init_debugfs(crtc);
155925fdd593SJeykumar Sankaran }
156025fdd593SJeykumar Sankaran 
156125fdd593SJeykumar Sankaran static void dpu_crtc_early_unregister(struct drm_crtc *crtc)
156225fdd593SJeykumar Sankaran {
156325fdd593SJeykumar Sankaran 	_dpu_crtc_destroy_debugfs(crtc);
156425fdd593SJeykumar Sankaran }
156525fdd593SJeykumar Sankaran 
156625fdd593SJeykumar Sankaran static const struct drm_crtc_funcs dpu_crtc_funcs = {
156725fdd593SJeykumar Sankaran 	.set_config = drm_atomic_helper_set_config,
156825fdd593SJeykumar Sankaran 	.destroy = dpu_crtc_destroy,
156925fdd593SJeykumar Sankaran 	.page_flip = drm_atomic_helper_page_flip,
157025fdd593SJeykumar Sankaran 	.reset = dpu_crtc_reset,
157125fdd593SJeykumar Sankaran 	.atomic_duplicate_state = dpu_crtc_duplicate_state,
157225fdd593SJeykumar Sankaran 	.atomic_destroy_state = dpu_crtc_destroy_state,
157325fdd593SJeykumar Sankaran 	.late_register = dpu_crtc_late_register,
157425fdd593SJeykumar Sankaran 	.early_unregister = dpu_crtc_early_unregister,
157525fdd593SJeykumar Sankaran };
157625fdd593SJeykumar Sankaran 
157725fdd593SJeykumar Sankaran static const struct drm_crtc_helper_funcs dpu_crtc_helper_funcs = {
157825fdd593SJeykumar Sankaran 	.disable = dpu_crtc_disable,
157925fdd593SJeykumar Sankaran 	.atomic_enable = dpu_crtc_enable,
158025fdd593SJeykumar Sankaran 	.atomic_check = dpu_crtc_atomic_check,
158125fdd593SJeykumar Sankaran 	.atomic_begin = dpu_crtc_atomic_begin,
158225fdd593SJeykumar Sankaran 	.atomic_flush = dpu_crtc_atomic_flush,
158325fdd593SJeykumar Sankaran };
158425fdd593SJeykumar Sankaran 
158525fdd593SJeykumar Sankaran /* initialize crtc */
158607ca1fc0SSravanthi Kollukuduru struct drm_crtc *dpu_crtc_init(struct drm_device *dev, struct drm_plane *plane,
158707ca1fc0SSravanthi Kollukuduru 				struct drm_plane *cursor)
158825fdd593SJeykumar Sankaran {
158925fdd593SJeykumar Sankaran 	struct drm_crtc *crtc = NULL;
159025fdd593SJeykumar Sankaran 	struct dpu_crtc *dpu_crtc = NULL;
159125fdd593SJeykumar Sankaran 	struct msm_drm_private *priv = NULL;
159225fdd593SJeykumar Sankaran 	struct dpu_kms *kms = NULL;
1593c17aeda0SJordan Crouse 	int i;
159425fdd593SJeykumar Sankaran 
159525fdd593SJeykumar Sankaran 	priv = dev->dev_private;
159625fdd593SJeykumar Sankaran 	kms = to_dpu_kms(priv->kms);
159725fdd593SJeykumar Sankaran 
159825fdd593SJeykumar Sankaran 	dpu_crtc = kzalloc(sizeof(*dpu_crtc), GFP_KERNEL);
159925fdd593SJeykumar Sankaran 	if (!dpu_crtc)
160025fdd593SJeykumar Sankaran 		return ERR_PTR(-ENOMEM);
160125fdd593SJeykumar Sankaran 
160225fdd593SJeykumar Sankaran 	crtc = &dpu_crtc->base;
160325fdd593SJeykumar Sankaran 	crtc->dev = dev;
160425fdd593SJeykumar Sankaran 
160525fdd593SJeykumar Sankaran 	mutex_init(&dpu_crtc->crtc_lock);
160625fdd593SJeykumar Sankaran 	spin_lock_init(&dpu_crtc->spin_lock);
160725fdd593SJeykumar Sankaran 	atomic_set(&dpu_crtc->frame_pending, 0);
160825fdd593SJeykumar Sankaran 
160925fdd593SJeykumar Sankaran 	init_completion(&dpu_crtc->frame_done_comp);
161025fdd593SJeykumar Sankaran 
161125fdd593SJeykumar Sankaran 	INIT_LIST_HEAD(&dpu_crtc->frame_event_list);
161225fdd593SJeykumar Sankaran 
161325fdd593SJeykumar Sankaran 	for (i = 0; i < ARRAY_SIZE(dpu_crtc->frame_events); i++) {
161425fdd593SJeykumar Sankaran 		INIT_LIST_HEAD(&dpu_crtc->frame_events[i].list);
161525fdd593SJeykumar Sankaran 		list_add(&dpu_crtc->frame_events[i].list,
161625fdd593SJeykumar Sankaran 				&dpu_crtc->frame_event_list);
161725fdd593SJeykumar Sankaran 		kthread_init_work(&dpu_crtc->frame_events[i].work,
161825fdd593SJeykumar Sankaran 				dpu_crtc_frame_event_work);
161925fdd593SJeykumar Sankaran 	}
162025fdd593SJeykumar Sankaran 
162107ca1fc0SSravanthi Kollukuduru 	drm_crtc_init_with_planes(dev, crtc, plane, cursor, &dpu_crtc_funcs,
162225fdd593SJeykumar Sankaran 				NULL);
162325fdd593SJeykumar Sankaran 
162425fdd593SJeykumar Sankaran 	drm_crtc_helper_add(crtc, &dpu_crtc_helper_funcs);
162525fdd593SJeykumar Sankaran 	plane->crtc = crtc;
162625fdd593SJeykumar Sankaran 
162725fdd593SJeykumar Sankaran 	/* save user friendly CRTC name for later */
162825fdd593SJeykumar Sankaran 	snprintf(dpu_crtc->name, DPU_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
162925fdd593SJeykumar Sankaran 
163025fdd593SJeykumar Sankaran 	/* initialize event handling */
1631c17aeda0SJordan Crouse 	spin_lock_init(&dpu_crtc->event_lock);
163225fdd593SJeykumar Sankaran 
163325fdd593SJeykumar Sankaran 	dpu_crtc->phandle = &kms->phandle;
163425fdd593SJeykumar Sankaran 
163525fdd593SJeykumar Sankaran 	DPU_DEBUG("%s: successfully initialized crtc\n", dpu_crtc->name);
163625fdd593SJeykumar Sankaran 	return crtc;
163725fdd593SJeykumar Sankaran }
1638