1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3  * Copyright (c) 2022. Qualcomm Innovation Center, Inc. All rights reserved.
4  * Copyright (c) 2015-2018, 2020 The Linux Foundation. All rights reserved.
5  */
6 
7 #ifndef _DPU_6_3_SM6115_H
8 #define _DPU_6_3_SM6115_H
9 
10 static const struct dpu_caps sm6115_dpu_caps = {
11 	.max_mixer_width = DEFAULT_DPU_LINE_WIDTH,
12 	.max_mixer_blendstages = 0x4,
13 	.qseed_type = DPU_SSPP_SCALER_QSEED4,
14 	.has_dim_layer = true,
15 	.has_idle_pc = true,
16 	.max_linewidth = 2160,
17 	.pixel_ram_size = DEFAULT_PIXEL_RAM_SIZE,
18 };
19 
20 static const struct dpu_ubwc_cfg sm6115_ubwc_cfg = {
21 	.ubwc_version = DPU_HW_UBWC_VER_10,
22 	.highest_bank_bit = 0x1,
23 	.ubwc_swizzle = 0x7,
24 };
25 
26 static const struct dpu_mdp_cfg sm6115_mdp = {
27 	.name = "top_0",
28 	.base = 0x0, .len = 0x494,
29 	.clk_ctrls = {
30 		[DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 },
31 		[DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 },
32 	},
33 };
34 
35 static const struct dpu_ctl_cfg sm6115_ctl[] = {
36 	{
37 		.name = "ctl_0", .id = CTL_0,
38 		.base = 0x1000, .len = 0x1dc,
39 		.features = BIT(DPU_CTL_ACTIVE_CFG),
40 		.intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 9),
41 	},
42 };
43 
44 static const struct dpu_sspp_cfg sm6115_sspp[] = {
45 	{
46 		.name = "sspp_0", .id = SSPP_VIG0,
47 		.base = 0x4000, .len = 0x1f8,
48 		.features = VIG_SC7180_MASK,
49 		.sblk = &sm6115_vig_sblk_0,
50 		.xin_id = 0,
51 		.type = SSPP_TYPE_VIG,
52 		.clk_ctrl = DPU_CLK_CTRL_VIG0,
53 	}, {
54 		.name = "sspp_8", .id = SSPP_DMA0,
55 		.base = 0x24000, .len = 0x1f8,
56 		.features = DMA_SDM845_MASK,
57 		.sblk = &sdm845_dma_sblk_0,
58 		.xin_id = 1,
59 		.type = SSPP_TYPE_DMA,
60 		.clk_ctrl = DPU_CLK_CTRL_DMA0,
61 	},
62 };
63 
64 static const struct dpu_lm_cfg sm6115_lm[] = {
65 	{
66 		.name = "lm_0", .id = LM_0,
67 		.base = 0x44000, .len = 0x320,
68 		.features = MIXER_QCM2290_MASK,
69 		.sblk = &qcm2290_lm_sblk,
70 		.pingpong = PINGPONG_0,
71 		.dspp = DSPP_0,
72 	},
73 };
74 
75 static const struct dpu_dspp_cfg sm6115_dspp[] = {
76 	{
77 		.name = "dspp_0", .id = DSPP_0,
78 		.base = 0x54000, .len = 0x1800,
79 		.features = DSPP_SC7180_MASK,
80 		.sblk = &sdm845_dspp_sblk,
81 	},
82 };
83 
84 static const struct dpu_pingpong_cfg sm6115_pp[] = {
85 	{
86 		.name = "pingpong_0", .id = PINGPONG_0,
87 		.base = 0x70000, .len = 0xd4,
88 		.features = PINGPONG_SM8150_MASK,
89 		.sblk = &sdm845_pp_sblk,
90 		.merge_3d = 0,
91 		.intr_done = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 8),
92 		.intr_rdptr = -1,
93 	},
94 };
95 
96 static const struct dpu_intf_cfg sm6115_intf[] = {
97 	{
98 		.name = "intf_1", .id = INTF_1,
99 		.base = 0x6a800, .len = 0x2c0,
100 		.features = INTF_SC7180_MASK,
101 		.type = INTF_DSI,
102 		.controller_id = MSM_DSI_CONTROLLER_0,
103 		.prog_fetch_lines_worst_case = 24,
104 		.intr_underrun = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 26),
105 		.intr_vsync = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 27),
106 		.intr_tear_rd_ptr = DPU_IRQ_IDX(MDP_INTF1_TEAR_INTR, 2),
107 	},
108 };
109 
110 static const struct dpu_perf_cfg sm6115_perf_data = {
111 	.max_bw_low = 3100000,
112 	.max_bw_high = 4000000,
113 	.min_core_ib = 2400000,
114 	.min_llcc_ib = 800000,
115 	.min_dram_ib = 800000,
116 	.min_prefill_lines = 24,
117 	.danger_lut_tbl = {0xff, 0xffff, 0x0},
118 	.safe_lut_tbl = {0xfff0, 0xff00, 0xffff},
119 	.qos_lut_tbl = {
120 		{.nentry = ARRAY_SIZE(sc7180_qos_linear),
121 		.entries = sc7180_qos_linear
122 		},
123 		{.nentry = ARRAY_SIZE(sc7180_qos_macrotile),
124 		.entries = sc7180_qos_macrotile
125 		},
126 		{.nentry = ARRAY_SIZE(sc7180_qos_nrt),
127 		.entries = sc7180_qos_nrt
128 		},
129 		/* TODO: macrotile-qseed is different from macrotile */
130 	},
131 	.cdp_cfg = {
132 		{.rd_enable = 1, .wr_enable = 1},
133 		{.rd_enable = 1, .wr_enable = 0}
134 	},
135 	.clk_inefficiency_factor = 105,
136 	.bw_inefficiency_factor = 120,
137 };
138 
139 const struct dpu_mdss_cfg dpu_sm6115_cfg = {
140 	.caps = &sm6115_dpu_caps,
141 	.ubwc = &sm6115_ubwc_cfg,
142 	.mdp = &sm6115_mdp,
143 	.ctl_count = ARRAY_SIZE(sm6115_ctl),
144 	.ctl = sm6115_ctl,
145 	.sspp_count = ARRAY_SIZE(sm6115_sspp),
146 	.sspp = sm6115_sspp,
147 	.mixer_count = ARRAY_SIZE(sm6115_lm),
148 	.mixer = sm6115_lm,
149 	.dspp_count = ARRAY_SIZE(sm6115_dspp),
150 	.dspp = sm6115_dspp,
151 	.pingpong_count = ARRAY_SIZE(sm6115_pp),
152 	.pingpong = sm6115_pp,
153 	.intf_count = ARRAY_SIZE(sm6115_intf),
154 	.intf = sm6115_intf,
155 	.vbif_count = ARRAY_SIZE(sdm845_vbif),
156 	.vbif = sdm845_vbif,
157 	.perf = &sm6115_perf_data,
158 	.mdss_irqs = BIT(MDP_SSPP_TOP0_INTR) | \
159 		     BIT(MDP_SSPP_TOP0_INTR2) | \
160 		     BIT(MDP_SSPP_TOP0_HIST_INTR) | \
161 		     BIT(MDP_INTF1_INTR) | \
162 		     BIT(MDP_INTF1_TEAR_INTR),
163 };
164 
165 #endif
166