1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3  * Copyright (c) 2022. Qualcomm Innovation Center, Inc. All rights reserved.
4  * Copyright (c) 2015-2018, 2020 The Linux Foundation. All rights reserved.
5  */
6 
7 #ifndef _DPU_4_0_SDM845_H
8 #define _DPU_4_0_SDM845_H
9 
10 static const struct dpu_caps sdm845_dpu_caps = {
11 	.max_mixer_width = DEFAULT_DPU_OUTPUT_LINE_WIDTH,
12 	.max_mixer_blendstages = 0xb,
13 	.qseed_type = DPU_SSPP_SCALER_QSEED3,
14 	.has_src_split = true,
15 	.has_dim_layer = true,
16 	.has_idle_pc = true,
17 	.has_3d_merge = true,
18 	.max_linewidth = DEFAULT_DPU_OUTPUT_LINE_WIDTH,
19 	.pixel_ram_size = DEFAULT_PIXEL_RAM_SIZE,
20 	.max_hdeci_exp = MAX_HORZ_DECIMATION,
21 	.max_vdeci_exp = MAX_VERT_DECIMATION,
22 };
23 
24 static const struct dpu_ubwc_cfg sdm845_ubwc_cfg = {
25 	.ubwc_version = DPU_HW_UBWC_VER_20,
26 	.highest_bank_bit = 0x2,
27 };
28 
29 static const struct dpu_mdp_cfg sdm845_mdp = {
30 	.name = "top_0",
31 	.base = 0x0, .len = 0x45c,
32 	.features = BIT(DPU_MDP_AUDIO_SELECT) | BIT(DPU_MDP_VSYNC_SEL),
33 	.clk_ctrls = {
34 		[DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 },
35 		[DPU_CLK_CTRL_VIG1] = { .reg_off = 0x2b4, .bit_off = 0 },
36 		[DPU_CLK_CTRL_VIG2] = { .reg_off = 0x2bc, .bit_off = 0 },
37 		[DPU_CLK_CTRL_VIG3] = { .reg_off = 0x2c4, .bit_off = 0 },
38 		[DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 },
39 		[DPU_CLK_CTRL_DMA1] = { .reg_off = 0x2b4, .bit_off = 8 },
40 		[DPU_CLK_CTRL_DMA2] = { .reg_off = 0x2bc, .bit_off = 8 },
41 		[DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 },
42 	},
43 };
44 
45 static const struct dpu_ctl_cfg sdm845_ctl[] = {
46 	{
47 		.name = "ctl_0", .id = CTL_0,
48 		.base = 0x1000, .len = 0xe4,
49 		.features = BIT(DPU_CTL_SPLIT_DISPLAY),
50 		.intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 9),
51 	}, {
52 		.name = "ctl_1", .id = CTL_1,
53 		.base = 0x1200, .len = 0xe4,
54 		.features = BIT(DPU_CTL_SPLIT_DISPLAY),
55 		.intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 10),
56 	}, {
57 		.name = "ctl_2", .id = CTL_2,
58 		.base = 0x1400, .len = 0xe4,
59 		.intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 11),
60 	}, {
61 		.name = "ctl_3", .id = CTL_3,
62 		.base = 0x1600, .len = 0xe4,
63 		.intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 12),
64 	}, {
65 		.name = "ctl_4", .id = CTL_4,
66 		.base = 0x1800, .len = 0xe4,
67 		.intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 13),
68 	},
69 };
70 
71 static const struct dpu_sspp_cfg sdm845_sspp[] = {
72 	{
73 		.name = "sspp_0", .id = SSPP_VIG0,
74 		.base = 0x4000, .len = 0x1c8,
75 		.features = VIG_SDM845_MASK_SDMA,
76 		.sblk = &sdm845_vig_sblk_0,
77 		.xin_id = 0,
78 		.type = SSPP_TYPE_VIG,
79 		.clk_ctrl = DPU_CLK_CTRL_VIG0,
80 	}, {
81 		.name = "sspp_1", .id = SSPP_VIG1,
82 		.base = 0x6000, .len = 0x1c8,
83 		.features = VIG_SDM845_MASK_SDMA,
84 		.sblk = &sdm845_vig_sblk_1,
85 		.xin_id = 4,
86 		.type = SSPP_TYPE_VIG,
87 		.clk_ctrl = DPU_CLK_CTRL_VIG1,
88 	}, {
89 		.name = "sspp_2", .id = SSPP_VIG2,
90 		.base = 0x8000, .len = 0x1c8,
91 		.features = VIG_SDM845_MASK_SDMA,
92 		.sblk = &sdm845_vig_sblk_2,
93 		.xin_id = 8,
94 		.type = SSPP_TYPE_VIG,
95 		.clk_ctrl = DPU_CLK_CTRL_VIG2,
96 	}, {
97 		.name = "sspp_3", .id = SSPP_VIG3,
98 		.base = 0xa000, .len = 0x1c8,
99 		.features = VIG_SDM845_MASK_SDMA,
100 		.sblk = &sdm845_vig_sblk_3,
101 		.xin_id = 12,
102 		.type = SSPP_TYPE_VIG,
103 		.clk_ctrl = DPU_CLK_CTRL_VIG3,
104 	}, {
105 		.name = "sspp_8", .id = SSPP_DMA0,
106 		.base = 0x24000, .len = 0x1c8,
107 		.features = DMA_SDM845_MASK_SDMA,
108 		.sblk = &sdm845_dma_sblk_0,
109 		.xin_id = 1,
110 		.type = SSPP_TYPE_DMA,
111 		.clk_ctrl = DPU_CLK_CTRL_DMA0,
112 	}, {
113 		.name = "sspp_9", .id = SSPP_DMA1,
114 		.base = 0x26000, .len = 0x1c8,
115 		.features = DMA_SDM845_MASK_SDMA,
116 		.sblk = &sdm845_dma_sblk_1,
117 		.xin_id = 5,
118 		.type = SSPP_TYPE_DMA,
119 		.clk_ctrl = DPU_CLK_CTRL_DMA1,
120 	}, {
121 		.name = "sspp_10", .id = SSPP_DMA2,
122 		.base = 0x28000, .len = 0x1c8,
123 		.features = DMA_CURSOR_SDM845_MASK_SDMA,
124 		.sblk = &sdm845_dma_sblk_2,
125 		.xin_id = 9,
126 		.type = SSPP_TYPE_DMA,
127 		.clk_ctrl = DPU_CLK_CTRL_DMA2,
128 	}, {
129 		.name = "sspp_11", .id = SSPP_DMA3,
130 		.base = 0x2a000, .len = 0x1c8,
131 		.features = DMA_CURSOR_SDM845_MASK_SDMA,
132 		.sblk = &sdm845_dma_sblk_3,
133 		.xin_id = 13,
134 		.type = SSPP_TYPE_DMA,
135 		.clk_ctrl = DPU_CLK_CTRL_DMA3,
136 	},
137 };
138 
139 static const struct dpu_lm_cfg sdm845_lm[] = {
140 	{
141 		.name = "lm_0", .id = LM_0,
142 		.base = 0x44000, .len = 0x320,
143 		.features = MIXER_SDM845_MASK,
144 		.sblk = &sdm845_lm_sblk,
145 		.lm_pair = LM_1,
146 		.pingpong = PINGPONG_0,
147 		.dspp = DSPP_0,
148 	}, {
149 		.name = "lm_1", .id = LM_1,
150 		.base = 0x45000, .len = 0x320,
151 		.features = MIXER_SDM845_MASK,
152 		.sblk = &sdm845_lm_sblk,
153 		.lm_pair = LM_0,
154 		.pingpong = PINGPONG_1,
155 		.dspp = DSPP_1,
156 	}, {
157 		.name = "lm_2", .id = LM_2,
158 		.base = 0x46000, .len = 0x320,
159 		.features = MIXER_SDM845_MASK,
160 		.sblk = &sdm845_lm_sblk,
161 		.lm_pair = LM_5,
162 		.pingpong = PINGPONG_2,
163 		.dspp = DSPP_2,
164 	}, {
165 		.name = "lm_3", .id = LM_3,
166 		.base = 0x0, .len = 0x320,
167 		.features = MIXER_SDM845_MASK,
168 		.sblk = &sdm845_lm_sblk,
169 		.pingpong = PINGPONG_NONE,
170 		.dspp = DSPP_3,
171 	}, {
172 		.name = "lm_4", .id = LM_4,
173 		.base = 0x0, .len = 0x320,
174 		.features = MIXER_SDM845_MASK,
175 		.sblk = &sdm845_lm_sblk,
176 		.pingpong = PINGPONG_NONE,
177 	}, {
178 		.name = "lm_5", .id = LM_5,
179 		.base = 0x49000, .len = 0x320,
180 		.features = MIXER_SDM845_MASK,
181 		.sblk = &sdm845_lm_sblk,
182 		.lm_pair = LM_2,
183 		.pingpong = PINGPONG_3,
184 	},
185 };
186 
187 static const struct dpu_dspp_cfg sdm845_dspp[] = {
188 	{
189 		.name = "dspp_0", .id = DSPP_0,
190 		.base = 0x54000, .len = 0x1800,
191 		.features = DSPP_SC7180_MASK,
192 		.sblk = &sdm845_dspp_sblk,
193 	}, {
194 		.name = "dspp_1", .id = DSPP_1,
195 		.base = 0x56000, .len = 0x1800,
196 		.features = DSPP_SC7180_MASK,
197 		.sblk = &sdm845_dspp_sblk,
198 	}, {
199 		.name = "dspp_2", .id = DSPP_2,
200 		.base = 0x58000, .len = 0x1800,
201 		.features = DSPP_SC7180_MASK,
202 		.sblk = &sdm845_dspp_sblk,
203 	}, {
204 		.name = "dspp_3", .id = DSPP_3,
205 		.base = 0x5a000, .len = 0x1800,
206 		.features = DSPP_SC7180_MASK,
207 		.sblk = &sdm845_dspp_sblk,
208 	},
209 };
210 
211 static const struct dpu_pingpong_cfg sdm845_pp[] = {
212 	PP_BLK("pingpong_0", PINGPONG_0, 0x70000, PINGPONG_SDM845_TE2_MASK, 0, sdm845_pp_sblk_te,
213 			DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 8),
214 			DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 12)),
215 	PP_BLK("pingpong_1", PINGPONG_1, 0x70800, PINGPONG_SDM845_TE2_MASK, 0, sdm845_pp_sblk_te,
216 			DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 9),
217 			DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 13)),
218 	PP_BLK("pingpong_2", PINGPONG_2, 0x71000, PINGPONG_SDM845_MASK, 0, sdm845_pp_sblk,
219 			DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 10),
220 			DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 14)),
221 	PP_BLK("pingpong_3", PINGPONG_3, 0x71800, PINGPONG_SDM845_MASK, 0, sdm845_pp_sblk,
222 			DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 11),
223 			DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 15)),
224 };
225 
226 static const struct dpu_dsc_cfg sdm845_dsc[] = {
227 	DSC_BLK("dsc_0", DSC_0, 0x80000, 0),
228 	DSC_BLK("dsc_1", DSC_1, 0x80400, 0),
229 	DSC_BLK("dsc_2", DSC_2, 0x80800, 0),
230 	DSC_BLK("dsc_3", DSC_3, 0x80c00, 0),
231 };
232 
233 static const struct dpu_intf_cfg sdm845_intf[] = {
234 	INTF_BLK("intf_0", INTF_0, 0x6a000, 0x280, INTF_DP, MSM_DP_CONTROLLER_0, 24, INTF_SDM845_MASK,
235 			DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 24),
236 			DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 25)),
237 	INTF_BLK("intf_1", INTF_1, 0x6a800, 0x280, INTF_DSI, MSM_DSI_CONTROLLER_0, 24, INTF_SDM845_MASK,
238 			DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 26),
239 			DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 27)),
240 	INTF_BLK("intf_2", INTF_2, 0x6b000, 0x280, INTF_DSI, MSM_DSI_CONTROLLER_1, 24, INTF_SDM845_MASK,
241 			DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 28),
242 			DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 29)),
243 	INTF_BLK("intf_3", INTF_3, 0x6b800, 0x280, INTF_DP, MSM_DP_CONTROLLER_1, 24, INTF_SDM845_MASK,
244 			DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 30),
245 			DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 31)),
246 };
247 
248 static const struct dpu_perf_cfg sdm845_perf_data = {
249 	.max_bw_low = 6800000,
250 	.max_bw_high = 6800000,
251 	.min_core_ib = 2400000,
252 	.min_llcc_ib = 800000,
253 	.min_dram_ib = 800000,
254 	.undersized_prefill_lines = 2,
255 	.xtra_prefill_lines = 2,
256 	.dest_scale_prefill_lines = 3,
257 	.macrotile_prefill_lines = 4,
258 	.yuv_nv12_prefill_lines = 8,
259 	.linear_prefill_lines = 1,
260 	.downscaling_prefill_lines = 1,
261 	.amortizable_threshold = 25,
262 	.min_prefill_lines = 24,
263 	.danger_lut_tbl = {0xf, 0xffff, 0x0},
264 	.safe_lut_tbl = {0xfff0, 0xf000, 0xffff},
265 	.qos_lut_tbl = {
266 		{.nentry = ARRAY_SIZE(sdm845_qos_linear),
267 		.entries = sdm845_qos_linear
268 		},
269 		{.nentry = ARRAY_SIZE(sdm845_qos_macrotile),
270 		.entries = sdm845_qos_macrotile
271 		},
272 		{.nentry = ARRAY_SIZE(sdm845_qos_nrt),
273 		.entries = sdm845_qos_nrt
274 		},
275 	},
276 	.cdp_cfg = {
277 		{.rd_enable = 1, .wr_enable = 1},
278 		{.rd_enable = 1, .wr_enable = 0}
279 	},
280 	.clk_inefficiency_factor = 105,
281 	.bw_inefficiency_factor = 120,
282 };
283 
284 const struct dpu_mdss_cfg dpu_sdm845_cfg = {
285 	.caps = &sdm845_dpu_caps,
286 	.ubwc = &sdm845_ubwc_cfg,
287 	.mdp = &sdm845_mdp,
288 	.ctl_count = ARRAY_SIZE(sdm845_ctl),
289 	.ctl = sdm845_ctl,
290 	.sspp_count = ARRAY_SIZE(sdm845_sspp),
291 	.sspp = sdm845_sspp,
292 	.mixer_count = ARRAY_SIZE(sdm845_lm),
293 	.mixer = sdm845_lm,
294 	.dspp_count = ARRAY_SIZE(sdm845_dspp),
295 	.dspp = sdm845_dspp,
296 	.pingpong_count = ARRAY_SIZE(sdm845_pp),
297 	.pingpong = sdm845_pp,
298 	.dsc_count = ARRAY_SIZE(sdm845_dsc),
299 	.dsc = sdm845_dsc,
300 	.intf_count = ARRAY_SIZE(sdm845_intf),
301 	.intf = sdm845_intf,
302 	.vbif_count = ARRAY_SIZE(sdm845_vbif),
303 	.vbif = sdm845_vbif,
304 	.perf = &sdm845_perf_data,
305 	.mdss_irqs = BIT(MDP_SSPP_TOP0_INTR) | \
306 		     BIT(MDP_SSPP_TOP0_INTR2) | \
307 		     BIT(MDP_SSPP_TOP0_HIST_INTR) | \
308 		     BIT(MDP_INTF0_INTR) | \
309 		     BIT(MDP_INTF1_INTR) | \
310 		     BIT(MDP_INTF2_INTR) | \
311 		     BIT(MDP_INTF3_INTR) | \
312 		     BIT(MDP_AD4_0_INTR) | \
313 		     BIT(MDP_AD4_1_INTR),
314 };
315 
316 #endif
317