xref: /openbmc/linux/drivers/gpu/drm/msm/adreno/a6xx_gpu.h (revision e812744c)
14b565ca5SJordan Crouse /* SPDX-License-Identifier: GPL-2.0 */
2e812744cSSharat Masetty /* Copyright (c) 2017, 2019 The Linux Foundation. All rights reserved. */
34b565ca5SJordan Crouse 
44b565ca5SJordan Crouse #ifndef __A6XX_GPU_H__
54b565ca5SJordan Crouse #define __A6XX_GPU_H__
64b565ca5SJordan Crouse 
74b565ca5SJordan Crouse 
84b565ca5SJordan Crouse #include "adreno_gpu.h"
94b565ca5SJordan Crouse #include "a6xx.xml.h"
104b565ca5SJordan Crouse 
114b565ca5SJordan Crouse #include "a6xx_gmu.h"
124b565ca5SJordan Crouse 
134b565ca5SJordan Crouse extern bool hang_debug;
144b565ca5SJordan Crouse 
154b565ca5SJordan Crouse struct a6xx_gpu {
164b565ca5SJordan Crouse 	struct adreno_gpu base;
174b565ca5SJordan Crouse 
184b565ca5SJordan Crouse 	struct drm_gem_object *sqe_bo;
194b565ca5SJordan Crouse 	uint64_t sqe_iova;
204b565ca5SJordan Crouse 
214b565ca5SJordan Crouse 	struct msm_ringbuffer *cur_ring;
224b565ca5SJordan Crouse 
234b565ca5SJordan Crouse 	struct a6xx_gmu gmu;
244b565ca5SJordan Crouse };
254b565ca5SJordan Crouse 
264b565ca5SJordan Crouse #define to_a6xx_gpu(x) container_of(x, struct a6xx_gpu, base)
274b565ca5SJordan Crouse 
284b565ca5SJordan Crouse /*
294b565ca5SJordan Crouse  * Given a register and a count, return a value to program into
304b565ca5SJordan Crouse  * REG_CP_PROTECT_REG(n) - this will block both reads and writes for _len
314b565ca5SJordan Crouse  * registers starting at _reg.
324b565ca5SJordan Crouse  */
334b565ca5SJordan Crouse #define A6XX_PROTECT_RW(_reg, _len) \
344b565ca5SJordan Crouse 	((1 << 31) | \
354b565ca5SJordan Crouse 	(((_len) & 0x3FFF) << 18) | ((_reg) & 0x3FFFF))
364b565ca5SJordan Crouse 
374b565ca5SJordan Crouse /*
384b565ca5SJordan Crouse  * Same as above, but allow reads over the range. For areas of mixed use (such
394b565ca5SJordan Crouse  * as performance counters) this allows us to protect a much larger range with a
404b565ca5SJordan Crouse  * single register
414b565ca5SJordan Crouse  */
424b565ca5SJordan Crouse #define A6XX_PROTECT_RDONLY(_reg, _len) \
434b565ca5SJordan Crouse 	((((_len) & 0x3FFF) << 18) | ((_reg) & 0x3FFFF))
444b565ca5SJordan Crouse 
45e812744cSSharat Masetty static inline bool a6xx_has_gbif(struct adreno_gpu *gpu)
46e812744cSSharat Masetty {
47e812744cSSharat Masetty 	if(adreno_is_a630(gpu))
48e812744cSSharat Masetty 		return false;
49e812744cSSharat Masetty 
50e812744cSSharat Masetty 	return true;
51e812744cSSharat Masetty }
524b565ca5SJordan Crouse 
534b565ca5SJordan Crouse int a6xx_gmu_resume(struct a6xx_gpu *gpu);
544b565ca5SJordan Crouse int a6xx_gmu_stop(struct a6xx_gpu *gpu);
554b565ca5SJordan Crouse 
56e31fdb74SJordan Crouse int a6xx_gmu_wait_for_idle(struct a6xx_gmu *gmu);
574b565ca5SJordan Crouse 
584b565ca5SJordan Crouse bool a6xx_gmu_isidle(struct a6xx_gmu *gmu);
594b565ca5SJordan Crouse 
604b565ca5SJordan Crouse int a6xx_gmu_set_oob(struct a6xx_gmu *gmu, enum a6xx_gmu_oob_state state);
614b565ca5SJordan Crouse void a6xx_gmu_clear_oob(struct a6xx_gmu *gmu, enum a6xx_gmu_oob_state state);
624b565ca5SJordan Crouse 
63981f2aabSSean Paul int a6xx_gmu_init(struct a6xx_gpu *a6xx_gpu, struct device_node *node);
644b565ca5SJordan Crouse void a6xx_gmu_remove(struct a6xx_gpu *a6xx_gpu);
651707add8SJordan Crouse 
66a2c3c0a5SSharat Masetty void a6xx_gmu_set_freq(struct msm_gpu *gpu, unsigned long freq);
67a2c3c0a5SSharat Masetty unsigned long a6xx_gmu_get_freq(struct msm_gpu *gpu);
681707add8SJordan Crouse 
691707add8SJordan Crouse void a6xx_show(struct msm_gpu *gpu, struct msm_gpu_state *state,
701707add8SJordan Crouse 		struct drm_printer *p);
711707add8SJordan Crouse 
721707add8SJordan Crouse struct msm_gpu_state *a6xx_gpu_state_get(struct msm_gpu *gpu);
731707add8SJordan Crouse int a6xx_gpu_state_put(struct msm_gpu_state *state);
741707add8SJordan Crouse 
754b565ca5SJordan Crouse #endif /* __A6XX_GPU_H__ */
76