14b6cb2b6SLucas Stach // SPDX-License-Identifier: GPL-2.0+
24b6cb2b6SLucas Stach /*
34b6cb2b6SLucas Stach  * i.MX IPUv3 Graphics driver
44b6cb2b6SLucas Stach  *
54b6cb2b6SLucas Stach  * Copyright (C) 2011 Sascha Hauer, Pengutronix
64b6cb2b6SLucas Stach  */
74b6cb2b6SLucas Stach 
84b6cb2b6SLucas Stach #include <linux/clk.h>
94b6cb2b6SLucas Stach #include <linux/component.h>
104b6cb2b6SLucas Stach #include <linux/device.h>
114b6cb2b6SLucas Stach #include <linux/dma-mapping.h>
124b6cb2b6SLucas Stach #include <linux/errno.h>
134b6cb2b6SLucas Stach #include <linux/export.h>
144b6cb2b6SLucas Stach #include <linux/module.h>
154b6cb2b6SLucas Stach #include <linux/platform_device.h>
164b6cb2b6SLucas Stach 
174b6cb2b6SLucas Stach #include <video/imx-ipu-v3.h>
184b6cb2b6SLucas Stach 
194b6cb2b6SLucas Stach #include <drm/drm_atomic.h>
204b6cb2b6SLucas Stach #include <drm/drm_atomic_helper.h>
214b6cb2b6SLucas Stach #include <drm/drm_gem_dma_helper.h>
224b6cb2b6SLucas Stach #include <drm/drm_managed.h>
234b6cb2b6SLucas Stach #include <drm/drm_probe_helper.h>
244b6cb2b6SLucas Stach #include <drm/drm_vblank.h>
254b6cb2b6SLucas Stach 
264b6cb2b6SLucas Stach #include "imx-drm.h"
274b6cb2b6SLucas Stach #include "ipuv3-plane.h"
284b6cb2b6SLucas Stach 
294b6cb2b6SLucas Stach #define DRIVER_DESC		"i.MX IPUv3 Graphics"
304b6cb2b6SLucas Stach 
314b6cb2b6SLucas Stach struct ipu_crtc {
324b6cb2b6SLucas Stach 	struct device		*dev;
334b6cb2b6SLucas Stach 	struct drm_crtc		base;
344b6cb2b6SLucas Stach 
354b6cb2b6SLucas Stach 	/* plane[0] is the full plane, plane[1] is the partial plane */
364b6cb2b6SLucas Stach 	struct ipu_plane	*plane[2];
374b6cb2b6SLucas Stach 
384b6cb2b6SLucas Stach 	struct ipu_dc		*dc;
394b6cb2b6SLucas Stach 	struct ipu_di		*di;
404b6cb2b6SLucas Stach 	int			irq;
414b6cb2b6SLucas Stach 	struct drm_pending_vblank_event *event;
424b6cb2b6SLucas Stach };
434b6cb2b6SLucas Stach 
to_ipu_crtc(struct drm_crtc * crtc)444b6cb2b6SLucas Stach static inline struct ipu_crtc *to_ipu_crtc(struct drm_crtc *crtc)
454b6cb2b6SLucas Stach {
464b6cb2b6SLucas Stach 	return container_of(crtc, struct ipu_crtc, base);
474b6cb2b6SLucas Stach }
484b6cb2b6SLucas Stach 
ipu_crtc_atomic_enable(struct drm_crtc * crtc,struct drm_atomic_state * state)494b6cb2b6SLucas Stach static void ipu_crtc_atomic_enable(struct drm_crtc *crtc,
504b6cb2b6SLucas Stach 				   struct drm_atomic_state *state)
514b6cb2b6SLucas Stach {
524b6cb2b6SLucas Stach 	struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
534b6cb2b6SLucas Stach 	struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
544b6cb2b6SLucas Stach 
554b6cb2b6SLucas Stach 	ipu_prg_enable(ipu);
564b6cb2b6SLucas Stach 	ipu_dc_enable(ipu);
574b6cb2b6SLucas Stach 	ipu_dc_enable_channel(ipu_crtc->dc);
584b6cb2b6SLucas Stach 	ipu_di_enable(ipu_crtc->di);
594b6cb2b6SLucas Stach }
604b6cb2b6SLucas Stach 
ipu_crtc_disable_planes(struct ipu_crtc * ipu_crtc,struct drm_crtc_state * old_crtc_state)614b6cb2b6SLucas Stach static void ipu_crtc_disable_planes(struct ipu_crtc *ipu_crtc,
624b6cb2b6SLucas Stach 				    struct drm_crtc_state *old_crtc_state)
634b6cb2b6SLucas Stach {
644b6cb2b6SLucas Stach 	bool disable_partial = false;
654b6cb2b6SLucas Stach 	bool disable_full = false;
664b6cb2b6SLucas Stach 	struct drm_plane *plane;
674b6cb2b6SLucas Stach 
684b6cb2b6SLucas Stach 	drm_atomic_crtc_state_for_each_plane(plane, old_crtc_state) {
694b6cb2b6SLucas Stach 		if (plane == &ipu_crtc->plane[0]->base)
704b6cb2b6SLucas Stach 			disable_full = true;
714b6cb2b6SLucas Stach 		if (ipu_crtc->plane[1] && plane == &ipu_crtc->plane[1]->base)
724b6cb2b6SLucas Stach 			disable_partial = true;
734b6cb2b6SLucas Stach 	}
744b6cb2b6SLucas Stach 
754b6cb2b6SLucas Stach 	if (disable_partial)
764b6cb2b6SLucas Stach 		ipu_plane_disable(ipu_crtc->plane[1], true);
774b6cb2b6SLucas Stach 	if (disable_full)
784b6cb2b6SLucas Stach 		ipu_plane_disable(ipu_crtc->plane[0], true);
794b6cb2b6SLucas Stach }
804b6cb2b6SLucas Stach 
ipu_crtc_atomic_disable(struct drm_crtc * crtc,struct drm_atomic_state * state)814b6cb2b6SLucas Stach static void ipu_crtc_atomic_disable(struct drm_crtc *crtc,
824b6cb2b6SLucas Stach 				    struct drm_atomic_state *state)
834b6cb2b6SLucas Stach {
844b6cb2b6SLucas Stach 	struct drm_crtc_state *old_crtc_state = drm_atomic_get_old_crtc_state(state,
854b6cb2b6SLucas Stach 									      crtc);
864b6cb2b6SLucas Stach 	struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
874b6cb2b6SLucas Stach 	struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
884b6cb2b6SLucas Stach 
894b6cb2b6SLucas Stach 	ipu_dc_disable_channel(ipu_crtc->dc);
904b6cb2b6SLucas Stach 	ipu_di_disable(ipu_crtc->di);
914b6cb2b6SLucas Stach 	/*
924b6cb2b6SLucas Stach 	 * Planes must be disabled before DC clock is removed, as otherwise the
934b6cb2b6SLucas Stach 	 * attached IDMACs will be left in undefined state, possibly hanging
944b6cb2b6SLucas Stach 	 * the IPU or even system.
954b6cb2b6SLucas Stach 	 */
964b6cb2b6SLucas Stach 	ipu_crtc_disable_planes(ipu_crtc, old_crtc_state);
974b6cb2b6SLucas Stach 	ipu_dc_disable(ipu);
984b6cb2b6SLucas Stach 	ipu_prg_disable(ipu);
994b6cb2b6SLucas Stach 
1004b6cb2b6SLucas Stach 	drm_crtc_vblank_off(crtc);
1014b6cb2b6SLucas Stach 
1024b6cb2b6SLucas Stach 	spin_lock_irq(&crtc->dev->event_lock);
1034b6cb2b6SLucas Stach 	if (crtc->state->event && !crtc->state->active) {
1044b6cb2b6SLucas Stach 		drm_crtc_send_vblank_event(crtc, crtc->state->event);
1054b6cb2b6SLucas Stach 		crtc->state->event = NULL;
1064b6cb2b6SLucas Stach 	}
1074b6cb2b6SLucas Stach 	spin_unlock_irq(&crtc->dev->event_lock);
1084b6cb2b6SLucas Stach }
1094b6cb2b6SLucas Stach 
imx_drm_crtc_reset(struct drm_crtc * crtc)1104b6cb2b6SLucas Stach static void imx_drm_crtc_reset(struct drm_crtc *crtc)
1114b6cb2b6SLucas Stach {
1124b6cb2b6SLucas Stach 	struct imx_crtc_state *state;
1134b6cb2b6SLucas Stach 
1144b6cb2b6SLucas Stach 	if (crtc->state)
1154b6cb2b6SLucas Stach 		__drm_atomic_helper_crtc_destroy_state(crtc->state);
1164b6cb2b6SLucas Stach 
1174b6cb2b6SLucas Stach 	kfree(to_imx_crtc_state(crtc->state));
1184b6cb2b6SLucas Stach 	crtc->state = NULL;
1194b6cb2b6SLucas Stach 
1204b6cb2b6SLucas Stach 	state = kzalloc(sizeof(*state), GFP_KERNEL);
1214b6cb2b6SLucas Stach 	if (state)
1224b6cb2b6SLucas Stach 		__drm_atomic_helper_crtc_reset(crtc, &state->base);
1234b6cb2b6SLucas Stach }
1244b6cb2b6SLucas Stach 
imx_drm_crtc_duplicate_state(struct drm_crtc * crtc)1254b6cb2b6SLucas Stach static struct drm_crtc_state *imx_drm_crtc_duplicate_state(struct drm_crtc *crtc)
1264b6cb2b6SLucas Stach {
1274b6cb2b6SLucas Stach 	struct imx_crtc_state *state;
1284b6cb2b6SLucas Stach 
1294b6cb2b6SLucas Stach 	state = kzalloc(sizeof(*state), GFP_KERNEL);
1304b6cb2b6SLucas Stach 	if (!state)
1314b6cb2b6SLucas Stach 		return NULL;
1324b6cb2b6SLucas Stach 
1334b6cb2b6SLucas Stach 	__drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
1344b6cb2b6SLucas Stach 
1354b6cb2b6SLucas Stach 	WARN_ON(state->base.crtc != crtc);
1364b6cb2b6SLucas Stach 	state->base.crtc = crtc;
1374b6cb2b6SLucas Stach 
1384b6cb2b6SLucas Stach 	return &state->base;
1394b6cb2b6SLucas Stach }
1404b6cb2b6SLucas Stach 
imx_drm_crtc_destroy_state(struct drm_crtc * crtc,struct drm_crtc_state * state)1414b6cb2b6SLucas Stach static void imx_drm_crtc_destroy_state(struct drm_crtc *crtc,
1424b6cb2b6SLucas Stach 				       struct drm_crtc_state *state)
1434b6cb2b6SLucas Stach {
1444b6cb2b6SLucas Stach 	__drm_atomic_helper_crtc_destroy_state(state);
1454b6cb2b6SLucas Stach 	kfree(to_imx_crtc_state(state));
1464b6cb2b6SLucas Stach }
1474b6cb2b6SLucas Stach 
ipu_enable_vblank(struct drm_crtc * crtc)1484b6cb2b6SLucas Stach static int ipu_enable_vblank(struct drm_crtc *crtc)
1494b6cb2b6SLucas Stach {
1504b6cb2b6SLucas Stach 	struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
1514b6cb2b6SLucas Stach 
1524b6cb2b6SLucas Stach 	enable_irq(ipu_crtc->irq);
1534b6cb2b6SLucas Stach 
1544b6cb2b6SLucas Stach 	return 0;
1554b6cb2b6SLucas Stach }
1564b6cb2b6SLucas Stach 
ipu_disable_vblank(struct drm_crtc * crtc)1574b6cb2b6SLucas Stach static void ipu_disable_vblank(struct drm_crtc *crtc)
1584b6cb2b6SLucas Stach {
1594b6cb2b6SLucas Stach 	struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
1604b6cb2b6SLucas Stach 
1614b6cb2b6SLucas Stach 	disable_irq_nosync(ipu_crtc->irq);
1624b6cb2b6SLucas Stach }
1634b6cb2b6SLucas Stach 
1644b6cb2b6SLucas Stach static const struct drm_crtc_funcs ipu_crtc_funcs = {
1654b6cb2b6SLucas Stach 	.set_config = drm_atomic_helper_set_config,
1664b6cb2b6SLucas Stach 	.page_flip = drm_atomic_helper_page_flip,
1674b6cb2b6SLucas Stach 	.reset = imx_drm_crtc_reset,
1684b6cb2b6SLucas Stach 	.atomic_duplicate_state = imx_drm_crtc_duplicate_state,
1694b6cb2b6SLucas Stach 	.atomic_destroy_state = imx_drm_crtc_destroy_state,
1704b6cb2b6SLucas Stach 	.enable_vblank = ipu_enable_vblank,
1714b6cb2b6SLucas Stach 	.disable_vblank = ipu_disable_vblank,
1724b6cb2b6SLucas Stach };
1734b6cb2b6SLucas Stach 
ipu_irq_handler(int irq,void * dev_id)1744b6cb2b6SLucas Stach static irqreturn_t ipu_irq_handler(int irq, void *dev_id)
1754b6cb2b6SLucas Stach {
1764b6cb2b6SLucas Stach 	struct ipu_crtc *ipu_crtc = dev_id;
1774b6cb2b6SLucas Stach 	struct drm_crtc *crtc = &ipu_crtc->base;
1784b6cb2b6SLucas Stach 	unsigned long flags;
1794b6cb2b6SLucas Stach 	int i;
1804b6cb2b6SLucas Stach 
1814b6cb2b6SLucas Stach 	drm_crtc_handle_vblank(crtc);
1824b6cb2b6SLucas Stach 
1834b6cb2b6SLucas Stach 	if (ipu_crtc->event) {
1844b6cb2b6SLucas Stach 		for (i = 0; i < ARRAY_SIZE(ipu_crtc->plane); i++) {
1854b6cb2b6SLucas Stach 			struct ipu_plane *plane = ipu_crtc->plane[i];
1864b6cb2b6SLucas Stach 
1874b6cb2b6SLucas Stach 			if (!plane)
1884b6cb2b6SLucas Stach 				continue;
1894b6cb2b6SLucas Stach 
1904b6cb2b6SLucas Stach 			if (ipu_plane_atomic_update_pending(&plane->base))
1914b6cb2b6SLucas Stach 				break;
1924b6cb2b6SLucas Stach 		}
1934b6cb2b6SLucas Stach 
1944b6cb2b6SLucas Stach 		if (i == ARRAY_SIZE(ipu_crtc->plane)) {
1954b6cb2b6SLucas Stach 			spin_lock_irqsave(&crtc->dev->event_lock, flags);
1964b6cb2b6SLucas Stach 			drm_crtc_send_vblank_event(crtc, ipu_crtc->event);
1974b6cb2b6SLucas Stach 			ipu_crtc->event = NULL;
1984b6cb2b6SLucas Stach 			drm_crtc_vblank_put(crtc);
1994b6cb2b6SLucas Stach 			spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
2004b6cb2b6SLucas Stach 		}
2014b6cb2b6SLucas Stach 	}
2024b6cb2b6SLucas Stach 
2034b6cb2b6SLucas Stach 	return IRQ_HANDLED;
2044b6cb2b6SLucas Stach }
2054b6cb2b6SLucas Stach 
ipu_crtc_mode_fixup(struct drm_crtc * crtc,const struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)2064b6cb2b6SLucas Stach static bool ipu_crtc_mode_fixup(struct drm_crtc *crtc,
2074b6cb2b6SLucas Stach 				  const struct drm_display_mode *mode,
2084b6cb2b6SLucas Stach 				  struct drm_display_mode *adjusted_mode)
2094b6cb2b6SLucas Stach {
2104b6cb2b6SLucas Stach 	struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
2114b6cb2b6SLucas Stach 	struct videomode vm;
2124b6cb2b6SLucas Stach 	int ret;
2134b6cb2b6SLucas Stach 
2144b6cb2b6SLucas Stach 	drm_display_mode_to_videomode(adjusted_mode, &vm);
2154b6cb2b6SLucas Stach 
2164b6cb2b6SLucas Stach 	ret = ipu_di_adjust_videomode(ipu_crtc->di, &vm);
2174b6cb2b6SLucas Stach 	if (ret)
2184b6cb2b6SLucas Stach 		return false;
2194b6cb2b6SLucas Stach 
2204b6cb2b6SLucas Stach 	if ((vm.vsync_len == 0) || (vm.hsync_len == 0))
2214b6cb2b6SLucas Stach 		return false;
2224b6cb2b6SLucas Stach 
2234b6cb2b6SLucas Stach 	drm_display_mode_from_videomode(&vm, adjusted_mode);
2244b6cb2b6SLucas Stach 
2254b6cb2b6SLucas Stach 	return true;
2264b6cb2b6SLucas Stach }
2274b6cb2b6SLucas Stach 
ipu_crtc_atomic_check(struct drm_crtc * crtc,struct drm_atomic_state * state)2284b6cb2b6SLucas Stach static int ipu_crtc_atomic_check(struct drm_crtc *crtc,
2294b6cb2b6SLucas Stach 				 struct drm_atomic_state *state)
2304b6cb2b6SLucas Stach {
2314b6cb2b6SLucas Stach 	struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state,
2324b6cb2b6SLucas Stach 									  crtc);
2334b6cb2b6SLucas Stach 	u32 primary_plane_mask = drm_plane_mask(crtc->primary);
2344b6cb2b6SLucas Stach 
2354b6cb2b6SLucas Stach 	if (crtc_state->active && (primary_plane_mask & crtc_state->plane_mask) == 0)
2364b6cb2b6SLucas Stach 		return -EINVAL;
2374b6cb2b6SLucas Stach 
2384b6cb2b6SLucas Stach 	return 0;
2394b6cb2b6SLucas Stach }
2404b6cb2b6SLucas Stach 
ipu_crtc_atomic_begin(struct drm_crtc * crtc,struct drm_atomic_state * state)2414b6cb2b6SLucas Stach static void ipu_crtc_atomic_begin(struct drm_crtc *crtc,
2424b6cb2b6SLucas Stach 				  struct drm_atomic_state *state)
2434b6cb2b6SLucas Stach {
2444b6cb2b6SLucas Stach 	drm_crtc_vblank_on(crtc);
2454b6cb2b6SLucas Stach }
2464b6cb2b6SLucas Stach 
ipu_crtc_atomic_flush(struct drm_crtc * crtc,struct drm_atomic_state * state)2474b6cb2b6SLucas Stach static void ipu_crtc_atomic_flush(struct drm_crtc *crtc,
2484b6cb2b6SLucas Stach 				  struct drm_atomic_state *state)
2494b6cb2b6SLucas Stach {
2504b6cb2b6SLucas Stach 	spin_lock_irq(&crtc->dev->event_lock);
2514b6cb2b6SLucas Stach 	if (crtc->state->event) {
2524b6cb2b6SLucas Stach 		struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
2534b6cb2b6SLucas Stach 
2544b6cb2b6SLucas Stach 		WARN_ON(drm_crtc_vblank_get(crtc));
2554b6cb2b6SLucas Stach 		ipu_crtc->event = crtc->state->event;
2564b6cb2b6SLucas Stach 		crtc->state->event = NULL;
2574b6cb2b6SLucas Stach 	}
2584b6cb2b6SLucas Stach 	spin_unlock_irq(&crtc->dev->event_lock);
2594b6cb2b6SLucas Stach }
2604b6cb2b6SLucas Stach 
ipu_crtc_mode_set_nofb(struct drm_crtc * crtc)2614b6cb2b6SLucas Stach static void ipu_crtc_mode_set_nofb(struct drm_crtc *crtc)
2624b6cb2b6SLucas Stach {
2634b6cb2b6SLucas Stach 	struct drm_device *dev = crtc->dev;
2644b6cb2b6SLucas Stach 	struct drm_encoder *encoder;
2654b6cb2b6SLucas Stach 	struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
2664b6cb2b6SLucas Stach 	struct drm_display_mode *mode = &crtc->state->adjusted_mode;
2674b6cb2b6SLucas Stach 	struct imx_crtc_state *imx_crtc_state = to_imx_crtc_state(crtc->state);
2684b6cb2b6SLucas Stach 	struct ipu_di_signal_cfg sig_cfg = {};
2694b6cb2b6SLucas Stach 	unsigned long encoder_types = 0;
2704b6cb2b6SLucas Stach 
2714b6cb2b6SLucas Stach 	dev_dbg(ipu_crtc->dev, "%s: mode->hdisplay: %d\n", __func__,
2724b6cb2b6SLucas Stach 			mode->hdisplay);
2734b6cb2b6SLucas Stach 	dev_dbg(ipu_crtc->dev, "%s: mode->vdisplay: %d\n", __func__,
2744b6cb2b6SLucas Stach 			mode->vdisplay);
2754b6cb2b6SLucas Stach 
2764b6cb2b6SLucas Stach 	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2774b6cb2b6SLucas Stach 		if (encoder->crtc == crtc)
2784b6cb2b6SLucas Stach 			encoder_types |= BIT(encoder->encoder_type);
2794b6cb2b6SLucas Stach 	}
2804b6cb2b6SLucas Stach 
2814b6cb2b6SLucas Stach 	dev_dbg(ipu_crtc->dev, "%s: attached to encoder types 0x%lx\n",
2824b6cb2b6SLucas Stach 		__func__, encoder_types);
2834b6cb2b6SLucas Stach 
2844b6cb2b6SLucas Stach 	/*
2854b6cb2b6SLucas Stach 	 * If we have DAC or LDB, then we need the IPU DI clock to be
2864b6cb2b6SLucas Stach 	 * the same as the LDB DI clock. For TVDAC, derive the IPU DI
2874b6cb2b6SLucas Stach 	 * clock from 27 MHz TVE_DI clock, but allow to divide it.
2884b6cb2b6SLucas Stach 	 */
2894b6cb2b6SLucas Stach 	if (encoder_types & (BIT(DRM_MODE_ENCODER_DAC) |
2904b6cb2b6SLucas Stach 			     BIT(DRM_MODE_ENCODER_LVDS)))
2914b6cb2b6SLucas Stach 		sig_cfg.clkflags = IPU_DI_CLKMODE_SYNC | IPU_DI_CLKMODE_EXT;
2924b6cb2b6SLucas Stach 	else if (encoder_types & BIT(DRM_MODE_ENCODER_TVDAC))
2934b6cb2b6SLucas Stach 		sig_cfg.clkflags = IPU_DI_CLKMODE_EXT;
2944b6cb2b6SLucas Stach 	else
2954b6cb2b6SLucas Stach 		sig_cfg.clkflags = 0;
2964b6cb2b6SLucas Stach 
2974b6cb2b6SLucas Stach 	sig_cfg.enable_pol = !(imx_crtc_state->bus_flags & DRM_BUS_FLAG_DE_LOW);
2984b6cb2b6SLucas Stach 	/* Default to driving pixel data on negative clock edges */
2994b6cb2b6SLucas Stach 	sig_cfg.clk_pol = !!(imx_crtc_state->bus_flags &
3004b6cb2b6SLucas Stach 			     DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE);
3014b6cb2b6SLucas Stach 	sig_cfg.bus_format = imx_crtc_state->bus_format;
3024b6cb2b6SLucas Stach 	sig_cfg.v_to_h_sync = 0;
3034b6cb2b6SLucas Stach 	sig_cfg.hsync_pin = imx_crtc_state->di_hsync_pin;
3044b6cb2b6SLucas Stach 	sig_cfg.vsync_pin = imx_crtc_state->di_vsync_pin;
3054b6cb2b6SLucas Stach 
3064b6cb2b6SLucas Stach 	drm_display_mode_to_videomode(mode, &sig_cfg.mode);
3074b6cb2b6SLucas Stach 	if (!IS_ALIGNED(sig_cfg.mode.hactive, 8)) {
3084b6cb2b6SLucas Stach 		unsigned int new_hactive = ALIGN(sig_cfg.mode.hactive, 8);
3094b6cb2b6SLucas Stach 
3104b6cb2b6SLucas Stach 		dev_warn(ipu_crtc->dev, "8-pixel align hactive %d -> %d\n",
3114b6cb2b6SLucas Stach 			 sig_cfg.mode.hactive, new_hactive);
3124b6cb2b6SLucas Stach 
313*ee31742bSAlexander Stein 		sig_cfg.mode.hfront_porch -= new_hactive - sig_cfg.mode.hactive;
3144b6cb2b6SLucas Stach 		sig_cfg.mode.hactive = new_hactive;
3154b6cb2b6SLucas Stach 	}
3164b6cb2b6SLucas Stach 
3174b6cb2b6SLucas Stach 	ipu_dc_init_sync(ipu_crtc->dc, ipu_crtc->di,
3184b6cb2b6SLucas Stach 			 mode->flags & DRM_MODE_FLAG_INTERLACE,
3194b6cb2b6SLucas Stach 			 imx_crtc_state->bus_format, sig_cfg.mode.hactive);
3204b6cb2b6SLucas Stach 	ipu_di_init_sync_panel(ipu_crtc->di, &sig_cfg);
3214b6cb2b6SLucas Stach }
3224b6cb2b6SLucas Stach 
3234b6cb2b6SLucas Stach static const struct drm_crtc_helper_funcs ipu_helper_funcs = {
3244b6cb2b6SLucas Stach 	.mode_fixup = ipu_crtc_mode_fixup,
3254b6cb2b6SLucas Stach 	.mode_set_nofb = ipu_crtc_mode_set_nofb,
3264b6cb2b6SLucas Stach 	.atomic_check = ipu_crtc_atomic_check,
3274b6cb2b6SLucas Stach 	.atomic_begin = ipu_crtc_atomic_begin,
3284b6cb2b6SLucas Stach 	.atomic_flush = ipu_crtc_atomic_flush,
3294b6cb2b6SLucas Stach 	.atomic_disable = ipu_crtc_atomic_disable,
3304b6cb2b6SLucas Stach 	.atomic_enable = ipu_crtc_atomic_enable,
3314b6cb2b6SLucas Stach };
3324b6cb2b6SLucas Stach 
ipu_put_resources(struct drm_device * dev,void * ptr)3334b6cb2b6SLucas Stach static void ipu_put_resources(struct drm_device *dev, void *ptr)
3344b6cb2b6SLucas Stach {
3354b6cb2b6SLucas Stach 	struct ipu_crtc *ipu_crtc = ptr;
3364b6cb2b6SLucas Stach 
3374b6cb2b6SLucas Stach 	if (!IS_ERR_OR_NULL(ipu_crtc->dc))
3384b6cb2b6SLucas Stach 		ipu_dc_put(ipu_crtc->dc);
3394b6cb2b6SLucas Stach 	if (!IS_ERR_OR_NULL(ipu_crtc->di))
3404b6cb2b6SLucas Stach 		ipu_di_put(ipu_crtc->di);
3414b6cb2b6SLucas Stach }
3424b6cb2b6SLucas Stach 
ipu_get_resources(struct drm_device * dev,struct ipu_crtc * ipu_crtc,struct ipu_client_platformdata * pdata)3434b6cb2b6SLucas Stach static int ipu_get_resources(struct drm_device *dev, struct ipu_crtc *ipu_crtc,
3444b6cb2b6SLucas Stach 			     struct ipu_client_platformdata *pdata)
3454b6cb2b6SLucas Stach {
3464b6cb2b6SLucas Stach 	struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
3474b6cb2b6SLucas Stach 	int ret;
3484b6cb2b6SLucas Stach 
3494b6cb2b6SLucas Stach 	ipu_crtc->dc = ipu_dc_get(ipu, pdata->dc);
3504b6cb2b6SLucas Stach 	if (IS_ERR(ipu_crtc->dc))
3514b6cb2b6SLucas Stach 		return PTR_ERR(ipu_crtc->dc);
3524b6cb2b6SLucas Stach 
3534b6cb2b6SLucas Stach 	ret = drmm_add_action_or_reset(dev, ipu_put_resources, ipu_crtc);
3544b6cb2b6SLucas Stach 	if (ret)
3554b6cb2b6SLucas Stach 		return ret;
3564b6cb2b6SLucas Stach 
3574b6cb2b6SLucas Stach 	ipu_crtc->di = ipu_di_get(ipu, pdata->di);
3584b6cb2b6SLucas Stach 	if (IS_ERR(ipu_crtc->di))
3594b6cb2b6SLucas Stach 		return PTR_ERR(ipu_crtc->di);
3604b6cb2b6SLucas Stach 
3614b6cb2b6SLucas Stach 	return 0;
3624b6cb2b6SLucas Stach }
3634b6cb2b6SLucas Stach 
ipu_drm_bind(struct device * dev,struct device * master,void * data)3644b6cb2b6SLucas Stach static int ipu_drm_bind(struct device *dev, struct device *master, void *data)
3654b6cb2b6SLucas Stach {
3664b6cb2b6SLucas Stach 	struct ipu_client_platformdata *pdata = dev->platform_data;
3674b6cb2b6SLucas Stach 	struct ipu_soc *ipu = dev_get_drvdata(dev->parent);
3684b6cb2b6SLucas Stach 	struct drm_device *drm = data;
3694b6cb2b6SLucas Stach 	struct ipu_plane *primary_plane;
3704b6cb2b6SLucas Stach 	struct ipu_crtc *ipu_crtc;
3714b6cb2b6SLucas Stach 	struct drm_crtc *crtc;
3724b6cb2b6SLucas Stach 	int dp = -EINVAL;
3734b6cb2b6SLucas Stach 	int ret;
3744b6cb2b6SLucas Stach 
3754b6cb2b6SLucas Stach 	if (pdata->dp >= 0)
3764b6cb2b6SLucas Stach 		dp = IPU_DP_FLOW_SYNC_BG;
3774b6cb2b6SLucas Stach 	primary_plane = ipu_plane_init(drm, ipu, pdata->dma[0], dp, 0,
3784b6cb2b6SLucas Stach 				       DRM_PLANE_TYPE_PRIMARY);
3794b6cb2b6SLucas Stach 	if (IS_ERR(primary_plane))
3804b6cb2b6SLucas Stach 		return PTR_ERR(primary_plane);
3814b6cb2b6SLucas Stach 
3824b6cb2b6SLucas Stach 	ipu_crtc = drmm_crtc_alloc_with_planes(drm, struct ipu_crtc, base,
3834b6cb2b6SLucas Stach 					       &primary_plane->base, NULL,
3844b6cb2b6SLucas Stach 					       &ipu_crtc_funcs, NULL);
3854b6cb2b6SLucas Stach 	if (IS_ERR(ipu_crtc))
3864b6cb2b6SLucas Stach 		return PTR_ERR(ipu_crtc);
3874b6cb2b6SLucas Stach 
3884b6cb2b6SLucas Stach 	ipu_crtc->dev = dev;
3894b6cb2b6SLucas Stach 	ipu_crtc->plane[0] = primary_plane;
3904b6cb2b6SLucas Stach 
3914b6cb2b6SLucas Stach 	crtc = &ipu_crtc->base;
3924b6cb2b6SLucas Stach 	crtc->port = pdata->of_node;
3934b6cb2b6SLucas Stach 	drm_crtc_helper_add(crtc, &ipu_helper_funcs);
3944b6cb2b6SLucas Stach 
3954b6cb2b6SLucas Stach 	ret = ipu_get_resources(drm, ipu_crtc, pdata);
3964b6cb2b6SLucas Stach 	if (ret) {
3974b6cb2b6SLucas Stach 		dev_err(ipu_crtc->dev, "getting resources failed with %d.\n",
3984b6cb2b6SLucas Stach 			ret);
3994b6cb2b6SLucas Stach 		return ret;
4004b6cb2b6SLucas Stach 	}
4014b6cb2b6SLucas Stach 
4024b6cb2b6SLucas Stach 	/* If this crtc is using the DP, add an overlay plane */
4034b6cb2b6SLucas Stach 	if (pdata->dp >= 0 && pdata->dma[1] > 0) {
4044b6cb2b6SLucas Stach 		ipu_crtc->plane[1] = ipu_plane_init(drm, ipu, pdata->dma[1],
4054b6cb2b6SLucas Stach 						IPU_DP_FLOW_SYNC_FG,
4064b6cb2b6SLucas Stach 						drm_crtc_mask(&ipu_crtc->base),
4074b6cb2b6SLucas Stach 						DRM_PLANE_TYPE_OVERLAY);
4084b6cb2b6SLucas Stach 		if (IS_ERR(ipu_crtc->plane[1]))
4094b6cb2b6SLucas Stach 			ipu_crtc->plane[1] = NULL;
4104b6cb2b6SLucas Stach 	}
4114b6cb2b6SLucas Stach 
4124b6cb2b6SLucas Stach 	ipu_crtc->irq = ipu_plane_irq(ipu_crtc->plane[0]);
4134b6cb2b6SLucas Stach 	ret = devm_request_irq(ipu_crtc->dev, ipu_crtc->irq, ipu_irq_handler, 0,
4144b6cb2b6SLucas Stach 			"imx_drm", ipu_crtc);
4154b6cb2b6SLucas Stach 	if (ret < 0) {
4164b6cb2b6SLucas Stach 		dev_err(ipu_crtc->dev, "irq request failed with %d.\n", ret);
4174b6cb2b6SLucas Stach 		return ret;
4184b6cb2b6SLucas Stach 	}
4194b6cb2b6SLucas Stach 	/* Only enable IRQ when we actually need it to trigger work. */
4204b6cb2b6SLucas Stach 	disable_irq(ipu_crtc->irq);
4214b6cb2b6SLucas Stach 
4224b6cb2b6SLucas Stach 	return 0;
4234b6cb2b6SLucas Stach }
4244b6cb2b6SLucas Stach 
4254b6cb2b6SLucas Stach static const struct component_ops ipu_crtc_ops = {
4264b6cb2b6SLucas Stach 	.bind = ipu_drm_bind,
4274b6cb2b6SLucas Stach };
4284b6cb2b6SLucas Stach 
ipu_drm_probe(struct platform_device * pdev)4294b6cb2b6SLucas Stach static int ipu_drm_probe(struct platform_device *pdev)
4304b6cb2b6SLucas Stach {
4314b6cb2b6SLucas Stach 	struct device *dev = &pdev->dev;
4324b6cb2b6SLucas Stach 	int ret;
4334b6cb2b6SLucas Stach 
4344b6cb2b6SLucas Stach 	if (!dev->platform_data)
4354b6cb2b6SLucas Stach 		return -EINVAL;
4364b6cb2b6SLucas Stach 
4374b6cb2b6SLucas Stach 	ret = dma_set_coherent_mask(dev, DMA_BIT_MASK(32));
4384b6cb2b6SLucas Stach 	if (ret)
4394b6cb2b6SLucas Stach 		return ret;
4404b6cb2b6SLucas Stach 
4414b6cb2b6SLucas Stach 	return component_add(dev, &ipu_crtc_ops);
4424b6cb2b6SLucas Stach }
4434b6cb2b6SLucas Stach 
ipu_drm_remove(struct platform_device * pdev)4444b6cb2b6SLucas Stach static int ipu_drm_remove(struct platform_device *pdev)
4454b6cb2b6SLucas Stach {
4464b6cb2b6SLucas Stach 	component_del(&pdev->dev, &ipu_crtc_ops);
4474b6cb2b6SLucas Stach 	return 0;
4484b6cb2b6SLucas Stach }
4494b6cb2b6SLucas Stach 
4504b6cb2b6SLucas Stach struct platform_driver ipu_drm_driver = {
4514b6cb2b6SLucas Stach 	.driver = {
4524b6cb2b6SLucas Stach 		.name = "imx-ipuv3-crtc",
4534b6cb2b6SLucas Stach 	},
4544b6cb2b6SLucas Stach 	.probe = ipu_drm_probe,
4554b6cb2b6SLucas Stach 	.remove = ipu_drm_remove,
4564b6cb2b6SLucas Stach };
457