1 /* 2 * Copyright © 2013 Intel Corporation 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice (including the next 12 * paragraph) shall be included in all copies or substantial portions of the 13 * Software. 14 * 15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS 21 * IN THE SOFTWARE. 22 */ 23 24 #include "i915_drv.h" 25 #include "intel_drv.h" 26 #include "i915_vgpu.h" 27 28 #include <asm/iosf_mbi.h> 29 #include <linux/pm_runtime.h> 30 31 #define FORCEWAKE_ACK_TIMEOUT_MS 50 32 #define GT_FIFO_TIMEOUT_MS 10 33 34 #define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__)) 35 36 static const char * const forcewake_domain_names[] = { 37 "render", 38 "blitter", 39 "media", 40 }; 41 42 const char * 43 intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id) 44 { 45 BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT); 46 47 if (id >= 0 && id < FW_DOMAIN_ID_COUNT) 48 return forcewake_domain_names[id]; 49 50 WARN_ON(id); 51 52 return "unknown"; 53 } 54 55 static inline void 56 fw_domain_reset(struct drm_i915_private *i915, 57 const struct intel_uncore_forcewake_domain *d) 58 { 59 __raw_i915_write32(i915, d->reg_set, i915->uncore.fw_reset); 60 } 61 62 static inline void 63 fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d) 64 { 65 d->wake_count++; 66 hrtimer_start_range_ns(&d->timer, 67 NSEC_PER_MSEC, 68 NSEC_PER_MSEC, 69 HRTIMER_MODE_REL); 70 } 71 72 static inline int 73 __wait_for_ack(const struct drm_i915_private *i915, 74 const struct intel_uncore_forcewake_domain *d, 75 const u32 ack, 76 const u32 value) 77 { 78 return wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) & ack) == value, 79 FORCEWAKE_ACK_TIMEOUT_MS); 80 } 81 82 static inline int 83 wait_ack_clear(const struct drm_i915_private *i915, 84 const struct intel_uncore_forcewake_domain *d, 85 const u32 ack) 86 { 87 return __wait_for_ack(i915, d, ack, 0); 88 } 89 90 static inline int 91 wait_ack_set(const struct drm_i915_private *i915, 92 const struct intel_uncore_forcewake_domain *d, 93 const u32 ack) 94 { 95 return __wait_for_ack(i915, d, ack, ack); 96 } 97 98 static inline void 99 fw_domain_wait_ack_clear(const struct drm_i915_private *i915, 100 const struct intel_uncore_forcewake_domain *d) 101 { 102 if (wait_ack_clear(i915, d, FORCEWAKE_KERNEL)) 103 DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n", 104 intel_uncore_forcewake_domain_to_str(d->id)); 105 } 106 107 enum ack_type { 108 ACK_CLEAR = 0, 109 ACK_SET 110 }; 111 112 static int 113 fw_domain_wait_ack_with_fallback(const struct drm_i915_private *i915, 114 const struct intel_uncore_forcewake_domain *d, 115 const enum ack_type type) 116 { 117 const u32 ack_bit = FORCEWAKE_KERNEL; 118 const u32 value = type == ACK_SET ? ack_bit : 0; 119 unsigned int pass; 120 bool ack_detected; 121 122 /* 123 * There is a possibility of driver's wake request colliding 124 * with hardware's own wake requests and that can cause 125 * hardware to not deliver the driver's ack message. 126 * 127 * Use a fallback bit toggle to kick the gpu state machine 128 * in the hope that the original ack will be delivered along with 129 * the fallback ack. 130 * 131 * This workaround is described in HSDES #1604254524 132 */ 133 134 pass = 1; 135 do { 136 wait_ack_clear(i915, d, FORCEWAKE_KERNEL_FALLBACK); 137 138 __raw_i915_write32(i915, d->reg_set, 139 _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL_FALLBACK)); 140 /* Give gt some time to relax before the polling frenzy */ 141 udelay(10 * pass); 142 wait_ack_set(i915, d, FORCEWAKE_KERNEL_FALLBACK); 143 144 ack_detected = (__raw_i915_read32(i915, d->reg_ack) & ack_bit) == value; 145 146 __raw_i915_write32(i915, d->reg_set, 147 _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL_FALLBACK)); 148 } while (!ack_detected && pass++ < 10); 149 150 DRM_DEBUG_DRIVER("%s had to use fallback to %s ack, 0x%x (passes %u)\n", 151 intel_uncore_forcewake_domain_to_str(d->id), 152 type == ACK_SET ? "set" : "clear", 153 __raw_i915_read32(i915, d->reg_ack), 154 pass); 155 156 return ack_detected ? 0 : -ETIMEDOUT; 157 } 158 159 static inline void 160 fw_domain_wait_ack_clear_fallback(const struct drm_i915_private *i915, 161 const struct intel_uncore_forcewake_domain *d) 162 { 163 if (likely(!wait_ack_clear(i915, d, FORCEWAKE_KERNEL))) 164 return; 165 166 if (fw_domain_wait_ack_with_fallback(i915, d, ACK_CLEAR)) 167 fw_domain_wait_ack_clear(i915, d); 168 } 169 170 static inline void 171 fw_domain_get(struct drm_i915_private *i915, 172 const struct intel_uncore_forcewake_domain *d) 173 { 174 __raw_i915_write32(i915, d->reg_set, i915->uncore.fw_set); 175 } 176 177 static inline void 178 fw_domain_wait_ack_set(const struct drm_i915_private *i915, 179 const struct intel_uncore_forcewake_domain *d) 180 { 181 if (wait_ack_set(i915, d, FORCEWAKE_KERNEL)) 182 DRM_ERROR("%s: timed out waiting for forcewake ack request.\n", 183 intel_uncore_forcewake_domain_to_str(d->id)); 184 } 185 186 static inline void 187 fw_domain_wait_ack_set_fallback(const struct drm_i915_private *i915, 188 const struct intel_uncore_forcewake_domain *d) 189 { 190 if (likely(!wait_ack_set(i915, d, FORCEWAKE_KERNEL))) 191 return; 192 193 if (fw_domain_wait_ack_with_fallback(i915, d, ACK_SET)) 194 fw_domain_wait_ack_set(i915, d); 195 } 196 197 static inline void 198 fw_domain_put(const struct drm_i915_private *i915, 199 const struct intel_uncore_forcewake_domain *d) 200 { 201 __raw_i915_write32(i915, d->reg_set, i915->uncore.fw_clear); 202 } 203 204 static void 205 fw_domains_get(struct drm_i915_private *i915, enum forcewake_domains fw_domains) 206 { 207 struct intel_uncore_forcewake_domain *d; 208 unsigned int tmp; 209 210 GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains); 211 212 for_each_fw_domain_masked(d, fw_domains, i915, tmp) { 213 fw_domain_wait_ack_clear(i915, d); 214 fw_domain_get(i915, d); 215 } 216 217 for_each_fw_domain_masked(d, fw_domains, i915, tmp) 218 fw_domain_wait_ack_set(i915, d); 219 220 i915->uncore.fw_domains_active |= fw_domains; 221 } 222 223 static void 224 fw_domains_get_with_fallback(struct drm_i915_private *i915, 225 enum forcewake_domains fw_domains) 226 { 227 struct intel_uncore_forcewake_domain *d; 228 unsigned int tmp; 229 230 GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains); 231 232 for_each_fw_domain_masked(d, fw_domains, i915, tmp) { 233 fw_domain_wait_ack_clear_fallback(i915, d); 234 fw_domain_get(i915, d); 235 } 236 237 for_each_fw_domain_masked(d, fw_domains, i915, tmp) 238 fw_domain_wait_ack_set_fallback(i915, d); 239 240 i915->uncore.fw_domains_active |= fw_domains; 241 } 242 243 static void 244 fw_domains_put(struct drm_i915_private *i915, enum forcewake_domains fw_domains) 245 { 246 struct intel_uncore_forcewake_domain *d; 247 unsigned int tmp; 248 249 GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains); 250 251 for_each_fw_domain_masked(d, fw_domains, i915, tmp) 252 fw_domain_put(i915, d); 253 254 i915->uncore.fw_domains_active &= ~fw_domains; 255 } 256 257 static void 258 fw_domains_reset(struct drm_i915_private *i915, 259 enum forcewake_domains fw_domains) 260 { 261 struct intel_uncore_forcewake_domain *d; 262 unsigned int tmp; 263 264 if (!fw_domains) 265 return; 266 267 GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains); 268 269 for_each_fw_domain_masked(d, fw_domains, i915, tmp) 270 fw_domain_reset(i915, d); 271 } 272 273 static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv) 274 { 275 /* w/a for a sporadic read returning 0 by waiting for the GT 276 * thread to wake up. 277 */ 278 if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) & 279 GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500)) 280 DRM_ERROR("GT thread status wait timed out\n"); 281 } 282 283 static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv, 284 enum forcewake_domains fw_domains) 285 { 286 fw_domains_get(dev_priv, fw_domains); 287 288 /* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */ 289 __gen6_gt_wait_for_thread_c0(dev_priv); 290 } 291 292 static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv) 293 { 294 u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL); 295 296 return count & GT_FIFO_FREE_ENTRIES_MASK; 297 } 298 299 static void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv) 300 { 301 u32 n; 302 303 /* On VLV, FIFO will be shared by both SW and HW. 304 * So, we need to read the FREE_ENTRIES everytime */ 305 if (IS_VALLEYVIEW(dev_priv)) 306 n = fifo_free_entries(dev_priv); 307 else 308 n = dev_priv->uncore.fifo_count; 309 310 if (n <= GT_FIFO_NUM_RESERVED_ENTRIES) { 311 if (wait_for_atomic((n = fifo_free_entries(dev_priv)) > 312 GT_FIFO_NUM_RESERVED_ENTRIES, 313 GT_FIFO_TIMEOUT_MS)) { 314 DRM_DEBUG("GT_FIFO timeout, entries: %u\n", n); 315 return; 316 } 317 } 318 319 dev_priv->uncore.fifo_count = n - 1; 320 } 321 322 static enum hrtimer_restart 323 intel_uncore_fw_release_timer(struct hrtimer *timer) 324 { 325 struct intel_uncore_forcewake_domain *domain = 326 container_of(timer, struct intel_uncore_forcewake_domain, timer); 327 struct drm_i915_private *dev_priv = 328 container_of(domain, struct drm_i915_private, uncore.fw_domain[domain->id]); 329 unsigned long irqflags; 330 331 assert_rpm_device_not_suspended(dev_priv); 332 333 if (xchg(&domain->active, false)) 334 return HRTIMER_RESTART; 335 336 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 337 if (WARN_ON(domain->wake_count == 0)) 338 domain->wake_count++; 339 340 if (--domain->wake_count == 0) 341 dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask); 342 343 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 344 345 return HRTIMER_NORESTART; 346 } 347 348 /* Note callers must have acquired the PUNIT->PMIC bus, before calling this. */ 349 static void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv, 350 bool restore) 351 { 352 unsigned long irqflags; 353 struct intel_uncore_forcewake_domain *domain; 354 int retry_count = 100; 355 enum forcewake_domains fw, active_domains; 356 357 iosf_mbi_assert_punit_acquired(); 358 359 /* Hold uncore.lock across reset to prevent any register access 360 * with forcewake not set correctly. Wait until all pending 361 * timers are run before holding. 362 */ 363 while (1) { 364 unsigned int tmp; 365 366 active_domains = 0; 367 368 for_each_fw_domain(domain, dev_priv, tmp) { 369 smp_store_mb(domain->active, false); 370 if (hrtimer_cancel(&domain->timer) == 0) 371 continue; 372 373 intel_uncore_fw_release_timer(&domain->timer); 374 } 375 376 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 377 378 for_each_fw_domain(domain, dev_priv, tmp) { 379 if (hrtimer_active(&domain->timer)) 380 active_domains |= domain->mask; 381 } 382 383 if (active_domains == 0) 384 break; 385 386 if (--retry_count == 0) { 387 DRM_ERROR("Timed out waiting for forcewake timers to finish\n"); 388 break; 389 } 390 391 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 392 cond_resched(); 393 } 394 395 WARN_ON(active_domains); 396 397 fw = dev_priv->uncore.fw_domains_active; 398 if (fw) 399 dev_priv->uncore.funcs.force_wake_put(dev_priv, fw); 400 401 fw_domains_reset(dev_priv, dev_priv->uncore.fw_domains); 402 403 if (restore) { /* If reset with a user forcewake, try to restore */ 404 if (fw) 405 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw); 406 407 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) 408 dev_priv->uncore.fifo_count = 409 fifo_free_entries(dev_priv); 410 } 411 412 if (!restore) 413 assert_forcewakes_inactive(dev_priv); 414 415 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 416 } 417 418 static u64 gen9_edram_size(struct drm_i915_private *dev_priv) 419 { 420 const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 }; 421 const unsigned int sets[4] = { 1, 1, 2, 2 }; 422 const u32 cap = dev_priv->edram_cap; 423 424 return EDRAM_NUM_BANKS(cap) * 425 ways[EDRAM_WAYS_IDX(cap)] * 426 sets[EDRAM_SETS_IDX(cap)] * 427 1024 * 1024; 428 } 429 430 u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv) 431 { 432 if (!HAS_EDRAM(dev_priv)) 433 return 0; 434 435 /* The needed capability bits for size calculation 436 * are not there with pre gen9 so return 128MB always. 437 */ 438 if (INTEL_GEN(dev_priv) < 9) 439 return 128 * 1024 * 1024; 440 441 return gen9_edram_size(dev_priv); 442 } 443 444 static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv) 445 { 446 if (IS_HASWELL(dev_priv) || 447 IS_BROADWELL(dev_priv) || 448 INTEL_GEN(dev_priv) >= 9) { 449 dev_priv->edram_cap = __raw_i915_read32(dev_priv, 450 HSW_EDRAM_CAP); 451 452 /* NB: We can't write IDICR yet because we do not have gt funcs 453 * set up */ 454 } else { 455 dev_priv->edram_cap = 0; 456 } 457 458 if (HAS_EDRAM(dev_priv)) 459 DRM_INFO("Found %lluMB of eDRAM\n", 460 intel_uncore_edram_size(dev_priv) / (1024 * 1024)); 461 } 462 463 static bool 464 fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv) 465 { 466 u32 dbg; 467 468 dbg = __raw_i915_read32(dev_priv, FPGA_DBG); 469 if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM))) 470 return false; 471 472 __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM); 473 474 return true; 475 } 476 477 static bool 478 vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv) 479 { 480 u32 cer; 481 482 cer = __raw_i915_read32(dev_priv, CLAIM_ER); 483 if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK)))) 484 return false; 485 486 __raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR); 487 488 return true; 489 } 490 491 static bool 492 gen6_check_for_fifo_debug(struct drm_i915_private *dev_priv) 493 { 494 u32 fifodbg; 495 496 fifodbg = __raw_i915_read32(dev_priv, GTFIFODBG); 497 498 if (unlikely(fifodbg)) { 499 DRM_DEBUG_DRIVER("GTFIFODBG = 0x08%x\n", fifodbg); 500 __raw_i915_write32(dev_priv, GTFIFODBG, fifodbg); 501 } 502 503 return fifodbg; 504 } 505 506 static bool 507 check_for_unclaimed_mmio(struct drm_i915_private *dev_priv) 508 { 509 bool ret = false; 510 511 if (HAS_FPGA_DBG_UNCLAIMED(dev_priv)) 512 ret |= fpga_check_for_unclaimed_mmio(dev_priv); 513 514 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 515 ret |= vlv_check_for_unclaimed_mmio(dev_priv); 516 517 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) 518 ret |= gen6_check_for_fifo_debug(dev_priv); 519 520 return ret; 521 } 522 523 static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv, 524 bool restore_forcewake) 525 { 526 /* clear out unclaimed reg detection bit */ 527 if (check_for_unclaimed_mmio(dev_priv)) 528 DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n"); 529 530 /* WaDisableShadowRegForCpd:chv */ 531 if (IS_CHERRYVIEW(dev_priv)) { 532 __raw_i915_write32(dev_priv, GTFIFOCTL, 533 __raw_i915_read32(dev_priv, GTFIFOCTL) | 534 GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL | 535 GT_FIFO_CTL_RC6_POLICY_STALL); 536 } 537 538 iosf_mbi_punit_acquire(); 539 intel_uncore_forcewake_reset(dev_priv, restore_forcewake); 540 iosf_mbi_punit_release(); 541 } 542 543 void intel_uncore_suspend(struct drm_i915_private *dev_priv) 544 { 545 iosf_mbi_punit_acquire(); 546 iosf_mbi_unregister_pmic_bus_access_notifier_unlocked( 547 &dev_priv->uncore.pmic_bus_access_nb); 548 intel_uncore_forcewake_reset(dev_priv, false); 549 iosf_mbi_punit_release(); 550 } 551 552 void intel_uncore_resume_early(struct drm_i915_private *dev_priv) 553 { 554 __intel_uncore_early_sanitize(dev_priv, true); 555 iosf_mbi_register_pmic_bus_access_notifier( 556 &dev_priv->uncore.pmic_bus_access_nb); 557 i915_check_and_clear_faults(dev_priv); 558 } 559 560 void intel_uncore_runtime_resume(struct drm_i915_private *dev_priv) 561 { 562 iosf_mbi_register_pmic_bus_access_notifier( 563 &dev_priv->uncore.pmic_bus_access_nb); 564 } 565 566 void intel_uncore_sanitize(struct drm_i915_private *dev_priv) 567 { 568 i915_modparams.enable_rc6 = 569 sanitize_rc6_option(dev_priv, i915_modparams.enable_rc6); 570 571 /* BIOS often leaves RC6 enabled, but disable it for hw init */ 572 intel_sanitize_gt_powersave(dev_priv); 573 } 574 575 static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv, 576 enum forcewake_domains fw_domains) 577 { 578 struct intel_uncore_forcewake_domain *domain; 579 unsigned int tmp; 580 581 fw_domains &= dev_priv->uncore.fw_domains; 582 583 for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) { 584 if (domain->wake_count++) { 585 fw_domains &= ~domain->mask; 586 domain->active = true; 587 } 588 } 589 590 if (fw_domains) 591 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains); 592 } 593 594 /** 595 * intel_uncore_forcewake_get - grab forcewake domain references 596 * @dev_priv: i915 device instance 597 * @fw_domains: forcewake domains to get reference on 598 * 599 * This function can be used get GT's forcewake domain references. 600 * Normal register access will handle the forcewake domains automatically. 601 * However if some sequence requires the GT to not power down a particular 602 * forcewake domains this function should be called at the beginning of the 603 * sequence. And subsequently the reference should be dropped by symmetric 604 * call to intel_unforce_forcewake_put(). Usually caller wants all the domains 605 * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL. 606 */ 607 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv, 608 enum forcewake_domains fw_domains) 609 { 610 unsigned long irqflags; 611 612 if (!dev_priv->uncore.funcs.force_wake_get) 613 return; 614 615 assert_rpm_wakelock_held(dev_priv); 616 617 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 618 __intel_uncore_forcewake_get(dev_priv, fw_domains); 619 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 620 } 621 622 /** 623 * intel_uncore_forcewake_user_get - claim forcewake on behalf of userspace 624 * @dev_priv: i915 device instance 625 * 626 * This function is a wrapper around intel_uncore_forcewake_get() to acquire 627 * the GT powerwell and in the process disable our debugging for the 628 * duration of userspace's bypass. 629 */ 630 void intel_uncore_forcewake_user_get(struct drm_i915_private *dev_priv) 631 { 632 spin_lock_irq(&dev_priv->uncore.lock); 633 if (!dev_priv->uncore.user_forcewake.count++) { 634 intel_uncore_forcewake_get__locked(dev_priv, FORCEWAKE_ALL); 635 636 /* Save and disable mmio debugging for the user bypass */ 637 dev_priv->uncore.user_forcewake.saved_mmio_check = 638 dev_priv->uncore.unclaimed_mmio_check; 639 dev_priv->uncore.user_forcewake.saved_mmio_debug = 640 i915_modparams.mmio_debug; 641 642 dev_priv->uncore.unclaimed_mmio_check = 0; 643 i915_modparams.mmio_debug = 0; 644 } 645 spin_unlock_irq(&dev_priv->uncore.lock); 646 } 647 648 /** 649 * intel_uncore_forcewake_user_put - release forcewake on behalf of userspace 650 * @dev_priv: i915 device instance 651 * 652 * This function complements intel_uncore_forcewake_user_get() and releases 653 * the GT powerwell taken on behalf of the userspace bypass. 654 */ 655 void intel_uncore_forcewake_user_put(struct drm_i915_private *dev_priv) 656 { 657 spin_lock_irq(&dev_priv->uncore.lock); 658 if (!--dev_priv->uncore.user_forcewake.count) { 659 if (intel_uncore_unclaimed_mmio(dev_priv)) 660 dev_info(dev_priv->drm.dev, 661 "Invalid mmio detected during user access\n"); 662 663 dev_priv->uncore.unclaimed_mmio_check = 664 dev_priv->uncore.user_forcewake.saved_mmio_check; 665 i915_modparams.mmio_debug = 666 dev_priv->uncore.user_forcewake.saved_mmio_debug; 667 668 intel_uncore_forcewake_put__locked(dev_priv, FORCEWAKE_ALL); 669 } 670 spin_unlock_irq(&dev_priv->uncore.lock); 671 } 672 673 /** 674 * intel_uncore_forcewake_get__locked - grab forcewake domain references 675 * @dev_priv: i915 device instance 676 * @fw_domains: forcewake domains to get reference on 677 * 678 * See intel_uncore_forcewake_get(). This variant places the onus 679 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock. 680 */ 681 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv, 682 enum forcewake_domains fw_domains) 683 { 684 lockdep_assert_held(&dev_priv->uncore.lock); 685 686 if (!dev_priv->uncore.funcs.force_wake_get) 687 return; 688 689 __intel_uncore_forcewake_get(dev_priv, fw_domains); 690 } 691 692 static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv, 693 enum forcewake_domains fw_domains) 694 { 695 struct intel_uncore_forcewake_domain *domain; 696 unsigned int tmp; 697 698 fw_domains &= dev_priv->uncore.fw_domains; 699 700 for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) { 701 if (WARN_ON(domain->wake_count == 0)) 702 continue; 703 704 if (--domain->wake_count) { 705 domain->active = true; 706 continue; 707 } 708 709 fw_domain_arm_timer(domain); 710 } 711 } 712 713 /** 714 * intel_uncore_forcewake_put - release a forcewake domain reference 715 * @dev_priv: i915 device instance 716 * @fw_domains: forcewake domains to put references 717 * 718 * This function drops the device-level forcewakes for specified 719 * domains obtained by intel_uncore_forcewake_get(). 720 */ 721 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv, 722 enum forcewake_domains fw_domains) 723 { 724 unsigned long irqflags; 725 726 if (!dev_priv->uncore.funcs.force_wake_put) 727 return; 728 729 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 730 __intel_uncore_forcewake_put(dev_priv, fw_domains); 731 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 732 } 733 734 /** 735 * intel_uncore_forcewake_put__locked - grab forcewake domain references 736 * @dev_priv: i915 device instance 737 * @fw_domains: forcewake domains to get reference on 738 * 739 * See intel_uncore_forcewake_put(). This variant places the onus 740 * on the caller to explicitly handle the dev_priv->uncore.lock spinlock. 741 */ 742 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv, 743 enum forcewake_domains fw_domains) 744 { 745 lockdep_assert_held(&dev_priv->uncore.lock); 746 747 if (!dev_priv->uncore.funcs.force_wake_put) 748 return; 749 750 __intel_uncore_forcewake_put(dev_priv, fw_domains); 751 } 752 753 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv) 754 { 755 if (!dev_priv->uncore.funcs.force_wake_get) 756 return; 757 758 WARN(dev_priv->uncore.fw_domains_active, 759 "Expected all fw_domains to be inactive, but %08x are still on\n", 760 dev_priv->uncore.fw_domains_active); 761 } 762 763 void assert_forcewakes_active(struct drm_i915_private *dev_priv, 764 enum forcewake_domains fw_domains) 765 { 766 if (!dev_priv->uncore.funcs.force_wake_get) 767 return; 768 769 assert_rpm_wakelock_held(dev_priv); 770 771 fw_domains &= dev_priv->uncore.fw_domains; 772 WARN(fw_domains & ~dev_priv->uncore.fw_domains_active, 773 "Expected %08x fw_domains to be active, but %08x are off\n", 774 fw_domains, fw_domains & ~dev_priv->uncore.fw_domains_active); 775 } 776 777 /* We give fast paths for the really cool registers */ 778 #define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000) 779 780 #define __gen6_reg_read_fw_domains(offset) \ 781 ({ \ 782 enum forcewake_domains __fwd; \ 783 if (NEEDS_FORCE_WAKE(offset)) \ 784 __fwd = FORCEWAKE_RENDER; \ 785 else \ 786 __fwd = 0; \ 787 __fwd; \ 788 }) 789 790 static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry) 791 { 792 if (offset < entry->start) 793 return -1; 794 else if (offset > entry->end) 795 return 1; 796 else 797 return 0; 798 } 799 800 /* Copied and "macroized" from lib/bsearch.c */ 801 #define BSEARCH(key, base, num, cmp) ({ \ 802 unsigned int start__ = 0, end__ = (num); \ 803 typeof(base) result__ = NULL; \ 804 while (start__ < end__) { \ 805 unsigned int mid__ = start__ + (end__ - start__) / 2; \ 806 int ret__ = (cmp)((key), (base) + mid__); \ 807 if (ret__ < 0) { \ 808 end__ = mid__; \ 809 } else if (ret__ > 0) { \ 810 start__ = mid__ + 1; \ 811 } else { \ 812 result__ = (base) + mid__; \ 813 break; \ 814 } \ 815 } \ 816 result__; \ 817 }) 818 819 static enum forcewake_domains 820 find_fw_domain(struct drm_i915_private *dev_priv, u32 offset) 821 { 822 const struct intel_forcewake_range *entry; 823 824 entry = BSEARCH(offset, 825 dev_priv->uncore.fw_domains_table, 826 dev_priv->uncore.fw_domains_table_entries, 827 fw_range_cmp); 828 829 if (!entry) 830 return 0; 831 832 WARN(entry->domains & ~dev_priv->uncore.fw_domains, 833 "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n", 834 entry->domains & ~dev_priv->uncore.fw_domains, offset); 835 836 return entry->domains; 837 } 838 839 #define GEN_FW_RANGE(s, e, d) \ 840 { .start = (s), .end = (e), .domains = (d) } 841 842 #define HAS_FWTABLE(dev_priv) \ 843 (INTEL_GEN(dev_priv) >= 9 || \ 844 IS_CHERRYVIEW(dev_priv) || \ 845 IS_VALLEYVIEW(dev_priv)) 846 847 /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */ 848 static const struct intel_forcewake_range __vlv_fw_ranges[] = { 849 GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER), 850 GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER), 851 GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER), 852 GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA), 853 GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA), 854 GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER), 855 GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA), 856 }; 857 858 #define __fwtable_reg_read_fw_domains(offset) \ 859 ({ \ 860 enum forcewake_domains __fwd = 0; \ 861 if (NEEDS_FORCE_WAKE((offset))) \ 862 __fwd = find_fw_domain(dev_priv, offset); \ 863 __fwd; \ 864 }) 865 866 /* *Must* be sorted by offset! See intel_shadow_table_check(). */ 867 static const i915_reg_t gen8_shadowed_regs[] = { 868 RING_TAIL(RENDER_RING_BASE), /* 0x2000 (base) */ 869 GEN6_RPNSWREQ, /* 0xA008 */ 870 GEN6_RC_VIDEO_FREQ, /* 0xA00C */ 871 RING_TAIL(GEN6_BSD_RING_BASE), /* 0x12000 (base) */ 872 RING_TAIL(VEBOX_RING_BASE), /* 0x1a000 (base) */ 873 RING_TAIL(BLT_RING_BASE), /* 0x22000 (base) */ 874 /* TODO: Other registers are not yet used */ 875 }; 876 877 static int mmio_reg_cmp(u32 key, const i915_reg_t *reg) 878 { 879 u32 offset = i915_mmio_reg_offset(*reg); 880 881 if (key < offset) 882 return -1; 883 else if (key > offset) 884 return 1; 885 else 886 return 0; 887 } 888 889 static bool is_gen8_shadowed(u32 offset) 890 { 891 const i915_reg_t *regs = gen8_shadowed_regs; 892 893 return BSEARCH(offset, regs, ARRAY_SIZE(gen8_shadowed_regs), 894 mmio_reg_cmp); 895 } 896 897 #define __gen8_reg_write_fw_domains(offset) \ 898 ({ \ 899 enum forcewake_domains __fwd; \ 900 if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \ 901 __fwd = FORCEWAKE_RENDER; \ 902 else \ 903 __fwd = 0; \ 904 __fwd; \ 905 }) 906 907 /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */ 908 static const struct intel_forcewake_range __chv_fw_ranges[] = { 909 GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER), 910 GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA), 911 GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER), 912 GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA), 913 GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER), 914 GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA), 915 GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA), 916 GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA), 917 GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER), 918 GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA), 919 GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER), 920 GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA), 921 GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA), 922 GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA), 923 GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA), 924 GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA), 925 }; 926 927 #define __fwtable_reg_write_fw_domains(offset) \ 928 ({ \ 929 enum forcewake_domains __fwd = 0; \ 930 if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \ 931 __fwd = find_fw_domain(dev_priv, offset); \ 932 __fwd; \ 933 }) 934 935 /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */ 936 static const struct intel_forcewake_range __gen9_fw_ranges[] = { 937 GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER), 938 GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */ 939 GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER), 940 GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER), 941 GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER), 942 GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER), 943 GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER), 944 GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER), 945 GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA), 946 GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER), 947 GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER), 948 GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER), 949 GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER), 950 GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA), 951 GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER), 952 GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER), 953 GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER), 954 GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA), 955 GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER), 956 GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER), 957 GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER), 958 GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA), 959 GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER), 960 GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER), 961 GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER), 962 GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA), 963 GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER), 964 GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA), 965 GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER), 966 GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER), 967 GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER), 968 GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA), 969 }; 970 971 static void 972 ilk_dummy_write(struct drm_i915_private *dev_priv) 973 { 974 /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up 975 * the chip from rc6 before touching it for real. MI_MODE is masked, 976 * hence harmless to write 0 into. */ 977 __raw_i915_write32(dev_priv, MI_MODE, 0); 978 } 979 980 static void 981 __unclaimed_reg_debug(struct drm_i915_private *dev_priv, 982 const i915_reg_t reg, 983 const bool read, 984 const bool before) 985 { 986 if (WARN(check_for_unclaimed_mmio(dev_priv) && !before, 987 "Unclaimed %s register 0x%x\n", 988 read ? "read from" : "write to", 989 i915_mmio_reg_offset(reg))) 990 /* Only report the first N failures */ 991 i915_modparams.mmio_debug--; 992 } 993 994 static inline void 995 unclaimed_reg_debug(struct drm_i915_private *dev_priv, 996 const i915_reg_t reg, 997 const bool read, 998 const bool before) 999 { 1000 if (likely(!i915_modparams.mmio_debug)) 1001 return; 1002 1003 __unclaimed_reg_debug(dev_priv, reg, read, before); 1004 } 1005 1006 #define GEN2_READ_HEADER(x) \ 1007 u##x val = 0; \ 1008 assert_rpm_wakelock_held(dev_priv); 1009 1010 #define GEN2_READ_FOOTER \ 1011 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \ 1012 return val 1013 1014 #define __gen2_read(x) \ 1015 static u##x \ 1016 gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \ 1017 GEN2_READ_HEADER(x); \ 1018 val = __raw_i915_read##x(dev_priv, reg); \ 1019 GEN2_READ_FOOTER; \ 1020 } 1021 1022 #define __gen5_read(x) \ 1023 static u##x \ 1024 gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \ 1025 GEN2_READ_HEADER(x); \ 1026 ilk_dummy_write(dev_priv); \ 1027 val = __raw_i915_read##x(dev_priv, reg); \ 1028 GEN2_READ_FOOTER; \ 1029 } 1030 1031 __gen5_read(8) 1032 __gen5_read(16) 1033 __gen5_read(32) 1034 __gen5_read(64) 1035 __gen2_read(8) 1036 __gen2_read(16) 1037 __gen2_read(32) 1038 __gen2_read(64) 1039 1040 #undef __gen5_read 1041 #undef __gen2_read 1042 1043 #undef GEN2_READ_FOOTER 1044 #undef GEN2_READ_HEADER 1045 1046 #define GEN6_READ_HEADER(x) \ 1047 u32 offset = i915_mmio_reg_offset(reg); \ 1048 unsigned long irqflags; \ 1049 u##x val = 0; \ 1050 assert_rpm_wakelock_held(dev_priv); \ 1051 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \ 1052 unclaimed_reg_debug(dev_priv, reg, true, true) 1053 1054 #define GEN6_READ_FOOTER \ 1055 unclaimed_reg_debug(dev_priv, reg, true, false); \ 1056 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \ 1057 trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \ 1058 return val 1059 1060 static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv, 1061 enum forcewake_domains fw_domains) 1062 { 1063 struct intel_uncore_forcewake_domain *domain; 1064 unsigned int tmp; 1065 1066 GEM_BUG_ON(fw_domains & ~dev_priv->uncore.fw_domains); 1067 1068 for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) 1069 fw_domain_arm_timer(domain); 1070 1071 dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains); 1072 } 1073 1074 static inline void __force_wake_auto(struct drm_i915_private *dev_priv, 1075 enum forcewake_domains fw_domains) 1076 { 1077 if (WARN_ON(!fw_domains)) 1078 return; 1079 1080 /* Turn on all requested but inactive supported forcewake domains. */ 1081 fw_domains &= dev_priv->uncore.fw_domains; 1082 fw_domains &= ~dev_priv->uncore.fw_domains_active; 1083 1084 if (fw_domains) 1085 ___force_wake_auto(dev_priv, fw_domains); 1086 } 1087 1088 #define __gen_read(func, x) \ 1089 static u##x \ 1090 func##_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \ 1091 enum forcewake_domains fw_engine; \ 1092 GEN6_READ_HEADER(x); \ 1093 fw_engine = __##func##_reg_read_fw_domains(offset); \ 1094 if (fw_engine) \ 1095 __force_wake_auto(dev_priv, fw_engine); \ 1096 val = __raw_i915_read##x(dev_priv, reg); \ 1097 GEN6_READ_FOOTER; \ 1098 } 1099 #define __gen6_read(x) __gen_read(gen6, x) 1100 #define __fwtable_read(x) __gen_read(fwtable, x) 1101 1102 __fwtable_read(8) 1103 __fwtable_read(16) 1104 __fwtable_read(32) 1105 __fwtable_read(64) 1106 __gen6_read(8) 1107 __gen6_read(16) 1108 __gen6_read(32) 1109 __gen6_read(64) 1110 1111 #undef __fwtable_read 1112 #undef __gen6_read 1113 #undef GEN6_READ_FOOTER 1114 #undef GEN6_READ_HEADER 1115 1116 #define GEN2_WRITE_HEADER \ 1117 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \ 1118 assert_rpm_wakelock_held(dev_priv); \ 1119 1120 #define GEN2_WRITE_FOOTER 1121 1122 #define __gen2_write(x) \ 1123 static void \ 1124 gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \ 1125 GEN2_WRITE_HEADER; \ 1126 __raw_i915_write##x(dev_priv, reg, val); \ 1127 GEN2_WRITE_FOOTER; \ 1128 } 1129 1130 #define __gen5_write(x) \ 1131 static void \ 1132 gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \ 1133 GEN2_WRITE_HEADER; \ 1134 ilk_dummy_write(dev_priv); \ 1135 __raw_i915_write##x(dev_priv, reg, val); \ 1136 GEN2_WRITE_FOOTER; \ 1137 } 1138 1139 __gen5_write(8) 1140 __gen5_write(16) 1141 __gen5_write(32) 1142 __gen2_write(8) 1143 __gen2_write(16) 1144 __gen2_write(32) 1145 1146 #undef __gen5_write 1147 #undef __gen2_write 1148 1149 #undef GEN2_WRITE_FOOTER 1150 #undef GEN2_WRITE_HEADER 1151 1152 #define GEN6_WRITE_HEADER \ 1153 u32 offset = i915_mmio_reg_offset(reg); \ 1154 unsigned long irqflags; \ 1155 trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \ 1156 assert_rpm_wakelock_held(dev_priv); \ 1157 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \ 1158 unclaimed_reg_debug(dev_priv, reg, false, true) 1159 1160 #define GEN6_WRITE_FOOTER \ 1161 unclaimed_reg_debug(dev_priv, reg, false, false); \ 1162 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags) 1163 1164 #define __gen6_write(x) \ 1165 static void \ 1166 gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \ 1167 GEN6_WRITE_HEADER; \ 1168 if (NEEDS_FORCE_WAKE(offset)) \ 1169 __gen6_gt_wait_for_fifo(dev_priv); \ 1170 __raw_i915_write##x(dev_priv, reg, val); \ 1171 GEN6_WRITE_FOOTER; \ 1172 } 1173 1174 #define __gen_write(func, x) \ 1175 static void \ 1176 func##_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \ 1177 enum forcewake_domains fw_engine; \ 1178 GEN6_WRITE_HEADER; \ 1179 fw_engine = __##func##_reg_write_fw_domains(offset); \ 1180 if (fw_engine) \ 1181 __force_wake_auto(dev_priv, fw_engine); \ 1182 __raw_i915_write##x(dev_priv, reg, val); \ 1183 GEN6_WRITE_FOOTER; \ 1184 } 1185 #define __gen8_write(x) __gen_write(gen8, x) 1186 #define __fwtable_write(x) __gen_write(fwtable, x) 1187 1188 __fwtable_write(8) 1189 __fwtable_write(16) 1190 __fwtable_write(32) 1191 __gen8_write(8) 1192 __gen8_write(16) 1193 __gen8_write(32) 1194 __gen6_write(8) 1195 __gen6_write(16) 1196 __gen6_write(32) 1197 1198 #undef __fwtable_write 1199 #undef __gen8_write 1200 #undef __gen6_write 1201 #undef GEN6_WRITE_FOOTER 1202 #undef GEN6_WRITE_HEADER 1203 1204 #define ASSIGN_WRITE_MMIO_VFUNCS(i915, x) \ 1205 do { \ 1206 (i915)->uncore.funcs.mmio_writeb = x##_write8; \ 1207 (i915)->uncore.funcs.mmio_writew = x##_write16; \ 1208 (i915)->uncore.funcs.mmio_writel = x##_write32; \ 1209 } while (0) 1210 1211 #define ASSIGN_READ_MMIO_VFUNCS(i915, x) \ 1212 do { \ 1213 (i915)->uncore.funcs.mmio_readb = x##_read8; \ 1214 (i915)->uncore.funcs.mmio_readw = x##_read16; \ 1215 (i915)->uncore.funcs.mmio_readl = x##_read32; \ 1216 (i915)->uncore.funcs.mmio_readq = x##_read64; \ 1217 } while (0) 1218 1219 1220 static void fw_domain_init(struct drm_i915_private *dev_priv, 1221 enum forcewake_domain_id domain_id, 1222 i915_reg_t reg_set, 1223 i915_reg_t reg_ack) 1224 { 1225 struct intel_uncore_forcewake_domain *d; 1226 1227 if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT)) 1228 return; 1229 1230 d = &dev_priv->uncore.fw_domain[domain_id]; 1231 1232 WARN_ON(d->wake_count); 1233 1234 WARN_ON(!i915_mmio_reg_valid(reg_set)); 1235 WARN_ON(!i915_mmio_reg_valid(reg_ack)); 1236 1237 d->wake_count = 0; 1238 d->reg_set = reg_set; 1239 d->reg_ack = reg_ack; 1240 1241 d->id = domain_id; 1242 1243 BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER)); 1244 BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER)); 1245 BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA)); 1246 1247 d->mask = BIT(domain_id); 1248 1249 hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL); 1250 d->timer.function = intel_uncore_fw_release_timer; 1251 1252 dev_priv->uncore.fw_domains |= BIT(domain_id); 1253 1254 fw_domain_reset(dev_priv, d); 1255 } 1256 1257 static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv) 1258 { 1259 if (INTEL_GEN(dev_priv) <= 5 || intel_vgpu_active(dev_priv)) 1260 return; 1261 1262 if (IS_GEN6(dev_priv)) { 1263 dev_priv->uncore.fw_reset = 0; 1264 dev_priv->uncore.fw_set = FORCEWAKE_KERNEL; 1265 dev_priv->uncore.fw_clear = 0; 1266 } else { 1267 /* WaRsClearFWBitsAtReset:bdw,skl */ 1268 dev_priv->uncore.fw_reset = _MASKED_BIT_DISABLE(0xffff); 1269 dev_priv->uncore.fw_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL); 1270 dev_priv->uncore.fw_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL); 1271 } 1272 1273 if (INTEL_GEN(dev_priv) >= 9) { 1274 dev_priv->uncore.funcs.force_wake_get = 1275 fw_domains_get_with_fallback; 1276 dev_priv->uncore.funcs.force_wake_put = fw_domains_put; 1277 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER, 1278 FORCEWAKE_RENDER_GEN9, 1279 FORCEWAKE_ACK_RENDER_GEN9); 1280 fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER, 1281 FORCEWAKE_BLITTER_GEN9, 1282 FORCEWAKE_ACK_BLITTER_GEN9); 1283 fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA, 1284 FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9); 1285 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { 1286 dev_priv->uncore.funcs.force_wake_get = fw_domains_get; 1287 dev_priv->uncore.funcs.force_wake_put = fw_domains_put; 1288 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER, 1289 FORCEWAKE_VLV, FORCEWAKE_ACK_VLV); 1290 fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA, 1291 FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV); 1292 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { 1293 dev_priv->uncore.funcs.force_wake_get = 1294 fw_domains_get_with_thread_status; 1295 dev_priv->uncore.funcs.force_wake_put = fw_domains_put; 1296 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER, 1297 FORCEWAKE_MT, FORCEWAKE_ACK_HSW); 1298 } else if (IS_IVYBRIDGE(dev_priv)) { 1299 u32 ecobus; 1300 1301 /* IVB configs may use multi-threaded forcewake */ 1302 1303 /* A small trick here - if the bios hasn't configured 1304 * MT forcewake, and if the device is in RC6, then 1305 * force_wake_mt_get will not wake the device and the 1306 * ECOBUS read will return zero. Which will be 1307 * (correctly) interpreted by the test below as MT 1308 * forcewake being disabled. 1309 */ 1310 dev_priv->uncore.funcs.force_wake_get = 1311 fw_domains_get_with_thread_status; 1312 dev_priv->uncore.funcs.force_wake_put = fw_domains_put; 1313 1314 /* We need to init first for ECOBUS access and then 1315 * determine later if we want to reinit, in case of MT access is 1316 * not working. In this stage we don't know which flavour this 1317 * ivb is, so it is better to reset also the gen6 fw registers 1318 * before the ecobus check. 1319 */ 1320 1321 __raw_i915_write32(dev_priv, FORCEWAKE, 0); 1322 __raw_posting_read(dev_priv, ECOBUS); 1323 1324 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER, 1325 FORCEWAKE_MT, FORCEWAKE_MT_ACK); 1326 1327 spin_lock_irq(&dev_priv->uncore.lock); 1328 fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_RENDER); 1329 ecobus = __raw_i915_read32(dev_priv, ECOBUS); 1330 fw_domains_put(dev_priv, FORCEWAKE_RENDER); 1331 spin_unlock_irq(&dev_priv->uncore.lock); 1332 1333 if (!(ecobus & FORCEWAKE_MT_ENABLE)) { 1334 DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n"); 1335 DRM_INFO("when using vblank-synced partial screen updates.\n"); 1336 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER, 1337 FORCEWAKE, FORCEWAKE_ACK); 1338 } 1339 } else if (IS_GEN6(dev_priv)) { 1340 dev_priv->uncore.funcs.force_wake_get = 1341 fw_domains_get_with_thread_status; 1342 dev_priv->uncore.funcs.force_wake_put = fw_domains_put; 1343 fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER, 1344 FORCEWAKE, FORCEWAKE_ACK); 1345 } 1346 1347 /* All future platforms are expected to require complex power gating */ 1348 WARN_ON(dev_priv->uncore.fw_domains == 0); 1349 } 1350 1351 #define ASSIGN_FW_DOMAINS_TABLE(d) \ 1352 { \ 1353 dev_priv->uncore.fw_domains_table = \ 1354 (struct intel_forcewake_range *)(d); \ 1355 dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \ 1356 } 1357 1358 static int i915_pmic_bus_access_notifier(struct notifier_block *nb, 1359 unsigned long action, void *data) 1360 { 1361 struct drm_i915_private *dev_priv = container_of(nb, 1362 struct drm_i915_private, uncore.pmic_bus_access_nb); 1363 1364 switch (action) { 1365 case MBI_PMIC_BUS_ACCESS_BEGIN: 1366 /* 1367 * forcewake all now to make sure that we don't need to do a 1368 * forcewake later which on systems where this notifier gets 1369 * called requires the punit to access to the shared pmic i2c 1370 * bus, which will be busy after this notification, leading to: 1371 * "render: timed out waiting for forcewake ack request." 1372 * errors. 1373 * 1374 * The notifier is unregistered during intel_runtime_suspend(), 1375 * so it's ok to access the HW here without holding a RPM 1376 * wake reference -> disable wakeref asserts for the time of 1377 * the access. 1378 */ 1379 disable_rpm_wakeref_asserts(dev_priv); 1380 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); 1381 enable_rpm_wakeref_asserts(dev_priv); 1382 break; 1383 case MBI_PMIC_BUS_ACCESS_END: 1384 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); 1385 break; 1386 } 1387 1388 return NOTIFY_OK; 1389 } 1390 1391 void intel_uncore_init(struct drm_i915_private *dev_priv) 1392 { 1393 i915_check_vgpu(dev_priv); 1394 1395 intel_uncore_edram_detect(dev_priv); 1396 intel_uncore_fw_domains_init(dev_priv); 1397 __intel_uncore_early_sanitize(dev_priv, false); 1398 1399 dev_priv->uncore.unclaimed_mmio_check = 1; 1400 dev_priv->uncore.pmic_bus_access_nb.notifier_call = 1401 i915_pmic_bus_access_notifier; 1402 1403 if (IS_GEN(dev_priv, 2, 4) || intel_vgpu_active(dev_priv)) { 1404 ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen2); 1405 ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen2); 1406 } else if (IS_GEN5(dev_priv)) { 1407 ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen5); 1408 ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen5); 1409 } else if (IS_GEN(dev_priv, 6, 7)) { 1410 ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen6); 1411 1412 if (IS_VALLEYVIEW(dev_priv)) { 1413 ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges); 1414 ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable); 1415 } else { 1416 ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6); 1417 } 1418 } else if (IS_GEN8(dev_priv)) { 1419 if (IS_CHERRYVIEW(dev_priv)) { 1420 ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges); 1421 ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable); 1422 ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable); 1423 1424 } else { 1425 ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen8); 1426 ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6); 1427 } 1428 } else { 1429 ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges); 1430 ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable); 1431 ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable); 1432 } 1433 1434 iosf_mbi_register_pmic_bus_access_notifier( 1435 &dev_priv->uncore.pmic_bus_access_nb); 1436 } 1437 1438 void intel_uncore_fini(struct drm_i915_private *dev_priv) 1439 { 1440 /* Paranoia: make sure we have disabled everything before we exit. */ 1441 intel_uncore_sanitize(dev_priv); 1442 1443 iosf_mbi_punit_acquire(); 1444 iosf_mbi_unregister_pmic_bus_access_notifier_unlocked( 1445 &dev_priv->uncore.pmic_bus_access_nb); 1446 intel_uncore_forcewake_reset(dev_priv, false); 1447 iosf_mbi_punit_release(); 1448 } 1449 1450 static const struct reg_whitelist { 1451 i915_reg_t offset_ldw; 1452 i915_reg_t offset_udw; 1453 u16 gen_mask; 1454 u8 size; 1455 } reg_read_whitelist[] = { { 1456 .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE), 1457 .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE), 1458 .gen_mask = INTEL_GEN_MASK(4, 10), 1459 .size = 8 1460 } }; 1461 1462 int i915_reg_read_ioctl(struct drm_device *dev, 1463 void *data, struct drm_file *file) 1464 { 1465 struct drm_i915_private *dev_priv = to_i915(dev); 1466 struct drm_i915_reg_read *reg = data; 1467 struct reg_whitelist const *entry; 1468 unsigned int flags; 1469 int remain; 1470 int ret = 0; 1471 1472 entry = reg_read_whitelist; 1473 remain = ARRAY_SIZE(reg_read_whitelist); 1474 while (remain) { 1475 u32 entry_offset = i915_mmio_reg_offset(entry->offset_ldw); 1476 1477 GEM_BUG_ON(!is_power_of_2(entry->size)); 1478 GEM_BUG_ON(entry->size > 8); 1479 GEM_BUG_ON(entry_offset & (entry->size - 1)); 1480 1481 if (INTEL_INFO(dev_priv)->gen_mask & entry->gen_mask && 1482 entry_offset == (reg->offset & -entry->size)) 1483 break; 1484 entry++; 1485 remain--; 1486 } 1487 1488 if (!remain) 1489 return -EINVAL; 1490 1491 flags = reg->offset & (entry->size - 1); 1492 1493 intel_runtime_pm_get(dev_priv); 1494 if (entry->size == 8 && flags == I915_REG_READ_8B_WA) 1495 reg->val = I915_READ64_2x32(entry->offset_ldw, 1496 entry->offset_udw); 1497 else if (entry->size == 8 && flags == 0) 1498 reg->val = I915_READ64(entry->offset_ldw); 1499 else if (entry->size == 4 && flags == 0) 1500 reg->val = I915_READ(entry->offset_ldw); 1501 else if (entry->size == 2 && flags == 0) 1502 reg->val = I915_READ16(entry->offset_ldw); 1503 else if (entry->size == 1 && flags == 0) 1504 reg->val = I915_READ8(entry->offset_ldw); 1505 else 1506 ret = -EINVAL; 1507 intel_runtime_pm_put(dev_priv); 1508 1509 return ret; 1510 } 1511 1512 static void gen3_stop_engine(struct intel_engine_cs *engine) 1513 { 1514 struct drm_i915_private *dev_priv = engine->i915; 1515 const u32 base = engine->mmio_base; 1516 const i915_reg_t mode = RING_MI_MODE(base); 1517 1518 I915_WRITE_FW(mode, _MASKED_BIT_ENABLE(STOP_RING)); 1519 if (intel_wait_for_register_fw(dev_priv, 1520 mode, 1521 MODE_IDLE, 1522 MODE_IDLE, 1523 500)) 1524 DRM_DEBUG_DRIVER("%s: timed out on STOP_RING\n", 1525 engine->name); 1526 1527 I915_WRITE_FW(RING_HEAD(base), I915_READ_FW(RING_TAIL(base))); 1528 1529 I915_WRITE_FW(RING_HEAD(base), 0); 1530 I915_WRITE_FW(RING_TAIL(base), 0); 1531 1532 /* The ring must be empty before it is disabled */ 1533 I915_WRITE_FW(RING_CTL(base), 0); 1534 1535 /* Check acts as a post */ 1536 if (I915_READ_FW(RING_HEAD(base)) != 0) 1537 DRM_DEBUG_DRIVER("%s: ring head not parked\n", 1538 engine->name); 1539 } 1540 1541 static void i915_stop_engines(struct drm_i915_private *dev_priv, 1542 unsigned engine_mask) 1543 { 1544 struct intel_engine_cs *engine; 1545 enum intel_engine_id id; 1546 1547 if (INTEL_GEN(dev_priv) < 3) 1548 return; 1549 1550 for_each_engine_masked(engine, dev_priv, engine_mask, id) 1551 gen3_stop_engine(engine); 1552 } 1553 1554 static bool i915_reset_complete(struct pci_dev *pdev) 1555 { 1556 u8 gdrst; 1557 1558 pci_read_config_byte(pdev, I915_GDRST, &gdrst); 1559 return (gdrst & GRDOM_RESET_STATUS) == 0; 1560 } 1561 1562 static int i915_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask) 1563 { 1564 struct pci_dev *pdev = dev_priv->drm.pdev; 1565 1566 /* assert reset for at least 20 usec */ 1567 pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE); 1568 usleep_range(50, 200); 1569 pci_write_config_byte(pdev, I915_GDRST, 0); 1570 1571 return wait_for(i915_reset_complete(pdev), 500); 1572 } 1573 1574 static bool g4x_reset_complete(struct pci_dev *pdev) 1575 { 1576 u8 gdrst; 1577 1578 pci_read_config_byte(pdev, I915_GDRST, &gdrst); 1579 return (gdrst & GRDOM_RESET_ENABLE) == 0; 1580 } 1581 1582 static int g33_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask) 1583 { 1584 struct pci_dev *pdev = dev_priv->drm.pdev; 1585 1586 pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE); 1587 return wait_for(g4x_reset_complete(pdev), 500); 1588 } 1589 1590 static int g4x_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask) 1591 { 1592 struct pci_dev *pdev = dev_priv->drm.pdev; 1593 int ret; 1594 1595 /* WaVcpClkGateDisableForMediaReset:ctg,elk */ 1596 I915_WRITE(VDECCLK_GATE_D, 1597 I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE); 1598 POSTING_READ(VDECCLK_GATE_D); 1599 1600 pci_write_config_byte(pdev, I915_GDRST, 1601 GRDOM_MEDIA | GRDOM_RESET_ENABLE); 1602 ret = wait_for(g4x_reset_complete(pdev), 500); 1603 if (ret) { 1604 DRM_DEBUG_DRIVER("Wait for media reset failed\n"); 1605 goto out; 1606 } 1607 1608 pci_write_config_byte(pdev, I915_GDRST, 1609 GRDOM_RENDER | GRDOM_RESET_ENABLE); 1610 ret = wait_for(g4x_reset_complete(pdev), 500); 1611 if (ret) { 1612 DRM_DEBUG_DRIVER("Wait for render reset failed\n"); 1613 goto out; 1614 } 1615 1616 out: 1617 pci_write_config_byte(pdev, I915_GDRST, 0); 1618 1619 I915_WRITE(VDECCLK_GATE_D, 1620 I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE); 1621 POSTING_READ(VDECCLK_GATE_D); 1622 1623 return ret; 1624 } 1625 1626 static int ironlake_do_reset(struct drm_i915_private *dev_priv, 1627 unsigned engine_mask) 1628 { 1629 int ret; 1630 1631 I915_WRITE(ILK_GDSR, ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE); 1632 ret = intel_wait_for_register(dev_priv, 1633 ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0, 1634 500); 1635 if (ret) { 1636 DRM_DEBUG_DRIVER("Wait for render reset failed\n"); 1637 goto out; 1638 } 1639 1640 I915_WRITE(ILK_GDSR, ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE); 1641 ret = intel_wait_for_register(dev_priv, 1642 ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0, 1643 500); 1644 if (ret) { 1645 DRM_DEBUG_DRIVER("Wait for media reset failed\n"); 1646 goto out; 1647 } 1648 1649 out: 1650 I915_WRITE(ILK_GDSR, 0); 1651 POSTING_READ(ILK_GDSR); 1652 return ret; 1653 } 1654 1655 /* Reset the hardware domains (GENX_GRDOM_*) specified by mask */ 1656 static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv, 1657 u32 hw_domain_mask) 1658 { 1659 int err; 1660 1661 /* GEN6_GDRST is not in the gt power well, no need to check 1662 * for fifo space for the write or forcewake the chip for 1663 * the read 1664 */ 1665 __raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask); 1666 1667 /* Wait for the device to ack the reset requests */ 1668 err = intel_wait_for_register_fw(dev_priv, 1669 GEN6_GDRST, hw_domain_mask, 0, 1670 500); 1671 if (err) 1672 DRM_DEBUG_DRIVER("Wait for 0x%08x engines reset failed\n", 1673 hw_domain_mask); 1674 1675 return err; 1676 } 1677 1678 /** 1679 * gen6_reset_engines - reset individual engines 1680 * @dev_priv: i915 device 1681 * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset 1682 * 1683 * This function will reset the individual engines that are set in engine_mask. 1684 * If you provide ALL_ENGINES as mask, full global domain reset will be issued. 1685 * 1686 * Note: It is responsibility of the caller to handle the difference between 1687 * asking full domain reset versus reset for all available individual engines. 1688 * 1689 * Returns 0 on success, nonzero on error. 1690 */ 1691 static int gen6_reset_engines(struct drm_i915_private *dev_priv, 1692 unsigned engine_mask) 1693 { 1694 struct intel_engine_cs *engine; 1695 const u32 hw_engine_mask[I915_NUM_ENGINES] = { 1696 [RCS] = GEN6_GRDOM_RENDER, 1697 [BCS] = GEN6_GRDOM_BLT, 1698 [VCS] = GEN6_GRDOM_MEDIA, 1699 [VCS2] = GEN8_GRDOM_MEDIA2, 1700 [VECS] = GEN6_GRDOM_VECS, 1701 }; 1702 u32 hw_mask; 1703 1704 if (engine_mask == ALL_ENGINES) { 1705 hw_mask = GEN6_GRDOM_FULL; 1706 } else { 1707 unsigned int tmp; 1708 1709 hw_mask = 0; 1710 for_each_engine_masked(engine, dev_priv, engine_mask, tmp) 1711 hw_mask |= hw_engine_mask[engine->id]; 1712 } 1713 1714 return gen6_hw_domain_reset(dev_priv, hw_mask); 1715 } 1716 1717 /** 1718 * __intel_wait_for_register_fw - wait until register matches expected state 1719 * @dev_priv: the i915 device 1720 * @reg: the register to read 1721 * @mask: mask to apply to register value 1722 * @value: expected value 1723 * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait 1724 * @slow_timeout_ms: slow timeout in millisecond 1725 * @out_value: optional placeholder to hold registry value 1726 * 1727 * This routine waits until the target register @reg contains the expected 1728 * @value after applying the @mask, i.e. it waits until :: 1729 * 1730 * (I915_READ_FW(reg) & mask) == value 1731 * 1732 * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds. 1733 * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us 1734 * must be not larger than 20,0000 microseconds. 1735 * 1736 * Note that this routine assumes the caller holds forcewake asserted, it is 1737 * not suitable for very long waits. See intel_wait_for_register() if you 1738 * wish to wait without holding forcewake for the duration (i.e. you expect 1739 * the wait to be slow). 1740 * 1741 * Returns 0 if the register matches the desired condition, or -ETIMEOUT. 1742 */ 1743 int __intel_wait_for_register_fw(struct drm_i915_private *dev_priv, 1744 i915_reg_t reg, 1745 u32 mask, 1746 u32 value, 1747 unsigned int fast_timeout_us, 1748 unsigned int slow_timeout_ms, 1749 u32 *out_value) 1750 { 1751 u32 uninitialized_var(reg_value); 1752 #define done (((reg_value = I915_READ_FW(reg)) & mask) == value) 1753 int ret; 1754 1755 /* Catch any overuse of this function */ 1756 might_sleep_if(slow_timeout_ms); 1757 GEM_BUG_ON(fast_timeout_us > 20000); 1758 1759 ret = -ETIMEDOUT; 1760 if (fast_timeout_us && fast_timeout_us <= 20000) 1761 ret = _wait_for_atomic(done, fast_timeout_us, 0); 1762 if (ret && slow_timeout_ms) 1763 ret = wait_for(done, slow_timeout_ms); 1764 1765 if (out_value) 1766 *out_value = reg_value; 1767 1768 return ret; 1769 #undef done 1770 } 1771 1772 /** 1773 * intel_wait_for_register - wait until register matches expected state 1774 * @dev_priv: the i915 device 1775 * @reg: the register to read 1776 * @mask: mask to apply to register value 1777 * @value: expected value 1778 * @timeout_ms: timeout in millisecond 1779 * 1780 * This routine waits until the target register @reg contains the expected 1781 * @value after applying the @mask, i.e. it waits until :: 1782 * 1783 * (I915_READ(reg) & mask) == value 1784 * 1785 * Otherwise, the wait will timeout after @timeout_ms milliseconds. 1786 * 1787 * Returns 0 if the register matches the desired condition, or -ETIMEOUT. 1788 */ 1789 int intel_wait_for_register(struct drm_i915_private *dev_priv, 1790 i915_reg_t reg, 1791 u32 mask, 1792 u32 value, 1793 unsigned int timeout_ms) 1794 { 1795 unsigned fw = 1796 intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ); 1797 int ret; 1798 1799 might_sleep(); 1800 1801 spin_lock_irq(&dev_priv->uncore.lock); 1802 intel_uncore_forcewake_get__locked(dev_priv, fw); 1803 1804 ret = __intel_wait_for_register_fw(dev_priv, 1805 reg, mask, value, 1806 2, 0, NULL); 1807 1808 intel_uncore_forcewake_put__locked(dev_priv, fw); 1809 spin_unlock_irq(&dev_priv->uncore.lock); 1810 1811 if (ret) 1812 ret = wait_for((I915_READ_NOTRACE(reg) & mask) == value, 1813 timeout_ms); 1814 1815 return ret; 1816 } 1817 1818 static int gen8_reset_engine_start(struct intel_engine_cs *engine) 1819 { 1820 struct drm_i915_private *dev_priv = engine->i915; 1821 int ret; 1822 1823 I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base), 1824 _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET)); 1825 1826 ret = intel_wait_for_register_fw(dev_priv, 1827 RING_RESET_CTL(engine->mmio_base), 1828 RESET_CTL_READY_TO_RESET, 1829 RESET_CTL_READY_TO_RESET, 1830 700); 1831 if (ret) 1832 DRM_ERROR("%s: reset request timeout\n", engine->name); 1833 1834 return ret; 1835 } 1836 1837 static void gen8_reset_engine_cancel(struct intel_engine_cs *engine) 1838 { 1839 struct drm_i915_private *dev_priv = engine->i915; 1840 1841 I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base), 1842 _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET)); 1843 } 1844 1845 static int gen8_reset_engines(struct drm_i915_private *dev_priv, 1846 unsigned engine_mask) 1847 { 1848 struct intel_engine_cs *engine; 1849 unsigned int tmp; 1850 1851 for_each_engine_masked(engine, dev_priv, engine_mask, tmp) 1852 if (gen8_reset_engine_start(engine)) 1853 goto not_ready; 1854 1855 return gen6_reset_engines(dev_priv, engine_mask); 1856 1857 not_ready: 1858 for_each_engine_masked(engine, dev_priv, engine_mask, tmp) 1859 gen8_reset_engine_cancel(engine); 1860 1861 return -EIO; 1862 } 1863 1864 typedef int (*reset_func)(struct drm_i915_private *, unsigned engine_mask); 1865 1866 static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv) 1867 { 1868 if (!i915_modparams.reset) 1869 return NULL; 1870 1871 if (INTEL_INFO(dev_priv)->gen >= 8) 1872 return gen8_reset_engines; 1873 else if (INTEL_INFO(dev_priv)->gen >= 6) 1874 return gen6_reset_engines; 1875 else if (IS_GEN5(dev_priv)) 1876 return ironlake_do_reset; 1877 else if (IS_G4X(dev_priv)) 1878 return g4x_do_reset; 1879 else if (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) 1880 return g33_do_reset; 1881 else if (INTEL_INFO(dev_priv)->gen >= 3) 1882 return i915_do_reset; 1883 else 1884 return NULL; 1885 } 1886 1887 int intel_gpu_reset(struct drm_i915_private *dev_priv, unsigned engine_mask) 1888 { 1889 reset_func reset = intel_get_gpu_reset(dev_priv); 1890 int retry; 1891 int ret; 1892 1893 might_sleep(); 1894 1895 /* If the power well sleeps during the reset, the reset 1896 * request may be dropped and never completes (causing -EIO). 1897 */ 1898 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); 1899 for (retry = 0; retry < 3; retry++) { 1900 1901 /* We stop engines, otherwise we might get failed reset and a 1902 * dead gpu (on elk). Also as modern gpu as kbl can suffer 1903 * from system hang if batchbuffer is progressing when 1904 * the reset is issued, regardless of READY_TO_RESET ack. 1905 * Thus assume it is best to stop engines on all gens 1906 * where we have a gpu reset. 1907 * 1908 * WaMediaResetMainRingCleanup:ctg,elk (presumably) 1909 * 1910 * FIXME: Wa for more modern gens needs to be validated 1911 */ 1912 i915_stop_engines(dev_priv, engine_mask); 1913 1914 ret = -ENODEV; 1915 if (reset) 1916 ret = reset(dev_priv, engine_mask); 1917 if (ret != -ETIMEDOUT) 1918 break; 1919 1920 cond_resched(); 1921 } 1922 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); 1923 1924 return ret; 1925 } 1926 1927 bool intel_has_gpu_reset(struct drm_i915_private *dev_priv) 1928 { 1929 return intel_get_gpu_reset(dev_priv) != NULL; 1930 } 1931 1932 bool intel_has_reset_engine(struct drm_i915_private *dev_priv) 1933 { 1934 return (dev_priv->info.has_reset_engine && 1935 i915_modparams.reset >= 2); 1936 } 1937 1938 int intel_reset_guc(struct drm_i915_private *dev_priv) 1939 { 1940 int ret; 1941 1942 if (!HAS_GUC(dev_priv)) 1943 return -EINVAL; 1944 1945 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); 1946 ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC); 1947 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); 1948 1949 return ret; 1950 } 1951 1952 bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv) 1953 { 1954 return check_for_unclaimed_mmio(dev_priv); 1955 } 1956 1957 bool 1958 intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv) 1959 { 1960 if (unlikely(i915_modparams.mmio_debug || 1961 dev_priv->uncore.unclaimed_mmio_check <= 0)) 1962 return false; 1963 1964 if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) { 1965 DRM_DEBUG("Unclaimed register detected, " 1966 "enabling oneshot unclaimed register reporting. " 1967 "Please use i915.mmio_debug=N for more information.\n"); 1968 i915_modparams.mmio_debug++; 1969 dev_priv->uncore.unclaimed_mmio_check--; 1970 return true; 1971 } 1972 1973 return false; 1974 } 1975 1976 static enum forcewake_domains 1977 intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv, 1978 i915_reg_t reg) 1979 { 1980 u32 offset = i915_mmio_reg_offset(reg); 1981 enum forcewake_domains fw_domains; 1982 1983 if (HAS_FWTABLE(dev_priv)) { 1984 fw_domains = __fwtable_reg_read_fw_domains(offset); 1985 } else if (INTEL_GEN(dev_priv) >= 6) { 1986 fw_domains = __gen6_reg_read_fw_domains(offset); 1987 } else { 1988 WARN_ON(!IS_GEN(dev_priv, 2, 5)); 1989 fw_domains = 0; 1990 } 1991 1992 WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains); 1993 1994 return fw_domains; 1995 } 1996 1997 static enum forcewake_domains 1998 intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv, 1999 i915_reg_t reg) 2000 { 2001 u32 offset = i915_mmio_reg_offset(reg); 2002 enum forcewake_domains fw_domains; 2003 2004 if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) { 2005 fw_domains = __fwtable_reg_write_fw_domains(offset); 2006 } else if (IS_GEN8(dev_priv)) { 2007 fw_domains = __gen8_reg_write_fw_domains(offset); 2008 } else if (IS_GEN(dev_priv, 6, 7)) { 2009 fw_domains = FORCEWAKE_RENDER; 2010 } else { 2011 WARN_ON(!IS_GEN(dev_priv, 2, 5)); 2012 fw_domains = 0; 2013 } 2014 2015 WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains); 2016 2017 return fw_domains; 2018 } 2019 2020 /** 2021 * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access 2022 * a register 2023 * @dev_priv: pointer to struct drm_i915_private 2024 * @reg: register in question 2025 * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE 2026 * 2027 * Returns a set of forcewake domains required to be taken with for example 2028 * intel_uncore_forcewake_get for the specified register to be accessible in the 2029 * specified mode (read, write or read/write) with raw mmio accessors. 2030 * 2031 * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the 2032 * callers to do FIFO management on their own or risk losing writes. 2033 */ 2034 enum forcewake_domains 2035 intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv, 2036 i915_reg_t reg, unsigned int op) 2037 { 2038 enum forcewake_domains fw_domains = 0; 2039 2040 WARN_ON(!op); 2041 2042 if (intel_vgpu_active(dev_priv)) 2043 return 0; 2044 2045 if (op & FW_REG_READ) 2046 fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg); 2047 2048 if (op & FW_REG_WRITE) 2049 fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg); 2050 2051 return fw_domains; 2052 } 2053 2054 #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST) 2055 #include "selftests/mock_uncore.c" 2056 #include "selftests/intel_uncore.c" 2057 #endif 2058